David S. Miller | 0a808a3 | 2007-08-02 00:19:14 -0700 | [diff] [blame] | 1 | /* arch/sparc/kernel/entry.S: Sparc trap low-level entry points. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | * |
David S. Miller | 0a808a3 | 2007-08-02 00:19:14 -0700 | [diff] [blame] | 3 | * Copyright (C) 1995, 2007 David S. Miller (davem@davemloft.net) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * Copyright (C) 1996 Eddie C. Dost (ecd@skynet.be) |
| 5 | * Copyright (C) 1996 Miguel de Icaza (miguel@nuclecu.unam.mx) |
| 6 | * Copyright (C) 1996-1999 Jakub Jelinek (jj@sunsite.mff.cuni.cz) |
| 7 | * Copyright (C) 1997 Anton Blanchard (anton@progsoc.uts.edu.au) |
| 8 | */ |
| 9 | |
David S. Miller | c68e5d3 | 2012-05-13 23:09:04 -0700 | [diff] [blame] | 10 | #include <linux/linkage.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/errno.h> |
| 12 | |
| 13 | #include <asm/head.h> |
| 14 | #include <asm/asi.h> |
| 15 | #include <asm/smp.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include <asm/contregs.h> |
| 17 | #include <asm/ptrace.h> |
Sam Ravnborg | 4700349 | 2005-09-09 20:35:55 +0200 | [diff] [blame] | 18 | #include <asm/asm-offsets.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #include <asm/psr.h> |
| 20 | #include <asm/vaddrs.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <asm/page.h> |
Sam Ravnborg | b1a8bf9 | 2008-06-13 20:20:54 +0200 | [diff] [blame] | 22 | #include <asm/pgtable.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/winmacro.h> |
| 24 | #include <asm/signal.h> |
| 25 | #include <asm/obio.h> |
| 26 | #include <asm/mxcc.h> |
| 27 | #include <asm/thread_info.h> |
| 28 | #include <asm/param.h> |
David S. Miller | 59359ff | 2006-11-05 16:51:03 -0800 | [diff] [blame] | 29 | #include <asm/unistd.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | |
| 31 | #include <asm/asmmacro.h> |
| 32 | |
| 33 | #define curptr g6 |
| 34 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | /* These are just handy. */ |
| 36 | #define _SV save %sp, -STACKFRAME_SZ, %sp |
| 37 | #define _RS restore |
| 38 | |
| 39 | #define FLUSH_ALL_KERNEL_WINDOWS \ |
| 40 | _SV; _SV; _SV; _SV; _SV; _SV; _SV; \ |
| 41 | _RS; _RS; _RS; _RS; _RS; _RS; _RS; |
| 42 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | .text |
David S. Miller | e2fdd7f | 2008-04-29 02:38:50 -0700 | [diff] [blame] | 44 | |
| 45 | #ifdef CONFIG_KGDB |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | .align 4 |
David S. Miller | e2fdd7f | 2008-04-29 02:38:50 -0700 | [diff] [blame] | 47 | .globl arch_kgdb_breakpoint |
| 48 | .type arch_kgdb_breakpoint,#function |
| 49 | arch_kgdb_breakpoint: |
| 50 | ta 0x7d |
| 51 | retl |
| 52 | nop |
| 53 | .size arch_kgdb_breakpoint,.-arch_kgdb_breakpoint |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | #endif |
| 55 | |
David S. Miller | 0a808a3 | 2007-08-02 00:19:14 -0700 | [diff] [blame] | 56 | #if defined(CONFIG_BLK_DEV_FD) || defined(CONFIG_BLK_DEV_FD_MODULE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | .align 4 |
| 58 | .globl floppy_hardint |
| 59 | floppy_hardint: |
| 60 | /* |
| 61 | * This code cannot touch registers %l0 %l1 and %l2 |
| 62 | * because SAVE_ALL depends on their values. It depends |
| 63 | * on %l3 also, but we regenerate it before a call. |
| 64 | * Other registers are: |
| 65 | * %l3 -- base address of fdc registers |
| 66 | * %l4 -- pdma_vaddr |
| 67 | * %l5 -- scratch for ld/st address |
| 68 | * %l6 -- pdma_size |
| 69 | * %l7 -- scratch [floppy byte, ld/st address, aux. data] |
| 70 | */ |
| 71 | |
| 72 | /* Do we have work to do? */ |
| 73 | sethi %hi(doing_pdma), %l7 |
| 74 | ld [%l7 + %lo(doing_pdma)], %l7 |
| 75 | cmp %l7, 0 |
| 76 | be floppy_dosoftint |
| 77 | nop |
| 78 | |
| 79 | /* Load fdc register base */ |
| 80 | sethi %hi(fdc_status), %l3 |
| 81 | ld [%l3 + %lo(fdc_status)], %l3 |
| 82 | |
| 83 | /* Setup register addresses */ |
| 84 | sethi %hi(pdma_vaddr), %l5 ! transfer buffer |
| 85 | ld [%l5 + %lo(pdma_vaddr)], %l4 |
| 86 | sethi %hi(pdma_size), %l5 ! bytes to go |
| 87 | ld [%l5 + %lo(pdma_size)], %l6 |
| 88 | next_byte: |
| 89 | ldub [%l3], %l7 |
| 90 | |
| 91 | andcc %l7, 0x80, %g0 ! Does fifo still have data |
| 92 | bz floppy_fifo_emptied ! fifo has been emptied... |
| 93 | andcc %l7, 0x20, %g0 ! in non-dma mode still? |
| 94 | bz floppy_overrun ! nope, overrun |
| 95 | andcc %l7, 0x40, %g0 ! 0=write 1=read |
| 96 | bz floppy_write |
| 97 | sub %l6, 0x1, %l6 |
| 98 | |
| 99 | /* Ok, actually read this byte */ |
| 100 | ldub [%l3 + 1], %l7 |
| 101 | orcc %g0, %l6, %g0 |
| 102 | stb %l7, [%l4] |
| 103 | bne next_byte |
| 104 | add %l4, 0x1, %l4 |
| 105 | |
| 106 | b floppy_tdone |
| 107 | nop |
| 108 | |
| 109 | floppy_write: |
| 110 | /* Ok, actually write this byte */ |
| 111 | ldub [%l4], %l7 |
| 112 | orcc %g0, %l6, %g0 |
| 113 | stb %l7, [%l3 + 1] |
| 114 | bne next_byte |
| 115 | add %l4, 0x1, %l4 |
| 116 | |
| 117 | /* fall through... */ |
| 118 | floppy_tdone: |
| 119 | sethi %hi(pdma_vaddr), %l5 |
| 120 | st %l4, [%l5 + %lo(pdma_vaddr)] |
| 121 | sethi %hi(pdma_size), %l5 |
| 122 | st %l6, [%l5 + %lo(pdma_size)] |
| 123 | /* Flip terminal count pin */ |
| 124 | set auxio_register, %l7 |
| 125 | ld [%l7], %l7 |
| 126 | |
David S. Miller | 288e58c | 2012-05-11 20:59:57 -0700 | [diff] [blame] | 127 | ldub [%l7], %l5 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 128 | |
| 129 | or %l5, 0xc2, %l5 |
| 130 | stb %l5, [%l7] |
| 131 | andn %l5, 0x02, %l5 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | |
| 133 | 2: |
| 134 | /* Kill some time so the bits set */ |
| 135 | WRITE_PAUSE |
| 136 | WRITE_PAUSE |
| 137 | |
| 138 | stb %l5, [%l7] |
| 139 | |
| 140 | /* Prevent recursion */ |
| 141 | sethi %hi(doing_pdma), %l7 |
| 142 | b floppy_dosoftint |
| 143 | st %g0, [%l7 + %lo(doing_pdma)] |
| 144 | |
| 145 | /* We emptied the FIFO, but we haven't read everything |
| 146 | * as of yet. Store the current transfer address and |
| 147 | * bytes left to read so we can continue when the next |
| 148 | * fast IRQ comes in. |
| 149 | */ |
| 150 | floppy_fifo_emptied: |
| 151 | sethi %hi(pdma_vaddr), %l5 |
| 152 | st %l4, [%l5 + %lo(pdma_vaddr)] |
| 153 | sethi %hi(pdma_size), %l7 |
| 154 | st %l6, [%l7 + %lo(pdma_size)] |
| 155 | |
| 156 | /* Restore condition codes */ |
| 157 | wr %l0, 0x0, %psr |
| 158 | WRITE_PAUSE |
| 159 | |
| 160 | jmp %l1 |
| 161 | rett %l2 |
| 162 | |
| 163 | floppy_overrun: |
| 164 | sethi %hi(pdma_vaddr), %l5 |
| 165 | st %l4, [%l5 + %lo(pdma_vaddr)] |
| 166 | sethi %hi(pdma_size), %l5 |
| 167 | st %l6, [%l5 + %lo(pdma_size)] |
| 168 | /* Prevent recursion */ |
| 169 | sethi %hi(doing_pdma), %l7 |
| 170 | st %g0, [%l7 + %lo(doing_pdma)] |
| 171 | |
| 172 | /* fall through... */ |
| 173 | floppy_dosoftint: |
| 174 | rd %wim, %l3 |
| 175 | SAVE_ALL |
| 176 | |
| 177 | /* Set all IRQs off. */ |
| 178 | or %l0, PSR_PIL, %l4 |
| 179 | wr %l4, 0x0, %psr |
| 180 | WRITE_PAUSE |
| 181 | wr %l4, PSR_ET, %psr |
| 182 | WRITE_PAUSE |
| 183 | |
| 184 | mov 11, %o0 ! floppy irq level (unused anyway) |
| 185 | mov %g0, %o1 ! devid is not used in fast interrupts |
| 186 | call sparc_floppy_irq |
| 187 | add %sp, STACKFRAME_SZ, %o2 ! struct pt_regs *regs |
| 188 | |
| 189 | RESTORE_ALL |
| 190 | |
| 191 | #endif /* (CONFIG_BLK_DEV_FD) */ |
| 192 | |
| 193 | /* Bad trap handler */ |
| 194 | .globl bad_trap_handler |
| 195 | bad_trap_handler: |
| 196 | SAVE_ALL |
| 197 | |
| 198 | wr %l0, PSR_ET, %psr |
| 199 | WRITE_PAUSE |
| 200 | |
| 201 | add %sp, STACKFRAME_SZ, %o0 ! pt_regs |
| 202 | call do_hw_interrupt |
| 203 | mov %l7, %o1 ! trap number |
| 204 | |
| 205 | RESTORE_ALL |
| 206 | |
| 207 | /* For now all IRQ's not registered get sent here. handler_irq() will |
| 208 | * see if a routine is registered to handle this interrupt and if not |
| 209 | * it will say so on the console. |
| 210 | */ |
| 211 | |
| 212 | .align 4 |
| 213 | .globl real_irq_entry, patch_handler_irq |
| 214 | real_irq_entry: |
| 215 | SAVE_ALL |
| 216 | |
| 217 | #ifdef CONFIG_SMP |
| 218 | .globl patchme_maybe_smp_msg |
| 219 | |
Daniel Hellstrom | a7d82a0 | 2011-06-09 02:54:08 +0000 | [diff] [blame] | 220 | cmp %l7, 11 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | patchme_maybe_smp_msg: |
| 222 | bgu maybe_smp4m_msg |
| 223 | nop |
| 224 | #endif |
| 225 | |
| 226 | real_irq_continue: |
| 227 | or %l0, PSR_PIL, %g2 |
| 228 | wr %g2, 0x0, %psr |
| 229 | WRITE_PAUSE |
| 230 | wr %g2, PSR_ET, %psr |
| 231 | WRITE_PAUSE |
| 232 | mov %l7, %o0 ! irq level |
| 233 | patch_handler_irq: |
| 234 | call handler_irq |
| 235 | add %sp, STACKFRAME_SZ, %o1 ! pt_regs ptr |
| 236 | or %l0, PSR_PIL, %g2 ! restore PIL after handler_irq |
| 237 | wr %g2, PSR_ET, %psr ! keep ET up |
| 238 | WRITE_PAUSE |
| 239 | |
| 240 | RESTORE_ALL |
| 241 | |
| 242 | #ifdef CONFIG_SMP |
| 243 | /* SMP per-cpu ticker interrupts are handled specially. */ |
| 244 | smp4m_ticker: |
| 245 | bne real_irq_continue+4 |
| 246 | or %l0, PSR_PIL, %g2 |
| 247 | wr %g2, 0x0, %psr |
| 248 | WRITE_PAUSE |
| 249 | wr %g2, PSR_ET, %psr |
| 250 | WRITE_PAUSE |
| 251 | call smp4m_percpu_timer_interrupt |
| 252 | add %sp, STACKFRAME_SZ, %o0 |
| 253 | wr %l0, PSR_ET, %psr |
| 254 | WRITE_PAUSE |
| 255 | RESTORE_ALL |
| 256 | |
David S. Miller | 0bfcee9 | 2012-05-19 21:22:11 -0700 | [diff] [blame] | 257 | #define GET_PROCESSOR4M_ID(reg) \ |
| 258 | rd %tbr, %reg; \ |
| 259 | srl %reg, 12, %reg; \ |
| 260 | and %reg, 3, %reg; |
| 261 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | /* Here is where we check for possible SMP IPI passed to us |
| 263 | * on some level other than 15 which is the NMI and only used |
| 264 | * for cross calls. That has a separate entry point below. |
Daniel Hellstrom | ecbc42b | 2011-05-02 00:08:53 +0000 | [diff] [blame] | 265 | * |
| 266 | * IPIs are sent on Level 12, 13 and 14. See IRQ_IPI_*. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 267 | */ |
| 268 | maybe_smp4m_msg: |
| 269 | GET_PROCESSOR4M_ID(o3) |
David S. Miller | 69c010b | 2008-09-19 21:17:43 -0700 | [diff] [blame] | 270 | sethi %hi(sun4m_irq_percpu), %l5 |
| 271 | sll %o3, 2, %o3 |
| 272 | or %l5, %lo(sun4m_irq_percpu), %o5 |
Daniel Hellstrom | ecbc42b | 2011-05-02 00:08:53 +0000 | [diff] [blame] | 273 | sethi %hi(0x70000000), %o2 ! Check all soft-IRQs |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 274 | ld [%o5 + %o3], %o1 |
David S. Miller | 69c010b | 2008-09-19 21:17:43 -0700 | [diff] [blame] | 275 | ld [%o1 + 0x00], %o3 ! sun4m_irq_percpu[cpu]->pending |
| 276 | andcc %o3, %o2, %g0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | be,a smp4m_ticker |
| 278 | cmp %l7, 14 |
Daniel Hellstrom | ecbc42b | 2011-05-02 00:08:53 +0000 | [diff] [blame] | 279 | /* Soft-IRQ IPI */ |
| 280 | st %o2, [%o1 + 0x04] ! sun4m_irq_percpu[cpu]->clear=0x70000000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 281 | WRITE_PAUSE |
David S. Miller | 69c010b | 2008-09-19 21:17:43 -0700 | [diff] [blame] | 282 | ld [%o1 + 0x00], %g0 ! sun4m_irq_percpu[cpu]->pending |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 283 | WRITE_PAUSE |
| 284 | or %l0, PSR_PIL, %l4 |
| 285 | wr %l4, 0x0, %psr |
| 286 | WRITE_PAUSE |
| 287 | wr %l4, PSR_ET, %psr |
| 288 | WRITE_PAUSE |
Will Simoneau | 1ef4859 | 2011-07-16 10:45:12 -0700 | [diff] [blame] | 289 | srl %o3, 28, %o2 ! shift for simpler checks below |
Daniel Hellstrom | ecbc42b | 2011-05-02 00:08:53 +0000 | [diff] [blame] | 290 | maybe_smp4m_msg_check_single: |
| 291 | andcc %o2, 0x1, %g0 |
| 292 | beq,a maybe_smp4m_msg_check_mask |
| 293 | andcc %o2, 0x2, %g0 |
| 294 | call smp_call_function_single_interrupt |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 295 | nop |
Daniel Hellstrom | ecbc42b | 2011-05-02 00:08:53 +0000 | [diff] [blame] | 296 | andcc %o2, 0x2, %g0 |
| 297 | maybe_smp4m_msg_check_mask: |
| 298 | beq,a maybe_smp4m_msg_check_resched |
| 299 | andcc %o2, 0x4, %g0 |
| 300 | call smp_call_function_interrupt |
| 301 | nop |
| 302 | andcc %o2, 0x4, %g0 |
| 303 | maybe_smp4m_msg_check_resched: |
| 304 | /* rescheduling is done in RESTORE_ALL regardless, but incr stats */ |
| 305 | beq,a maybe_smp4m_msg_out |
| 306 | nop |
| 307 | call smp_resched_interrupt |
| 308 | nop |
| 309 | maybe_smp4m_msg_out: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 310 | RESTORE_ALL |
| 311 | |
| 312 | .align 4 |
David S. Miller | 96061a9 | 2012-05-11 21:23:05 -0700 | [diff] [blame] | 313 | .globl linux_trap_ipi15_sun4m |
| 314 | linux_trap_ipi15_sun4m: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | SAVE_ALL |
| 316 | sethi %hi(0x80000000), %o2 |
| 317 | GET_PROCESSOR4M_ID(o0) |
David S. Miller | 69c010b | 2008-09-19 21:17:43 -0700 | [diff] [blame] | 318 | sethi %hi(sun4m_irq_percpu), %l5 |
| 319 | or %l5, %lo(sun4m_irq_percpu), %o5 |
| 320 | sll %o0, 2, %o0 |
| 321 | ld [%o5 + %o0], %o5 |
| 322 | ld [%o5 + 0x00], %o3 ! sun4m_irq_percpu[cpu]->pending |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 323 | andcc %o3, %o2, %g0 |
David S. Miller | 96061a9 | 2012-05-11 21:23:05 -0700 | [diff] [blame] | 324 | be sun4m_nmi_error ! Must be an NMI async memory error |
David S. Miller | 69c010b | 2008-09-19 21:17:43 -0700 | [diff] [blame] | 325 | st %o2, [%o5 + 0x04] ! sun4m_irq_percpu[cpu]->clear=0x80000000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | WRITE_PAUSE |
David S. Miller | 69c010b | 2008-09-19 21:17:43 -0700 | [diff] [blame] | 327 | ld [%o5 + 0x00], %g0 ! sun4m_irq_percpu[cpu]->pending |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 328 | WRITE_PAUSE |
| 329 | or %l0, PSR_PIL, %l4 |
| 330 | wr %l4, 0x0, %psr |
| 331 | WRITE_PAUSE |
| 332 | wr %l4, PSR_ET, %psr |
| 333 | WRITE_PAUSE |
| 334 | call smp4m_cross_call_irq |
| 335 | nop |
| 336 | b ret_trap_lockless_ipi |
| 337 | clr %l6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 338 | |
| 339 | .globl smp4d_ticker |
| 340 | /* SMP per-cpu ticker interrupts are handled specially. */ |
| 341 | smp4d_ticker: |
| 342 | SAVE_ALL |
| 343 | or %l0, PSR_PIL, %g2 |
| 344 | sethi %hi(CC_ICLR), %o0 |
| 345 | sethi %hi(1 << 14), %o1 |
| 346 | or %o0, %lo(CC_ICLR), %o0 |
| 347 | stha %o1, [%o0] ASI_M_MXCC /* Clear PIL 14 in MXCC's ICLR */ |
| 348 | wr %g2, 0x0, %psr |
| 349 | WRITE_PAUSE |
| 350 | wr %g2, PSR_ET, %psr |
| 351 | WRITE_PAUSE |
| 352 | call smp4d_percpu_timer_interrupt |
| 353 | add %sp, STACKFRAME_SZ, %o0 |
| 354 | wr %l0, PSR_ET, %psr |
| 355 | WRITE_PAUSE |
| 356 | RESTORE_ALL |
| 357 | |
| 358 | .align 4 |
| 359 | .globl linux_trap_ipi15_sun4d |
| 360 | linux_trap_ipi15_sun4d: |
| 361 | SAVE_ALL |
| 362 | sethi %hi(CC_BASE), %o4 |
| 363 | sethi %hi(MXCC_ERR_ME|MXCC_ERR_PEW|MXCC_ERR_ASE|MXCC_ERR_PEE), %o2 |
| 364 | or %o4, (CC_EREG - CC_BASE), %o0 |
| 365 | ldda [%o0] ASI_M_MXCC, %o0 |
| 366 | andcc %o0, %o2, %g0 |
| 367 | bne 1f |
| 368 | sethi %hi(BB_STAT2), %o2 |
| 369 | lduba [%o2] ASI_M_CTL, %o2 |
| 370 | andcc %o2, BB_STAT2_MASK, %g0 |
| 371 | bne 2f |
| 372 | or %o4, (CC_ICLR - CC_BASE), %o0 |
| 373 | sethi %hi(1 << 15), %o1 |
| 374 | stha %o1, [%o0] ASI_M_MXCC /* Clear PIL 15 in MXCC's ICLR */ |
| 375 | or %l0, PSR_PIL, %l4 |
| 376 | wr %l4, 0x0, %psr |
| 377 | WRITE_PAUSE |
| 378 | wr %l4, PSR_ET, %psr |
| 379 | WRITE_PAUSE |
| 380 | call smp4d_cross_call_irq |
| 381 | nop |
| 382 | b ret_trap_lockless_ipi |
| 383 | clr %l6 |
| 384 | |
| 385 | 1: /* MXCC error */ |
| 386 | 2: /* BB error */ |
| 387 | /* Disable PIL 15 */ |
| 388 | set CC_IMSK, %l4 |
| 389 | lduha [%l4] ASI_M_MXCC, %l5 |
| 390 | sethi %hi(1 << 15), %l7 |
| 391 | or %l5, %l7, %l5 |
| 392 | stha %l5, [%l4] ASI_M_MXCC |
| 393 | /* FIXME */ |
| 394 | 1: b,a 1b |
| 395 | |
Daniel Hellstrom | 1ca0c80 | 2011-05-02 00:08:52 +0000 | [diff] [blame] | 396 | .globl smpleon_ipi |
| 397 | .extern leon_ipi_interrupt |
| 398 | /* SMP per-cpu IPI interrupts are handled specially. */ |
| 399 | smpleon_ipi: |
| 400 | SAVE_ALL |
| 401 | or %l0, PSR_PIL, %g2 |
| 402 | wr %g2, 0x0, %psr |
| 403 | WRITE_PAUSE |
| 404 | wr %g2, PSR_ET, %psr |
| 405 | WRITE_PAUSE |
| 406 | call leonsmp_ipi_interrupt |
| 407 | add %sp, STACKFRAME_SZ, %o1 ! pt_regs |
| 408 | wr %l0, PSR_ET, %psr |
| 409 | WRITE_PAUSE |
| 410 | RESTORE_ALL |
| 411 | |
Konrad Eisele | 8401707 | 2009-08-31 22:08:13 +0000 | [diff] [blame] | 412 | .align 4 |
| 413 | .globl linux_trap_ipi15_leon |
| 414 | linux_trap_ipi15_leon: |
| 415 | SAVE_ALL |
| 416 | or %l0, PSR_PIL, %l4 |
| 417 | wr %l4, 0x0, %psr |
| 418 | WRITE_PAUSE |
| 419 | wr %l4, PSR_ET, %psr |
| 420 | WRITE_PAUSE |
| 421 | call leon_cross_call_irq |
| 422 | nop |
| 423 | b ret_trap_lockless_ipi |
| 424 | clr %l6 |
| 425 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 | #endif /* CONFIG_SMP */ |
| 427 | |
| 428 | /* This routine handles illegal instructions and privileged |
| 429 | * instruction attempts from user code. |
| 430 | */ |
| 431 | .align 4 |
| 432 | .globl bad_instruction |
| 433 | bad_instruction: |
| 434 | sethi %hi(0xc1f80000), %l4 |
| 435 | ld [%l1], %l5 |
| 436 | sethi %hi(0x81d80000), %l7 |
| 437 | and %l5, %l4, %l5 |
| 438 | cmp %l5, %l7 |
| 439 | be 1f |
| 440 | SAVE_ALL |
| 441 | |
| 442 | wr %l0, PSR_ET, %psr ! re-enable traps |
| 443 | WRITE_PAUSE |
| 444 | |
| 445 | add %sp, STACKFRAME_SZ, %o0 |
| 446 | mov %l1, %o1 |
| 447 | mov %l2, %o2 |
| 448 | call do_illegal_instruction |
| 449 | mov %l0, %o3 |
| 450 | |
| 451 | RESTORE_ALL |
| 452 | |
| 453 | 1: /* unimplemented flush - just skip */ |
| 454 | jmpl %l2, %g0 |
| 455 | rett %l2 + 4 |
| 456 | |
| 457 | .align 4 |
| 458 | .globl priv_instruction |
| 459 | priv_instruction: |
| 460 | SAVE_ALL |
| 461 | |
| 462 | wr %l0, PSR_ET, %psr |
| 463 | WRITE_PAUSE |
| 464 | |
| 465 | add %sp, STACKFRAME_SZ, %o0 |
| 466 | mov %l1, %o1 |
| 467 | mov %l2, %o2 |
| 468 | call do_priv_instruction |
| 469 | mov %l0, %o3 |
| 470 | |
| 471 | RESTORE_ALL |
| 472 | |
| 473 | /* This routine handles unaligned data accesses. */ |
| 474 | .align 4 |
| 475 | .globl mna_handler |
| 476 | mna_handler: |
| 477 | andcc %l0, PSR_PS, %g0 |
| 478 | be mna_fromuser |
| 479 | nop |
| 480 | |
| 481 | SAVE_ALL |
| 482 | |
| 483 | wr %l0, PSR_ET, %psr |
| 484 | WRITE_PAUSE |
| 485 | |
| 486 | ld [%l1], %o1 |
| 487 | call kernel_unaligned_trap |
| 488 | add %sp, STACKFRAME_SZ, %o0 |
| 489 | |
| 490 | RESTORE_ALL |
| 491 | |
| 492 | mna_fromuser: |
| 493 | SAVE_ALL |
| 494 | |
| 495 | wr %l0, PSR_ET, %psr ! re-enable traps |
| 496 | WRITE_PAUSE |
| 497 | |
| 498 | ld [%l1], %o1 |
| 499 | call user_unaligned_trap |
| 500 | add %sp, STACKFRAME_SZ, %o0 |
| 501 | |
| 502 | RESTORE_ALL |
| 503 | |
| 504 | /* This routine handles floating point disabled traps. */ |
| 505 | .align 4 |
| 506 | .globl fpd_trap_handler |
| 507 | fpd_trap_handler: |
| 508 | SAVE_ALL |
| 509 | |
| 510 | wr %l0, PSR_ET, %psr ! re-enable traps |
| 511 | WRITE_PAUSE |
| 512 | |
| 513 | add %sp, STACKFRAME_SZ, %o0 |
| 514 | mov %l1, %o1 |
| 515 | mov %l2, %o2 |
| 516 | call do_fpd_trap |
| 517 | mov %l0, %o3 |
| 518 | |
| 519 | RESTORE_ALL |
| 520 | |
| 521 | /* This routine handles Floating Point Exceptions. */ |
| 522 | .align 4 |
| 523 | .globl fpe_trap_handler |
| 524 | fpe_trap_handler: |
| 525 | set fpsave_magic, %l5 |
| 526 | cmp %l1, %l5 |
| 527 | be 1f |
| 528 | sethi %hi(fpsave), %l5 |
| 529 | or %l5, %lo(fpsave), %l5 |
| 530 | cmp %l1, %l5 |
| 531 | bne 2f |
| 532 | sethi %hi(fpsave_catch2), %l5 |
| 533 | or %l5, %lo(fpsave_catch2), %l5 |
| 534 | wr %l0, 0x0, %psr |
| 535 | WRITE_PAUSE |
| 536 | jmp %l5 |
| 537 | rett %l5 + 4 |
| 538 | 1: |
| 539 | sethi %hi(fpsave_catch), %l5 |
| 540 | or %l5, %lo(fpsave_catch), %l5 |
| 541 | wr %l0, 0x0, %psr |
| 542 | WRITE_PAUSE |
| 543 | jmp %l5 |
| 544 | rett %l5 + 4 |
| 545 | |
| 546 | 2: |
| 547 | SAVE_ALL |
| 548 | |
| 549 | wr %l0, PSR_ET, %psr ! re-enable traps |
| 550 | WRITE_PAUSE |
| 551 | |
| 552 | add %sp, STACKFRAME_SZ, %o0 |
| 553 | mov %l1, %o1 |
| 554 | mov %l2, %o2 |
| 555 | call do_fpe_trap |
| 556 | mov %l0, %o3 |
| 557 | |
| 558 | RESTORE_ALL |
| 559 | |
| 560 | /* This routine handles Tag Overflow Exceptions. */ |
| 561 | .align 4 |
| 562 | .globl do_tag_overflow |
| 563 | do_tag_overflow: |
| 564 | SAVE_ALL |
| 565 | |
| 566 | wr %l0, PSR_ET, %psr ! re-enable traps |
| 567 | WRITE_PAUSE |
| 568 | |
| 569 | add %sp, STACKFRAME_SZ, %o0 |
| 570 | mov %l1, %o1 |
| 571 | mov %l2, %o2 |
| 572 | call handle_tag_overflow |
| 573 | mov %l0, %o3 |
| 574 | |
| 575 | RESTORE_ALL |
| 576 | |
| 577 | /* This routine handles Watchpoint Exceptions. */ |
| 578 | .align 4 |
| 579 | .globl do_watchpoint |
| 580 | do_watchpoint: |
| 581 | SAVE_ALL |
| 582 | |
| 583 | wr %l0, PSR_ET, %psr ! re-enable traps |
| 584 | WRITE_PAUSE |
| 585 | |
| 586 | add %sp, STACKFRAME_SZ, %o0 |
| 587 | mov %l1, %o1 |
| 588 | mov %l2, %o2 |
| 589 | call handle_watchpoint |
| 590 | mov %l0, %o3 |
| 591 | |
| 592 | RESTORE_ALL |
| 593 | |
| 594 | /* This routine handles Register Access Exceptions. */ |
| 595 | .align 4 |
| 596 | .globl do_reg_access |
| 597 | do_reg_access: |
| 598 | SAVE_ALL |
| 599 | |
| 600 | wr %l0, PSR_ET, %psr ! re-enable traps |
| 601 | WRITE_PAUSE |
| 602 | |
| 603 | add %sp, STACKFRAME_SZ, %o0 |
| 604 | mov %l1, %o1 |
| 605 | mov %l2, %o2 |
| 606 | call handle_reg_access |
| 607 | mov %l0, %o3 |
| 608 | |
| 609 | RESTORE_ALL |
| 610 | |
| 611 | /* This routine handles Co-Processor Disabled Exceptions. */ |
| 612 | .align 4 |
| 613 | .globl do_cp_disabled |
| 614 | do_cp_disabled: |
| 615 | SAVE_ALL |
| 616 | |
| 617 | wr %l0, PSR_ET, %psr ! re-enable traps |
| 618 | WRITE_PAUSE |
| 619 | |
| 620 | add %sp, STACKFRAME_SZ, %o0 |
| 621 | mov %l1, %o1 |
| 622 | mov %l2, %o2 |
| 623 | call handle_cp_disabled |
| 624 | mov %l0, %o3 |
| 625 | |
| 626 | RESTORE_ALL |
| 627 | |
| 628 | /* This routine handles Co-Processor Exceptions. */ |
| 629 | .align 4 |
| 630 | .globl do_cp_exception |
| 631 | do_cp_exception: |
| 632 | SAVE_ALL |
| 633 | |
| 634 | wr %l0, PSR_ET, %psr ! re-enable traps |
| 635 | WRITE_PAUSE |
| 636 | |
| 637 | add %sp, STACKFRAME_SZ, %o0 |
| 638 | mov %l1, %o1 |
| 639 | mov %l2, %o2 |
| 640 | call handle_cp_exception |
| 641 | mov %l0, %o3 |
| 642 | |
| 643 | RESTORE_ALL |
| 644 | |
| 645 | /* This routine handles Hardware Divide By Zero Exceptions. */ |
| 646 | .align 4 |
| 647 | .globl do_hw_divzero |
| 648 | do_hw_divzero: |
| 649 | SAVE_ALL |
| 650 | |
| 651 | wr %l0, PSR_ET, %psr ! re-enable traps |
| 652 | WRITE_PAUSE |
| 653 | |
| 654 | add %sp, STACKFRAME_SZ, %o0 |
| 655 | mov %l1, %o1 |
| 656 | mov %l2, %o2 |
| 657 | call handle_hw_divzero |
| 658 | mov %l0, %o3 |
| 659 | |
| 660 | RESTORE_ALL |
| 661 | |
| 662 | .align 4 |
| 663 | .globl do_flush_windows |
| 664 | do_flush_windows: |
| 665 | SAVE_ALL |
| 666 | |
| 667 | wr %l0, PSR_ET, %psr |
| 668 | WRITE_PAUSE |
| 669 | |
| 670 | andcc %l0, PSR_PS, %g0 |
| 671 | bne dfw_kernel |
| 672 | nop |
| 673 | |
| 674 | call flush_user_windows |
| 675 | nop |
| 676 | |
| 677 | /* Advance over the trap instruction. */ |
| 678 | ld [%sp + STACKFRAME_SZ + PT_NPC], %l1 |
| 679 | add %l1, 0x4, %l2 |
| 680 | st %l1, [%sp + STACKFRAME_SZ + PT_PC] |
| 681 | st %l2, [%sp + STACKFRAME_SZ + PT_NPC] |
| 682 | |
| 683 | RESTORE_ALL |
| 684 | |
| 685 | .globl flush_patch_one |
| 686 | |
| 687 | /* We get these for debugging routines using __builtin_return_address() */ |
| 688 | dfw_kernel: |
| 689 | flush_patch_one: |
| 690 | FLUSH_ALL_KERNEL_WINDOWS |
| 691 | |
| 692 | /* Advance over the trap instruction. */ |
| 693 | ld [%sp + STACKFRAME_SZ + PT_NPC], %l1 |
| 694 | add %l1, 0x4, %l2 |
| 695 | st %l1, [%sp + STACKFRAME_SZ + PT_PC] |
| 696 | st %l2, [%sp + STACKFRAME_SZ + PT_NPC] |
| 697 | |
| 698 | RESTORE_ALL |
| 699 | |
| 700 | /* The getcc software trap. The user wants the condition codes from |
| 701 | * the %psr in register %g1. |
| 702 | */ |
| 703 | |
| 704 | .align 4 |
| 705 | .globl getcc_trap_handler |
| 706 | getcc_trap_handler: |
| 707 | srl %l0, 20, %g1 ! give user |
| 708 | and %g1, 0xf, %g1 ! only ICC bits in %psr |
| 709 | jmp %l2 ! advance over trap instruction |
| 710 | rett %l2 + 0x4 ! like this... |
| 711 | |
| 712 | /* The setcc software trap. The user has condition codes in %g1 |
| 713 | * that it would like placed in the %psr. Be careful not to flip |
| 714 | * any unintentional bits! |
| 715 | */ |
| 716 | |
| 717 | .align 4 |
| 718 | .globl setcc_trap_handler |
| 719 | setcc_trap_handler: |
| 720 | sll %g1, 0x14, %l4 |
| 721 | set PSR_ICC, %l5 |
| 722 | andn %l0, %l5, %l0 ! clear ICC bits in %psr |
| 723 | and %l4, %l5, %l4 ! clear non-ICC bits in user value |
| 724 | or %l4, %l0, %l4 ! or them in... mix mix mix |
| 725 | |
| 726 | wr %l4, 0x0, %psr ! set new %psr |
| 727 | WRITE_PAUSE ! TI scumbags... |
| 728 | |
| 729 | jmp %l2 ! advance over trap instruction |
| 730 | rett %l2 + 0x4 ! like this... |
| 731 | |
David S. Miller | 96061a9 | 2012-05-11 21:23:05 -0700 | [diff] [blame] | 732 | sun4m_nmi_error: |
| 733 | /* NMI async memory error handling. */ |
| 734 | sethi %hi(0x80000000), %l4 |
| 735 | sethi %hi(sun4m_irq_global), %o5 |
| 736 | ld [%o5 + %lo(sun4m_irq_global)], %l5 |
| 737 | st %l4, [%l5 + 0x0c] ! sun4m_irq_global->mask_set=0x80000000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 738 | WRITE_PAUSE |
David S. Miller | 96061a9 | 2012-05-11 21:23:05 -0700 | [diff] [blame] | 739 | ld [%l5 + 0x00], %g0 ! sun4m_irq_global->pending |
| 740 | WRITE_PAUSE |
| 741 | or %l0, PSR_PIL, %l4 |
| 742 | wr %l4, 0x0, %psr |
| 743 | WRITE_PAUSE |
| 744 | wr %l4, PSR_ET, %psr |
| 745 | WRITE_PAUSE |
| 746 | call sun4m_nmi |
| 747 | nop |
| 748 | st %l4, [%l5 + 0x08] ! sun4m_irq_global->mask_clear=0x80000000 |
| 749 | WRITE_PAUSE |
| 750 | ld [%l5 + 0x00], %g0 ! sun4m_irq_global->pending |
| 751 | WRITE_PAUSE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 752 | RESTORE_ALL |
| 753 | |
David S. Miller | 96061a9 | 2012-05-11 21:23:05 -0700 | [diff] [blame] | 754 | #ifndef CONFIG_SMP |
| 755 | .align 4 |
| 756 | .globl linux_trap_ipi15_sun4m |
| 757 | linux_trap_ipi15_sun4m: |
| 758 | SAVE_ALL |
| 759 | |
| 760 | ba sun4m_nmi_error |
| 761 | nop |
Sam Ravnborg | 2c1cfb2 | 2012-05-11 11:35:04 +0000 | [diff] [blame] | 762 | #endif /* CONFIG_SMP */ |
| 763 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 764 | .align 4 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 765 | .globl srmmu_fault |
| 766 | srmmu_fault: |
| 767 | mov 0x400, %l5 |
| 768 | mov 0x300, %l4 |
| 769 | |
Sam Ravnborg | 1ec8cf6 | 2012-05-25 21:20:16 +0000 | [diff] [blame] | 770 | LEON_PI(lda [%l5] ASI_LEON_MMUREGS, %l6) ! read sfar first |
| 771 | SUN_PI_(lda [%l5] ASI_M_MMUREGS, %l6) ! read sfar first |
| 772 | |
| 773 | LEON_PI(lda [%l4] ASI_LEON_MMUREGS, %l5) ! read sfsr last |
| 774 | SUN_PI_(lda [%l4] ASI_M_MMUREGS, %l5) ! read sfsr last |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 775 | |
| 776 | andn %l6, 0xfff, %l6 |
| 777 | srl %l5, 6, %l5 ! and encode all info into l7 |
| 778 | |
| 779 | and %l5, 2, %l5 |
| 780 | or %l5, %l6, %l6 |
| 781 | |
| 782 | or %l6, %l7, %l7 ! l7 = [addr,write,txtfault] |
| 783 | |
| 784 | SAVE_ALL |
| 785 | |
| 786 | mov %l7, %o1 |
| 787 | mov %l7, %o2 |
| 788 | and %o1, 1, %o1 ! arg2 = text_faultp |
| 789 | mov %l7, %o3 |
| 790 | and %o2, 2, %o2 ! arg3 = writep |
| 791 | andn %o3, 0xfff, %o3 ! arg4 = faulting address |
| 792 | |
| 793 | wr %l0, PSR_ET, %psr |
| 794 | WRITE_PAUSE |
| 795 | |
| 796 | call do_sparc_fault |
| 797 | add %sp, STACKFRAME_SZ, %o0 ! arg1 = pt_regs ptr |
| 798 | |
| 799 | RESTORE_ALL |
| 800 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 801 | .align 4 |
| 802 | .globl sys_nis_syscall |
| 803 | sys_nis_syscall: |
| 804 | mov %o7, %l5 |
| 805 | add %sp, STACKFRAME_SZ, %o0 ! pt_regs *regs arg |
| 806 | call c_sys_nis_syscall |
| 807 | mov %l5, %o7 |
| 808 | |
David S. Miller | ec98c6b | 2008-04-20 02:14:23 -0700 | [diff] [blame] | 809 | sunos_execv: |
Al Viro | f7200d4 | 2012-09-29 14:49:48 -0400 | [diff] [blame] | 810 | .globl sunos_execv |
| 811 | b sys_execve |
| 812 | clr %i2 |
David S. Miller | ec98c6b | 2008-04-20 02:14:23 -0700 | [diff] [blame] | 813 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 814 | .align 4 |
Heiko Carstens | 1134723 | 2009-01-14 14:13:56 +0100 | [diff] [blame] | 815 | .globl sys_sparc_pipe |
| 816 | sys_sparc_pipe: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 817 | mov %o7, %l5 |
| 818 | add %sp, STACKFRAME_SZ, %o0 ! pt_regs *regs arg |
| 819 | call sparc_pipe |
| 820 | mov %l5, %o7 |
| 821 | |
| 822 | .align 4 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 823 | .globl sys_sigstack |
| 824 | sys_sigstack: |
| 825 | mov %o7, %l5 |
| 826 | mov %fp, %o2 |
| 827 | call do_sys_sigstack |
| 828 | mov %l5, %o7 |
| 829 | |
| 830 | .align 4 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 831 | .globl sys_sigreturn |
| 832 | sys_sigreturn: |
| 833 | call do_sigreturn |
| 834 | add %sp, STACKFRAME_SZ, %o0 |
| 835 | |
| 836 | ld [%curptr + TI_FLAGS], %l5 |
| 837 | andcc %l5, _TIF_SYSCALL_TRACE, %g0 |
| 838 | be 1f |
| 839 | nop |
| 840 | |
| 841 | call syscall_trace |
Kirill Tkhai | 7a3b0f8 | 2013-07-26 01:17:15 +0400 | [diff] [blame] | 842 | mov 1, %o1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 843 | |
| 844 | 1: |
| 845 | /* We don't want to muck with user registers like a |
| 846 | * normal syscall, just return. |
| 847 | */ |
| 848 | RESTORE_ALL |
| 849 | |
| 850 | .align 4 |
| 851 | .globl sys_rt_sigreturn |
| 852 | sys_rt_sigreturn: |
| 853 | call do_rt_sigreturn |
| 854 | add %sp, STACKFRAME_SZ, %o0 |
| 855 | |
| 856 | ld [%curptr + TI_FLAGS], %l5 |
| 857 | andcc %l5, _TIF_SYSCALL_TRACE, %g0 |
| 858 | be 1f |
| 859 | nop |
| 860 | |
David S. Miller | 1c133b4 | 2008-07-27 03:13:13 -0700 | [diff] [blame] | 861 | add %sp, STACKFRAME_SZ, %o0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 862 | call syscall_trace |
David S. Miller | 1c133b4 | 2008-07-27 03:13:13 -0700 | [diff] [blame] | 863 | mov 1, %o1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 864 | |
| 865 | 1: |
| 866 | /* We are returning to a signal handler. */ |
| 867 | RESTORE_ALL |
| 868 | |
| 869 | /* Now that we have a real sys_clone, sys_fork() is |
| 870 | * implemented in terms of it. Our _real_ implementation |
| 871 | * of SunOS vfork() will use sys_vfork(). |
| 872 | * |
| 873 | * XXX These three should be consolidated into mostly shared |
| 874 | * XXX code just like on sparc64... -DaveM |
| 875 | */ |
| 876 | .align 4 |
| 877 | .globl sys_fork, flush_patch_two |
| 878 | sys_fork: |
| 879 | mov %o7, %l5 |
| 880 | flush_patch_two: |
| 881 | FLUSH_ALL_KERNEL_WINDOWS; |
| 882 | ld [%curptr + TI_TASK], %o4 |
| 883 | rd %psr, %g4 |
| 884 | WRITE_PAUSE |
| 885 | mov SIGCHLD, %o0 ! arg0: clone flags |
| 886 | rd %wim, %g5 |
| 887 | WRITE_PAUSE |
| 888 | mov %fp, %o1 ! arg1: usp |
| 889 | std %g4, [%o4 + AOFF_task_thread + AOFF_thread_fork_kpsr] |
| 890 | add %sp, STACKFRAME_SZ, %o2 ! arg2: pt_regs ptr |
| 891 | mov 0, %o3 |
| 892 | call sparc_do_fork |
| 893 | mov %l5, %o7 |
| 894 | |
| 895 | /* Whee, kernel threads! */ |
| 896 | .globl sys_clone, flush_patch_three |
| 897 | sys_clone: |
| 898 | mov %o7, %l5 |
| 899 | flush_patch_three: |
| 900 | FLUSH_ALL_KERNEL_WINDOWS; |
| 901 | ld [%curptr + TI_TASK], %o4 |
| 902 | rd %psr, %g4 |
| 903 | WRITE_PAUSE |
| 904 | |
| 905 | /* arg0,1: flags,usp -- loaded already */ |
| 906 | cmp %o1, 0x0 ! Is new_usp NULL? |
| 907 | rd %wim, %g5 |
| 908 | WRITE_PAUSE |
| 909 | be,a 1f |
| 910 | mov %fp, %o1 ! yes, use callers usp |
| 911 | andn %o1, 7, %o1 ! no, align to 8 bytes |
| 912 | 1: |
| 913 | std %g4, [%o4 + AOFF_task_thread + AOFF_thread_fork_kpsr] |
| 914 | add %sp, STACKFRAME_SZ, %o2 ! arg2: pt_regs ptr |
| 915 | mov 0, %o3 |
| 916 | call sparc_do_fork |
| 917 | mov %l5, %o7 |
| 918 | |
| 919 | /* Whee, real vfork! */ |
| 920 | .globl sys_vfork, flush_patch_four |
| 921 | sys_vfork: |
| 922 | flush_patch_four: |
| 923 | FLUSH_ALL_KERNEL_WINDOWS; |
| 924 | ld [%curptr + TI_TASK], %o4 |
| 925 | rd %psr, %g4 |
| 926 | WRITE_PAUSE |
| 927 | rd %wim, %g5 |
| 928 | WRITE_PAUSE |
| 929 | std %g4, [%o4 + AOFF_task_thread + AOFF_thread_fork_kpsr] |
| 930 | sethi %hi(0x4000 | 0x0100 | SIGCHLD), %o0 |
| 931 | mov %fp, %o1 |
| 932 | or %o0, %lo(0x4000 | 0x0100 | SIGCHLD), %o0 |
| 933 | sethi %hi(sparc_do_fork), %l1 |
| 934 | mov 0, %o3 |
| 935 | jmpl %l1 + %lo(sparc_do_fork), %g0 |
| 936 | add %sp, STACKFRAME_SZ, %o2 |
| 937 | |
| 938 | .align 4 |
| 939 | linux_sparc_ni_syscall: |
| 940 | sethi %hi(sys_ni_syscall), %l7 |
Al Viro | 32942bc | 2012-09-27 08:51:20 -0400 | [diff] [blame] | 941 | b do_syscall |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 942 | or %l7, %lo(sys_ni_syscall), %l7 |
| 943 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 944 | linux_syscall_trace: |
David S. Miller | 1c133b4 | 2008-07-27 03:13:13 -0700 | [diff] [blame] | 945 | add %sp, STACKFRAME_SZ, %o0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 946 | call syscall_trace |
David S. Miller | 1c133b4 | 2008-07-27 03:13:13 -0700 | [diff] [blame] | 947 | mov 0, %o1 |
| 948 | cmp %o0, 0 |
| 949 | bne 3f |
| 950 | mov -ENOSYS, %o0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 951 | mov %i0, %o0 |
| 952 | mov %i1, %o1 |
| 953 | mov %i2, %o2 |
| 954 | mov %i3, %o3 |
| 955 | b 2f |
| 956 | mov %i4, %o4 |
| 957 | |
| 958 | .globl ret_from_fork |
| 959 | ret_from_fork: |
| 960 | call schedule_tail |
Tkhai Kirill | 47c7c97 | 2011-03-31 00:52:38 -0700 | [diff] [blame] | 961 | ld [%g3 + TI_TASK], %o0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 962 | b ret_sys_call |
| 963 | ld [%sp + STACKFRAME_SZ + PT_I0], %o0 |
| 964 | |
Al Viro | c78e064 | 2012-09-27 15:21:21 -0400 | [diff] [blame] | 965 | .globl ret_from_kernel_thread |
| 966 | ret_from_kernel_thread: |
| 967 | call schedule_tail |
| 968 | ld [%g3 + TI_TASK], %o0 |
| 969 | ld [%sp + STACKFRAME_SZ + PT_G1], %l0 |
| 970 | call %l0 |
| 971 | ld [%sp + STACKFRAME_SZ + PT_G2], %o0 |
Al Viro | ab34868 | 2012-09-28 14:20:01 -0400 | [diff] [blame] | 972 | rd %psr, %l1 |
| 973 | ld [%sp + STACKFRAME_SZ + PT_PSR], %l0 |
| 974 | andn %l0, PSR_CWP, %l0 |
| 975 | nop |
| 976 | and %l1, PSR_CWP, %l1 |
| 977 | or %l0, %l1, %l0 |
| 978 | st %l0, [%sp + STACKFRAME_SZ + PT_PSR] |
| 979 | b ret_sys_call |
| 980 | mov 0, %o0 |
Al Viro | c78e064 | 2012-09-27 15:21:21 -0400 | [diff] [blame] | 981 | |
David S. Miller | ec98c6b | 2008-04-20 02:14:23 -0700 | [diff] [blame] | 982 | /* Linux native system calls enter here... */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 983 | .align 4 |
| 984 | .globl linux_sparc_syscall |
| 985 | linux_sparc_syscall: |
David S. Miller | 28e6103 | 2008-05-11 02:07:19 -0700 | [diff] [blame] | 986 | sethi %hi(PSR_SYSCALL), %l4 |
| 987 | or %l0, %l4, %l0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 988 | /* Direct access to user regs, must faster. */ |
David S. Miller | c658ad1 | 2009-12-11 00:44:47 -0800 | [diff] [blame] | 989 | cmp %g1, NR_syscalls |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 990 | bgeu linux_sparc_ni_syscall |
| 991 | sll %g1, 2, %l4 |
| 992 | ld [%l7 + %l4], %l7 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 993 | |
Al Viro | 32942bc | 2012-09-27 08:51:20 -0400 | [diff] [blame] | 994 | do_syscall: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 995 | SAVE_ALL_HEAD |
| 996 | rd %wim, %l3 |
| 997 | |
| 998 | wr %l0, PSR_ET, %psr |
| 999 | mov %i0, %o0 |
| 1000 | mov %i1, %o1 |
| 1001 | mov %i2, %o2 |
| 1002 | |
| 1003 | ld [%curptr + TI_FLAGS], %l5 |
| 1004 | mov %i3, %o3 |
| 1005 | andcc %l5, _TIF_SYSCALL_TRACE, %g0 |
| 1006 | mov %i4, %o4 |
| 1007 | bne linux_syscall_trace |
| 1008 | mov %i0, %l5 |
| 1009 | 2: |
| 1010 | call %l7 |
| 1011 | mov %i5, %o5 |
| 1012 | |
David S. Miller | 1c133b4 | 2008-07-27 03:13:13 -0700 | [diff] [blame] | 1013 | 3: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1014 | st %o0, [%sp + STACKFRAME_SZ + PT_I0] |
| 1015 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1016 | ret_sys_call: |
| 1017 | ld [%curptr + TI_FLAGS], %l6 |
| 1018 | cmp %o0, -ERESTART_RESTARTBLOCK |
| 1019 | ld [%sp + STACKFRAME_SZ + PT_PSR], %g3 |
| 1020 | set PSR_C, %g2 |
| 1021 | bgeu 1f |
| 1022 | andcc %l6, _TIF_SYSCALL_TRACE, %g0 |
| 1023 | |
| 1024 | /* System call success, clear Carry condition code. */ |
| 1025 | andn %g3, %g2, %g3 |
| 1026 | clr %l6 |
| 1027 | st %g3, [%sp + STACKFRAME_SZ + PT_PSR] |
| 1028 | bne linux_syscall_trace2 |
| 1029 | ld [%sp + STACKFRAME_SZ + PT_NPC], %l1 /* pc = npc */ |
| 1030 | add %l1, 0x4, %l2 /* npc = npc+4 */ |
| 1031 | st %l1, [%sp + STACKFRAME_SZ + PT_PC] |
| 1032 | b ret_trap_entry |
| 1033 | st %l2, [%sp + STACKFRAME_SZ + PT_NPC] |
| 1034 | 1: |
| 1035 | /* System call failure, set Carry condition code. |
| 1036 | * Also, get abs(errno) to return to the process. |
| 1037 | */ |
| 1038 | sub %g0, %o0, %o0 |
| 1039 | or %g3, %g2, %g3 |
| 1040 | st %o0, [%sp + STACKFRAME_SZ + PT_I0] |
| 1041 | mov 1, %l6 |
| 1042 | st %g3, [%sp + STACKFRAME_SZ + PT_PSR] |
| 1043 | bne linux_syscall_trace2 |
| 1044 | ld [%sp + STACKFRAME_SZ + PT_NPC], %l1 /* pc = npc */ |
| 1045 | add %l1, 0x4, %l2 /* npc = npc+4 */ |
| 1046 | st %l1, [%sp + STACKFRAME_SZ + PT_PC] |
| 1047 | b ret_trap_entry |
| 1048 | st %l2, [%sp + STACKFRAME_SZ + PT_NPC] |
| 1049 | |
| 1050 | linux_syscall_trace2: |
David S. Miller | 1c133b4 | 2008-07-27 03:13:13 -0700 | [diff] [blame] | 1051 | add %sp, STACKFRAME_SZ, %o0 |
| 1052 | mov 1, %o1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1053 | call syscall_trace |
| 1054 | add %l1, 0x4, %l2 /* npc = npc+4 */ |
| 1055 | st %l1, [%sp + STACKFRAME_SZ + PT_PC] |
| 1056 | b ret_trap_entry |
| 1057 | st %l2, [%sp + STACKFRAME_SZ + PT_NPC] |
| 1058 | |
| 1059 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1060 | /* Saving and restoring the FPU state is best done from lowlevel code. |
| 1061 | * |
| 1062 | * void fpsave(unsigned long *fpregs, unsigned long *fsr, |
| 1063 | * void *fpqueue, unsigned long *fpqdepth) |
| 1064 | */ |
| 1065 | |
| 1066 | .globl fpsave |
| 1067 | fpsave: |
| 1068 | st %fsr, [%o1] ! this can trap on us if fpu is in bogon state |
| 1069 | ld [%o1], %g1 |
| 1070 | set 0x2000, %g4 |
| 1071 | andcc %g1, %g4, %g0 |
| 1072 | be 2f |
| 1073 | mov 0, %g2 |
| 1074 | |
| 1075 | /* We have an fpqueue to save. */ |
| 1076 | 1: |
| 1077 | std %fq, [%o2] |
| 1078 | fpsave_magic: |
| 1079 | st %fsr, [%o1] |
| 1080 | ld [%o1], %g3 |
| 1081 | andcc %g3, %g4, %g0 |
| 1082 | add %g2, 1, %g2 |
| 1083 | bne 1b |
| 1084 | add %o2, 8, %o2 |
| 1085 | |
| 1086 | 2: |
| 1087 | st %g2, [%o3] |
| 1088 | |
| 1089 | std %f0, [%o0 + 0x00] |
| 1090 | std %f2, [%o0 + 0x08] |
| 1091 | std %f4, [%o0 + 0x10] |
| 1092 | std %f6, [%o0 + 0x18] |
| 1093 | std %f8, [%o0 + 0x20] |
| 1094 | std %f10, [%o0 + 0x28] |
| 1095 | std %f12, [%o0 + 0x30] |
| 1096 | std %f14, [%o0 + 0x38] |
| 1097 | std %f16, [%o0 + 0x40] |
| 1098 | std %f18, [%o0 + 0x48] |
| 1099 | std %f20, [%o0 + 0x50] |
| 1100 | std %f22, [%o0 + 0x58] |
| 1101 | std %f24, [%o0 + 0x60] |
| 1102 | std %f26, [%o0 + 0x68] |
| 1103 | std %f28, [%o0 + 0x70] |
| 1104 | retl |
| 1105 | std %f30, [%o0 + 0x78] |
| 1106 | |
| 1107 | /* Thanks for Theo Deraadt and the authors of the Sprite/netbsd/openbsd |
| 1108 | * code for pointing out this possible deadlock, while we save state |
| 1109 | * above we could trap on the fsr store so our low level fpu trap |
| 1110 | * code has to know how to deal with this. |
| 1111 | */ |
| 1112 | fpsave_catch: |
| 1113 | b fpsave_magic + 4 |
| 1114 | st %fsr, [%o1] |
| 1115 | |
| 1116 | fpsave_catch2: |
| 1117 | b fpsave + 4 |
| 1118 | st %fsr, [%o1] |
| 1119 | |
| 1120 | /* void fpload(unsigned long *fpregs, unsigned long *fsr); */ |
| 1121 | |
| 1122 | .globl fpload |
| 1123 | fpload: |
| 1124 | ldd [%o0 + 0x00], %f0 |
| 1125 | ldd [%o0 + 0x08], %f2 |
| 1126 | ldd [%o0 + 0x10], %f4 |
| 1127 | ldd [%o0 + 0x18], %f6 |
| 1128 | ldd [%o0 + 0x20], %f8 |
| 1129 | ldd [%o0 + 0x28], %f10 |
| 1130 | ldd [%o0 + 0x30], %f12 |
| 1131 | ldd [%o0 + 0x38], %f14 |
| 1132 | ldd [%o0 + 0x40], %f16 |
| 1133 | ldd [%o0 + 0x48], %f18 |
| 1134 | ldd [%o0 + 0x50], %f20 |
| 1135 | ldd [%o0 + 0x58], %f22 |
| 1136 | ldd [%o0 + 0x60], %f24 |
| 1137 | ldd [%o0 + 0x68], %f26 |
| 1138 | ldd [%o0 + 0x70], %f28 |
| 1139 | ldd [%o0 + 0x78], %f30 |
| 1140 | ld [%o1], %fsr |
| 1141 | retl |
| 1142 | nop |
| 1143 | |
| 1144 | /* __ndelay and __udelay take two arguments: |
| 1145 | * 0 - nsecs or usecs to delay |
| 1146 | * 1 - per_cpu udelay_val (loops per jiffy) |
| 1147 | * |
| 1148 | * Note that ndelay gives HZ times higher resolution but has a 10ms |
| 1149 | * limit. udelay can handle up to 1s. |
| 1150 | */ |
| 1151 | .globl __ndelay |
| 1152 | __ndelay: |
| 1153 | save %sp, -STACKFRAME_SZ, %sp |
David S. Miller | 1b35a57 | 2012-05-15 11:23:01 -0700 | [diff] [blame] | 1154 | mov %i0, %o0 ! round multiplier up so large ns ok |
| 1155 | mov 0x1ae, %o1 ! 2**32 / (1 000 000 000 / HZ) |
| 1156 | umul %o0, %o1, %o0 |
| 1157 | rd %y, %o1 |
| 1158 | mov %i1, %o1 ! udelay_val |
| 1159 | umul %o0, %o1, %o0 |
| 1160 | rd %y, %o1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1161 | ba delay_continue |
| 1162 | mov %o1, %o0 ! >>32 later for better resolution |
| 1163 | |
| 1164 | .globl __udelay |
| 1165 | __udelay: |
| 1166 | save %sp, -STACKFRAME_SZ, %sp |
| 1167 | mov %i0, %o0 |
Mark Fortescue | 196bffa | 2007-07-21 19:17:41 -0700 | [diff] [blame] | 1168 | sethi %hi(0x10c7), %o1 ! round multiplier up so large us ok |
David S. Miller | 1b35a57 | 2012-05-15 11:23:01 -0700 | [diff] [blame] | 1169 | or %o1, %lo(0x10c7), %o1 ! 2**32 / 1 000 000 |
| 1170 | umul %o0, %o1, %o0 |
| 1171 | rd %y, %o1 |
| 1172 | mov %i1, %o1 ! udelay_val |
| 1173 | umul %o0, %o1, %o0 |
| 1174 | rd %y, %o1 |
Mark Fortescue | 196bffa | 2007-07-21 19:17:41 -0700 | [diff] [blame] | 1175 | sethi %hi(0x028f4b62), %l0 ! Add in rounding constant * 2**32, |
| 1176 | or %g0, %lo(0x028f4b62), %l0 |
| 1177 | addcc %o0, %l0, %o0 ! 2**32 * 0.009 999 |
| 1178 | bcs,a 3f |
| 1179 | add %o1, 0x01, %o1 |
| 1180 | 3: |
David S. Miller | 1b35a57 | 2012-05-15 11:23:01 -0700 | [diff] [blame] | 1181 | mov HZ, %o0 ! >>32 earlier for wider range |
| 1182 | umul %o0, %o1, %o0 |
| 1183 | rd %y, %o1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1184 | |
| 1185 | delay_continue: |
| 1186 | cmp %o0, 0x0 |
| 1187 | 1: |
| 1188 | bne 1b |
| 1189 | subcc %o0, 1, %o0 |
| 1190 | |
| 1191 | ret |
| 1192 | restore |
| 1193 | |
| 1194 | /* Handle a software breakpoint */ |
| 1195 | /* We have to inform parent that child has stopped */ |
| 1196 | .align 4 |
| 1197 | .globl breakpoint_trap |
| 1198 | breakpoint_trap: |
| 1199 | rd %wim,%l3 |
| 1200 | SAVE_ALL |
| 1201 | wr %l0, PSR_ET, %psr |
| 1202 | WRITE_PAUSE |
| 1203 | |
| 1204 | st %i0, [%sp + STACKFRAME_SZ + PT_G0] ! for restarting syscalls |
| 1205 | call sparc_breakpoint |
| 1206 | add %sp, STACKFRAME_SZ, %o0 |
| 1207 | |
| 1208 | RESTORE_ALL |
| 1209 | |
David S. Miller | e2fdd7f | 2008-04-29 02:38:50 -0700 | [diff] [blame] | 1210 | #ifdef CONFIG_KGDB |
| 1211 | .align 4 |
| 1212 | .globl kgdb_trap_low |
| 1213 | .type kgdb_trap_low,#function |
| 1214 | kgdb_trap_low: |
| 1215 | rd %wim,%l3 |
| 1216 | SAVE_ALL |
| 1217 | wr %l0, PSR_ET, %psr |
| 1218 | WRITE_PAUSE |
| 1219 | |
| 1220 | call kgdb_trap |
| 1221 | add %sp, STACKFRAME_SZ, %o0 |
| 1222 | |
| 1223 | RESTORE_ALL |
| 1224 | .size kgdb_trap_low,.-kgdb_trap_low |
| 1225 | #endif |
| 1226 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1227 | .align 4 |
Adrian Bunk | c61c65c | 2008-06-05 11:40:58 -0700 | [diff] [blame] | 1228 | .globl flush_patch_exception |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1229 | flush_patch_exception: |
| 1230 | FLUSH_ALL_KERNEL_WINDOWS; |
| 1231 | ldd [%o0], %o6 |
| 1232 | jmpl %o7 + 0xc, %g0 ! see asm-sparc/processor.h |
| 1233 | mov 1, %g1 ! signal EFAULT condition |
| 1234 | |
| 1235 | .align 4 |
| 1236 | .globl kill_user_windows, kuw_patch1_7win |
| 1237 | .globl kuw_patch1 |
| 1238 | kuw_patch1_7win: sll %o3, 6, %o3 |
| 1239 | |
| 1240 | /* No matter how much overhead this routine has in the worst |
| 1241 | * case scenerio, it is several times better than taking the |
| 1242 | * traps with the old method of just doing flush_user_windows(). |
| 1243 | */ |
| 1244 | kill_user_windows: |
| 1245 | ld [%g6 + TI_UWINMASK], %o0 ! get current umask |
| 1246 | orcc %g0, %o0, %g0 ! if no bits set, we are done |
| 1247 | be 3f ! nothing to do |
| 1248 | rd %psr, %o5 ! must clear interrupts |
| 1249 | or %o5, PSR_PIL, %o4 ! or else that could change |
| 1250 | wr %o4, 0x0, %psr ! the uwinmask state |
| 1251 | WRITE_PAUSE ! burn them cycles |
| 1252 | 1: |
| 1253 | ld [%g6 + TI_UWINMASK], %o0 ! get consistent state |
| 1254 | orcc %g0, %o0, %g0 ! did an interrupt come in? |
| 1255 | be 4f ! yep, we are done |
| 1256 | rd %wim, %o3 ! get current wim |
| 1257 | srl %o3, 1, %o4 ! simulate a save |
| 1258 | kuw_patch1: |
| 1259 | sll %o3, 7, %o3 ! compute next wim |
| 1260 | or %o4, %o3, %o3 ! result |
| 1261 | andncc %o0, %o3, %o0 ! clean this bit in umask |
| 1262 | bne kuw_patch1 ! not done yet |
| 1263 | srl %o3, 1, %o4 ! begin another save simulation |
| 1264 | wr %o3, 0x0, %wim ! set the new wim |
| 1265 | st %g0, [%g6 + TI_UWINMASK] ! clear uwinmask |
| 1266 | 4: |
| 1267 | wr %o5, 0x0, %psr ! re-enable interrupts |
| 1268 | WRITE_PAUSE ! burn baby burn |
| 1269 | 3: |
| 1270 | retl ! return |
| 1271 | st %g0, [%g6 + TI_W_SAVED] ! no windows saved |
| 1272 | |
| 1273 | .align 4 |
| 1274 | .globl restore_current |
| 1275 | restore_current: |
| 1276 | LOAD_CURRENT(g6, o0) |
| 1277 | retl |
| 1278 | nop |
| 1279 | |
Daniel Hellstrom | cfe3af5 | 2011-05-23 21:04:46 +0000 | [diff] [blame] | 1280 | #ifdef CONFIG_PCIC_PCI |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1281 | #include <asm/pcic.h> |
| 1282 | |
| 1283 | .align 4 |
| 1284 | .globl linux_trap_ipi15_pcic |
| 1285 | linux_trap_ipi15_pcic: |
| 1286 | rd %wim, %l3 |
| 1287 | SAVE_ALL |
| 1288 | |
| 1289 | /* |
| 1290 | * First deactivate NMI |
| 1291 | * or we cannot drop ET, cannot get window spill traps. |
| 1292 | * The busy loop is necessary because the PIO error |
| 1293 | * sometimes does not go away quickly and we trap again. |
| 1294 | */ |
| 1295 | sethi %hi(pcic_regs), %o1 |
| 1296 | ld [%o1 + %lo(pcic_regs)], %o2 |
| 1297 | |
| 1298 | ! Get pending status for printouts later. |
| 1299 | ld [%o2 + PCI_SYS_INT_PENDING], %o0 |
| 1300 | |
| 1301 | mov PCI_SYS_INT_PENDING_CLEAR_ALL, %o1 |
| 1302 | stb %o1, [%o2 + PCI_SYS_INT_PENDING_CLEAR] |
| 1303 | 1: |
| 1304 | ld [%o2 + PCI_SYS_INT_PENDING], %o1 |
| 1305 | andcc %o1, ((PCI_SYS_INT_PENDING_PIO|PCI_SYS_INT_PENDING_PCI)>>24), %g0 |
| 1306 | bne 1b |
| 1307 | nop |
| 1308 | |
| 1309 | or %l0, PSR_PIL, %l4 |
| 1310 | wr %l4, 0x0, %psr |
| 1311 | WRITE_PAUSE |
| 1312 | wr %l4, PSR_ET, %psr |
| 1313 | WRITE_PAUSE |
| 1314 | |
| 1315 | call pcic_nmi |
| 1316 | add %sp, STACKFRAME_SZ, %o1 ! struct pt_regs *regs |
| 1317 | RESTORE_ALL |
| 1318 | |
| 1319 | .globl pcic_nmi_trap_patch |
| 1320 | pcic_nmi_trap_patch: |
| 1321 | sethi %hi(linux_trap_ipi15_pcic), %l3 |
| 1322 | jmpl %l3 + %lo(linux_trap_ipi15_pcic), %g0 |
| 1323 | rd %psr, %l0 |
| 1324 | .word 0 |
| 1325 | |
Daniel Hellstrom | cfe3af5 | 2011-05-23 21:04:46 +0000 | [diff] [blame] | 1326 | #endif /* CONFIG_PCIC_PCI */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1327 | |
David S. Miller | e2fdd7f | 2008-04-29 02:38:50 -0700 | [diff] [blame] | 1328 | .globl flushw_all |
| 1329 | flushw_all: |
| 1330 | save %sp, -0x40, %sp |
| 1331 | save %sp, -0x40, %sp |
| 1332 | save %sp, -0x40, %sp |
| 1333 | save %sp, -0x40, %sp |
| 1334 | save %sp, -0x40, %sp |
| 1335 | save %sp, -0x40, %sp |
| 1336 | save %sp, -0x40, %sp |
| 1337 | restore |
| 1338 | restore |
| 1339 | restore |
| 1340 | restore |
| 1341 | restore |
| 1342 | restore |
| 1343 | ret |
| 1344 | restore |
| 1345 | |
David S. Miller | c68e5d3 | 2012-05-13 23:09:04 -0700 | [diff] [blame] | 1346 | #ifdef CONFIG_SMP |
| 1347 | ENTRY(hard_smp_processor_id) |
| 1348 | 661: rd %tbr, %g1 |
| 1349 | srl %g1, 12, %o0 |
| 1350 | and %o0, 3, %o0 |
| 1351 | .section .cpuid_patch, "ax" |
| 1352 | /* Instruction location. */ |
| 1353 | .word 661b |
| 1354 | /* SUN4D implementation. */ |
| 1355 | lda [%g0] ASI_M_VIKING_TMP1, %o0 |
| 1356 | nop |
| 1357 | nop |
| 1358 | /* LEON implementation. */ |
| 1359 | rd %asr17, %o0 |
| 1360 | srl %o0, 0x1c, %o0 |
| 1361 | nop |
| 1362 | .previous |
| 1363 | retl |
| 1364 | nop |
| 1365 | ENDPROC(hard_smp_processor_id) |
| 1366 | #endif |
| 1367 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1368 | /* End of entry.S */ |