blob: a30969eb9afe694d2a2a62c554b8c5f473f41c6a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/linux/mtd/nand.h
3 *
4 * Copyright (c) 2000 David Woodhouse <dwmw2@mvhi.com>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
7 *
Vitaly Wool962034f2005-09-15 14:58:53 +01008 * $Id: nand.h,v 1.74 2005/09/15 13:58:50 vwool Exp $
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020014 * Info:
15 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020017 * Changelog:
18 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 */
20#ifndef __LINUX_MTD_NAND_H
21#define __LINUX_MTD_NAND_H
22
23#include <linux/config.h>
24#include <linux/wait.h>
25#include <linux/spinlock.h>
26#include <linux/mtd/mtd.h>
27
28struct mtd_info;
29/* Scan and identify a NAND device */
30extern int nand_scan (struct mtd_info *mtd, int max_chips);
31/* Free resources held by the NAND device */
32extern void nand_release (struct mtd_info *mtd);
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034/* The maximum number of NAND chips in an array */
35#define NAND_MAX_CHIPS 8
36
37/* This constant declares the max. oobsize / page, which
38 * is supported now. If you add a chip with bigger oobsize/page
39 * adjust this accordingly.
40 */
41#define NAND_MAX_OOBSIZE 64
Thomas Gleixnerf75e5092006-05-26 18:52:08 +020042#define NAND_MAX_PAGESIZE 2048
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44/*
45 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020046 *
47 * These are bits which can be or'ed to set/clear multiple
48 * bits in one go.
49 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070050/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020051#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070052/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020053#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020055#define NAND_ALE 0x04
56
57#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
58#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
59#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61/*
62 * Standard NAND flash commands
63 */
64#define NAND_CMD_READ0 0
65#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020066#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define NAND_CMD_PAGEPROG 0x10
68#define NAND_CMD_READOOB 0x50
69#define NAND_CMD_ERASE1 0x60
70#define NAND_CMD_STATUS 0x70
71#define NAND_CMD_STATUS_MULTI 0x71
72#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020073#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define NAND_CMD_READID 0x90
75#define NAND_CMD_ERASE2 0xd0
76#define NAND_CMD_RESET 0xff
77
78/* Extended commands for large page devices */
79#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +020080#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define NAND_CMD_CACHEDPROG 0x15
82
David A. Marlin28a48de2005-01-17 18:29:21 +000083/* Extended commands for AG-AND device */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +000084/*
85 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
David A. Marlin28a48de2005-01-17 18:29:21 +000086 * there is no way to distinguish that from NAND_CMD_READ0
87 * until the remaining sequence of commands has been completed
88 * so add a high order bit and mask it off in the command.
89 */
90#define NAND_CMD_DEPLETE1 0x100
91#define NAND_CMD_DEPLETE2 0x38
92#define NAND_CMD_STATUS_MULTI 0x71
93#define NAND_CMD_STATUS_ERROR 0x72
94/* multi-bank error status (banks 0-3) */
95#define NAND_CMD_STATUS_ERROR0 0x73
96#define NAND_CMD_STATUS_ERROR1 0x74
97#define NAND_CMD_STATUS_ERROR2 0x75
98#define NAND_CMD_STATUS_ERROR3 0x76
99#define NAND_CMD_STATUS_RESET 0x7f
100#define NAND_CMD_STATUS_CLEAR 0xff
101
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200102#define NAND_CMD_NONE -1
103
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104/* Status bits */
105#define NAND_STATUS_FAIL 0x01
106#define NAND_STATUS_FAIL_N1 0x02
107#define NAND_STATUS_TRUE_READY 0x20
108#define NAND_STATUS_READY 0x40
109#define NAND_STATUS_WP 0x80
110
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000111/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 * Constants for ECC_MODES
113 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200114typedef enum {
115 NAND_ECC_NONE,
116 NAND_ECC_SOFT,
117 NAND_ECC_HW,
118 NAND_ECC_HW_SYNDROME,
119} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
121/*
122 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000123 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124/* Reset Hardware ECC for read */
125#define NAND_ECC_READ 0
126/* Reset Hardware ECC for write */
127#define NAND_ECC_WRITE 1
128/* Enable Hardware ECC before syndrom is read back from flash */
129#define NAND_ECC_READSYN 2
130
David A. Marlin068e3c02005-01-24 03:07:46 +0000131/* Bit mask for flags passed to do_nand_read_ecc */
132#define NAND_GET_DEVICE 0x80
133
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135/* Option constants for bizarre disfunctionality and real
136* features
137*/
138/* Chip can not auto increment pages */
139#define NAND_NO_AUTOINCR 0x00000001
140/* Buswitdh is 16 bit */
141#define NAND_BUSWIDTH_16 0x00000002
142/* Device supports partial programming without padding */
143#define NAND_NO_PADDING 0x00000004
144/* Chip has cache program function */
145#define NAND_CACHEPRG 0x00000008
146/* Chip has copy back function */
147#define NAND_COPYBACK 0x00000010
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000148/* AND Chip which has 4 banks and a confusing page / block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 * assignment. See Renesas datasheet for further information */
150#define NAND_IS_AND 0x00000020
151/* Chip has a array of 4 pages which can be read without
152 * additional ready /busy waits */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000153#define NAND_4PAGE_ARRAY 0x00000040
David A. Marlin28a48de2005-01-17 18:29:21 +0000154/* Chip requires that BBT is periodically rewritten to prevent
155 * bits from adjacent blocks from 'leaking' in altering data.
156 * This happens with the Renesas AG-AND chips, possibly others. */
157#define BBT_AUTO_REFRESH 0x00000080
Thomas Gleixner7a306012006-05-25 09:50:16 +0200158/* Chip does not require ready check on read. True
159 * for all large page devices, as they do not support
160 * autoincrement.*/
161#define NAND_NO_READRDY 0x00000100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
163/* Options valid for Samsung large page devices */
164#define NAND_SAMSUNG_LP_OPTIONS \
165 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
166
167/* Macros to identify the above */
168#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
169#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
170#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
171#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
172
173/* Mask to zero out the chip options, which come from the id table */
174#define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
175
176/* Non chip related options */
177/* Use a flash based bad block table. This option is passed to the
178 * default bad block table function. */
179#define NAND_USE_FLASH_BBT 0x00010000
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000180/* This option skips the bbt scan during initialization. */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200181#define NAND_SKIP_BBTSCAN 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
183/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200184/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200185#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
187
188/*
189 * nand_state_t - chip states
190 * Enumeration for NAND flash chip state
191 */
192typedef enum {
193 FL_READY,
194 FL_READING,
195 FL_WRITING,
196 FL_ERASING,
197 FL_SYNCING,
198 FL_CACHEDPRG,
Vitaly Wool962034f2005-09-15 14:58:53 +0100199 FL_PM_SUSPENDED,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200} nand_state_t;
201
202/* Keep gcc happy */
203struct nand_chip;
204
205/**
206 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independend devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000207 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 * @active: the mtd device which holds the controller currently
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100209 * @wq: wait queue to sleep on if a NAND operation is in progress
210 * used instead of the per chip wait queue when a hw controller is available
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 */
212struct nand_hw_control {
213 spinlock_t lock;
214 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100215 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216};
217
218/**
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200219 * struct nand_ecc_ctrl - Control structure for ecc
220 * @mode: ecc mode
221 * @steps: number of ecc steps per page
222 * @size: data bytes per ecc step
223 * @bytes: ecc bytes per step
Thomas Gleixner9577f442006-05-25 10:04:31 +0200224 * @total: total number of ecc bytes per page
225 * @prepad: padding information for syndrome based ecc generators
226 * @postpad: padding information for syndrome based ecc generators
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200227 * @hwctl: function to control hardware ecc generator. Must only
228 * be provided if an hardware ECC is available
229 * @calculate: function for ecc calculation or readback from ecc hardware
230 * @correct: function for ecc correction, matching to ecc generator (sw/hw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200231 * @read_page: function to read a page according to the ecc generator requirements
Thomas Gleixner9577f442006-05-25 10:04:31 +0200232 * @write_page: function to write a page according to the ecc generator requirements
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200233 */
234struct nand_ecc_ctrl {
235 nand_ecc_modes_t mode;
236 int steps;
237 int size;
238 int bytes;
Thomas Gleixner9577f442006-05-25 10:04:31 +0200239 int total;
240 int prepad;
241 int postpad;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200242 struct nand_ecclayout *layout;
Thomas Gleixner9a57d472006-05-23 15:58:23 +0200243 void (*hwctl)(struct mtd_info *mtd, int mode);
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200244 int (*calculate)(struct mtd_info *mtd,
245 const uint8_t *dat,
246 uint8_t *ecc_code);
247 int (*correct)(struct mtd_info *mtd, uint8_t *dat,
248 uint8_t *read_ecc,
249 uint8_t *calc_ecc);
Thomas Gleixner9577f442006-05-25 10:04:31 +0200250 int (*read_page)(struct mtd_info *mtd,
251 struct nand_chip *chip,
252 uint8_t *buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200253 void (*write_page)(struct mtd_info *mtd,
Thomas Gleixner9577f442006-05-25 10:04:31 +0200254 struct nand_chip *chip,
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200255 const uint8_t *buf);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200256 int (*read_oob)(struct mtd_info *mtd,
257 struct nand_chip *chip,
258 int page,
259 int sndcmd);
260 int (*write_oob)(struct mtd_info *mtd,
261 struct nand_chip *chip,
262 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200263};
264
265/**
266 * struct nand_buffers - buffer structure for read/write
267 * @ecccalc: buffer for calculated ecc
268 * @ecccode: buffer for ecc read from flash
269 * @oobwbuf: buffer for write oob data
270 * @databuf: buffer for data - dynamically sized
271 * @oobrbuf: buffer to read oob data
272 *
273 * Do not change the order of buffers. databuf and oobrbuf must be in
274 * consecutive order.
275 */
276struct nand_buffers {
277 uint8_t ecccalc[NAND_MAX_OOBSIZE];
278 uint8_t ecccode[NAND_MAX_OOBSIZE];
279 uint8_t oobwbuf[NAND_MAX_OOBSIZE];
280 uint8_t databuf[NAND_MAX_PAGESIZE];
281 uint8_t oobrbuf[NAND_MAX_OOBSIZE];
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200282};
283
284/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 * struct nand_chip - NAND Private Flash Chip Data
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000286 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
287 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 * @read_word: [REPLACEABLE] read one word from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
291 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
292 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
293 * @select_chip: [REPLACEABLE] select chip nr
294 * @block_bad: [REPLACEABLE] check, if the block is bad
295 * @block_markbad: [REPLACEABLE] mark the block bad
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200296 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
297 * ALE/CLE/nCE. Also used to write command and address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
299 * If set to NULL no access to ready/busy is available and the ready/busy information
300 * is read from the chip status register
301 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
302 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200303 * @ecc: [BOARDSPECIFIC] ecc control ctructure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
305 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 * @wq: [INTERN] wait queue to sleep on if a NAND operation is in progress
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200308 * @state: [INTERN] the current state of the NAND device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 * @page_shift: [INTERN] number of address bits in a page (column address bits)
310 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
311 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
312 * @chip_shift: [INTERN] number of address bits in one chip
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200313 * @datbuf: [INTERN] internal buffer for one page + oob
314 * @oobbuf: [INTERN] oob buffer for one eraseblock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 * @oobdirty: [INTERN] indicates that oob_buf must be reinitialized
316 * @data_poi: [INTERN] pointer to a data buffer
317 * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
318 * special functionality. See the defines for further explanation
319 * @badblockpos: [INTERN] position of the bad block marker in the oob area
320 * @numchips: [INTERN] number of physical chips
321 * @chipsize: [INTERN] the size of one chip for multichip arrays
322 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
323 * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200324 * @ecclayout: [REPLACEABLE] the default ecc placement scheme
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 * @bbt: [INTERN] bad block table pointer
326 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
327 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000328 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200329 * @controller: [REPLACEABLE] a pointer to a hardware controller structure
330 * which is shared among multiple independend devices
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 * @priv: [OPTIONAL] pointer to private chip date
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000332 * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
David A. Marlin068e3c02005-01-24 03:07:46 +0000333 * (determine if errors are correctable)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336struct nand_chip {
337 void __iomem *IO_ADDR_R;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200338 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000339
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200340 uint8_t (*read_byte)(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 u16 (*read_word)(struct mtd_info *mtd);
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200342 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
343 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
344 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 void (*select_chip)(struct mtd_info *mtd, int chip);
346 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
347 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200348 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
349 unsigned int ctrl);
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200350 int (*dev_ready)(struct mtd_info *mtd);
351 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200352 int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 void (*erase_cmd)(struct mtd_info *mtd, int page);
354 int (*scan_bbt)(struct mtd_info *mtd);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200355 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
356
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200357 int chip_delay;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200358 unsigned int options;
359
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200360 int page_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 int phys_erase_shift;
362 int bbt_erase_shift;
363 int chip_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 int numchips;
365 unsigned long chipsize;
366 int pagemask;
367 int pagebuf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200368 int badblockpos;
369
370 nand_state_t state;
371
372 uint8_t *oob_poi;
373 struct nand_hw_control *controller;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200374 struct nand_ecclayout *ecclayout;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200375
376 struct nand_ecc_ctrl ecc;
377 struct nand_buffers buffers;
378 struct nand_hw_control hwcontrol;
379
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200380 struct mtd_oob_ops ops;
381
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 uint8_t *bbt;
383 struct nand_bbt_descr *bbt_td;
384 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200387
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 void *priv;
389};
390
391/*
392 * NAND Flash Manufacturer ID Codes
393 */
394#define NAND_MFR_TOSHIBA 0x98
395#define NAND_MFR_SAMSUNG 0xec
396#define NAND_MFR_FUJITSU 0x04
397#define NAND_MFR_NATIONAL 0x8f
398#define NAND_MFR_RENESAS 0x07
399#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200400#define NAND_MFR_HYNIX 0xad
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
402/**
403 * struct nand_flash_dev - NAND Flash Device ID Structure
404 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200405 * @name: Identify the device type
406 * @id: device ID code
407 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000408 * If the pagesize is 0, then the real pagesize
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 * and the eraseize are determined from the
410 * extended id bytes in the chip
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200411 * @erasesize: Size of an erase block in the flash device.
412 * @chipsize: Total chipsize in Mega Bytes
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 * @options: Bitfield to store chip relevant options
414 */
415struct nand_flash_dev {
416 char *name;
417 int id;
418 unsigned long pagesize;
419 unsigned long chipsize;
420 unsigned long erasesize;
421 unsigned long options;
422};
423
424/**
425 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
426 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200427 * @id: manufacturer ID code of device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428*/
429struct nand_manufacturers {
430 int id;
431 char * name;
432};
433
434extern struct nand_flash_dev nand_flash_ids[];
435extern struct nand_manufacturers nand_manuf_ids[];
436
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000437/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 * struct nand_bbt_descr - bad block table descriptor
439 * @options: options for this descriptor
440 * @pages: the page(s) where we find the bbt, used with option BBT_ABSPAGE
441 * when bbt is searched, then we store the found bbts pages here.
442 * Its an array and supports up to 8 chips now
443 * @offs: offset of the pattern in the oob area of the page
444 * @veroffs: offset of the bbt version counter in the oob are of the page
445 * @version: version read from the bbt page during scan
446 * @len: length of the pattern, if 0 no pattern check is performed
447 * @maxblocks: maximum number of blocks to search for a bbt. This number of
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000448 * blocks is reserved at the end of the device where the tables are
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 * written.
450 * @reserved_block_code: if non-0, this pattern denotes a reserved (rather than
451 * bad) block in the stored bbt
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000452 * @pattern: pattern to identify bad block table or factory marked good /
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 * bad blocks, can be NULL, if len = 0
454 *
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000455 * Descriptor for the bad block table marker and the descriptor for the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 * pattern which identifies good and bad blocks. The assumption is made
457 * that the pattern and the version count are always located in the oob area
458 * of the first block.
459 */
460struct nand_bbt_descr {
461 int options;
462 int pages[NAND_MAX_CHIPS];
463 int offs;
464 int veroffs;
465 uint8_t version[NAND_MAX_CHIPS];
466 int len;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200467 int maxblocks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 int reserved_block_code;
469 uint8_t *pattern;
470};
471
472/* Options for the bad block table descriptors */
473
474/* The number of bits used per block in the bbt on the device */
475#define NAND_BBT_NRBITS_MSK 0x0000000F
476#define NAND_BBT_1BIT 0x00000001
477#define NAND_BBT_2BIT 0x00000002
478#define NAND_BBT_4BIT 0x00000004
479#define NAND_BBT_8BIT 0x00000008
480/* The bad block table is in the last good block of the device */
481#define NAND_BBT_LASTBLOCK 0x00000010
482/* The bbt is at the given page, else we must scan for the bbt */
483#define NAND_BBT_ABSPAGE 0x00000020
484/* The bbt is at the given page, else we must scan for the bbt */
485#define NAND_BBT_SEARCH 0x00000040
486/* bbt is stored per chip on multichip devices */
487#define NAND_BBT_PERCHIP 0x00000080
488/* bbt has a version counter at offset veroffs */
489#define NAND_BBT_VERSION 0x00000100
490/* Create a bbt if none axists */
491#define NAND_BBT_CREATE 0x00000200
492/* Search good / bad pattern through all pages of a block */
493#define NAND_BBT_SCANALLPAGES 0x00000400
494/* Scan block empty during good / bad block scan */
495#define NAND_BBT_SCANEMPTY 0x00000800
496/* Write bbt if neccecary */
497#define NAND_BBT_WRITE 0x00001000
498/* Read and write back block contents when writing bbt */
499#define NAND_BBT_SAVECONTENT 0x00002000
500/* Search good / bad pattern on the first and the second page */
501#define NAND_BBT_SCAN2NDPAGE 0x00004000
502
503/* The maximum number of blocks to scan for a bbt */
504#define NAND_BBT_SCAN_MAXBLOCKS 4
505
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200506extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
507extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
508extern int nand_default_bbt(struct mtd_info *mtd);
509extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
510extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
511 int allowbbt);
512extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
513 size_t * retlen, uint8_t * buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
515/*
516* Constants for oob configuration
517*/
518#define NAND_SMALL_BADBLOCK_POS 5
519#define NAND_LARGE_BADBLOCK_POS 0
520
Thomas Gleixner41796c22006-05-23 11:38:59 +0200521/**
522 * struct platform_nand_chip - chip level device structure
523 *
524 * @nr_chips: max. number of chips to scan for
525 * @chip_offs: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +0200526 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +0200527 * @partitions: mtd partition list
528 * @chip_delay: R/B delay value in us
529 * @options: Option flags, e.g. 16bit buswidth
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200530 * @ecclayout: ecc layout info structure
Thomas Gleixner41796c22006-05-23 11:38:59 +0200531 * @priv: hardware controller specific settings
532 */
533struct platform_nand_chip {
534 int nr_chips;
535 int chip_offset;
536 int nr_partitions;
537 struct mtd_partition *partitions;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200538 struct nand_ecclayout *ecclayout;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200539 int chip_delay;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200540 unsigned int options;
541 void *priv;
542};
543
544/**
545 * struct platform_nand_ctrl - controller level device structure
546 *
547 * @hwcontrol: platform specific hardware control structure
548 * @dev_ready: platform specific function to read ready/busy pin
549 * @select_chip: platform specific chip select function
550 * @priv_data: private data to transport driver specific settings
551 *
552 * All fields are optional and depend on the hardware driver requirements
553 */
554struct platform_nand_ctrl {
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200555 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
556 int (*dev_ready)(struct mtd_info *mtd);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200557 void (*select_chip)(struct mtd_info *mtd, int chip);
558 void *priv;
559};
560
561/* Some helpers to access the data structures */
562static inline
563struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
564{
565 struct nand_chip *chip = mtd->priv;
566
567 return chip->priv;
568}
569
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570#endif /* __LINUX_MTD_NAND_H */