blob: 0586249de2e7c70dc6d35467e35e20364d89c060 [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Based on arch/arm/kernel/traps.c
3 *
4 * Copyright (C) 1995-2009 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Dave P Martin9fb74102015-07-24 16:37:48 +010020#include <linux/bug.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000021#include <linux/signal.h>
22#include <linux/personality.h>
23#include <linux/kallsyms.h>
24#include <linux/spinlock.h>
25#include <linux/uaccess.h>
26#include <linux/hardirq.h>
27#include <linux/kdebug.h>
28#include <linux/module.h>
29#include <linux/kexec.h>
30#include <linux/delay.h>
31#include <linux/init.h>
32#include <linux/sched.h>
33#include <linux/syscalls.h>
34
35#include <asm/atomic.h>
Greg Hackmanne16a20b2017-10-04 09:31:34 -070036#include <asm/barrier.h>
Dave P Martin9fb74102015-07-24 16:37:48 +010037#include <asm/bug.h>
Will Deacon1442b6e2013-03-16 08:48:13 +000038#include <asm/debug-monitors.h>
Mark Rutland60a1f022014-11-18 12:16:30 +000039#include <asm/esr.h>
Dave P Martin9fb74102015-07-24 16:37:48 +010040#include <asm/insn.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000041#include <asm/traps.h>
Mark Rutlandab96e212016-11-03 20:23:05 +000042#include <asm/stack_pointer.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000043#include <asm/stacktrace.h>
44#include <asm/exception.h>
45#include <asm/system_misc.h>
Andre Przywara7dd01ae2016-06-28 18:07:32 +010046#include <asm/sysreg.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000047
48static const char *handler[]= {
49 "Synchronous Abort",
50 "IRQ",
51 "FIQ",
52 "Error"
53};
54
Michael Weiser8bd22b12018-02-01 23:13:38 +010055int show_unhandled_signals = 0;
Catalin Marinas60ffc302012-03-05 11:49:27 +000056
57/*
Mark Rutland7ceb3a12016-06-13 11:15:15 +010058 * Dump out the contents of some kernel memory nicely...
Catalin Marinas60ffc302012-03-05 11:49:27 +000059 */
60static void dump_mem(const char *lvl, const char *str, unsigned long bottom,
Mark Rutland7ceb3a12016-06-13 11:15:15 +010061 unsigned long top)
Catalin Marinas60ffc302012-03-05 11:49:27 +000062{
63 unsigned long first;
64 mm_segment_t fs;
65 int i;
66
67 /*
68 * We need to switch to kernel mode so that we can use __get_user
Mark Rutlandc5cea062016-06-13 11:15:14 +010069 * to safely read from kernel space.
Catalin Marinas60ffc302012-03-05 11:49:27 +000070 */
71 fs = get_fs();
72 set_fs(KERNEL_DS);
73
74 printk("%s%s(0x%016lx to 0x%016lx)\n", lvl, str, bottom, top);
75
76 for (first = bottom & ~31; first < top; first += 32) {
77 unsigned long p;
78 char str[sizeof(" 12345678") * 8 + 1];
79
80 memset(str, ' ', sizeof(str));
81 str[sizeof(str) - 1] = '\0';
82
Mark Rutland7ceb3a12016-06-13 11:15:15 +010083 for (p = first, i = 0; i < (32 / 8)
84 && p < top; i++, p += 8) {
Catalin Marinas60ffc302012-03-05 11:49:27 +000085 if (p >= bottom && p < top) {
Rohit Thapliyale147ae62015-07-10 09:23:59 +010086 unsigned long val;
87
Mark Rutland7ceb3a12016-06-13 11:15:15 +010088 if (__get_user(val, (unsigned long *)p) == 0)
89 sprintf(str + i * 17, " %016lx", val);
90 else
91 sprintf(str + i * 17, " ????????????????");
Catalin Marinas60ffc302012-03-05 11:49:27 +000092 }
93 }
94 printk("%s%04lx:%s\n", lvl, first & 0xffff, str);
95 }
96
97 set_fs(fs);
98}
99
Jungseok Lee9f93f3e2015-10-17 14:28:11 +0000100static void dump_backtrace_entry(unsigned long where)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000101{
Jungseok Lee9f93f3e2015-10-17 14:28:11 +0000102 /*
103 * Note that 'where' can have a physical address, but it's not handled.
104 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000105 print_ip_sym(where);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000106}
107
Mark Rutlandc5cea062016-06-13 11:15:14 +0100108static void __dump_instr(const char *lvl, struct pt_regs *regs)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000109{
110 unsigned long addr = instruction_pointer(regs);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000111 char str[sizeof("00000000 ") * 5 + 2 + 1], *p = str;
112 int i;
113
Catalin Marinas60ffc302012-03-05 11:49:27 +0000114 for (i = -4; i < 1; i++) {
115 unsigned int val, bad;
116
Mark Rutland011b44a2017-11-02 16:12:03 +0000117 bad = get_user(val, &((u32 *)addr)[i]);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000118
119 if (!bad)
120 p += sprintf(p, i == 0 ? "(%08x) " : "%08x ", val);
121 else {
122 p += sprintf(p, "bad PC value");
123 break;
124 }
125 }
126 printk("%sCode: %s\n", lvl, str);
Mark Rutlandc5cea062016-06-13 11:15:14 +0100127}
Catalin Marinas60ffc302012-03-05 11:49:27 +0000128
Mark Rutlandc5cea062016-06-13 11:15:14 +0100129static void dump_instr(const char *lvl, struct pt_regs *regs)
130{
131 if (!user_mode(regs)) {
132 mm_segment_t fs = get_fs();
133 set_fs(KERNEL_DS);
134 __dump_instr(lvl, regs);
135 set_fs(fs);
136 } else {
137 __dump_instr(lvl, regs);
138 }
Catalin Marinas60ffc302012-03-05 11:49:27 +0000139}
140
141static void dump_backtrace(struct pt_regs *regs, struct task_struct *tsk)
142{
143 struct stackframe frame;
Yang Shia80a0eb2016-02-11 13:53:10 -0800144 unsigned long irq_stack_ptr;
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900145 int skip;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000146
Mark Rutlandb5e73072016-09-23 17:55:05 +0100147 pr_debug("%s(regs = %p tsk = %p)\n", __func__, regs, tsk);
148
149 if (!tsk)
150 tsk = current;
151
Mark Rutland0c7aad62016-11-03 20:23:08 +0000152 if (!try_get_task_stack(tsk))
153 return;
154
Yang Shia80a0eb2016-02-11 13:53:10 -0800155 /*
156 * Switching between stacks is valid when tracing current and in
157 * non-preemptible context.
158 */
159 if (tsk == current && !preemptible())
160 irq_stack_ptr = IRQ_STACK_PTR(smp_processor_id());
161 else
162 irq_stack_ptr = 0;
163
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900164 if (tsk == current) {
Catalin Marinas60ffc302012-03-05 11:49:27 +0000165 frame.fp = (unsigned long)__builtin_frame_address(0);
Behan Webster2128df12014-08-27 05:29:32 +0100166 frame.sp = current_stack_pointer;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000167 frame.pc = (unsigned long)dump_backtrace;
168 } else {
169 /*
170 * task blocked in __switch_to
171 */
172 frame.fp = thread_saved_fp(tsk);
173 frame.sp = thread_saved_sp(tsk);
174 frame.pc = thread_saved_pc(tsk);
175 }
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900176#ifdef CONFIG_FUNCTION_GRAPH_TRACER
177 frame.graph = tsk->curr_ret_stack;
178#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000179
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900180 skip = !!regs;
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000181 printk("Call trace:\n");
Catalin Marinas60ffc302012-03-05 11:49:27 +0000182 while (1) {
183 unsigned long where = frame.pc;
Jungseok Lee9f93f3e2015-10-17 14:28:11 +0000184 unsigned long stack;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000185 int ret;
186
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900187 /* skip until specified stack frame */
188 if (!skip) {
189 dump_backtrace_entry(where);
190 } else if (frame.fp == regs->regs[29]) {
191 skip = 0;
192 /*
193 * Mostly, this is the case where this function is
194 * called in panic/abort. As exception handler's
195 * stack frame does not contain the corresponding pc
196 * at which an exception has taken place, use regs->pc
197 * instead.
198 */
199 dump_backtrace_entry(regs->pc);
200 }
AKASHI Takahirofe13f952015-12-15 17:33:40 +0900201 ret = unwind_frame(tsk, &frame);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000202 if (ret < 0)
203 break;
Jungseok Lee9f93f3e2015-10-17 14:28:11 +0000204 stack = frame.sp;
AKASHI Takahiro132cd882015-12-04 11:02:26 +0000205 if (in_exception_text(where)) {
206 /*
207 * If we switched to the irq_stack before calling this
208 * exception handler, then the pt_regs will be on the
209 * task stack. The easiest way to tell is if the large
210 * pt_regs would overlap with the end of the irq_stack.
211 */
212 if (stack < irq_stack_ptr &&
213 (stack + sizeof(struct pt_regs)) > irq_stack_ptr)
214 stack = IRQ_STACK_TO_TASK_STACK(irq_stack_ptr);
215
Jungseok Lee9f93f3e2015-10-17 14:28:11 +0000216 dump_mem("", "Exception stack", stack,
Mark Rutland7ceb3a12016-06-13 11:15:15 +0100217 stack + sizeof(struct pt_regs));
AKASHI Takahiro132cd882015-12-04 11:02:26 +0000218 }
Catalin Marinas60ffc302012-03-05 11:49:27 +0000219 }
Mark Rutland0c7aad62016-11-03 20:23:08 +0000220
221 put_task_stack(tsk);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000222}
223
Catalin Marinas60ffc302012-03-05 11:49:27 +0000224void show_stack(struct task_struct *tsk, unsigned long *sp)
225{
226 dump_backtrace(NULL, tsk);
227 barrier();
228}
229
230#ifdef CONFIG_PREEMPT
231#define S_PREEMPT " PREEMPT"
232#else
233#define S_PREEMPT ""
234#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000235#define S_SMP " SMP"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000236
Mark Rutland34e59ca2016-11-03 20:23:06 +0000237static int __die(const char *str, int err, struct pt_regs *regs)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000238{
Mark Rutland34e59ca2016-11-03 20:23:06 +0000239 struct task_struct *tsk = current;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000240 static int die_counter;
241 int ret;
242
243 pr_emerg("Internal error: %s: %x [#%d]" S_PREEMPT S_SMP "\n",
244 str, err, ++die_counter);
245
246 /* trap and error numbers are mostly meaningless on ARM */
247 ret = notify_die(DIE_OOPS, str, regs, err, 0, SIGSEGV);
248 if (ret == NOTIFY_STOP)
249 return ret;
250
251 print_modules();
252 __show_regs(regs);
253 pr_emerg("Process %.*s (pid: %d, stack limit = 0x%p)\n",
Mark Rutland34e59ca2016-11-03 20:23:06 +0000254 TASK_COMM_LEN, tsk->comm, task_pid_nr(tsk),
255 end_of_stack(tsk));
Catalin Marinas60ffc302012-03-05 11:49:27 +0000256
Mark Rutland7ceb3a12016-06-13 11:15:15 +0100257 if (!user_mode(regs)) {
Catalin Marinas60ffc302012-03-05 11:49:27 +0000258 dump_mem(KERN_EMERG, "Stack: ", regs->sp,
Mark Rutland7ceb3a12016-06-13 11:15:15 +0100259 THREAD_SIZE + (unsigned long)task_stack_page(tsk));
Catalin Marinas60ffc302012-03-05 11:49:27 +0000260 dump_backtrace(regs, tsk);
261 dump_instr(KERN_EMERG, regs);
262 }
263
264 return ret;
265}
266
267static DEFINE_RAW_SPINLOCK(die_lock);
268
269/*
270 * This function is protected against re-entrancy.
271 */
272void die(const char *str, struct pt_regs *regs, int err)
273{
Catalin Marinas60ffc302012-03-05 11:49:27 +0000274 int ret;
Qiao Zhoufc421492017-07-07 17:29:34 +0800275 unsigned long flags;
276
277 raw_spin_lock_irqsave(&die_lock, flags);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000278
279 oops_enter();
280
Catalin Marinas60ffc302012-03-05 11:49:27 +0000281 console_verbose();
282 bust_spinlocks(1);
Mark Rutland34e59ca2016-11-03 20:23:06 +0000283 ret = __die(str, err, regs);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000284
Mark Rutland34e59ca2016-11-03 20:23:06 +0000285 if (regs && kexec_should_crash(current))
Catalin Marinas60ffc302012-03-05 11:49:27 +0000286 crash_kexec(regs);
287
288 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030289 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000290 oops_exit();
291
292 if (in_interrupt())
293 panic("Fatal exception in interrupt");
294 if (panic_on_oops)
295 panic("Fatal exception");
Qiao Zhoufc421492017-07-07 17:29:34 +0800296
297 raw_spin_unlock_irqrestore(&die_lock, flags);
298
Catalin Marinas60ffc302012-03-05 11:49:27 +0000299 if (ret != NOTIFY_STOP)
300 do_exit(SIGSEGV);
301}
302
303void arm64_notify_die(const char *str, struct pt_regs *regs,
304 struct siginfo *info, int err)
305{
Catalin Marinas91413002014-04-06 23:04:12 +0100306 if (user_mode(regs)) {
307 current->thread.fault_address = 0;
308 current->thread.fault_code = err;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000309 force_sig_info(info->si_signo, info, current);
Catalin Marinas91413002014-04-06 23:04:12 +0100310 } else {
Catalin Marinas60ffc302012-03-05 11:49:27 +0000311 die(str, regs, err);
Catalin Marinas91413002014-04-06 23:04:12 +0100312 }
Catalin Marinas60ffc302012-03-05 11:49:27 +0000313}
314
Punit Agrawal9b79f522014-11-18 11:41:22 +0000315static LIST_HEAD(undef_hook);
316static DEFINE_RAW_SPINLOCK(undef_lock);
317
318void register_undef_hook(struct undef_hook *hook)
319{
320 unsigned long flags;
321
322 raw_spin_lock_irqsave(&undef_lock, flags);
323 list_add(&hook->node, &undef_hook);
324 raw_spin_unlock_irqrestore(&undef_lock, flags);
325}
326
327void unregister_undef_hook(struct undef_hook *hook)
328{
329 unsigned long flags;
330
331 raw_spin_lock_irqsave(&undef_lock, flags);
332 list_del(&hook->node);
333 raw_spin_unlock_irqrestore(&undef_lock, flags);
334}
335
336static int call_undef_hook(struct pt_regs *regs)
337{
338 struct undef_hook *hook;
339 unsigned long flags;
340 u32 instr;
341 int (*fn)(struct pt_regs *regs, u32 instr) = NULL;
342 void __user *pc = (void __user *)instruction_pointer(regs);
343
344 if (!user_mode(regs))
345 return 1;
346
347 if (compat_thumb_mode(regs)) {
348 /* 16-bit Thumb instruction */
349 if (get_user(instr, (u16 __user *)pc))
350 goto exit;
351 instr = le16_to_cpu(instr);
352 if (aarch32_insn_is_wide(instr)) {
353 u32 instr2;
354
355 if (get_user(instr2, (u16 __user *)(pc + 2)))
356 goto exit;
357 instr2 = le16_to_cpu(instr2);
358 instr = (instr << 16) | instr2;
359 }
360 } else {
361 /* 32-bit ARM instruction */
362 if (get_user(instr, (u32 __user *)pc))
363 goto exit;
364 instr = le32_to_cpu(instr);
365 }
366
367 raw_spin_lock_irqsave(&undef_lock, flags);
368 list_for_each_entry(hook, &undef_hook, node)
369 if ((instr & hook->instr_mask) == hook->instr_val &&
370 (regs->pstate & hook->pstate_mask) == hook->pstate_val)
371 fn = hook->fn;
372
373 raw_spin_unlock_irqrestore(&undef_lock, flags);
374exit:
375 return fn ? fn(regs, instr) : 1;
376}
377
Andre Przywara390bf172016-06-28 18:07:31 +0100378static void force_signal_inject(int signal, int code, struct pt_regs *regs,
379 unsigned long address)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000380{
381 siginfo_t info;
382 void __user *pc = (void __user *)instruction_pointer(regs);
Andre Przywara390bf172016-06-28 18:07:31 +0100383 const char *desc;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000384
Andre Przywara390bf172016-06-28 18:07:31 +0100385 switch (signal) {
386 case SIGILL:
387 desc = "undefined instruction";
388 break;
389 case SIGSEGV:
390 desc = "illegal memory access";
391 break;
392 default:
393 desc = "bad mode";
394 break;
395 }
396
397 if (unhandled_signal(current, signal) &&
398 show_unhandled_signals_ratelimited()) {
399 pr_info("%s[%d]: %s: pc=%p\n",
400 current->comm, task_pid_nr(current), desc, pc);
401 dump_instr(KERN_INFO, regs);
402 }
403
404 info.si_signo = signal;
405 info.si_errno = 0;
406 info.si_code = code;
407 info.si_addr = pc;
408
409 arm64_notify_die(desc, regs, &info, 0);
410}
411
412/*
413 * Set up process info to signal segmentation fault - called on access error.
414 */
415void arm64_notify_segfault(struct pt_regs *regs, unsigned long addr)
416{
417 int code;
418
419 down_read(&current->mm->mmap_sem);
420 if (find_vma(current->mm, addr) == NULL)
421 code = SEGV_MAPERR;
422 else
423 code = SEGV_ACCERR;
424 up_read(&current->mm->mmap_sem);
425
426 force_signal_inject(SIGSEGV, code, regs, addr);
427}
428
429asmlinkage void __exception do_undefinstr(struct pt_regs *regs)
430{
Catalin Marinas60ffc302012-03-05 11:49:27 +0000431 /* check for AArch32 breakpoint instructions */
Will Deacon1442b6e2013-03-16 08:48:13 +0000432 if (!aarch32_break_handler(regs))
Catalin Marinas60ffc302012-03-05 11:49:27 +0000433 return;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000434
Punit Agrawal9b79f522014-11-18 11:41:22 +0000435 if (call_undef_hook(regs) == 0)
436 return;
437
Andre Przywara390bf172016-06-28 18:07:31 +0100438 force_signal_inject(SIGILL, ILL_ILLOPC, regs, 0);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000439}
440
James Morse2a6dcb22016-10-18 11:27:46 +0100441int cpu_enable_cache_maint_trap(void *__unused)
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100442{
443 config_sctlr_el1(SCTLR_EL1_UCI, 0);
James Morse2a6dcb22016-10-18 11:27:46 +0100444 return 0;
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100445}
446
447#define __user_cache_maint(insn, address, res) \
Greg Kroah-Hartmanda3493c2017-06-14 16:42:56 +0200448 if (address >= user_addr_max()) { \
Andre Przywara87261d12016-10-19 14:40:54 +0100449 res = -EFAULT; \
Catalin Marinascfa93772016-09-02 14:54:03 +0100450 } else { \
451 uaccess_ttbr0_enable(); \
Andre Przywara87261d12016-10-19 14:40:54 +0100452 asm volatile ( \
453 "1: " insn ", %1\n" \
454 " mov %w0, #0\n" \
455 "2:\n" \
456 " .pushsection .fixup,\"ax\"\n" \
457 " .align 2\n" \
458 "3: mov %w0, %w2\n" \
459 " b 2b\n" \
460 " .popsection\n" \
461 _ASM_EXTABLE(1b, 3b) \
462 : "=r" (res) \
Catalin Marinascfa93772016-09-02 14:54:03 +0100463 : "r" (address), "i" (-EFAULT)); \
464 uaccess_ttbr0_disable(); \
465 }
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100466
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100467static void user_cache_maint_handler(unsigned int esr, struct pt_regs *regs)
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100468{
469 unsigned long address;
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100470 int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
471 int crm = (esr & ESR_ELx_SYS64_ISS_CRM_MASK) >> ESR_ELx_SYS64_ISS_CRM_SHIFT;
472 int ret = 0;
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100473
Kristina Martsenko791d94e2017-06-06 20:14:08 +0100474 address = (rt == 31) ? 0 : untagged_addr(regs->regs[rt]);
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100475
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100476 switch (crm) {
477 case ESR_ELx_SYS64_ISS_CRM_DC_CVAU: /* DC CVAU, gets promoted */
478 __user_cache_maint("dc civac", address, ret);
479 break;
480 case ESR_ELx_SYS64_ISS_CRM_DC_CVAC: /* DC CVAC, gets promoted */
481 __user_cache_maint("dc civac", address, ret);
482 break;
483 case ESR_ELx_SYS64_ISS_CRM_DC_CIVAC: /* DC CIVAC */
484 __user_cache_maint("dc civac", address, ret);
485 break;
486 case ESR_ELx_SYS64_ISS_CRM_IC_IVAU: /* IC IVAU */
487 __user_cache_maint("ic ivau", address, ret);
488 break;
489 default:
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100490 force_signal_inject(SIGILL, ILL_ILLOPC, regs, 0);
491 return;
492 }
493
494 if (ret)
495 arm64_notify_segfault(regs, address);
496 else
497 regs->pc += 4;
498}
499
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100500static void ctr_read_handler(unsigned int esr, struct pt_regs *regs)
501{
502 int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
503
504 regs->regs[rt] = arm64_ftr_reg_ctrel0.sys_val;
505 regs->pc += 4;
506}
507
Marc Zyngier31f9a0a2017-02-01 11:48:58 +0000508static void cntvct_read_handler(unsigned int esr, struct pt_regs *regs)
509{
510 int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
511
Greg Hackmanne16a20b2017-10-04 09:31:34 -0700512 isb();
Marc Zyngier31f9a0a2017-02-01 11:48:58 +0000513 if (rt != 31)
514 regs->regs[rt] = arch_counter_get_cntvct();
515 regs->pc += 4;
516}
517
Marc Zyngiere4f4f432017-04-24 09:04:03 +0100518static void cntfrq_read_handler(unsigned int esr, struct pt_regs *regs)
519{
520 int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
521
522 if (rt != 31)
523 regs->regs[rt] = read_sysreg(cntfrq_el0);
524 regs->pc += 4;
525}
526
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100527struct sys64_hook {
528 unsigned int esr_mask;
529 unsigned int esr_val;
530 void (*handler)(unsigned int esr, struct pt_regs *regs);
531};
532
533static struct sys64_hook sys64_hooks[] = {
534 {
535 .esr_mask = ESR_ELx_SYS64_ISS_EL0_CACHE_OP_MASK,
536 .esr_val = ESR_ELx_SYS64_ISS_EL0_CACHE_OP_VAL,
537 .handler = user_cache_maint_handler,
538 },
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100539 {
540 /* Trap read access to CTR_EL0 */
541 .esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
542 .esr_val = ESR_ELx_SYS64_ISS_SYS_CTR_READ,
543 .handler = ctr_read_handler,
544 },
Marc Zyngier31f9a0a2017-02-01 11:48:58 +0000545 {
546 /* Trap read access to CNTVCT_EL0 */
547 .esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
548 .esr_val = ESR_ELx_SYS64_ISS_SYS_CNTVCT,
549 .handler = cntvct_read_handler,
550 },
Marc Zyngiere4f4f432017-04-24 09:04:03 +0100551 {
552 /* Trap read access to CNTFRQ_EL0 */
553 .esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
554 .esr_val = ESR_ELx_SYS64_ISS_SYS_CNTFRQ,
555 .handler = cntfrq_read_handler,
556 },
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100557 {},
558};
559
560asmlinkage void __exception do_sysinstr(unsigned int esr, struct pt_regs *regs)
561{
562 struct sys64_hook *hook;
563
564 for (hook = sys64_hooks; hook->handler; hook++)
565 if ((hook->esr_mask & esr) == hook->esr_val) {
566 hook->handler(esr, regs);
567 return;
568 }
569
570 force_signal_inject(SIGILL, ILL_ILLOPC, regs, 0);
571}
572
Catalin Marinas60ffc302012-03-05 11:49:27 +0000573long compat_arm_syscall(struct pt_regs *regs);
574
575asmlinkage long do_ni_syscall(struct pt_regs *regs)
576{
577#ifdef CONFIG_COMPAT
578 long ret;
579 if (is_compat_task()) {
580 ret = compat_arm_syscall(regs);
581 if (ret != -ENOSYS)
582 return ret;
583 }
584#endif
585
Vladimir Murzin86dca362015-06-19 15:28:03 +0100586 if (show_unhandled_signals_ratelimited()) {
Catalin Marinas60ffc302012-03-05 11:49:27 +0000587 pr_info("%s[%d]: syscall %d\n", current->comm,
588 task_pid_nr(current), (int)regs->syscallno);
589 dump_instr("", regs);
590 if (user_mode(regs))
591 __show_regs(regs);
592 }
593
594 return sys_ni_syscall();
595}
596
Mark Rutland60a1f022014-11-18 12:16:30 +0000597static const char *esr_class_str[] = {
598 [0 ... ESR_ELx_EC_MAX] = "UNRECOGNIZED EC",
599 [ESR_ELx_EC_UNKNOWN] = "Unknown/Uncategorized",
600 [ESR_ELx_EC_WFx] = "WFI/WFE",
601 [ESR_ELx_EC_CP15_32] = "CP15 MCR/MRC",
602 [ESR_ELx_EC_CP15_64] = "CP15 MCRR/MRRC",
603 [ESR_ELx_EC_CP14_MR] = "CP14 MCR/MRC",
604 [ESR_ELx_EC_CP14_LS] = "CP14 LDC/STC",
605 [ESR_ELx_EC_FP_ASIMD] = "ASIMD",
606 [ESR_ELx_EC_CP10_ID] = "CP10 MRC/VMRS",
607 [ESR_ELx_EC_CP14_64] = "CP14 MCRR/MRRC",
608 [ESR_ELx_EC_ILL] = "PSTATE.IL",
609 [ESR_ELx_EC_SVC32] = "SVC (AArch32)",
610 [ESR_ELx_EC_HVC32] = "HVC (AArch32)",
611 [ESR_ELx_EC_SMC32] = "SMC (AArch32)",
612 [ESR_ELx_EC_SVC64] = "SVC (AArch64)",
613 [ESR_ELx_EC_HVC64] = "HVC (AArch64)",
614 [ESR_ELx_EC_SMC64] = "SMC (AArch64)",
615 [ESR_ELx_EC_SYS64] = "MSR/MRS (AArch64)",
616 [ESR_ELx_EC_IMP_DEF] = "EL3 IMP DEF",
617 [ESR_ELx_EC_IABT_LOW] = "IABT (lower EL)",
618 [ESR_ELx_EC_IABT_CUR] = "IABT (current EL)",
619 [ESR_ELx_EC_PC_ALIGN] = "PC Alignment",
620 [ESR_ELx_EC_DABT_LOW] = "DABT (lower EL)",
621 [ESR_ELx_EC_DABT_CUR] = "DABT (current EL)",
622 [ESR_ELx_EC_SP_ALIGN] = "SP Alignment",
623 [ESR_ELx_EC_FP_EXC32] = "FP (AArch32)",
624 [ESR_ELx_EC_FP_EXC64] = "FP (AArch64)",
625 [ESR_ELx_EC_SERROR] = "SError",
626 [ESR_ELx_EC_BREAKPT_LOW] = "Breakpoint (lower EL)",
627 [ESR_ELx_EC_BREAKPT_CUR] = "Breakpoint (current EL)",
628 [ESR_ELx_EC_SOFTSTP_LOW] = "Software Step (lower EL)",
629 [ESR_ELx_EC_SOFTSTP_CUR] = "Software Step (current EL)",
630 [ESR_ELx_EC_WATCHPT_LOW] = "Watchpoint (lower EL)",
631 [ESR_ELx_EC_WATCHPT_CUR] = "Watchpoint (current EL)",
632 [ESR_ELx_EC_BKPT32] = "BKPT (AArch32)",
633 [ESR_ELx_EC_VECTOR32] = "Vector catch (AArch32)",
634 [ESR_ELx_EC_BRK64] = "BRK (AArch64)",
635};
636
637const char *esr_get_class_string(u32 esr)
638{
Mark Rutland275f3442016-05-31 12:33:01 +0100639 return esr_class_str[ESR_ELx_EC(esr)];
Mark Rutland60a1f022014-11-18 12:16:30 +0000640}
641
Catalin Marinas60ffc302012-03-05 11:49:27 +0000642/*
Mark Rutlandde327942017-01-18 17:23:41 +0000643 * bad_mode handles the impossible case in the exception vector. This is always
644 * fatal.
Catalin Marinas60ffc302012-03-05 11:49:27 +0000645 */
646asmlinkage void bad_mode(struct pt_regs *regs, int reason, unsigned int esr)
647{
648 console_verbose();
649
Mark Rutland8051f4d2016-05-31 12:07:47 +0100650 pr_crit("Bad mode in %s handler detected on CPU%d, code 0x%08x -- %s\n",
651 handler[reason], smp_processor_id(), esr,
652 esr_get_class_string(esr));
Mark Rutlandde327942017-01-18 17:23:41 +0000653
Mark Rutlandde327942017-01-18 17:23:41 +0000654 local_irq_disable();
655 panic("bad mode");
656}
657
658/*
659 * bad_el0_sync handles unexpected, but potentially recoverable synchronous
660 * exceptions taken from EL0. Unlike bad_mode, this returns.
661 */
662asmlinkage void bad_el0_sync(struct pt_regs *regs, int reason, unsigned int esr)
663{
664 siginfo_t info;
665 void __user *pc = (void __user *)instruction_pointer(regs);
666 console_verbose();
667
668 pr_crit("Bad EL0 synchronous exception detected on CPU%d, code 0x%08x -- %s\n",
669 smp_processor_id(), esr, esr_get_class_string(esr));
Mark Rutland9955ac42013-05-28 15:54:15 +0100670 __show_regs(regs);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000671
Mark Rutland9955ac42013-05-28 15:54:15 +0100672 info.si_signo = SIGILL;
673 info.si_errno = 0;
674 info.si_code = ILL_ILLOPC;
675 info.si_addr = pc;
676
Mark Rutlandde327942017-01-18 17:23:41 +0000677 current->thread.fault_address = 0;
678 current->thread.fault_code = 0;
679
680 force_sig_info(info.si_signo, &info, current);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000681}
682
683void __pte_error(const char *file, int line, unsigned long val)
684{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000685 pr_err("%s:%d: bad pte %016lx.\n", file, line, val);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000686}
687
688void __pmd_error(const char *file, int line, unsigned long val)
689{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000690 pr_err("%s:%d: bad pmd %016lx.\n", file, line, val);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000691}
692
Jungseok Leec79b9542014-05-12 18:40:51 +0900693void __pud_error(const char *file, int line, unsigned long val)
694{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000695 pr_err("%s:%d: bad pud %016lx.\n", file, line, val);
Jungseok Leec79b9542014-05-12 18:40:51 +0900696}
697
Catalin Marinas60ffc302012-03-05 11:49:27 +0000698void __pgd_error(const char *file, int line, unsigned long val)
699{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000700 pr_err("%s:%d: bad pgd %016lx.\n", file, line, val);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000701}
702
Dave P Martin9fb74102015-07-24 16:37:48 +0100703/* GENERIC_BUG traps */
704
705int is_valid_bugaddr(unsigned long addr)
706{
707 /*
708 * bug_handler() only called for BRK #BUG_BRK_IMM.
709 * So the answer is trivial -- any spurious instances with no
710 * bug table entry will be rejected by report_bug() and passed
711 * back to the debug-monitors code and handled as a fatal
712 * unexpected debug exception.
713 */
714 return 1;
715}
716
717static int bug_handler(struct pt_regs *regs, unsigned int esr)
718{
719 if (user_mode(regs))
720 return DBG_HOOK_ERROR;
721
722 switch (report_bug(regs->pc, regs)) {
723 case BUG_TRAP_TYPE_BUG:
724 die("Oops - BUG", regs, 0);
725 break;
726
727 case BUG_TRAP_TYPE_WARN:
Dave P Martina4653222015-07-24 16:37:49 +0100728 /* Ideally, report_bug() should backtrace for us... but no. */
729 dump_backtrace(regs, NULL);
Dave P Martin9fb74102015-07-24 16:37:48 +0100730 break;
731
732 default:
733 /* unknown/unrecognised bug trap type */
734 return DBG_HOOK_ERROR;
735 }
736
737 /* If thread survives, skip over the BUG instruction and continue: */
738 regs->pc += AARCH64_INSN_SIZE; /* skip BRK and resume */
739 return DBG_HOOK_HANDLED;
740}
741
742static struct break_hook bug_break_hook = {
743 .esr_val = 0xf2000000 | BUG_BRK_IMM,
744 .esr_mask = 0xffffffff,
745 .fn = bug_handler,
746};
747
748/*
749 * Initial handler for AArch64 BRK exceptions
750 * This handler only used until debug_traps_init().
751 */
752int __init early_brk64(unsigned long addr, unsigned int esr,
753 struct pt_regs *regs)
754{
755 return bug_handler(regs, esr) != DBG_HOOK_HANDLED;
756}
757
758/* This registration must happen early, before debug_traps_init(). */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000759void __init trap_init(void)
760{
Dave P Martin9fb74102015-07-24 16:37:48 +0100761 register_break_hook(&bug_break_hook);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000762}