blob: 15247fe171a88f59fff2d7e0b6451ffcea9d3d11 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * FPU support code, moved here from head.S so that it can be used
3 * by chips which use other head-whatever.S files.
4 *
Paul Mackerrasfea23bf2006-08-30 14:45:35 +10005 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
6 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7 * Copyright (C) 1996 Paul Mackerras.
8 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
9 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 *
15 */
16
Paul Mackerrasb3b8dc62005-10-10 22:20:10 +100017#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <asm/page.h>
19#include <asm/mmu.h>
20#include <asm/pgtable.h>
21#include <asm/cputable.h>
22#include <asm/cache.h>
23#include <asm/thread_info.h>
24#include <asm/ppc_asm.h>
25#include <asm/asm-offsets.h>
26
Michael Neuling72ffff52008-06-25 14:07:18 +100027#ifdef CONFIG_VSX
28#define REST_32FPVSRS(n,c,base) \
29BEGIN_FTR_SECTION \
30 b 2f; \
31END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
32 REST_32FPRS(n,base); \
33 b 3f; \
342: REST_32VSRS(n,c,base); \
353:
36
37#define SAVE_32FPVSRS(n,c,base) \
38BEGIN_FTR_SECTION \
39 b 2f; \
40END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
41 SAVE_32FPRS(n,base); \
42 b 3f; \
432: SAVE_32VSRS(n,c,base); \
443:
45#else
46#define REST_32FPVSRS(n,b,base) REST_32FPRS(n, base)
47#define SAVE_32FPVSRS(n,b,base) SAVE_32FPRS(n, base)
48#endif
49
Paul Mackerras14cf11a2005-09-26 16:04:21 +100050/*
51 * This task wants to use the FPU now.
52 * On UP, disable FP for the task which had the FPU previously,
53 * and save its floating-point registers in its thread_struct.
54 * Load up this task's FP registers from its thread_struct,
55 * enable the FPU for the current task and return to the task.
56 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +100057_GLOBAL(load_up_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100058 mfmsr r5
59 ori r5,r5,MSR_FP
Paul Mackerras14cf11a2005-09-26 16:04:21 +100060 SYNC
61 MTMSRD(r5) /* enable use of fpu now */
62 isync
63/*
64 * For SMP, we don't do lazy FPU switching because it just gets too
65 * horrendously complex, especially when a task switches from one CPU
66 * to another. Instead we call giveup_fpu in switch_to.
67 */
68#ifndef CONFIG_SMP
David Gibsone58c3492006-01-13 14:56:25 +110069 LOAD_REG_ADDRBASE(r3, last_task_used_math)
Paul Mackerras63162222005-10-27 22:44:39 +100070 toreal(r3)
David Gibsone58c3492006-01-13 14:56:25 +110071 PPC_LL r4,ADDROFF(last_task_used_math)(r3)
David Gibson3ddfbcf2005-11-10 12:56:55 +110072 PPC_LCMPI 0,r4,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +100073 beq 1f
Paul Mackerras63162222005-10-27 22:44:39 +100074 toreal(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100075 addi r4,r4,THREAD /* want last_task_used_math->thread */
76 SAVE_32FPRS(0, r4)
77 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +100078 stfd fr0,THREAD_FPSCR(r4)
David Gibson3ddfbcf2005-11-10 12:56:55 +110079 PPC_LL r5,PT_REGS(r4)
Paul Mackerras63162222005-10-27 22:44:39 +100080 toreal(r5)
David Gibson3ddfbcf2005-11-10 12:56:55 +110081 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100082 li r10,MSR_FP|MSR_FE0|MSR_FE1
83 andc r4,r4,r10 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +110084 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000851:
86#endif /* CONFIG_SMP */
87 /* enable use of FP after return */
Paul Mackerrasb85a0462005-10-06 10:59:19 +100088#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +100089 mfspr r5,SPRN_SPRG3 /* current task's THREAD (phys) */
90 lwz r4,THREAD_FPEXC_MODE(r5)
91 ori r9,r9,MSR_FP /* enable FP for current */
92 or r9,r9,r4
Paul Mackerrasb85a0462005-10-06 10:59:19 +100093#else
94 ld r4,PACACURRENT(r13)
95 addi r5,r4,THREAD /* Get THREAD */
Paul Mackerrase2f5a3c2006-02-07 13:55:30 +110096 lwz r4,THREAD_FPEXC_MODE(r5)
Paul Mackerrasb85a0462005-10-06 10:59:19 +100097 ori r12,r12,MSR_FP
98 or r12,r12,r4
99 std r12,_MSR(r1)
100#endif
David Gibson25c8a782005-10-27 16:27:25 +1000101 lfd fr0,THREAD_FPSCR(r5)
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000102 MTFSF_L(fr0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000103 REST_32FPRS(0, r5)
104#ifndef CONFIG_SMP
105 subi r4,r5,THREAD
Paul Mackerras63162222005-10-27 22:44:39 +1000106 fromreal(r4)
David Gibsone58c3492006-01-13 14:56:25 +1100107 PPC_STL r4,ADDROFF(last_task_used_math)(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000108#endif /* CONFIG_SMP */
109 /* restore registers and return */
110 /* we haven't used ctr or xer or lr */
Michael Neuling6f3d8e62008-06-25 14:07:18 +1000111 blr
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000112
113/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000114 * giveup_fpu(tsk)
115 * Disable FP for the task given as the argument,
116 * and save the floating-point registers in its thread_struct.
117 * Enables the FPU for use in the kernel on return.
118 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000119_GLOBAL(giveup_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000120 mfmsr r5
121 ori r5,r5,MSR_FP
122 SYNC_601
123 ISYNC_601
124 MTMSRD(r5) /* enable use of fpu now */
125 SYNC_601
126 isync
David Gibson3ddfbcf2005-11-10 12:56:55 +1100127 PPC_LCMPI 0,r3,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000128 beqlr- /* if no previous owner, done */
129 addi r3,r3,THREAD /* want THREAD of task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100130 PPC_LL r5,PT_REGS(r3)
131 PPC_LCMPI 0,r5,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000132 SAVE_32FPRS(0, r3)
133 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +1000134 stfd fr0,THREAD_FPSCR(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000135 beq 1f
David Gibson3ddfbcf2005-11-10 12:56:55 +1100136 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000137 li r3,MSR_FP|MSR_FE0|MSR_FE1
138 andc r4,r4,r3 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100139 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001401:
141#ifndef CONFIG_SMP
142 li r5,0
David Gibsone58c3492006-01-13 14:56:25 +1100143 LOAD_REG_ADDRBASE(r4,last_task_used_math)
144 PPC_STL r5,ADDROFF(last_task_used_math)(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000145#endif /* CONFIG_SMP */
146 blr
David Gibson25c8a782005-10-27 16:27:25 +1000147
148/*
149 * These are used in the alignment trap handler when emulating
150 * single-precision loads and stores.
151 * We restore and save the fpscr so the task gets the same result
152 * and exceptions as if the cpu had performed the load or store.
153 */
154
155_GLOBAL(cvt_fd)
156 lfd 0,THREAD_FPSCR(r5) /* load up fpscr value */
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000157 MTFSF_L(0)
David Gibson25c8a782005-10-27 16:27:25 +1000158 lfs 0,0(r3)
159 stfd 0,0(r4)
160 mffs 0
161 stfd 0,THREAD_FPSCR(r5) /* save new fpscr value */
162 blr
163
164_GLOBAL(cvt_df)
165 lfd 0,THREAD_FPSCR(r5) /* load up fpscr value */
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000166 MTFSF_L(0)
David Gibson25c8a782005-10-27 16:27:25 +1000167 lfd 0,0(r3)
168 stfs 0,0(r4)
169 mffs 0
170 stfd 0,THREAD_FPSCR(r5) /* save new fpscr value */
171 blr