blob: eecbd917bc81d993e30d443207dda5fb7e5c0d41 [file] [log] [blame]
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +09001/*
2 * R8A66597 HCD (Host Controller Driver)
3 *
4 * Copyright (C) 2006-2007 Renesas Solutions Corp.
5 * Portions Copyright (C) 2004 Psion Teklogix (for NetBook PRO)
6 * Portions Copyright (C) 2004-2005 David Brownell
7 * Portions Copyright (C) 1999 Roman Weissgaerber
8 *
9 * Author : Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; version 2 of the License.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
23 *
24 */
25
26#ifndef __R8A66597_H__
27#define __R8A66597_H__
28
Magnus Damm719a72b2009-07-17 14:59:55 +000029#ifdef CONFIG_HAVE_CLK
Magnus Damm765786e2008-10-31 20:22:38 +090030#include <linux/clk.h>
31#endif
32
Yoshihiro Shimoda5effabb2009-05-26 18:24:34 +090033#include <linux/usb/r8a66597.h>
34
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +090035#define SYSCFG0 0x00
36#define SYSCFG1 0x02
37#define SYSSTS0 0x04
38#define SYSSTS1 0x06
39#define DVSTCTR0 0x08
40#define DVSTCTR1 0x0A
41#define TESTMODE 0x0C
42#define PINCFG 0x0E
43#define DMA0CFG 0x10
44#define DMA1CFG 0x12
45#define CFIFO 0x14
46#define D0FIFO 0x18
47#define D1FIFO 0x1C
48#define CFIFOSEL 0x20
49#define CFIFOCTR 0x22
50#define CFIFOSIE 0x24
51#define D0FIFOSEL 0x28
52#define D0FIFOCTR 0x2A
53#define D1FIFOSEL 0x2C
54#define D1FIFOCTR 0x2E
55#define INTENB0 0x30
56#define INTENB1 0x32
57#define INTENB2 0x34
58#define BRDYENB 0x36
59#define NRDYENB 0x38
60#define BEMPENB 0x3A
61#define SOFCFG 0x3C
62#define INTSTS0 0x40
63#define INTSTS1 0x42
64#define INTSTS2 0x44
65#define BRDYSTS 0x46
66#define NRDYSTS 0x48
67#define BEMPSTS 0x4A
68#define FRMNUM 0x4C
69#define UFRMNUM 0x4E
70#define USBADDR 0x50
71#define USBREQ 0x54
72#define USBVAL 0x56
73#define USBINDX 0x58
74#define USBLENG 0x5A
75#define DCPCFG 0x5C
76#define DCPMAXP 0x5E
77#define DCPCTR 0x60
78#define PIPESEL 0x64
79#define PIPECFG 0x68
80#define PIPEBUF 0x6A
81#define PIPEMAXP 0x6C
82#define PIPEPERI 0x6E
83#define PIPE1CTR 0x70
84#define PIPE2CTR 0x72
85#define PIPE3CTR 0x74
86#define PIPE4CTR 0x76
87#define PIPE5CTR 0x78
88#define PIPE6CTR 0x7A
89#define PIPE7CTR 0x7C
90#define PIPE8CTR 0x7E
91#define PIPE9CTR 0x80
92#define PIPE1TRE 0x90
93#define PIPE1TRN 0x92
94#define PIPE2TRE 0x94
95#define PIPE2TRN 0x96
96#define PIPE3TRE 0x98
97#define PIPE3TRN 0x9A
98#define PIPE4TRE 0x9C
99#define PIPE4TRN 0x9E
100#define PIPE5TRE 0xA0
101#define PIPE5TRN 0xA2
102#define DEVADD0 0xD0
103#define DEVADD1 0xD2
104#define DEVADD2 0xD4
105#define DEVADD3 0xD6
106#define DEVADD4 0xD8
107#define DEVADD5 0xDA
108#define DEVADD6 0xDC
109#define DEVADD7 0xDE
110#define DEVADD8 0xE0
111#define DEVADD9 0xE2
112#define DEVADDA 0xE4
113
114/* System Configuration Control Register */
115#define XTAL 0xC000 /* b15-14: Crystal selection */
116#define XTAL48 0x8000 /* 48MHz */
117#define XTAL24 0x4000 /* 24MHz */
118#define XTAL12 0x0000 /* 12MHz */
119#define XCKE 0x2000 /* b13: External clock enable */
120#define PLLC 0x0800 /* b11: PLL control */
121#define SCKE 0x0400 /* b10: USB clock enable */
122#define PCSDIS 0x0200 /* b9: not CS wakeup */
123#define LPSME 0x0100 /* b8: Low power sleep mode */
124#define HSE 0x0080 /* b7: Hi-speed enable */
125#define DCFM 0x0040 /* b6: Controller function select */
126#define DRPD 0x0020 /* b5: D+/- pull down control */
127#define DPRPU 0x0010 /* b4: D+ pull up control */
128#define USBE 0x0001 /* b0: USB module operation enable */
129
130/* System Configuration Status Register */
131#define OVCBIT 0x8000 /* b15-14: Over-current bit */
132#define OVCMON 0xC000 /* b15-14: Over-current monitor */
133#define SOFEA 0x0020 /* b5: SOF monitor */
134#define IDMON 0x0004 /* b3: ID-pin monitor */
135#define LNST 0x0003 /* b1-0: D+, D- line status */
136#define SE1 0x0003 /* SE1 */
137#define FS_KSTS 0x0002 /* Full-Speed K State */
138#define FS_JSTS 0x0001 /* Full-Speed J State */
139#define LS_JSTS 0x0002 /* Low-Speed J State */
140#define LS_KSTS 0x0001 /* Low-Speed K State */
141#define SE0 0x0000 /* SE0 */
142
143/* Device State Control Register */
144#define EXTLP0 0x0400 /* b10: External port */
145#define VBOUT 0x0200 /* b9: VBUS output */
146#define WKUP 0x0100 /* b8: Remote wakeup */
147#define RWUPE 0x0080 /* b7: Remote wakeup sense */
148#define USBRST 0x0040 /* b6: USB reset enable */
149#define RESUME 0x0020 /* b5: Resume enable */
150#define UACT 0x0010 /* b4: USB bus enable */
151#define RHST 0x0007 /* b1-0: Reset handshake status */
152#define HSPROC 0x0004 /* HS handshake is processing */
153#define HSMODE 0x0003 /* Hi-Speed mode */
154#define FSMODE 0x0002 /* Full-Speed mode */
155#define LSMODE 0x0001 /* Low-Speed mode */
156#define UNDECID 0x0000 /* Undecided */
157
158/* Test Mode Register */
159#define UTST 0x000F /* b3-0: Test select */
160#define H_TST_PACKET 0x000C /* HOST TEST Packet */
161#define H_TST_SE0_NAK 0x000B /* HOST TEST SE0 NAK */
162#define H_TST_K 0x000A /* HOST TEST K */
163#define H_TST_J 0x0009 /* HOST TEST J */
164#define H_TST_NORMAL 0x0000 /* HOST Normal Mode */
165#define P_TST_PACKET 0x0004 /* PERI TEST Packet */
166#define P_TST_SE0_NAK 0x0003 /* PERI TEST SE0 NAK */
167#define P_TST_K 0x0002 /* PERI TEST K */
168#define P_TST_J 0x0001 /* PERI TEST J */
169#define P_TST_NORMAL 0x0000 /* PERI Normal Mode */
170
171/* Data Pin Configuration Register */
172#define LDRV 0x8000 /* b15: Drive Current Adjust */
173#define VIF1 0x0000 /* VIF = 1.8V */
174#define VIF3 0x8000 /* VIF = 3.3V */
175#define INTA 0x0001 /* b1: USB INT-pin active */
176
177/* DMAx Pin Configuration Register */
178#define DREQA 0x4000 /* b14: Dreq active select */
179#define BURST 0x2000 /* b13: Burst mode */
180#define DACKA 0x0400 /* b10: Dack active select */
181#define DFORM 0x0380 /* b9-7: DMA mode select */
182#define CPU_ADR_RD_WR 0x0000 /* Address + RD/WR mode (CPU bus) */
183#define CPU_DACK_RD_WR 0x0100 /* DACK + RD/WR mode (CPU bus) */
184#define CPU_DACK_ONLY 0x0180 /* DACK only mode (CPU bus) */
185#define SPLIT_DACK_ONLY 0x0200 /* DACK only mode (SPLIT bus) */
186#define DENDA 0x0040 /* b6: Dend active select */
187#define PKTM 0x0020 /* b5: Packet mode */
188#define DENDE 0x0010 /* b4: Dend enable */
189#define OBUS 0x0004 /* b2: OUTbus mode */
190
191/* CFIFO/DxFIFO Port Select Register */
192#define RCNT 0x8000 /* b15: Read count mode */
193#define REW 0x4000 /* b14: Buffer rewind */
194#define DCLRM 0x2000 /* b13: DMA buffer clear mode */
195#define DREQE 0x1000 /* b12: DREQ output enable */
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900196#define MBW_8 0x0000 /* 8bit */
197#define MBW_16 0x0400 /* 16bit */
Magnus Damm719a72b2009-07-17 14:59:55 +0000198#define MBW_32 0x0800 /* 32bit */
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900199#define BIGEND 0x0100 /* b8: Big endian mode */
200#define BYTE_LITTLE 0x0000 /* little dendian */
201#define BYTE_BIG 0x0100 /* big endifan */
202#define ISEL 0x0020 /* b5: DCP FIFO port direction select */
203#define CURPIPE 0x000F /* b2-0: PIPE select */
204
205/* CFIFO/DxFIFO Port Control Register */
206#define BVAL 0x8000 /* b15: Buffer valid flag */
207#define BCLR 0x4000 /* b14: Buffer clear */
208#define FRDY 0x2000 /* b13: FIFO ready */
209#define DTLN 0x0FFF /* b11-0: FIFO received data length */
210
211/* Interrupt Enable Register 0 */
Yoshihiro Shimodae2945312007-07-18 23:10:34 +0900212#define VBSE 0x8000 /* b15: VBUS interrupt */
213#define RSME 0x4000 /* b14: Resume interrupt */
214#define SOFE 0x2000 /* b13: Frame update interrupt */
215#define DVSE 0x1000 /* b12: Device state transition interrupt */
216#define CTRE 0x0800 /* b11: Control transfer stage transition interrupt */
217#define BEMPE 0x0400 /* b10: Buffer empty interrupt */
218#define NRDYE 0x0200 /* b9: Buffer not ready interrupt */
219#define BRDYE 0x0100 /* b8: Buffer ready interrupt */
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900220
221/* Interrupt Enable Register 1 */
222#define OVRCRE 0x8000 /* b15: Over-current interrupt */
223#define BCHGE 0x4000 /* b14: USB us chenge interrupt */
224#define DTCHE 0x1000 /* b12: Detach sense interrupt */
225#define ATTCHE 0x0800 /* b11: Attach sense interrupt */
226#define EOFERRE 0x0040 /* b6: EOF error interrupt */
227#define SIGNE 0x0020 /* b5: SETUP IGNORE interrupt */
228#define SACKE 0x0010 /* b4: SETUP ACK interrupt */
229
230/* BRDY Interrupt Enable/Status Register */
231#define BRDY9 0x0200 /* b9: PIPE9 */
232#define BRDY8 0x0100 /* b8: PIPE8 */
233#define BRDY7 0x0080 /* b7: PIPE7 */
234#define BRDY6 0x0040 /* b6: PIPE6 */
235#define BRDY5 0x0020 /* b5: PIPE5 */
236#define BRDY4 0x0010 /* b4: PIPE4 */
237#define BRDY3 0x0008 /* b3: PIPE3 */
238#define BRDY2 0x0004 /* b2: PIPE2 */
239#define BRDY1 0x0002 /* b1: PIPE1 */
240#define BRDY0 0x0001 /* b1: PIPE0 */
241
242/* NRDY Interrupt Enable/Status Register */
243#define NRDY9 0x0200 /* b9: PIPE9 */
244#define NRDY8 0x0100 /* b8: PIPE8 */
245#define NRDY7 0x0080 /* b7: PIPE7 */
246#define NRDY6 0x0040 /* b6: PIPE6 */
247#define NRDY5 0x0020 /* b5: PIPE5 */
248#define NRDY4 0x0010 /* b4: PIPE4 */
249#define NRDY3 0x0008 /* b3: PIPE3 */
250#define NRDY2 0x0004 /* b2: PIPE2 */
251#define NRDY1 0x0002 /* b1: PIPE1 */
252#define NRDY0 0x0001 /* b1: PIPE0 */
253
254/* BEMP Interrupt Enable/Status Register */
255#define BEMP9 0x0200 /* b9: PIPE9 */
256#define BEMP8 0x0100 /* b8: PIPE8 */
257#define BEMP7 0x0080 /* b7: PIPE7 */
258#define BEMP6 0x0040 /* b6: PIPE6 */
259#define BEMP5 0x0020 /* b5: PIPE5 */
260#define BEMP4 0x0010 /* b4: PIPE4 */
261#define BEMP3 0x0008 /* b3: PIPE3 */
262#define BEMP2 0x0004 /* b2: PIPE2 */
263#define BEMP1 0x0002 /* b1: PIPE1 */
264#define BEMP0 0x0001 /* b0: PIPE0 */
265
266/* SOF Pin Configuration Register */
267#define TRNENSEL 0x0100 /* b8: Select transaction enable period */
268#define BRDYM 0x0040 /* b6: BRDY clear timing */
269#define INTL 0x0020 /* b5: Interrupt sense select */
270#define EDGESTS 0x0010 /* b4: */
271#define SOFMODE 0x000C /* b3-2: SOF pin select */
272#define SOF_125US 0x0008 /* SOF OUT 125us Frame Signal */
273#define SOF_1MS 0x0004 /* SOF OUT 1ms Frame Signal */
274#define SOF_DISABLE 0x0000 /* SOF OUT Disable */
275
276/* Interrupt Status Register 0 */
Yoshihiro Shimodae2945312007-07-18 23:10:34 +0900277#define VBINT 0x8000 /* b15: VBUS interrupt */
278#define RESM 0x4000 /* b14: Resume interrupt */
279#define SOFR 0x2000 /* b13: SOF frame update interrupt */
280#define DVST 0x1000 /* b12: Device state transition interrupt */
281#define CTRT 0x0800 /* b11: Control transfer stage transition interrupt */
282#define BEMP 0x0400 /* b10: Buffer empty interrupt */
283#define NRDY 0x0200 /* b9: Buffer not ready interrupt */
284#define BRDY 0x0100 /* b8: Buffer ready interrupt */
285#define VBSTS 0x0080 /* b7: VBUS input port */
286#define DVSQ 0x0070 /* b6-4: Device state */
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900287#define DS_SPD_CNFG 0x0070 /* Suspend Configured */
288#define DS_SPD_ADDR 0x0060 /* Suspend Address */
289#define DS_SPD_DFLT 0x0050 /* Suspend Default */
290#define DS_SPD_POWR 0x0040 /* Suspend Powered */
291#define DS_SUSP 0x0040 /* Suspend */
292#define DS_CNFG 0x0030 /* Configured */
293#define DS_ADDS 0x0020 /* Address */
294#define DS_DFLT 0x0010 /* Default */
295#define DS_POWR 0x0000 /* Powered */
296#define DVSQS 0x0030 /* b5-4: Device state */
297#define VALID 0x0008 /* b3: Setup packet detected flag */
298#define CTSQ 0x0007 /* b2-0: Control transfer stage */
299#define CS_SQER 0x0006 /* Sequence error */
300#define CS_WRND 0x0005 /* Control write nodata status stage */
301#define CS_WRSS 0x0004 /* Control write status stage */
302#define CS_WRDS 0x0003 /* Control write data stage */
303#define CS_RDSS 0x0002 /* Control read status stage */
304#define CS_RDDS 0x0001 /* Control read data stage */
305#define CS_IDST 0x0000 /* Idle or setup stage */
306
307/* Interrupt Status Register 1 */
308#define OVRCR 0x8000 /* b15: Over-current interrupt */
309#define BCHG 0x4000 /* b14: USB bus chenge interrupt */
310#define DTCH 0x1000 /* b12: Detach sense interrupt */
311#define ATTCH 0x0800 /* b11: Attach sense interrupt */
312#define EOFERR 0x0040 /* b6: EOF-error interrupt */
313#define SIGN 0x0020 /* b5: Setup ignore interrupt */
314#define SACK 0x0010 /* b4: Setup acknowledge interrupt */
315
316/* Frame Number Register */
317#define OVRN 0x8000 /* b15: Overrun error */
318#define CRCE 0x4000 /* b14: Received data error */
319#define FRNM 0x07FF /* b10-0: Frame number */
320
321/* Micro Frame Number Register */
322#define UFRNM 0x0007 /* b2-0: Micro frame number */
323
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900324/* Default Control Pipe Maxpacket Size Register */
325/* Pipe Maxpacket Size Register */
Yoshihiro Shimodae2945312007-07-18 23:10:34 +0900326#define DEVSEL 0xF000 /* b15-14: Device address select */
327#define MAXP 0x007F /* b6-0: Maxpacket size of default control pipe */
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900328
329/* Default Control Pipe Control Register */
330#define BSTS 0x8000 /* b15: Buffer status */
331#define SUREQ 0x4000 /* b14: Send USB request */
332#define CSCLR 0x2000 /* b13: complete-split status clear */
333#define CSSTS 0x1000 /* b12: complete-split status */
334#define SUREQCLR 0x0800 /* b11: stop setup request */
335#define SQCLR 0x0100 /* b8: Sequence toggle bit clear */
336#define SQSET 0x0080 /* b7: Sequence toggle bit set */
337#define SQMON 0x0040 /* b6: Sequence toggle bit monitor */
338#define PBUSY 0x0020 /* b5: pipe busy */
339#define PINGE 0x0010 /* b4: ping enable */
340#define CCPL 0x0004 /* b2: Enable control transfer complete */
341#define PID 0x0003 /* b1-0: Response PID */
342#define PID_STALL11 0x0003 /* STALL */
343#define PID_STALL 0x0002 /* STALL */
344#define PID_BUF 0x0001 /* BUF */
345#define PID_NAK 0x0000 /* NAK */
346
347/* Pipe Window Select Register */
348#define PIPENM 0x0007 /* b2-0: Pipe select */
349
350/* Pipe Configuration Register */
351#define R8A66597_TYP 0xC000 /* b15-14: Transfer type */
352#define R8A66597_ISO 0xC000 /* Isochronous */
353#define R8A66597_INT 0x8000 /* Interrupt */
354#define R8A66597_BULK 0x4000 /* Bulk */
355#define R8A66597_BFRE 0x0400 /* b10: Buffer ready interrupt mode select */
356#define R8A66597_DBLB 0x0200 /* b9: Double buffer mode select */
357#define R8A66597_CNTMD 0x0100 /* b8: Continuous transfer mode select */
358#define R8A66597_SHTNAK 0x0080 /* b7: Transfer end NAK */
359#define R8A66597_DIR 0x0010 /* b4: Transfer direction select */
360#define R8A66597_EPNUM 0x000F /* b3-0: Eendpoint number select */
361
362/* Pipe Buffer Configuration Register */
363#define BUFSIZE 0x7C00 /* b14-10: Pipe buffer size */
364#define BUFNMB 0x007F /* b6-0: Pipe buffer number */
365#define PIPE0BUF 256
366#define PIPExBUF 64
367
368/* Pipe Maxpacket Size Register */
369#define MXPS 0x07FF /* b10-0: Maxpacket size */
370
371/* Pipe Cycle Configuration Register */
Yoshihiro Shimodae2945312007-07-18 23:10:34 +0900372#define IFIS 0x1000 /* b12: Isochronous in-buffer flush mode select */
373#define IITV 0x0007 /* b2-0: Isochronous interval */
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900374
375/* Pipex Control Register */
Yoshihiro Shimodae2945312007-07-18 23:10:34 +0900376#define BSTS 0x8000 /* b15: Buffer status */
377#define INBUFM 0x4000 /* b14: IN buffer monitor (Only for PIPE1 to 5) */
378#define CSCLR 0x2000 /* b13: complete-split status clear */
379#define CSSTS 0x1000 /* b12: complete-split status */
380#define ATREPM 0x0400 /* b10: Auto repeat mode */
381#define ACLRM 0x0200 /* b9: Out buffer auto clear mode */
382#define SQCLR 0x0100 /* b8: Sequence toggle bit clear */
383#define SQSET 0x0080 /* b7: Sequence toggle bit set */
384#define SQMON 0x0040 /* b6: Sequence toggle bit monitor */
385#define PBUSY 0x0020 /* b5: pipe busy */
386#define PID 0x0003 /* b1-0: Response PID */
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900387
388/* PIPExTRE */
389#define TRENB 0x0200 /* b9: Transaction counter enable */
390#define TRCLR 0x0100 /* b8: Transaction counter clear */
391
392/* PIPExTRN */
393#define TRNCNT 0xFFFF /* b15-0: Transaction counter */
394
395/* DEVADDx */
396#define UPPHUB 0x7800
397#define HUBPORT 0x0700
398#define USBSPD 0x00C0
399#define RTPORT 0x0001
400
401#define R8A66597_MAX_NUM_PIPE 10
402#define R8A66597_BUF_BSIZE 8
403#define R8A66597_MAX_DEVICE 10
404#define R8A66597_MAX_ROOT_HUB 2
Yoshihiro Shimoda29fab0c2008-04-10 21:05:55 +0900405#define R8A66597_MAX_SAMPLING 5
406#define R8A66597_RH_POLL_TIME 10
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900407#define R8A66597_MAX_DMA_CHANNEL 2
408#define R8A66597_PIPE_NO_DMA R8A66597_MAX_DMA_CHANNEL
409#define check_bulk_or_isoc(pipenum) ((pipenum >= 1 && pipenum <= 5))
410#define check_interrupt(pipenum) ((pipenum >= 6 && pipenum <= 9))
411#define make_devsel(addr) (addr << 12)
412
413struct r8a66597_pipe_info {
Yoshihiro Shimoda6d879102008-04-10 21:05:47 +0900414 unsigned long timer_interval;
Yoshihiro Shimodae2945312007-07-18 23:10:34 +0900415 u16 pipenum;
Joe Perchesdc0d5c12007-12-17 11:40:18 -0800416 u16 address; /* R8A66597 HCD usb address */
Yoshihiro Shimodae2945312007-07-18 23:10:34 +0900417 u16 epnum;
418 u16 maxpacket;
419 u16 type;
420 u16 bufnum;
421 u16 buf_bsize;
422 u16 interval;
423 u16 dir_in;
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900424};
425
426struct r8a66597_pipe {
427 struct r8a66597_pipe_info info;
428
429 unsigned long fifoaddr;
430 unsigned long fifosel;
431 unsigned long fifoctr;
432 unsigned long pipectr;
433 unsigned long pipetre;
434 unsigned long pipetrn;
435};
436
437struct r8a66597_td {
438 struct r8a66597_pipe *pipe;
439 struct urb *urb;
440 struct list_head queue;
441
442 u16 type;
443 u16 pipenum;
444 int iso_cnt;
445
446 u16 address; /* R8A66597's USB address */
447 u16 maxpacket;
448
449 unsigned zero_packet:1;
450 unsigned short_packet:1;
451 unsigned set_address:1;
452};
453
454struct r8a66597_device {
455 u16 address; /* R8A66597's USB address */
456 u16 hub_port;
457 u16 root_port;
458
459 unsigned short ep_in_toggle;
460 unsigned short ep_out_toggle;
461 unsigned char pipe_cnt[R8A66597_MAX_NUM_PIPE];
462 unsigned char dma_map;
463
464 enum usb_device_state state;
465
466 struct usb_device *udev;
467 int usb_address;
468 struct list_head device_list;
469};
470
471struct r8a66597_root_hub {
472 u32 port;
473 u16 old_syssts;
474 int scount;
475
476 struct r8a66597_device *dev;
477};
478
479struct r8a66597 {
480 spinlock_t lock;
481 unsigned long reg;
Magnus Damm719a72b2009-07-17 14:59:55 +0000482#ifdef CONFIG_HAVE_CLK
Magnus Damm765786e2008-10-31 20:22:38 +0900483 struct clk *clk;
484#endif
Yoshihiro Shimoda5effabb2009-05-26 18:24:34 +0900485 struct r8a66597_platdata *pdata;
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900486 struct r8a66597_device device0;
487 struct r8a66597_root_hub root_hub[R8A66597_MAX_ROOT_HUB];
488 struct list_head pipe_queue[R8A66597_MAX_NUM_PIPE];
489
490 struct timer_list rh_timer;
491 struct timer_list td_timer[R8A66597_MAX_NUM_PIPE];
Yoshihiro Shimoda6d879102008-04-10 21:05:47 +0900492 struct timer_list interval_timer[R8A66597_MAX_NUM_PIPE];
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900493
494 unsigned short address_map;
495 unsigned short timeout_map;
Yoshihiro Shimoda6d879102008-04-10 21:05:47 +0900496 unsigned short interval_map;
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900497 unsigned char pipe_cnt[R8A66597_MAX_NUM_PIPE];
498 unsigned char dma_map;
Magnus Damm719a72b2009-07-17 14:59:55 +0000499 unsigned int max_root_hub;
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900500
501 struct list_head child_device;
502 unsigned long child_connect_map[4];
Yoshihiro Shimodae1e609b2009-03-19 14:18:15 +0900503
504 unsigned bus_suspended:1;
Yoshihiro Shimoda5effabb2009-05-26 18:24:34 +0900505 unsigned irq_sense_low:1;
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900506};
507
508static inline struct r8a66597 *hcd_to_r8a66597(struct usb_hcd *hcd)
509{
510 return (struct r8a66597 *)(hcd->hcd_priv);
511}
512
513static inline struct usb_hcd *r8a66597_to_hcd(struct r8a66597 *r8a66597)
514{
515 return container_of((void *)r8a66597, struct usb_hcd, hcd_priv);
516}
517
518static inline struct r8a66597_td *r8a66597_get_td(struct r8a66597 *r8a66597,
519 u16 pipenum)
520{
521 if (unlikely(list_empty(&r8a66597->pipe_queue[pipenum])))
522 return NULL;
523
524 return list_entry(r8a66597->pipe_queue[pipenum].next,
525 struct r8a66597_td, queue);
526}
527
528static inline struct urb *r8a66597_get_urb(struct r8a66597 *r8a66597,
529 u16 pipenum)
530{
531 struct r8a66597_td *td;
532
533 td = r8a66597_get_td(r8a66597, pipenum);
534 return (td ? td->urb : NULL);
535}
536
537static inline u16 r8a66597_read(struct r8a66597 *r8a66597, unsigned long offset)
538{
539 return inw(r8a66597->reg + offset);
540}
541
542static inline void r8a66597_read_fifo(struct r8a66597 *r8a66597,
543 unsigned long offset, u16 *buf,
544 int len)
545{
Yoshihiro Shimoda9424ea22008-04-10 21:05:58 +0900546 unsigned long fifoaddr = r8a66597->reg + offset;
547 unsigned long count;
548
Magnus Damm719a72b2009-07-17 14:59:55 +0000549 if (r8a66597->pdata->on_chip) {
550 count = len / 4;
551 insl(fifoaddr, buf, count);
Yoshihiro Shimoda9424ea22008-04-10 21:05:58 +0900552
Magnus Damm719a72b2009-07-17 14:59:55 +0000553 if (len & 0x00000003) {
554 unsigned long tmp = inl(fifoaddr);
555 memcpy((unsigned char *)buf + count * 4, &tmp,
556 len & 0x03);
557 }
558 } else {
559 len = (len + 1) / 2;
560 insw(fifoaddr, buf, len);
Yoshihiro Shimoda9424ea22008-04-10 21:05:58 +0900561 }
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900562}
563
564static inline void r8a66597_write(struct r8a66597 *r8a66597, u16 val,
565 unsigned long offset)
566{
567 outw(val, r8a66597->reg + offset);
568}
569
570static inline void r8a66597_write_fifo(struct r8a66597 *r8a66597,
571 unsigned long offset, u16 *buf,
572 int len)
573{
574 unsigned long fifoaddr = r8a66597->reg + offset;
Yoshihiro Shimoda9424ea22008-04-10 21:05:58 +0900575 unsigned long count;
576 unsigned char *pb;
577 int i;
578
Magnus Damm719a72b2009-07-17 14:59:55 +0000579 if (r8a66597->pdata->on_chip) {
580 count = len / 4;
581 outsl(fifoaddr, buf, count);
Yoshihiro Shimoda9424ea22008-04-10 21:05:58 +0900582
Magnus Damm719a72b2009-07-17 14:59:55 +0000583 if (len & 0x00000003) {
584 pb = (unsigned char *)buf + count * 4;
585 for (i = 0; i < (len & 0x00000003); i++) {
586 if (r8a66597_read(r8a66597, CFIFOSEL) & BIGEND)
587 outb(pb[i], fifoaddr + i);
588 else
589 outb(pb[i], fifoaddr + 3 - i);
590 }
591 }
592 } else {
593 int odd = len & 0x0001;
594
595 len = len / 2;
596 outsw(fifoaddr, buf, len);
597 if (unlikely(odd)) {
598 buf = &buf[len];
599 outb((unsigned char)*buf, fifoaddr);
Yoshihiro Shimoda9424ea22008-04-10 21:05:58 +0900600 }
601 }
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900602}
603
604static inline void r8a66597_mdfy(struct r8a66597 *r8a66597,
605 u16 val, u16 pat, unsigned long offset)
606{
607 u16 tmp;
608 tmp = r8a66597_read(r8a66597, offset);
609 tmp = tmp & (~pat);
610 tmp = tmp | val;
611 r8a66597_write(r8a66597, tmp, offset);
612}
613
614#define r8a66597_bclr(r8a66597, val, offset) \
615 r8a66597_mdfy(r8a66597, 0, val, offset)
616#define r8a66597_bset(r8a66597, val, offset) \
617 r8a66597_mdfy(r8a66597, val, 0, offset)
618
619static inline unsigned long get_syscfg_reg(int port)
620{
621 return port == 0 ? SYSCFG0 : SYSCFG1;
622}
623
624static inline unsigned long get_syssts_reg(int port)
625{
626 return port == 0 ? SYSSTS0 : SYSSTS1;
627}
628
629static inline unsigned long get_dvstctr_reg(int port)
630{
631 return port == 0 ? DVSTCTR0 : DVSTCTR1;
632}
633
Yoshihiro Shimoda9424ea22008-04-10 21:05:58 +0900634static inline unsigned long get_dmacfg_reg(int port)
635{
636 return port == 0 ? DMA0CFG : DMA1CFG;
637}
638
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900639static inline unsigned long get_intenb_reg(int port)
640{
641 return port == 0 ? INTENB1 : INTENB2;
642}
643
644static inline unsigned long get_intsts_reg(int port)
645{
646 return port == 0 ? INTSTS1 : INTSTS2;
647}
648
649static inline u16 get_rh_usb_speed(struct r8a66597 *r8a66597, int port)
650{
651 unsigned long dvstctr_reg = get_dvstctr_reg(port);
652
653 return r8a66597_read(r8a66597, dvstctr_reg) & RHST;
654}
655
656static inline void r8a66597_port_power(struct r8a66597 *r8a66597, int port,
657 int power)
658{
659 unsigned long dvstctr_reg = get_dvstctr_reg(port);
660
Yoshihiro Shimoda5effabb2009-05-26 18:24:34 +0900661 if (r8a66597->pdata->port_power) {
662 r8a66597->pdata->port_power(port, power);
663 } else {
664 if (power)
665 r8a66597_bset(r8a66597, VBOUT, dvstctr_reg);
666 else
667 r8a66597_bclr(r8a66597, VBOUT, dvstctr_reg);
668 }
669}
670
671static inline u16 get_xtal_from_pdata(struct r8a66597_platdata *pdata)
672{
673 u16 clock = 0;
674
675 switch (pdata->xtal) {
676 case R8A66597_PLATDATA_XTAL_12MHZ:
677 clock = XTAL12;
678 break;
679 case R8A66597_PLATDATA_XTAL_24MHZ:
680 clock = XTAL24;
681 break;
682 case R8A66597_PLATDATA_XTAL_48MHZ:
683 clock = XTAL48;
684 break;
685 default:
686 printk(KERN_ERR "r8a66597: platdata clock is wrong.\n");
687 break;
688 }
689
690 return clock;
Yoshihiro Shimoda5d304352007-05-10 13:18:19 +0900691}
692
693#define get_pipectr_addr(pipenum) (PIPE1CTR + (pipenum - 1) * 2)
694#define get_pipetre_addr(pipenum) (PIPE1TRE + (pipenum - 1) * 4)
695#define get_pipetrn_addr(pipenum) (PIPE1TRN + (pipenum - 1) * 4)
696#define get_devadd_addr(address) (DEVADD0 + address * 2)
697
698#define enable_irq_ready(r8a66597, pipenum) \
699 enable_pipe_irq(r8a66597, pipenum, BRDYENB)
700#define disable_irq_ready(r8a66597, pipenum) \
701 disable_pipe_irq(r8a66597, pipenum, BRDYENB)
702#define enable_irq_empty(r8a66597, pipenum) \
703 enable_pipe_irq(r8a66597, pipenum, BEMPENB)
704#define disable_irq_empty(r8a66597, pipenum) \
705 disable_pipe_irq(r8a66597, pipenum, BEMPENB)
706#define enable_irq_nrdy(r8a66597, pipenum) \
707 enable_pipe_irq(r8a66597, pipenum, NRDYENB)
708#define disable_irq_nrdy(r8a66597, pipenum) \
709 disable_pipe_irq(r8a66597, pipenum, NRDYENB)
710
711#endif /* __R8A66597_H__ */
712