blob: c3d7ae48f92dcb144fdd399b305211d0d1c50b63 [file] [log] [blame]
Marc Zyngier359b7062015-03-27 13:09:23 +00001/*
2 * Contains CPU feature definitions
3 *
4 * Copyright (C) 2015 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010019#define pr_fmt(fmt) "CPU features: " fmt
Marc Zyngier359b7062015-03-27 13:09:23 +000020
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010021#include <linux/bsearch.h>
22#include <linux/sort.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000023#include <linux/types.h>
24#include <asm/cpu.h>
25#include <asm/cpufeature.h>
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +010026#include <asm/cpu_ops.h>
Suzuki K Poulose13f417f2016-02-23 10:31:45 +000027#include <asm/mmu_context.h>
James Morse338d4f42015-07-22 19:05:54 +010028#include <asm/processor.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010029#include <asm/sysreg.h>
Marc Zyngierd88701b2015-01-29 11:24:05 +000030#include <asm/virt.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000031
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010032unsigned long elf_hwcap __read_mostly;
33EXPORT_SYMBOL_GPL(elf_hwcap);
34
35#ifdef CONFIG_COMPAT
36#define COMPAT_ELF_HWCAP_DEFAULT \
37 (COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
38 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
39 COMPAT_HWCAP_TLS|COMPAT_HWCAP_VFP|\
40 COMPAT_HWCAP_VFPv3|COMPAT_HWCAP_VFPv4|\
41 COMPAT_HWCAP_NEON|COMPAT_HWCAP_IDIV|\
42 COMPAT_HWCAP_LPAE)
43unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
44unsigned int compat_elf_hwcap2 __read_mostly;
45#endif
46
47DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
48
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000049#define __ARM64_FTR_BITS(SIGNED, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010050 { \
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000051 .sign = SIGNED, \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010052 .strict = STRICT, \
53 .type = TYPE, \
54 .shift = SHIFT, \
55 .width = WIDTH, \
56 .safe_val = SAFE_VAL, \
57 }
58
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +000059/* Define a feature with unsigned values */
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000060#define ARM64_FTR_BITS(STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000061 __ARM64_FTR_BITS(FTR_UNSIGNED, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
62
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +000063/* Define a feature with a signed value */
64#define S_ARM64_FTR_BITS(STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
65 __ARM64_FTR_BITS(FTR_SIGNED, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
66
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010067#define ARM64_FTR_END \
68 { \
69 .width = 0, \
70 }
71
James Morse70544192016-02-05 14:58:50 +000072/* meta feature for alternatives */
73static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +010074cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused);
75
James Morse70544192016-02-05 14:58:50 +000076
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010077static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010078 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
79 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64ISAR0_RDM_SHIFT, 4, 0),
80 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 24, 4, 0),
81 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_ATOMICS_SHIFT, 4, 0),
82 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_CRC32_SHIFT, 4, 0),
83 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA2_SHIFT, 4, 0),
84 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA1_SHIFT, 4, 0),
85 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_AES_SHIFT, 4, 0),
86 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* RAZ */
87 ARM64_FTR_END,
88};
89
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010090static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010091 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
92 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 28, 4, 0),
93 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_GIC_SHIFT, 4, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +000094 S_ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_ASIMD_SHIFT, 4, ID_AA64PFR0_ASIMD_NI),
95 S_ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_FP_SHIFT, 4, ID_AA64PFR0_FP_NI),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010096 /* Linux doesn't care about the EL3 */
97 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_EXACT, ID_AA64PFR0_EL3_SHIFT, 4, 0),
98 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_EL2_SHIFT, 4, 0),
99 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_EL1_SHIFT, 4, ID_AA64PFR0_EL1_64BIT_ONLY),
100 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_EL0_SHIFT, 4, ID_AA64PFR0_EL0_64BIT_ONLY),
101 ARM64_FTR_END,
102};
103
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100104static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100105 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000106 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_TGRAN4_SHIFT, 4, ID_AA64MMFR0_TGRAN4_NI),
107 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_TGRAN64_SHIFT, 4, ID_AA64MMFR0_TGRAN64_NI),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100108 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_TGRAN16_SHIFT, 4, ID_AA64MMFR0_TGRAN16_NI),
109 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_BIGENDEL0_SHIFT, 4, 0),
110 /* Linux shouldn't care about secure memory */
111 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_SNSMEM_SHIFT, 4, 0),
112 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_BIGENDEL_SHIFT, 4, 0),
113 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_ASID_SHIFT, 4, 0),
114 /*
115 * Differing PARange is fine as long as all peripherals and memory are mapped
116 * within the minimum PARange of all CPUs
117 */
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000118 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_PARANGE_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100119 ARM64_FTR_END,
120};
121
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100122static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100123 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
124 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_PAN_SHIFT, 4, 0),
125 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_LOR_SHIFT, 4, 0),
126 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_HPD_SHIFT, 4, 0),
127 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_VHE_SHIFT, 4, 0),
128 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_VMIDBITS_SHIFT, 4, 0),
129 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_HADBS_SHIFT, 4, 0),
130 ARM64_FTR_END,
131};
132
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100133static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800134 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_LVA_SHIFT, 4, 0),
135 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_IESB_SHIFT, 4, 0),
136 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_LSM_SHIFT, 4, 0),
James Morse406e3082016-02-05 14:58:47 +0000137 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_UAO_SHIFT, 4, 0),
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800138 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_CNP_SHIFT, 4, 0),
James Morse406e3082016-02-05 14:58:47 +0000139 ARM64_FTR_END,
140};
141
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100142static const struct arm64_ftr_bits ftr_ctr[] = {
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000143 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RAO */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100144 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 28, 3, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000145 ARM64_FTR_BITS(FTR_STRICT, FTR_HIGHER_SAFE, 24, 4, 0), /* CWG */
146 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0), /* ERG */
147 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 1), /* DminLine */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100148 /*
149 * Linux can handle differing I-cache policies. Userspace JITs will
150 * make use of *minLine
151 */
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000152 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_EXACT, 14, 2, 0), /* L1Ip */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100153 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 10, 0), /* RAZ */
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000154 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* IminLine */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100155 ARM64_FTR_END,
156};
157
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100158struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
159 .name = "SYS_CTR_EL0",
160 .ftr_bits = ftr_ctr
161};
162
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100163static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000164 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 28, 4, 0xf), /* InnerShr */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100165 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 24, 4, 0), /* FCSE */
166 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_LOWER_SAFE, 20, 4, 0), /* AuxReg */
167 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 16, 4, 0), /* TCM */
168 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 12, 4, 0), /* ShareLvl */
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000169 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 4, 0xf), /* OuterShr */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100170 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* PMSA */
171 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* VMSA */
172 ARM64_FTR_END,
173};
174
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100175static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100176 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000177 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_CTX_CMPS_SHIFT, 4, 0),
178 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_WRPS_SHIFT, 4, 0),
179 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_BRPS_SHIFT, 4, 0),
180 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64DFR0_PMUVER_SHIFT, 4, 0),
181 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64DFR0_TRACEVER_SHIFT, 4, 0),
182 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64DFR0_DEBUGVER_SHIFT, 4, 0x6),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100183 ARM64_FTR_END,
184};
185
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100186static const struct arm64_ftr_bits ftr_mvfr2[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100187 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 24, 0), /* RAZ */
188 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* FPMisc */
189 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* SIMDMisc */
190 ARM64_FTR_END,
191};
192
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100193static const struct arm64_ftr_bits ftr_dczid[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100194 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 5, 27, 0), /* RAZ */
195 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 1, 1), /* DZP */
196 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* BS */
197 ARM64_FTR_END,
198};
199
200
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100201static const struct arm64_ftr_bits ftr_id_isar5[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100202 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_RDM_SHIFT, 4, 0),
203 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 20, 4, 0), /* RAZ */
204 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_CRC32_SHIFT, 4, 0),
205 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_SHA2_SHIFT, 4, 0),
206 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_SHA1_SHIFT, 4, 0),
207 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_AES_SHIFT, 4, 0),
208 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_SEVL_SHIFT, 4, 0),
209 ARM64_FTR_END,
210};
211
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100212static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100213 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 24, 0), /* RAZ */
214 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* ac2 */
215 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* RAZ */
216 ARM64_FTR_END,
217};
218
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100219static const struct arm64_ftr_bits ftr_id_pfr0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100220 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 16, 16, 0), /* RAZ */
221 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 12, 4, 0), /* State3 */
222 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 4, 0), /* State2 */
223 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* State1 */
224 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* State0 */
225 ARM64_FTR_END,
226};
227
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100228static const struct arm64_ftr_bits ftr_id_dfr0[] = {
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000229 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000230 S_ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0xf), /* PerfMon */
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000231 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
232 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
233 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
234 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
235 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
236 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
237 ARM64_FTR_END,
238};
239
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100240/*
241 * Common ftr bits for a 32bit register with all hidden, strict
242 * attributes, with 4bit feature fields and a default safe value of
243 * 0. Covers the following 32bit registers:
244 * id_isar[0-4], id_mmfr[1-3], id_pfr1, mvfr[0-1]
245 */
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100246static const struct arm64_ftr_bits ftr_generic_32bits[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100247 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
248 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
249 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
250 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
251 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
252 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
253 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
254 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
255 ARM64_FTR_END,
256};
257
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100258static const struct arm64_ftr_bits ftr_generic[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100259 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 64, 0),
260 ARM64_FTR_END,
261};
262
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100263static const struct arm64_ftr_bits ftr_generic32[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100264 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 32, 0),
265 ARM64_FTR_END,
266};
267
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100268static const struct arm64_ftr_bits ftr_aa64raz[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100269 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 64, 0),
270 ARM64_FTR_END,
271};
272
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100273#define ARM64_FTR_REG(id, table) { \
274 .sys_id = id, \
275 .reg = &(struct arm64_ftr_reg){ \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100276 .name = #id, \
277 .ftr_bits = &((table)[0]), \
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100278 }}
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100279
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100280static const struct __ftr_reg_entry {
281 u32 sys_id;
282 struct arm64_ftr_reg *reg;
283} arm64_ftr_regs[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100284
285 /* Op1 = 0, CRn = 0, CRm = 1 */
286 ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
287 ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_generic_32bits),
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000288 ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100289 ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
290 ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
291 ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
292 ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
293
294 /* Op1 = 0, CRn = 0, CRm = 2 */
295 ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_generic_32bits),
296 ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
297 ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
298 ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
299 ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_generic_32bits),
300 ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
301 ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
302
303 /* Op1 = 0, CRn = 0, CRm = 3 */
304 ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_generic_32bits),
305 ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_generic_32bits),
306 ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
307
308 /* Op1 = 0, CRn = 0, CRm = 4 */
309 ARM64_FTR_REG(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0),
310 ARM64_FTR_REG(SYS_ID_AA64PFR1_EL1, ftr_aa64raz),
311
312 /* Op1 = 0, CRn = 0, CRm = 5 */
313 ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
314 ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_generic),
315
316 /* Op1 = 0, CRn = 0, CRm = 6 */
317 ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
318 ARM64_FTR_REG(SYS_ID_AA64ISAR1_EL1, ftr_aa64raz),
319
320 /* Op1 = 0, CRn = 0, CRm = 7 */
321 ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0),
322 ARM64_FTR_REG(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1),
James Morse406e3082016-02-05 14:58:47 +0000323 ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100324
325 /* Op1 = 3, CRn = 0, CRm = 0 */
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100326 { SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100327 ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
328
329 /* Op1 = 3, CRn = 14, CRm = 0 */
330 ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_generic32),
331};
332
333static int search_cmp_ftr_reg(const void *id, const void *regp)
334{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100335 return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100336}
337
338/*
339 * get_arm64_ftr_reg - Lookup a feature register entry using its
340 * sys_reg() encoding. With the array arm64_ftr_regs sorted in the
341 * ascending order of sys_id , we use binary search to find a matching
342 * entry.
343 *
344 * returns - Upon success, matching ftr_reg entry for id.
345 * - NULL on failure. It is upto the caller to decide
346 * the impact of a failure.
347 */
348static struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
349{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100350 const struct __ftr_reg_entry *ret;
351
352 ret = bsearch((const void *)(unsigned long)sys_id,
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100353 arm64_ftr_regs,
354 ARRAY_SIZE(arm64_ftr_regs),
355 sizeof(arm64_ftr_regs[0]),
356 search_cmp_ftr_reg);
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100357 if (ret)
358 return ret->reg;
359 return NULL;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100360}
361
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100362static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
363 s64 ftr_val)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100364{
365 u64 mask = arm64_ftr_mask(ftrp);
366
367 reg &= ~mask;
368 reg |= (ftr_val << ftrp->shift) & mask;
369 return reg;
370}
371
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100372static s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
373 s64 cur)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100374{
375 s64 ret = 0;
376
377 switch (ftrp->type) {
378 case FTR_EXACT:
379 ret = ftrp->safe_val;
380 break;
381 case FTR_LOWER_SAFE:
382 ret = new < cur ? new : cur;
383 break;
384 case FTR_HIGHER_SAFE:
385 ret = new > cur ? new : cur;
386 break;
387 default:
388 BUG();
389 }
390
391 return ret;
392}
393
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100394static void __init sort_ftr_regs(void)
395{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100396 int i;
397
398 /* Check that the array is sorted so that we can do the binary search */
399 for (i = 1; i < ARRAY_SIZE(arm64_ftr_regs); i++)
400 BUG_ON(arm64_ftr_regs[i].sys_id < arm64_ftr_regs[i - 1].sys_id);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100401}
402
403/*
404 * Initialise the CPU feature register from Boot CPU values.
405 * Also initiliases the strict_mask for the register.
406 */
407static void __init init_cpu_ftr_reg(u32 sys_reg, u64 new)
408{
409 u64 val = 0;
410 u64 strict_mask = ~0x0ULL;
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100411 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100412 struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
413
414 BUG_ON(!reg);
415
416 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
417 s64 ftr_new = arm64_ftr_value(ftrp, new);
418
419 val = arm64_ftr_set_value(ftrp, val, ftr_new);
420 if (!ftrp->strict)
421 strict_mask &= ~arm64_ftr_mask(ftrp);
422 }
423 reg->sys_val = val;
424 reg->strict_mask = strict_mask;
425}
426
427void __init init_cpu_features(struct cpuinfo_arm64 *info)
428{
429 /* Before we start using the tables, make sure it is sorted */
430 sort_ftr_regs();
431
432 init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
433 init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
434 init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
435 init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
436 init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
437 init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
438 init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
439 init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
440 init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000441 init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100442 init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
443 init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100444
445 if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
446 init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
447 init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
448 init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
449 init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
450 init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
451 init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
452 init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
453 init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
454 init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
455 init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
456 init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
457 init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
458 init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
459 init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
460 init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
461 init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
462 }
463
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100464}
465
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100466static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100467{
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100468 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100469
470 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
471 s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
472 s64 ftr_new = arm64_ftr_value(ftrp, new);
473
474 if (ftr_cur == ftr_new)
475 continue;
476 /* Find a safe value */
477 ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
478 reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
479 }
480
481}
482
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100483static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100484{
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100485 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
486
487 BUG_ON(!regp);
488 update_cpu_ftr_reg(regp, val);
489 if ((boot & regp->strict_mask) == (val & regp->strict_mask))
490 return 0;
491 pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
492 regp->name, boot, cpu, val);
493 return 1;
494}
495
496/*
497 * Update system wide CPU feature registers with the values from a
498 * non-boot CPU. Also performs SANITY checks to make sure that there
499 * aren't any insane variations from that of the boot CPU.
500 */
501void update_cpu_features(int cpu,
502 struct cpuinfo_arm64 *info,
503 struct cpuinfo_arm64 *boot)
504{
505 int taint = 0;
506
507 /*
508 * The kernel can handle differing I-cache policies, but otherwise
509 * caches should look identical. Userspace JITs will make use of
510 * *minLine.
511 */
512 taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
513 info->reg_ctr, boot->reg_ctr);
514
515 /*
516 * Userspace may perform DC ZVA instructions. Mismatched block sizes
517 * could result in too much or too little memory being zeroed if a
518 * process is preempted and migrated between CPUs.
519 */
520 taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
521 info->reg_dczid, boot->reg_dczid);
522
523 /* If different, timekeeping will be broken (especially with KVM) */
524 taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
525 info->reg_cntfrq, boot->reg_cntfrq);
526
527 /*
528 * The kernel uses self-hosted debug features and expects CPUs to
529 * support identical debug features. We presently need CTX_CMPs, WRPs,
530 * and BRPs to be identical.
531 * ID_AA64DFR1 is currently RES0.
532 */
533 taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
534 info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
535 taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
536 info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
537 /*
538 * Even in big.LITTLE, processors should be identical instruction-set
539 * wise.
540 */
541 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
542 info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
543 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
544 info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
545
546 /*
547 * Differing PARange support is fine as long as all peripherals and
548 * memory are mapped within the minimum PARange of all CPUs.
549 * Linux should not care about secure memory.
550 */
551 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
552 info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
553 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
554 info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000555 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
556 info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100557
558 /*
559 * EL3 is not our concern.
560 * ID_AA64PFR1 is currently RES0.
561 */
562 taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
563 info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
564 taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
565 info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
566
567 /*
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100568 * If we have AArch32, we care about 32-bit features for compat.
569 * If the system doesn't support AArch32, don't update them.
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100570 */
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100571 if (id_aa64pfr0_32bit_el0(read_system_reg(SYS_ID_AA64PFR0_EL1)) &&
572 id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
573
574 taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100575 info->reg_id_dfr0, boot->reg_id_dfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100576 taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100577 info->reg_id_isar0, boot->reg_id_isar0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100578 taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100579 info->reg_id_isar1, boot->reg_id_isar1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100580 taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100581 info->reg_id_isar2, boot->reg_id_isar2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100582 taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100583 info->reg_id_isar3, boot->reg_id_isar3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100584 taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100585 info->reg_id_isar4, boot->reg_id_isar4);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100586 taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100587 info->reg_id_isar5, boot->reg_id_isar5);
588
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100589 /*
590 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
591 * ACTLR formats could differ across CPUs and therefore would have to
592 * be trapped for virtualization anyway.
593 */
594 taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100595 info->reg_id_mmfr0, boot->reg_id_mmfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100596 taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100597 info->reg_id_mmfr1, boot->reg_id_mmfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100598 taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100599 info->reg_id_mmfr2, boot->reg_id_mmfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100600 taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100601 info->reg_id_mmfr3, boot->reg_id_mmfr3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100602 taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100603 info->reg_id_pfr0, boot->reg_id_pfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100604 taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100605 info->reg_id_pfr1, boot->reg_id_pfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100606 taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100607 info->reg_mvfr0, boot->reg_mvfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100608 taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100609 info->reg_mvfr1, boot->reg_mvfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100610 taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100611 info->reg_mvfr2, boot->reg_mvfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100612 }
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100613
614 /*
615 * Mismatched CPU features are a recipe for disaster. Don't even
616 * pretend to support them.
617 */
618 WARN_TAINT_ONCE(taint, TAINT_CPU_OUT_OF_SPEC,
619 "Unsupported CPU feature variation.\n");
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100620}
621
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100622u64 read_system_reg(u32 id)
623{
624 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
625
626 /* We shouldn't get a request for an unsupported register */
627 BUG_ON(!regp);
628 return regp->sys_val;
629}
Marc Zyngier359b7062015-03-27 13:09:23 +0000630
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100631/*
632 * __raw_read_system_reg() - Used by a STARTING cpu before cpuinfo is populated.
633 * Read the system register on the current CPU
634 */
635static u64 __raw_read_system_reg(u32 sys_id)
636{
637 switch (sys_id) {
638 case SYS_ID_PFR0_EL1: return read_cpuid(ID_PFR0_EL1);
639 case SYS_ID_PFR1_EL1: return read_cpuid(ID_PFR1_EL1);
640 case SYS_ID_DFR0_EL1: return read_cpuid(ID_DFR0_EL1);
641 case SYS_ID_MMFR0_EL1: return read_cpuid(ID_MMFR0_EL1);
642 case SYS_ID_MMFR1_EL1: return read_cpuid(ID_MMFR1_EL1);
643 case SYS_ID_MMFR2_EL1: return read_cpuid(ID_MMFR2_EL1);
644 case SYS_ID_MMFR3_EL1: return read_cpuid(ID_MMFR3_EL1);
645 case SYS_ID_ISAR0_EL1: return read_cpuid(ID_ISAR0_EL1);
646 case SYS_ID_ISAR1_EL1: return read_cpuid(ID_ISAR1_EL1);
647 case SYS_ID_ISAR2_EL1: return read_cpuid(ID_ISAR2_EL1);
648 case SYS_ID_ISAR3_EL1: return read_cpuid(ID_ISAR3_EL1);
649 case SYS_ID_ISAR4_EL1: return read_cpuid(ID_ISAR4_EL1);
650 case SYS_ID_ISAR5_EL1: return read_cpuid(ID_ISAR4_EL1);
651 case SYS_MVFR0_EL1: return read_cpuid(MVFR0_EL1);
652 case SYS_MVFR1_EL1: return read_cpuid(MVFR1_EL1);
653 case SYS_MVFR2_EL1: return read_cpuid(MVFR2_EL1);
654
655 case SYS_ID_AA64PFR0_EL1: return read_cpuid(ID_AA64PFR0_EL1);
656 case SYS_ID_AA64PFR1_EL1: return read_cpuid(ID_AA64PFR0_EL1);
657 case SYS_ID_AA64DFR0_EL1: return read_cpuid(ID_AA64DFR0_EL1);
658 case SYS_ID_AA64DFR1_EL1: return read_cpuid(ID_AA64DFR0_EL1);
659 case SYS_ID_AA64MMFR0_EL1: return read_cpuid(ID_AA64MMFR0_EL1);
660 case SYS_ID_AA64MMFR1_EL1: return read_cpuid(ID_AA64MMFR1_EL1);
661 case SYS_ID_AA64MMFR2_EL1: return read_cpuid(ID_AA64MMFR2_EL1);
662 case SYS_ID_AA64ISAR0_EL1: return read_cpuid(ID_AA64ISAR0_EL1);
663 case SYS_ID_AA64ISAR1_EL1: return read_cpuid(ID_AA64ISAR1_EL1);
664
665 case SYS_CNTFRQ_EL0: return read_cpuid(CNTFRQ_EL0);
666 case SYS_CTR_EL0: return read_cpuid(CTR_EL0);
667 case SYS_DCZID_EL0: return read_cpuid(DCZID_EL0);
668 default:
669 BUG();
670 return 0;
671 }
672}
673
Marc Zyngier963fcd42015-09-30 11:50:04 +0100674#include <linux/irqchip/arm-gic-v3.h>
675
Marc Zyngier94a9e042015-06-12 12:06:36 +0100676static bool
James Morse18ffa042015-07-21 13:23:29 +0100677feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
678{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000679 int val = cpuid_feature_extract_field(reg, entry->field_pos, entry->sign);
James Morse18ffa042015-07-21 13:23:29 +0100680
681 return val >= entry->min_field_value;
682}
683
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100684static bool
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100685has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100686{
687 u64 val;
Marc Zyngier94a9e042015-06-12 12:06:36 +0100688
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100689 WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
690 if (scope == SCOPE_SYSTEM)
691 val = read_system_reg(entry->sys_reg);
692 else
693 val = __raw_read_system_reg(entry->sys_reg);
694
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100695 return feature_matches(val, entry);
696}
James Morse338d4f42015-07-22 19:05:54 +0100697
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100698static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
Marc Zyngier963fcd42015-09-30 11:50:04 +0100699{
700 bool has_sre;
701
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100702 if (!has_cpuid_feature(entry, scope))
Marc Zyngier963fcd42015-09-30 11:50:04 +0100703 return false;
704
705 has_sre = gic_enable_sre();
706 if (!has_sre)
707 pr_warn_once("%s present but disabled by higher exception level\n",
708 entry->desc);
709
710 return has_sre;
711}
712
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100713static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int __unused)
Will Deacond5370f72016-02-02 12:46:24 +0000714{
715 u32 midr = read_cpuid_id();
716 u32 rv_min, rv_max;
717
718 /* Cavium ThunderX pass 1.x and 2.x */
719 rv_min = 0;
720 rv_max = (1 << MIDR_VARIANT_SHIFT) | MIDR_REVISION_MASK;
721
722 return MIDR_IS_CPU_MODEL_RANGE(midr, MIDR_THUNDERX, rv_min, rv_max);
723}
724
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100725static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
Marc Zyngierd88701b2015-01-29 11:24:05 +0000726{
727 return is_kernel_in_hyp_mode();
728}
729
Marc Zyngierd1745912016-06-30 18:40:42 +0100730static bool hyp_offset_low(const struct arm64_cpu_capabilities *entry,
731 int __unused)
732{
733 phys_addr_t idmap_addr = virt_to_phys(__hyp_idmap_text_start);
734
735 /*
736 * Activate the lower HYP offset only if:
737 * - the idmap doesn't clash with it,
738 * - the kernel is not running at EL2.
739 */
740 return idmap_addr > GENMASK(VA_BITS - 2, 0) && !is_kernel_in_hyp_mode();
741}
742
Marc Zyngier359b7062015-03-27 13:09:23 +0000743static const struct arm64_cpu_capabilities arm64_features[] = {
Marc Zyngier94a9e042015-06-12 12:06:36 +0100744 {
745 .desc = "GIC system register CPU interface",
746 .capability = ARM64_HAS_SYSREG_GIC_CPUIF,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100747 .def_scope = SCOPE_SYSTEM,
Marc Zyngier963fcd42015-09-30 11:50:04 +0100748 .matches = has_useable_gicv3_cpuif,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100749 .sys_reg = SYS_ID_AA64PFR0_EL1,
750 .field_pos = ID_AA64PFR0_GIC_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000751 .sign = FTR_UNSIGNED,
James Morse18ffa042015-07-21 13:23:29 +0100752 .min_field_value = 1,
Marc Zyngier94a9e042015-06-12 12:06:36 +0100753 },
James Morse338d4f42015-07-22 19:05:54 +0100754#ifdef CONFIG_ARM64_PAN
755 {
756 .desc = "Privileged Access Never",
757 .capability = ARM64_HAS_PAN,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100758 .def_scope = SCOPE_SYSTEM,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100759 .matches = has_cpuid_feature,
760 .sys_reg = SYS_ID_AA64MMFR1_EL1,
761 .field_pos = ID_AA64MMFR1_PAN_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000762 .sign = FTR_UNSIGNED,
James Morse338d4f42015-07-22 19:05:54 +0100763 .min_field_value = 1,
764 .enable = cpu_enable_pan,
765 },
766#endif /* CONFIG_ARM64_PAN */
Will Deacon2e94da12015-07-27 16:23:58 +0100767#if defined(CONFIG_AS_LSE) && defined(CONFIG_ARM64_LSE_ATOMICS)
768 {
769 .desc = "LSE atomic instructions",
770 .capability = ARM64_HAS_LSE_ATOMICS,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100771 .def_scope = SCOPE_SYSTEM,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100772 .matches = has_cpuid_feature,
773 .sys_reg = SYS_ID_AA64ISAR0_EL1,
774 .field_pos = ID_AA64ISAR0_ATOMICS_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000775 .sign = FTR_UNSIGNED,
Will Deacon2e94da12015-07-27 16:23:58 +0100776 .min_field_value = 2,
777 },
778#endif /* CONFIG_AS_LSE && CONFIG_ARM64_LSE_ATOMICS */
Marc Zyngierd88701b2015-01-29 11:24:05 +0000779 {
Will Deacond5370f72016-02-02 12:46:24 +0000780 .desc = "Software prefetching using PRFM",
781 .capability = ARM64_HAS_NO_HW_PREFETCH,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100782 .def_scope = SCOPE_SYSTEM,
Will Deacond5370f72016-02-02 12:46:24 +0000783 .matches = has_no_hw_prefetch,
784 },
James Morse57f49592016-02-05 14:58:48 +0000785#ifdef CONFIG_ARM64_UAO
786 {
787 .desc = "User Access Override",
788 .capability = ARM64_HAS_UAO,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100789 .def_scope = SCOPE_SYSTEM,
James Morse57f49592016-02-05 14:58:48 +0000790 .matches = has_cpuid_feature,
791 .sys_reg = SYS_ID_AA64MMFR2_EL1,
792 .field_pos = ID_AA64MMFR2_UAO_SHIFT,
793 .min_field_value = 1,
794 .enable = cpu_enable_uao,
795 },
796#endif /* CONFIG_ARM64_UAO */
James Morse70544192016-02-05 14:58:50 +0000797#ifdef CONFIG_ARM64_PAN
798 {
799 .capability = ARM64_ALT_PAN_NOT_UAO,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100800 .def_scope = SCOPE_SYSTEM,
James Morse70544192016-02-05 14:58:50 +0000801 .matches = cpufeature_pan_not_uao,
802 },
803#endif /* CONFIG_ARM64_PAN */
Linus Torvalds588ab3f2016-03-17 20:03:47 -0700804 {
Marc Zyngierd88701b2015-01-29 11:24:05 +0000805 .desc = "Virtualization Host Extensions",
806 .capability = ARM64_HAS_VIRT_HOST_EXTN,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100807 .def_scope = SCOPE_SYSTEM,
Marc Zyngierd88701b2015-01-29 11:24:05 +0000808 .matches = runs_at_el2,
809 },
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100810 {
811 .desc = "32-bit EL0 Support",
812 .capability = ARM64_HAS_32BIT_EL0,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100813 .def_scope = SCOPE_SYSTEM,
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100814 .matches = has_cpuid_feature,
815 .sys_reg = SYS_ID_AA64PFR0_EL1,
816 .sign = FTR_UNSIGNED,
817 .field_pos = ID_AA64PFR0_EL0_SHIFT,
818 .min_field_value = ID_AA64PFR0_EL0_32BIT_64BIT,
819 },
Marc Zyngierd1745912016-06-30 18:40:42 +0100820 {
821 .desc = "Reduced HYP mapping offset",
822 .capability = ARM64_HYP_OFFSET_LOW,
823 .def_scope = SCOPE_SYSTEM,
824 .matches = hyp_offset_low,
825 },
Marc Zyngier359b7062015-03-27 13:09:23 +0000826 {},
827};
828
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000829#define HWCAP_CAP(reg, field, s, min_value, type, cap) \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100830 { \
831 .desc = #cap, \
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100832 .def_scope = SCOPE_SYSTEM, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100833 .matches = has_cpuid_feature, \
834 .sys_reg = reg, \
835 .field_pos = field, \
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000836 .sign = s, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100837 .min_field_value = min_value, \
838 .hwcap_type = type, \
839 .hwcap = cap, \
840 }
841
Suzuki K Poulosef3efb672016-04-18 10:28:32 +0100842static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000843 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_PMULL),
844 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_AES),
845 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA1),
846 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA2),
847 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_CRC32),
848 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_ATOMICS_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_ATOMICS),
849 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_FP),
Suzuki K Poulosebf500612016-01-26 15:52:46 +0000850 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_FPHP),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000851 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_ASIMD),
Suzuki K Poulosebf500612016-01-26 15:52:46 +0000852 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_ASIMDHP),
Suzuki K Poulose75283502016-04-18 10:28:33 +0100853 {},
854};
855
856static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100857#ifdef CONFIG_COMPAT
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000858 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
859 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
860 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
861 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
862 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100863#endif
864 {},
865};
866
Suzuki K Poulosef3efb672016-04-18 10:28:32 +0100867static void __init cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100868{
869 switch (cap->hwcap_type) {
870 case CAP_HWCAP:
871 elf_hwcap |= cap->hwcap;
872 break;
873#ifdef CONFIG_COMPAT
874 case CAP_COMPAT_HWCAP:
875 compat_elf_hwcap |= (u32)cap->hwcap;
876 break;
877 case CAP_COMPAT_HWCAP2:
878 compat_elf_hwcap2 |= (u32)cap->hwcap;
879 break;
880#endif
881 default:
882 WARN_ON(1);
883 break;
884 }
885}
886
887/* Check if we have a particular HWCAP enabled */
Suzuki K Poulosef3efb672016-04-18 10:28:32 +0100888static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100889{
890 bool rc;
891
892 switch (cap->hwcap_type) {
893 case CAP_HWCAP:
894 rc = (elf_hwcap & cap->hwcap) != 0;
895 break;
896#ifdef CONFIG_COMPAT
897 case CAP_COMPAT_HWCAP:
898 rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
899 break;
900 case CAP_COMPAT_HWCAP2:
901 rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
902 break;
903#endif
904 default:
905 WARN_ON(1);
906 rc = false;
907 }
908
909 return rc;
910}
911
Suzuki K Poulose75283502016-04-18 10:28:33 +0100912static void __init setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100913{
Suzuki K Poulose75283502016-04-18 10:28:33 +0100914 for (; hwcaps->matches; hwcaps++)
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100915 if (hwcaps->matches(hwcaps, hwcaps->def_scope))
Suzuki K Poulose75283502016-04-18 10:28:33 +0100916 cap_set_elf_hwcap(hwcaps);
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100917}
918
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100919void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
Marc Zyngier359b7062015-03-27 13:09:23 +0000920 const char *info)
921{
Suzuki K Poulose75283502016-04-18 10:28:33 +0100922 for (; caps->matches; caps++) {
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100923 if (!caps->matches(caps, caps->def_scope))
Marc Zyngier359b7062015-03-27 13:09:23 +0000924 continue;
925
Suzuki K Poulose75283502016-04-18 10:28:33 +0100926 if (!cpus_have_cap(caps->capability) && caps->desc)
927 pr_info("%s %s\n", info, caps->desc);
928 cpus_set_cap(caps->capability);
Marc Zyngier359b7062015-03-27 13:09:23 +0000929 }
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100930}
James Morse1c076302015-07-21 13:23:28 +0100931
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100932/*
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +0100933 * Run through the enabled capabilities and enable() it on all active
934 * CPUs
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100935 */
Andre Przywara8e231852016-06-28 18:07:30 +0100936void __init enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps)
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100937{
Suzuki K Poulose75283502016-04-18 10:28:33 +0100938 for (; caps->matches; caps++)
939 if (caps->enable && cpus_have_cap(caps->capability))
940 on_each_cpu(caps->enable, NULL, true);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +0100941}
942
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +0100943/*
944 * Flag to indicate if we have computed the system wide
945 * capabilities based on the boot time active CPUs. This
946 * will be used to determine if a new booting CPU should
947 * go through the verification process to make sure that it
948 * supports the system capabilities, without using a hotplug
949 * notifier.
950 */
951static bool sys_caps_initialised;
952
953static inline void set_sys_caps_initialised(void)
954{
955 sys_caps_initialised = true;
956}
957
958/*
Suzuki K Poulose13f417f2016-02-23 10:31:45 +0000959 * Check for CPU features that are used in early boot
960 * based on the Boot CPU value.
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +0100961 */
Suzuki K Poulose13f417f2016-02-23 10:31:45 +0000962static void check_early_cpu_features(void)
Marc Zyngier359b7062015-03-27 13:09:23 +0000963{
Suzuki K Pouloseac1ad202016-04-13 14:41:33 +0100964 verify_cpu_run_el();
Suzuki K Poulose13f417f2016-02-23 10:31:45 +0000965 verify_cpu_asid_bits();
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +0100966}
967
Suzuki K Poulose75283502016-04-18 10:28:33 +0100968static void
969verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
970{
971
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100972 for (; caps->matches; caps++)
973 if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
Suzuki K Poulose75283502016-04-18 10:28:33 +0100974 pr_crit("CPU%d: missing HWCAP: %s\n",
975 smp_processor_id(), caps->desc);
976 cpu_die_early();
977 }
Suzuki K Poulose75283502016-04-18 10:28:33 +0100978}
979
980static void
981verify_local_cpu_features(const struct arm64_cpu_capabilities *caps)
982{
983 for (; caps->matches; caps++) {
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100984 if (!cpus_have_cap(caps->capability))
Suzuki K Poulose75283502016-04-18 10:28:33 +0100985 continue;
986 /*
987 * If the new CPU misses an advertised feature, we cannot proceed
988 * further, park the cpu.
989 */
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100990 if (!caps->matches(caps, SCOPE_LOCAL_CPU)) {
Suzuki K Poulose75283502016-04-18 10:28:33 +0100991 pr_crit("CPU%d: missing feature: %s\n",
992 smp_processor_id(), caps->desc);
993 cpu_die_early();
994 }
995 if (caps->enable)
996 caps->enable(NULL);
997 }
998}
999
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001000/*
1001 * Run through the enabled system capabilities and enable() it on this CPU.
1002 * The capabilities were decided based on the available CPUs at the boot time.
1003 * Any new CPU should match the system wide status of the capability. If the
1004 * new CPU doesn't have a capability which the system now has enabled, we
1005 * cannot do anything to fix it up and could cause unexpected failures. So
1006 * we park the CPU.
1007 */
1008void verify_local_cpu_capabilities(void)
1009{
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001010
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001011 check_early_cpu_features();
1012
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001013 /*
1014 * If we haven't computed the system capabilities, there is nothing
1015 * to verify.
1016 */
1017 if (!sys_caps_initialised)
1018 return;
1019
Suzuki K Poulose6a6efbb2016-04-22 12:25:34 +01001020 verify_local_cpu_errata();
Suzuki K Poulose75283502016-04-18 10:28:33 +01001021 verify_local_cpu_features(arm64_features);
1022 verify_local_elf_hwcaps(arm64_elf_hwcaps);
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001023 if (system_supports_32bit_el0())
1024 verify_local_elf_hwcaps(compat_elf_hwcaps);
Marc Zyngier359b7062015-03-27 13:09:23 +00001025}
1026
Jisheng Zhanga7c61a32015-11-20 17:59:10 +08001027static void __init setup_feature_capabilities(void)
Marc Zyngier359b7062015-03-27 13:09:23 +00001028{
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001029 update_cpu_capabilities(arm64_features, "detected feature:");
1030 enable_cpu_capabilities(arm64_features);
Marc Zyngier359b7062015-03-27 13:09:23 +00001031}
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001032
Marc Zyngiere3661b12016-04-22 12:25:32 +01001033/*
1034 * Check if the current CPU has a given feature capability.
1035 * Should be called from non-preemptible context.
1036 */
1037bool this_cpu_has_cap(unsigned int cap)
1038{
1039 const struct arm64_cpu_capabilities *caps;
1040
1041 if (WARN_ON(preemptible()))
1042 return false;
1043
1044 for (caps = arm64_features; caps->desc; caps++)
1045 if (caps->capability == cap && caps->matches)
1046 return caps->matches(caps, SCOPE_LOCAL_CPU);
1047
1048 return false;
1049}
1050
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001051void __init setup_cpu_features(void)
1052{
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001053 u32 cwg;
1054 int cls;
1055
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001056 /* Set the CPU feature capabilies */
1057 setup_feature_capabilities();
Andre Przywara8e231852016-06-28 18:07:30 +01001058 enable_errata_workarounds();
Suzuki K Poulose75283502016-04-18 10:28:33 +01001059 setup_elf_hwcaps(arm64_elf_hwcaps);
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001060
1061 if (system_supports_32bit_el0())
1062 setup_elf_hwcaps(compat_elf_hwcaps);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001063
1064 /* Advertise that we have computed the system capabilities */
1065 set_sys_caps_initialised();
1066
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001067 /*
1068 * Check for sane CTR_EL0.CWG value.
1069 */
1070 cwg = cache_type_cwg();
1071 cls = cache_line_size();
1072 if (!cwg)
1073 pr_warn("No Cache Writeback Granule information, assuming cache line size %d\n",
1074 cls);
1075 if (L1_CACHE_BYTES < cls)
1076 pr_warn("L1_CACHE_BYTES smaller than the Cache Writeback Granule (%d < %d)\n",
1077 L1_CACHE_BYTES, cls);
Marc Zyngier359b7062015-03-27 13:09:23 +00001078}
James Morse70544192016-02-05 14:58:50 +00001079
1080static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001081cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused)
James Morse70544192016-02-05 14:58:50 +00001082{
1083 return (cpus_have_cap(ARM64_HAS_PAN) && !cpus_have_cap(ARM64_HAS_UAO));
1084}