blob: 64daa09defd2aec31479b02350110451c6393355 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortes71c731a2012-08-03 14:00:27 -050029#include <linux/dmi.h>
James Hogan008eb952013-07-26 13:34:43 +010030#include <linux/dma-mapping.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070031
32#include "xhci.h"
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +030033#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020034#include "xhci-mtk.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070035
36#define DRIVER_AUTHOR "Sarah Sharp"
37#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
38
Lu Baolua1377e52014-11-18 11:27:14 +020039#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
40
Sarah Sharpb0567b32009-08-07 14:04:36 -070041/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
42static int link_quirk;
43module_param(link_quirk, int, S_IRUGO | S_IWUSR);
44MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
45
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +010046static unsigned int quirks;
47module_param(quirks, uint, S_IRUGO);
48MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
49
Sarah Sharp66d4ead2009-04-27 19:52:28 -070050/* TODO: copied from ehci-hcd.c - can this be refactored? */
51/*
Sarah Sharp2611bd182012-10-25 13:27:51 -070052 * xhci_handshake - spin reading hc until handshake completes or fails
Sarah Sharp66d4ead2009-04-27 19:52:28 -070053 * @ptr: address of hc register to be read
54 * @mask: bits to look at in result of read
55 * @done: value of those bits when handshake succeeds
56 * @usec: timeout in microseconds
57 *
58 * Returns negative errno, or zero on success
59 *
60 * Success happens when the "mask" bits have the specified value (hardware
61 * handshake done). There are two failure modes: "usec" have passed (major
62 * hardware flakeout), or the register reads as all-ones (hardware removed).
63 */
Lin Wangdc0b1772015-01-09 16:06:28 +020064int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec)
Sarah Sharp66d4ead2009-04-27 19:52:28 -070065{
66 u32 result;
67
68 do {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020069 result = readl(ptr);
Sarah Sharp66d4ead2009-04-27 19:52:28 -070070 if (result == ~(u32)0) /* card removed */
71 return -ENODEV;
72 result &= mask;
73 if (result == done)
74 return 0;
75 udelay(1);
76 usec--;
77 } while (usec > 0);
78 return -ETIMEDOUT;
79}
80
81/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070082 * Disable interrupts and begin the xHCI halting process.
83 */
84void xhci_quiesce(struct xhci_hcd *xhci)
85{
86 u32 halted;
87 u32 cmd;
88 u32 mask;
89
90 mask = ~(XHCI_IRQS);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020091 halted = readl(&xhci->op_regs->status) & STS_HALT;
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070092 if (!halted)
93 mask &= ~CMD_RUN;
94
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020095 cmd = readl(&xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070096 cmd &= mask;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +020097 writel(cmd, &xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070098}
99
100/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700101 * Force HC into halt state.
102 *
103 * Disable any IRQs and clear the run/stop bit.
104 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +0800105 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700106 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 */
108int xhci_halt(struct xhci_hcd *xhci)
109{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800110 int ret;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300111 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700112 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700113
Lin Wangdc0b1772015-01-09 16:06:28 +0200114 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700115 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fuc181bc52012-06-27 16:30:57 +0800116 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800117 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fuc181bc52012-06-27 16:30:57 +0800118 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
119 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700120 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
121 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800122 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700123}
124
125/*
Sarah Sharped074532010-05-24 13:25:21 -0700126 * Set the run bit and wait for the host to be running.
127 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800128static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700129{
130 u32 temp;
131 int ret;
132
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200133 temp = readl(&xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700134 temp |= (CMD_RUN);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300135 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
Sarah Sharped074532010-05-24 13:25:21 -0700136 temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200137 writel(temp, &xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700138
139 /*
140 * Wait for the HCHalted Status bit to be 0 to indicate the host is
141 * running.
142 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200143 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharped074532010-05-24 13:25:21 -0700144 STS_HALT, 0, XHCI_MAX_HALT_USEC);
145 if (ret == -ETIMEDOUT)
146 xhci_err(xhci, "Host took too long to start, "
147 "waited %u microseconds.\n",
148 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800149 if (!ret)
Mathias Nyman98d74f92016-04-08 16:25:10 +0300150 /* clear state flags. Including dying, halted or removing */
151 xhci->xhc_state = 0;
Roger Quadrose5bfeab2015-09-21 17:46:13 +0300152
Sarah Sharped074532010-05-24 13:25:21 -0700153 return ret;
154}
155
156/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800157 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700158 *
159 * This resets pipelines, timers, counters, state machines, etc.
160 * Transactions will be terminated immediately, and operational registers
161 * will be set to their defaults.
162 */
163int xhci_reset(struct xhci_hcd *xhci)
164{
165 u32 command;
166 u32 state;
Andiry Xuf370b992012-04-14 02:54:30 +0800167 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700168
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200169 state = readl(&xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700170 if ((state & STS_HALT) == 0) {
171 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
172 return 0;
173 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700174
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300175 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200176 command = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700177 command |= CMD_RESET;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200178 writel(command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700179
Rajmohan Mania5964392015-11-18 10:48:20 +0200180 /* Existing Intel xHCI controllers require a delay of 1 mS,
181 * after setting the CMD_RESET bit, and before accessing any
182 * HC registers. This allows the HC to complete the
183 * reset operation and be ready for HC register access.
184 * Without this delay, the subsequent HC register access,
185 * may result in a system hang very rarely.
186 */
187 if (xhci->quirks & XHCI_INTEL_HOST)
188 udelay(1000);
189
Lin Wangdc0b1772015-01-09 16:06:28 +0200190 ret = xhci_handshake(&xhci->op_regs->command,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700191 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700192 if (ret)
193 return ret;
194
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300195 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
196 "Wait for controller to be ready for doorbell rings");
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700197 /*
198 * xHCI cannot write to any doorbells or operational registers other
199 * than status until the "Controller Not Ready" flag is cleared.
200 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200201 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700202 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xuf370b992012-04-14 02:54:30 +0800203
204 for (i = 0; i < 2; ++i) {
205 xhci->bus_state[i].port_c_suspend = 0;
206 xhci->bus_state[i].suspended_ports = 0;
207 xhci->bus_state[i].resuming_ports = 0;
208 }
209
210 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700211}
212
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700213#ifdef CONFIG_PCI
214static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700215{
216 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700217
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700218 if (!xhci->msix_entries)
219 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700220
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700221 for (i = 0; i < xhci->msix_count; i++)
222 if (xhci->msix_entries[i].vector)
223 free_irq(xhci->msix_entries[i].vector,
224 xhci_to_hcd(xhci));
225 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700226}
227
228/*
229 * Set up MSI
230 */
231static int xhci_setup_msi(struct xhci_hcd *xhci)
232{
233 int ret;
234 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
235
236 ret = pci_enable_msi(pdev);
237 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300238 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
239 "failed to allocate MSI entry");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700240 return ret;
241 }
242
Alex Shi851ec162013-05-24 10:54:19 +0800243 ret = request_irq(pdev->irq, xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700244 0, "xhci_hcd", xhci_to_hcd(xhci));
245 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300246 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
247 "disable MSI interrupt");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700248 pci_disable_msi(pdev);
249 }
250
251 return ret;
252}
253
254/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700255 * Free IRQs
256 * free all IRQs request
257 */
258static void xhci_free_irq(struct xhci_hcd *xhci)
259{
260 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
261 int ret;
262
263 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200264 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700265 return;
266
267 ret = xhci_free_msi(xhci);
268 if (!ret)
269 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200270 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700271 free_irq(pdev->irq, xhci_to_hcd(xhci));
272
273 return;
274}
275
276/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700277 * Set up MSI-X
278 */
279static int xhci_setup_msix(struct xhci_hcd *xhci)
280{
281 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800282 struct usb_hcd *hcd = xhci_to_hcd(xhci);
283 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700284
285 /*
286 * calculate number of msi-x vectors supported.
287 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
288 * with max number of interrupters based on the xhci HCSPARAMS1.
289 * - num_online_cpus: maximum msi-x vectors per CPUs core.
290 * Add additional 1 vector to ensure always available interrupt.
291 */
292 xhci->msix_count = min(num_online_cpus() + 1,
293 HCS_MAX_INTRS(xhci->hcs_params1));
294
295 xhci->msix_entries =
296 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800297 GFP_KERNEL);
Wolfram Sangf4c46f12016-08-25 19:39:10 +0200298 if (!xhci->msix_entries)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700299 return -ENOMEM;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700300
301 for (i = 0; i < xhci->msix_count; i++) {
302 xhci->msix_entries[i].entry = i;
303 xhci->msix_entries[i].vector = 0;
304 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700305
Alexander Gordeeva62445a2014-05-08 19:25:58 +0300306 ret = pci_enable_msix_exact(pdev, xhci->msix_entries, xhci->msix_count);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700307 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300308 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
309 "Failed to enable MSI-X");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700310 goto free_entries;
311 }
312
Dong Nguyen43b86af2010-07-21 16:56:08 -0700313 for (i = 0; i < xhci->msix_count; i++) {
314 ret = request_irq(xhci->msix_entries[i].vector,
Alex Shi851ec162013-05-24 10:54:19 +0800315 xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700316 0, "xhci_hcd", xhci_to_hcd(xhci));
317 if (ret)
318 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700319 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700320
Andiry Xu00292272010-12-27 17:39:02 +0800321 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700322 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700323
324disable_msix:
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300325 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700326 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700327 pci_disable_msix(pdev);
328free_entries:
329 kfree(xhci->msix_entries);
330 xhci->msix_entries = NULL;
331 return ret;
332}
333
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700334/* Free any IRQs and disable MSI-X */
335static void xhci_cleanup_msix(struct xhci_hcd *xhci)
336{
Andiry Xu00292272010-12-27 17:39:02 +0800337 struct usb_hcd *hcd = xhci_to_hcd(xhci);
338 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700339
Jack Pham90053552013-11-15 14:53:14 -0800340 if (xhci->quirks & XHCI_PLAT)
341 return;
342
Dong Nguyen43b86af2010-07-21 16:56:08 -0700343 xhci_free_irq(xhci);
344
345 if (xhci->msix_entries) {
346 pci_disable_msix(pdev);
347 kfree(xhci->msix_entries);
348 xhci->msix_entries = NULL;
349 } else {
350 pci_disable_msi(pdev);
351 }
352
Andiry Xu00292272010-12-27 17:39:02 +0800353 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700354 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700355}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700356
Olof Johanssond5c82fe2013-07-23 11:58:20 -0700357static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700358{
359 int i;
360
361 if (xhci->msix_entries) {
362 for (i = 0; i < xhci->msix_count; i++)
363 synchronize_irq(xhci->msix_entries[i].vector);
364 }
365}
366
367static int xhci_try_enable_msi(struct usb_hcd *hcd)
368{
369 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp52fb6122013-08-08 10:08:34 -0700370 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700371 int ret;
372
Sarah Sharp52fb6122013-08-08 10:08:34 -0700373 /* The xhci platform device has set up IRQs through usb_add_hcd. */
374 if (xhci->quirks & XHCI_PLAT)
375 return 0;
376
377 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700378 /*
379 * Some Fresco Logic host controllers advertise MSI, but fail to
380 * generate interrupts. Don't even try to enable MSI.
381 */
382 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100383 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700384
385 /* unregister the legacy interrupt */
386 if (hcd->irq)
387 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200388 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700389
390 ret = xhci_setup_msix(xhci);
391 if (ret)
392 /* fall back to msi*/
393 ret = xhci_setup_msi(xhci);
394
395 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200396 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700397 return 0;
398
Sarah Sharp68d07f62012-02-13 16:25:57 -0800399 if (!pdev->irq) {
400 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
401 return -EINVAL;
402 }
403
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100404 legacy_irq:
Adrian Huang79699432014-02-27 11:26:03 +0000405 if (!strlen(hcd->irq_descr))
406 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
407 hcd->driver->description, hcd->self.busnum);
408
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700409 /* fall back to legacy interrupt*/
410 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
411 hcd->irq_descr, hcd);
412 if (ret) {
413 xhci_err(xhci, "request interrupt %d failed\n",
414 pdev->irq);
415 return ret;
416 }
417 hcd->irq = pdev->irq;
418 return 0;
419}
420
421#else
422
David Cohen01bb59e2014-04-25 19:20:16 +0300423static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700424{
425 return 0;
426}
427
David Cohen01bb59e2014-04-25 19:20:16 +0300428static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700429{
430}
431
David Cohen01bb59e2014-04-25 19:20:16 +0300432static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700433{
434}
435
436#endif
437
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500438static void compliance_mode_recovery(unsigned long arg)
439{
440 struct xhci_hcd *xhci;
441 struct usb_hcd *hcd;
442 u32 temp;
443 int i;
444
445 xhci = (struct xhci_hcd *)arg;
446
447 for (i = 0; i < xhci->num_usb3_ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200448 temp = readl(xhci->usb3_ports[i]);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500449 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
450 /*
451 * Compliance Mode Detected. Letting USB Core
452 * handle the Warm Reset
453 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300454 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
455 "Compliance mode detected->port %d",
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500456 i + 1);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300457 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
458 "Attempting compliance mode recovery");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500459 hcd = xhci->shared_hcd;
460
461 if (hcd->state == HC_STATE_SUSPENDED)
462 usb_hcd_resume_root_hub(hcd);
463
464 usb_hcd_poll_rh_status(hcd);
465 }
466 }
467
468 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
469 mod_timer(&xhci->comp_mode_recovery_timer,
470 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
471}
472
473/*
474 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
475 * that causes ports behind that hardware to enter compliance mode sometimes.
476 * The quirk creates a timer that polls every 2 seconds the link state of
477 * each host controller's port and recovers it by issuing a Warm reset
478 * if Compliance mode is detected, otherwise the port will become "dead" (no
479 * device connections or disconnections will be detected anymore). Becasue no
480 * status event is generated when entering compliance mode (per xhci spec),
481 * this quirk is needed on systems that have the failing hardware installed.
482 */
483static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
484{
485 xhci->port_status_u0 = 0;
Julia Lawallfc8abe02015-01-09 16:06:29 +0200486 setup_timer(&xhci->comp_mode_recovery_timer,
487 compliance_mode_recovery, (unsigned long)xhci);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500488 xhci->comp_mode_recovery_timer.expires = jiffies +
489 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
490
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500491 add_timer(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300492 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
493 "Compliance mode recovery timer initialized");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500494}
495
496/*
497 * This function identifies the systems that have installed the SN65LVPE502CP
498 * USB3.0 re-driver and that need the Compliance Mode Quirk.
499 * Systems:
500 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
501 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300502static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500503{
504 const char *dmi_product_name, *dmi_sys_vendor;
505
506 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
507 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam457a73d2012-09-22 18:11:19 +0530508 if (!dmi_product_name || !dmi_sys_vendor)
509 return false;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500510
511 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
512 return false;
513
514 if (strstr(dmi_product_name, "Z420") ||
515 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes47080972012-10-17 14:09:12 -0500516 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortesb0e4e602012-11-08 16:59:27 -0600517 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500518 return true;
519
520 return false;
521}
522
523static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
524{
525 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
526}
527
528
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700529/*
530 * Initialize memory for HCD and xHC (one-time init).
531 *
532 * Program the PAGESIZE register, initialize the device context array, create
533 * device contexts (?), set up a command ring segment (or two?), create event
534 * ring (one for now).
535 */
536int xhci_init(struct usb_hcd *hcd)
537{
538 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
539 int retval = 0;
540
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300541 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700542 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700543 if (xhci->hci_version == 0x95 && link_quirk) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300544 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
545 "QUIRK: Not clearing Link TRB chain bits.");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700546 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
547 } else {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300548 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
549 "xHCI doesn't need link TRB QUIRK");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700550 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700551 retval = xhci_mem_init(xhci, GFP_KERNEL);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300552 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700553
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500554 /* Initializing Compliance Mode Recovery Data If Needed */
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700555 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500556 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
557 compliance_mode_recovery_timer_init(xhci);
558 }
559
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700560 return retval;
561}
562
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700563/*-------------------------------------------------------------------------*/
564
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700565
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800566static int xhci_run_finished(struct xhci_hcd *xhci)
567{
568 if (xhci_start(xhci)) {
569 xhci_halt(xhci);
570 return -ENODEV;
571 }
572 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fuc181bc52012-06-27 16:30:57 +0800573 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800574
575 if (xhci->quirks & XHCI_NEC_HOST)
576 xhci_ring_cmd_db(xhci);
577
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300578 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
579 "Finished xhci_run for USB3 roothub");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800580 return 0;
581}
582
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700583/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700584 * Start the HC after it was halted.
585 *
586 * This function is called by the USB core when the HC driver is added.
587 * Its opposite is xhci_stop().
588 *
589 * xhci_init() must be called once before this function can be called.
590 * Reset the HC, enable device slot contexts, program DCBAAP, and
591 * set command ring pointer and event ring pointer.
592 *
593 * Setup MSI-X vectors and enable interrupts.
594 */
595int xhci_run(struct usb_hcd *hcd)
596{
597 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700598 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700599 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700600 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700601
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800602 /* Start the xHCI host controller running only after the USB 2.0 roothub
603 * is setup.
604 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700605
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700606 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800607 if (!usb_hcd_is_primary_hcd(hcd))
608 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700609
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300610 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700611
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700612 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700613 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700614 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700615
Sarah Sharp66e49d82009-07-27 12:03:46 -0700616 xhci_dbg(xhci, "Command ring memory map follows:\n");
617 xhci_debug_ring(xhci, xhci->cmd_ring);
618 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
619 xhci_dbg_cmd_ptrs(xhci);
620
621 xhci_dbg(xhci, "ERST memory map follows:\n");
622 xhci_dbg_erst(xhci, &xhci->erst);
623 xhci_dbg(xhci, "Event ring:\n");
624 xhci_debug_ring(xhci, xhci->event_ring);
625 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800626 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700627 temp_64 &= ~ERST_PTR_MASK;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300628 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
629 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700630
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300631 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
632 "// Set the interrupt modulation register");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200633 temp = readl(&xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700634 temp &= ~ER_IRQ_INTERVAL_MASK;
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +0200635 /*
636 * the increment interval is 8 times as much as that defined
637 * in xHCI spec on MTK's controller
638 */
639 temp |= (u32) ((xhci->quirks & XHCI_MTK_HOST) ? 20 : 160);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200640 writel(temp, &xhci->ir_set->irq_control);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700641
642 /* Set the HCD state before we enable the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200643 temp = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700644 temp |= (CMD_EIE);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300645 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
646 "// Enable interrupts, cmd = 0x%x.", temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200647 writel(temp, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700648
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200649 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300650 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
651 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700652 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200653 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800654 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700655
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300656 if (xhci->quirks & XHCI_NEC_HOST) {
657 struct xhci_command *command;
658 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
659 if (!command)
660 return -ENOMEM;
661 xhci_queue_vendor_command(xhci, command, 0, 0, 0,
Sarah Sharp02386342010-05-24 13:25:28 -0700662 TRB_TYPE(TRB_NEC_GET_FW));
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300663 }
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300664 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
665 "Finished xhci_run for USB2 roothub");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700666 return 0;
667}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300668EXPORT_SYMBOL_GPL(xhci_run);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700669
670/*
671 * Stop xHCI driver.
672 *
673 * This function is called by the USB core when the HC driver is removed.
674 * Its opposite is xhci_run().
675 *
676 * Disable device contexts, disable IRQs, and quiesce the HC.
677 * Reset the HC, finish any completed transactions, and cleanup memory.
678 */
679void xhci_stop(struct usb_hcd *hcd)
680{
681 u32 temp;
682 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
683
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300684 mutex_lock(&xhci->mutex);
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300685
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +0300686 if (!(xhci->xhc_state & XHCI_STATE_HALTED)) {
687 spin_lock_irq(&xhci->lock);
688
689 xhci->xhc_state |= XHCI_STATE_HALTED;
690 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
691 xhci_halt(xhci);
692 xhci_reset(xhci);
693
694 spin_unlock_irq(&xhci->lock);
695 }
696
697 if (!usb_hcd_is_primary_hcd(hcd)) {
698 mutex_unlock(&xhci->mutex);
699 return;
700 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700701
Zhang Rui40a9fb12010-12-17 13:17:04 -0800702 xhci_cleanup_msix(xhci);
703
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500704 /* Deleting Compliance Mode Recovery Timer */
705 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
Tony Camuso58b1d792013-04-05 14:27:07 -0400706 (!(xhci_all_ports_seen_u0(xhci)))) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500707 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300708 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
709 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400710 __func__);
711 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500712
Andiry Xuc41136b2011-03-22 17:08:14 +0800713 if (xhci->quirks & XHCI_AMD_PLL_FIX)
714 usb_amd_dev_put();
715
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300716 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
717 "// Disabling event ring interrupts");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200718 temp = readl(&xhci->op_regs->status);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200719 writel(temp & ~STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200720 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200721 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800722 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700723
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300724 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700725 xhci_mem_cleanup(xhci);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300726 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
727 "xhci_stop completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200728 readl(&xhci->op_regs->status));
Roger Quadros85ac90f2015-09-21 17:46:12 +0300729 mutex_unlock(&xhci->mutex);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700730}
731
732/*
733 * Shutdown HC (not bus-specific)
734 *
735 * This is called when the machine is rebooting or halting. We assume that the
736 * machine will be powered off, and the HC's internal state will be reset.
737 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800738 *
739 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700740 */
741void xhci_shutdown(struct usb_hcd *hcd)
742{
743 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
744
Dan Carpenter052c7f92012-08-13 19:57:03 +0300745 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharpe95829f2012-07-23 18:59:30 +0300746 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
747
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700748 spin_lock_irq(&xhci->lock);
749 xhci_halt(xhci);
Takashi Iwai638298d2013-09-12 08:11:06 +0200750 /* Workaround for spurious wakeups at shutdown with HSW */
751 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
752 xhci_reset(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700753 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700754
Zhang Rui40a9fb12010-12-17 13:17:04 -0800755 xhci_cleanup_msix(xhci);
756
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300757 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
758 "xhci_shutdown completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200759 readl(&xhci->op_regs->status));
Takashi Iwai638298d2013-09-12 08:11:06 +0200760
761 /* Yet another workaround for spurious wakeups at shutdown with HSW */
762 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
763 pci_set_power_state(to_pci_dev(hcd->self.controller), PCI_D3hot);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700764}
765
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700766#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700767static void xhci_save_registers(struct xhci_hcd *xhci)
768{
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200769 xhci->s3.command = readl(&xhci->op_regs->command);
770 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800771 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200772 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
773 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800774 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
775 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200776 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
777 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700778}
779
780static void xhci_restore_registers(struct xhci_hcd *xhci)
781{
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200782 writel(xhci->s3.command, &xhci->op_regs->command);
783 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
Sarah Sharp477632d2014-01-29 14:02:00 -0800784 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200785 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
786 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
Sarah Sharp477632d2014-01-29 14:02:00 -0800787 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
788 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200789 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
790 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700791}
792
Sarah Sharp89821322010-11-12 11:59:31 -0800793static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
794{
795 u64 val_64;
796
797 /* step 2: initialize command ring buffer */
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800798 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800799 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
800 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
801 xhci->cmd_ring->dequeue) &
802 (u64) ~CMD_RING_RSVD_BITS) |
803 xhci->cmd_ring->cycle_state;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300804 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
805 "// Setting command ring address to 0x%llx",
Sarah Sharp89821322010-11-12 11:59:31 -0800806 (long unsigned long) val_64);
Sarah Sharp477632d2014-01-29 14:02:00 -0800807 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800808}
809
810/*
811 * The whole command ring must be cleared to zero when we suspend the host.
812 *
813 * The host doesn't save the command ring pointer in the suspend well, so we
814 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
815 * aligned, because of the reserved bits in the command ring dequeue pointer
816 * register. Therefore, we can't just set the dequeue pointer back in the
817 * middle of the ring (TRBs are 16-byte aligned).
818 */
819static void xhci_clear_command_ring(struct xhci_hcd *xhci)
820{
821 struct xhci_ring *ring;
822 struct xhci_segment *seg;
823
824 ring = xhci->cmd_ring;
825 seg = ring->deq_seg;
826 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800827 memset(seg->trbs, 0,
828 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
829 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
830 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800831 seg = seg->next;
832 } while (seg != ring->deq_seg);
833
834 /* Reset the software enqueue and dequeue pointers */
835 ring->deq_seg = ring->first_seg;
836 ring->dequeue = ring->first_seg->trbs;
837 ring->enq_seg = ring->deq_seg;
838 ring->enqueue = ring->dequeue;
839
Andiry Xub008df62012-03-05 17:49:34 +0800840 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800841 /*
842 * Ring is now zeroed, so the HW should look for change of ownership
843 * when the cycle bit is set to 1.
844 */
845 ring->cycle_state = 1;
846
847 /*
848 * Reset the hardware dequeue pointer.
849 * Yes, this will need to be re-written after resume, but we're paranoid
850 * and want to make sure the hardware doesn't access bogus memory
851 * because, say, the BIOS or an SMI started the host without changing
852 * the command ring pointers.
853 */
854 xhci_set_cmd_ring_deq(xhci);
855}
856
Lu Baolua1377e52014-11-18 11:27:14 +0200857static void xhci_disable_port_wake_on_bits(struct xhci_hcd *xhci)
858{
859 int port_index;
860 __le32 __iomem **port_array;
861 unsigned long flags;
862 u32 t1, t2;
863
864 spin_lock_irqsave(&xhci->lock, flags);
865
866 /* disble usb3 ports Wake bits*/
867 port_index = xhci->num_usb3_ports;
868 port_array = xhci->usb3_ports;
869 while (port_index--) {
870 t1 = readl(port_array[port_index]);
871 t1 = xhci_port_state_to_neutral(t1);
872 t2 = t1 & ~PORT_WAKE_BITS;
873 if (t1 != t2)
874 writel(t2, port_array[port_index]);
875 }
876
877 /* disble usb2 ports Wake bits*/
878 port_index = xhci->num_usb2_ports;
879 port_array = xhci->usb2_ports;
880 while (port_index--) {
881 t1 = readl(port_array[port_index]);
882 t1 = xhci_port_state_to_neutral(t1);
883 t2 = t1 & ~PORT_WAKE_BITS;
884 if (t1 != t2)
885 writel(t2, port_array[port_index]);
886 }
887
888 spin_unlock_irqrestore(&xhci->lock, flags);
889}
890
Andiry Xu5535b1d2010-10-14 07:23:06 -0700891/*
892 * Stop HC (not bus-specific)
893 *
894 * This is called when the machine transition into S3/S4 mode.
895 *
896 */
Lu Baolua1377e52014-11-18 11:27:14 +0200897int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
Andiry Xu5535b1d2010-10-14 07:23:06 -0700898{
899 int rc = 0;
Oliver Neukum455f5892013-09-30 15:50:54 +0200900 unsigned int delay = XHCI_MAX_HALT_USEC;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700901 struct usb_hcd *hcd = xhci_to_hcd(xhci);
902 u32 command;
903
Roger Quadros9fa733f2015-05-29 17:01:50 +0300904 if (!hcd->state)
905 return 0;
906
Felipe Balbi77b84762012-10-19 10:55:16 +0300907 if (hcd->state != HC_STATE_SUSPENDED ||
908 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
909 return -EINVAL;
910
Lu Baolua1377e52014-11-18 11:27:14 +0200911 /* Clear root port wake on bits if wakeup not allowed. */
912 if (!do_wakeup)
913 xhci_disable_port_wake_on_bits(xhci);
914
Sarah Sharpc52804a2012-11-27 12:30:23 -0800915 /* Don't poll the roothubs on bus suspend. */
916 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
917 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
918 del_timer_sync(&hcd->rh_timer);
Al Cooper14e61a12014-08-20 16:41:57 +0300919 clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
920 del_timer_sync(&xhci->shared_hcd->rh_timer);
Sarah Sharpc52804a2012-11-27 12:30:23 -0800921
Andiry Xu5535b1d2010-10-14 07:23:06 -0700922 spin_lock_irq(&xhci->lock);
923 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800924 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700925 /* step 1: stop endpoint */
926 /* skipped assuming that port suspend has done */
927
928 /* step 2: clear Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200929 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700930 command &= ~CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200931 writel(command, &xhci->op_regs->command);
Oliver Neukum455f5892013-09-30 15:50:54 +0200932
933 /* Some chips from Fresco Logic need an extraordinary delay */
934 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
935
Lin Wangdc0b1772015-01-09 16:06:28 +0200936 if (xhci_handshake(&xhci->op_regs->status,
Oliver Neukum455f5892013-09-30 15:50:54 +0200937 STS_HALT, STS_HALT, delay)) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700938 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
939 spin_unlock_irq(&xhci->lock);
940 return -ETIMEDOUT;
941 }
Sarah Sharp89821322010-11-12 11:59:31 -0800942 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700943
944 /* step 3: save registers */
945 xhci_save_registers(xhci);
946
947 /* step 4: set CSS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200948 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700949 command |= CMD_CSS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200950 writel(command, &xhci->op_regs->command);
Lin Wangdc0b1772015-01-09 16:06:28 +0200951 if (xhci_handshake(&xhci->op_regs->status,
Sarah Sharp2611bd182012-10-25 13:27:51 -0700952 STS_SAVE, 0, 10 * 1000)) {
Andiry Xu622eb782012-06-13 10:51:57 +0800953 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700954 spin_unlock_irq(&xhci->lock);
955 return -ETIMEDOUT;
956 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700957 spin_unlock_irq(&xhci->lock);
958
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500959 /*
960 * Deleting Compliance Mode Recovery Timer because the xHCI Host
961 * is about to be suspended.
962 */
963 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
964 (!(xhci_all_ports_seen_u0(xhci)))) {
965 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300966 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
967 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400968 __func__);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500969 }
970
Andiry Xu00292272010-12-27 17:39:02 +0800971 /* step 5: remove core well power */
972 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700973 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800974
Andiry Xu5535b1d2010-10-14 07:23:06 -0700975 return rc;
976}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300977EXPORT_SYMBOL_GPL(xhci_suspend);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700978
979/*
980 * start xHC (not bus-specific)
981 *
982 * This is called when the machine transition from S3/S4 mode.
983 *
984 */
985int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
986{
Wang, Yud6236f62014-06-24 17:14:44 +0300987 u32 command, temp = 0, status;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700988 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800989 struct usb_hcd *secondary_hcd;
Alan Sternf69e3122011-11-03 11:37:10 -0400990 int retval = 0;
Tony Camuso77df9e02013-02-21 16:11:27 -0500991 bool comp_timer_running = false;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700992
Roger Quadros9fa733f2015-05-29 17:01:50 +0300993 if (!hcd->state)
994 return 0;
995
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800996 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300997 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800998 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800999 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
1000 time_before(jiffies,
1001 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -07001002 msleep(100);
1003
Alan Sternf69e3122011-11-03 11:37:10 -04001004 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1005 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1006
Andiry Xu5535b1d2010-10-14 07:23:06 -07001007 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001008 if (xhci->quirks & XHCI_RESET_ON_RESUME)
1009 hibernated = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001010
1011 if (!hibernated) {
1012 /* step 1: restore register */
1013 xhci_restore_registers(xhci);
1014 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -08001015 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001016 /* step 3: restore state and start state*/
1017 /* step 3: set CRS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001018 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001019 command |= CMD_CRS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001020 writel(command, &xhci->op_regs->command);
Lin Wangdc0b1772015-01-09 16:06:28 +02001021 if (xhci_handshake(&xhci->op_regs->status,
Andiry Xu622eb782012-06-13 10:51:57 +08001022 STS_RESTORE, 0, 10 * 1000)) {
1023 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -07001024 spin_unlock_irq(&xhci->lock);
1025 return -ETIMEDOUT;
1026 }
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001027 temp = readl(&xhci->op_regs->status);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001028 }
1029
1030 /* If restore operation fails, re-initialize the HC during resume */
1031 if ((temp & STS_SRE) || hibernated) {
Tony Camuso77df9e02013-02-21 16:11:27 -05001032
1033 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1034 !(xhci_all_ports_seen_u0(xhci))) {
1035 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001036 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1037 "Compliance Mode Recovery Timer deleted!");
Tony Camuso77df9e02013-02-21 16:11:27 -05001038 }
1039
Sarah Sharpfedd3832011-04-12 17:43:19 -07001040 /* Let the USB core know _both_ roothubs lost power. */
1041 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1042 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001043
1044 xhci_dbg(xhci, "Stop HCD\n");
1045 xhci_halt(xhci);
1046 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001047 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001048 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001049
Andiry Xu5535b1d2010-10-14 07:23:06 -07001050 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001051 temp = readl(&xhci->op_regs->status);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001052 writel(temp & ~STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001053 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001054 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001055 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001056
1057 xhci_dbg(xhci, "cleaning up memory\n");
1058 xhci_mem_cleanup(xhci);
1059 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001060 readl(&xhci->op_regs->status));
Andiry Xu5535b1d2010-10-14 07:23:06 -07001061
Sarah Sharp65b22f92010-12-17 12:35:05 -08001062 /* USB core calls the PCI reinit and start functions twice:
1063 * first with the primary HCD, and then with the secondary HCD.
1064 * If we don't do the same, the host will never be started.
1065 */
1066 if (!usb_hcd_is_primary_hcd(hcd))
1067 secondary_hcd = hcd;
1068 else
1069 secondary_hcd = xhci->shared_hcd;
1070
1071 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1072 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001073 if (retval)
1074 return retval;
Tony Camuso77df9e02013-02-21 16:11:27 -05001075 comp_timer_running = true;
1076
Sarah Sharp65b22f92010-12-17 12:35:05 -08001077 xhci_dbg(xhci, "Start the primary HCD\n");
1078 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001079 if (!retval) {
Alan Sternf69e3122011-11-03 11:37:10 -04001080 xhci_dbg(xhci, "Start the secondary HCD\n");
1081 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001082 }
Andiry Xu5535b1d2010-10-14 07:23:06 -07001083 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -08001084 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e3122011-11-03 11:37:10 -04001085 goto done;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001086 }
1087
Andiry Xu5535b1d2010-10-14 07:23:06 -07001088 /* step 4: set Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001089 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001090 command |= CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001091 writel(command, &xhci->op_regs->command);
Lin Wangdc0b1772015-01-09 16:06:28 +02001092 xhci_handshake(&xhci->op_regs->status, STS_HALT,
Andiry Xu5535b1d2010-10-14 07:23:06 -07001093 0, 250 * 1000);
1094
1095 /* step 5: walk topology and initialize portsc,
1096 * portpmsc and portli
1097 */
1098 /* this is done in bus_resume */
1099
1100 /* step 6: restart each of the previously
1101 * Running endpoints by ringing their doorbells
1102 */
1103
Andiry Xu5535b1d2010-10-14 07:23:06 -07001104 spin_unlock_irq(&xhci->lock);
Alan Sternf69e3122011-11-03 11:37:10 -04001105
1106 done:
1107 if (retval == 0) {
Wang, Yud6236f62014-06-24 17:14:44 +03001108 /* Resume root hubs only when have pending events. */
1109 status = readl(&xhci->op_regs->status);
1110 if (status & STS_EINT) {
Wang, Yud6236f62014-06-24 17:14:44 +03001111 usb_hcd_resume_root_hub(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001112 usb_hcd_resume_root_hub(hcd);
Wang, Yud6236f62014-06-24 17:14:44 +03001113 }
Alan Sternf69e3122011-11-03 11:37:10 -04001114 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001115
1116 /*
1117 * If system is subject to the Quirk, Compliance Mode Timer needs to
1118 * be re-initialized Always after a system resume. Ports are subject
1119 * to suffer the Compliance Mode issue again. It doesn't matter if
1120 * ports have entered previously to U0 before system's suspension.
1121 */
Tony Camuso77df9e02013-02-21 16:11:27 -05001122 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001123 compliance_mode_recovery_timer_init(xhci);
1124
Sarah Sharpc52804a2012-11-27 12:30:23 -08001125 /* Re-enable port polling. */
1126 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
Al Cooper14e61a12014-08-20 16:41:57 +03001127 set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1128 usb_hcd_poll_rh_status(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001129 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1130 usb_hcd_poll_rh_status(hcd);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001131
Alan Sternf69e3122011-11-03 11:37:10 -04001132 return retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001133}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001134EXPORT_SYMBOL_GPL(xhci_resume);
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001135#endif /* CONFIG_PM */
1136
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001137/*-------------------------------------------------------------------------*/
1138
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001139/**
1140 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1141 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1142 * value to right shift 1 for the bitmask.
1143 *
1144 * Index = (epnum * 2) + direction - 1,
1145 * where direction = 0 for OUT, 1 for IN.
1146 * For control endpoints, the IN index is used (OUT index is unused), so
1147 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1148 */
1149unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1150{
1151 unsigned int index;
1152 if (usb_endpoint_xfer_control(desc))
1153 index = (unsigned int) (usb_endpoint_num(desc)*2);
1154 else
1155 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1156 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1157 return index;
1158}
1159
Julius Werner01c5f442013-04-15 15:55:04 -07001160/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1161 * address from the XHCI endpoint index.
1162 */
1163unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1164{
1165 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1166 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1167 return direction | number;
1168}
1169
Sarah Sharpf94e01862009-04-27 19:58:38 -07001170/* Find the flag for this endpoint (for use in the control context). Use the
1171 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1172 * bit 1, etc.
1173 */
1174unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1175{
1176 return 1 << (xhci_get_endpoint_index(desc) + 1);
1177}
1178
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001179/* Find the flag for this endpoint (for use in the control context). Use the
1180 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1181 * bit 1, etc.
1182 */
1183unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1184{
1185 return 1 << (ep_index + 1);
1186}
1187
Sarah Sharpf94e01862009-04-27 19:58:38 -07001188/* Compute the last valid endpoint context index. Basically, this is the
1189 * endpoint index plus one. For slot contexts with more than valid endpoint,
1190 * we find the most significant bit set in the added contexts flags.
1191 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1192 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1193 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001194unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001195{
1196 return fls(added_ctxs) - 1;
1197}
1198
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001199/* Returns 1 if the arguments are OK;
1200 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1201 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001202static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001203 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1204 const char *func) {
1205 struct xhci_hcd *xhci;
1206 struct xhci_virt_device *virt_dev;
1207
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001208 if (!hcd || (check_ep && !ep) || !udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001209 pr_debug("xHCI %s called with invalid args\n", func);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001210 return -EINVAL;
1211 }
1212 if (!udev->parent) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001213 pr_debug("xHCI %s called for root hub\n", func);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001214 return 0;
1215 }
Andiry Xu64927732010-10-14 07:22:45 -07001216
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001217 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001218 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001219 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001220 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1221 func);
Andiry Xu64927732010-10-14 07:22:45 -07001222 return -EINVAL;
1223 }
1224
1225 virt_dev = xhci->devs[udev->slot_id];
1226 if (virt_dev->udev != udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001227 xhci_dbg(xhci, "xHCI %s called with udev and "
Andiry Xu64927732010-10-14 07:22:45 -07001228 "virt_dev does not match\n", func);
1229 return -EINVAL;
1230 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001231 }
Andiry Xu64927732010-10-14 07:22:45 -07001232
Sarah Sharp203a8662013-07-24 10:27:13 -07001233 if (xhci->xhc_state & XHCI_STATE_HALTED)
1234 return -ENODEV;
1235
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001236 return 1;
1237}
1238
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001239static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001240 struct usb_device *udev, struct xhci_command *command,
1241 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001242
1243/*
1244 * Full speed devices may have a max packet size greater than 8 bytes, but the
1245 * USB core doesn't know that until it reads the first 8 bytes of the
1246 * descriptor. If the usb_device's max packet size changes after that point,
1247 * we need to issue an evaluate context command and wait on it.
1248 */
1249static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1250 unsigned int ep_index, struct urb *urb)
1251{
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001252 struct xhci_container_ctx *out_ctx;
1253 struct xhci_input_control_ctx *ctrl_ctx;
1254 struct xhci_ep_ctx *ep_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001255 struct xhci_command *command;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001256 int max_packet_size;
1257 int hw_max_packet_size;
1258 int ret = 0;
1259
1260 out_ctx = xhci->devs[slot_id]->out_ctx;
1261 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001262 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001263 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001264 if (hw_max_packet_size != max_packet_size) {
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001265 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1266 "Max Packet Size for ep 0 changed.");
1267 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1268 "Max packet size in usb_device = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001269 max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001270 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1271 "Max packet size in xHCI HW = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001272 hw_max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001273 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1274 "Issuing evaluate context command.");
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001275
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001276 /* Set up the input context flags for the command */
1277 /* FIXME: This won't work if a non-default control endpoint
1278 * changes max packet sizes.
1279 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001280
1281 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
1282 if (!command)
1283 return -ENOMEM;
1284
1285 command->in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001286 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001287 if (!ctrl_ctx) {
1288 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1289 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001290 ret = -ENOMEM;
1291 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07001292 }
1293 /* Set up the modified control endpoint 0 */
1294 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1295 xhci->devs[slot_id]->out_ctx, ep_index);
1296
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001297 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001298 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1299 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1300
Matt Evans28ccd292011-03-29 13:40:46 +11001301 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001302 ctrl_ctx->drop_flags = 0;
1303
1304 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001305 xhci_dbg_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001306 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1307 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1308
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001309 ret = xhci_configure_endpoint(xhci, urb->dev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001310 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001311
1312 /* Clean up the input context for later use by bandwidth
1313 * functions.
1314 */
Matt Evans28ccd292011-03-29 13:40:46 +11001315 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001316command_cleanup:
1317 kfree(command->completion);
1318 kfree(command);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001319 }
1320 return ret;
1321}
1322
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001323/*
1324 * non-error returns are a promise to giveback() the urb later
1325 * we drop ownership so next owner (or urb unlink) can get it
1326 */
1327int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1328{
1329 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001330 struct xhci_td *buffer;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001331 unsigned long flags;
1332 int ret = 0;
1333 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001334 struct urb_priv *urb_priv;
1335 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001336
Andiry Xu64927732010-10-14 07:22:45 -07001337 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1338 true, true, __func__) <= 0)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001339 return -EINVAL;
1340
1341 slot_id = urb->dev->slot_id;
1342 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001343
Alan Stern541c7d42010-06-22 16:39:10 -04001344 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001345 if (!in_interrupt())
1346 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1347 ret = -ESHUTDOWN;
1348 goto exit;
1349 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001350
1351 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1352 size = urb->number_of_packets;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03001353 else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
1354 urb->transfer_buffer_length > 0 &&
1355 urb->transfer_flags & URB_ZERO_PACKET &&
1356 !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
1357 size = 2;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001358 else
1359 size = 1;
1360
1361 urb_priv = kzalloc(sizeof(struct urb_priv) +
1362 size * sizeof(struct xhci_td *), mem_flags);
1363 if (!urb_priv)
1364 return -ENOMEM;
1365
Andiry Xu2ffdea22011-09-02 11:05:57 -07001366 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1367 if (!buffer) {
1368 kfree(urb_priv);
1369 return -ENOMEM;
1370 }
1371
Andiry Xu8e51adc2010-07-22 15:23:31 -07001372 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001373 urb_priv->td[i] = buffer;
1374 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001375 }
1376
1377 urb_priv->length = size;
1378 urb_priv->td_cnt = 0;
1379 urb->hcpriv = urb_priv;
1380
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001381 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1382 /* Check to see if the max packet size for the default control
1383 * endpoint changed during FS device enumeration
1384 */
1385 if (urb->dev->speed == USB_SPEED_FULL) {
1386 ret = xhci_check_maxpacket(xhci, slot_id,
1387 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001388 if (ret < 0) {
Lin Wang4daf9df2015-01-09 16:06:31 +02001389 xhci_urb_free_priv(urb_priv);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001390 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001391 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001392 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001393 }
1394
Sarah Sharpb11069f2009-07-27 12:03:23 -07001395 /* We have a spinlock and interrupts disabled, so we must pass
1396 * atomic context to this function, which may allocate memory.
1397 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001398 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001399 if (xhci->xhc_state & XHCI_STATE_DYING)
1400 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001401 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001402 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001403 if (ret)
1404 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001405 spin_unlock_irqrestore(&xhci->lock, flags);
1406 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1407 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001408 if (xhci->xhc_state & XHCI_STATE_DYING)
1409 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001410 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1411 EP_GETTING_STREAMS) {
1412 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1413 "is transitioning to using streams.\n");
1414 ret = -EINVAL;
1415 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1416 EP_GETTING_NO_STREAMS) {
1417 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1418 "is transitioning to "
1419 "not having streams.\n");
1420 ret = -EINVAL;
1421 } else {
1422 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1423 slot_id, ep_index);
1424 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001425 if (ret)
1426 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001427 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001428 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1429 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001430 if (xhci->xhc_state & XHCI_STATE_DYING)
1431 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001432 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1433 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001434 if (ret)
1435 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001436 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001437 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001438 spin_lock_irqsave(&xhci->lock, flags);
1439 if (xhci->xhc_state & XHCI_STATE_DYING)
1440 goto dying;
1441 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1442 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001443 if (ret)
1444 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001445 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001446 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001447exit:
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001448 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001449dying:
1450 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1451 "non-responsive xHCI host.\n",
1452 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001453 ret = -ESHUTDOWN;
1454free_priv:
Lin Wang4daf9df2015-01-09 16:06:31 +02001455 xhci_urb_free_priv(urb_priv);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001456 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001457 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001458 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001459}
1460
Sarah Sharpae636742009-04-29 19:02:31 -07001461/*
1462 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1463 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1464 * should pick up where it left off in the TD, unless a Set Transfer Ring
1465 * Dequeue Pointer is issued.
1466 *
1467 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1468 * the ring. Since the ring is a contiguous structure, they can't be physically
1469 * removed. Instead, there are two options:
1470 *
1471 * 1) If the HC is in the middle of processing the URB to be canceled, we
1472 * simply move the ring's dequeue pointer past those TRBs using the Set
1473 * Transfer Ring Dequeue Pointer command. This will be the common case,
1474 * when drivers timeout on the last submitted URB and attempt to cancel.
1475 *
1476 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1477 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1478 * HC will need to invalidate the any TRBs it has cached after the stop
1479 * endpoint command, as noted in the xHCI 0.95 errata.
1480 *
1481 * 3) The TD may have completed by the time the Stop Endpoint Command
1482 * completes, so software needs to handle that case too.
1483 *
1484 * This function should protect against the TD enqueueing code ringing the
1485 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1486 * It also needs to account for multiple cancellations on happening at the same
1487 * time for the same endpoint.
1488 *
1489 * Note that this function can be called in any context, or so says
1490 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001491 */
1492int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1493{
Sarah Sharpae636742009-04-29 19:02:31 -07001494 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001495 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001496 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001497 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001498 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001499 struct xhci_td *td;
1500 unsigned int ep_index;
1501 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001502 struct xhci_virt_ep *ep;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001503 struct xhci_command *command;
Sarah Sharpae636742009-04-29 19:02:31 -07001504
1505 xhci = hcd_to_xhci(hcd);
1506 spin_lock_irqsave(&xhci->lock, flags);
1507 /* Make sure the URB hasn't completed or been unlinked already */
1508 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1509 if (ret || !urb->hcpriv)
1510 goto done;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001511 temp = readl(&xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001512 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001513 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1514 "HW died, freeing TD.");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001515 urb_priv = urb->hcpriv;
Mathias Nyman5c821712016-01-26 17:50:12 +02001516 for (i = urb_priv->td_cnt;
1517 i < urb_priv->length && xhci->devs[urb->dev->slot_id];
1518 i++) {
Sarah Sharp585df1d2011-08-02 15:43:40 -07001519 td = urb_priv->td[i];
1520 if (!list_empty(&td->td_list))
1521 list_del_init(&td->td_list);
1522 if (!list_empty(&td->cancelled_td_list))
1523 list_del_init(&td->cancelled_td_list);
1524 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001525
1526 usb_hcd_unlink_urb_from_ep(hcd, urb);
1527 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001528 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Lin Wang4daf9df2015-01-09 16:06:31 +02001529 xhci_urb_free_priv(urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001530 return ret;
1531 }
Sarah Sharpae636742009-04-29 19:02:31 -07001532
Sarah Sharpae636742009-04-29 19:02:31 -07001533 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001534 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001535 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1536 if (!ep_ring) {
1537 ret = -EINVAL;
1538 goto done;
1539 }
1540
Andiry Xu8e51adc2010-07-22 15:23:31 -07001541 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001542 i = urb_priv->td_cnt;
1543 if (i < urb_priv->length)
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001544 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1545 "Cancel URB %p, dev %s, ep 0x%x, "
1546 "starting at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -08001547 urb, urb->dev->devpath,
1548 urb->ep->desc.bEndpointAddress,
1549 (unsigned long long) xhci_trb_virt_to_dma(
1550 urb_priv->td[i]->start_seg,
1551 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001552
Sarah Sharp79688ac2011-12-19 16:56:04 -08001553 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001554 td = urb_priv->td[i];
1555 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1556 }
1557
Sarah Sharpae636742009-04-29 19:02:31 -07001558 /* Queue a stop endpoint command, but only if this is
1559 * the first cancellation to be handled.
1560 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001561 if (!(ep->ep_state & EP_HALT_PENDING)) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001562 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001563 if (!command) {
1564 ret = -ENOMEM;
1565 goto done;
1566 }
Sarah Sharp678539c2009-10-27 10:55:52 -07001567 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001568 ep->stop_cmds_pending++;
1569 ep->stop_cmd_timer.expires = jiffies +
1570 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1571 add_timer(&ep->stop_cmd_timer);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001572 xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1573 ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001574 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001575 }
1576done:
1577 spin_unlock_irqrestore(&xhci->lock, flags);
1578 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001579}
1580
Sarah Sharpf94e01862009-04-27 19:58:38 -07001581/* Drop an endpoint from a new bandwidth configuration for this device.
1582 * Only one call to this function is allowed per endpoint before
1583 * check_bandwidth() or reset_bandwidth() must be called.
1584 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1585 * add the endpoint to the schedule with possibly new parameters denoted by a
1586 * different endpoint descriptor in usb_host_endpoint.
1587 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1588 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001589 *
1590 * The USB core will not allow URBs to be queued to an endpoint that is being
1591 * disabled, so there's no need for mutual exclusion to protect
1592 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001593 */
1594int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1595 struct usb_host_endpoint *ep)
1596{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001597 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001598 struct xhci_container_ctx *in_ctx, *out_ctx;
1599 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001600 unsigned int ep_index;
1601 struct xhci_ep_ctx *ep_ctx;
1602 u32 drop_flag;
Julius Wernerd6759132014-06-24 17:14:42 +03001603 u32 new_add_flags, new_drop_flags;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001604 int ret;
1605
Andiry Xu64927732010-10-14 07:22:45 -07001606 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001607 if (ret <= 0)
1608 return ret;
1609 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001610 if (xhci->xhc_state & XHCI_STATE_DYING)
1611 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001612
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001613 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001614 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1615 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1616 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1617 __func__, drop_flag);
1618 return 0;
1619 }
1620
Sarah Sharpf94e01862009-04-27 19:58:38 -07001621 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001622 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001623 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001624 if (!ctrl_ctx) {
1625 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1626 __func__);
1627 return 0;
1628 }
1629
Sarah Sharpf94e01862009-04-27 19:58:38 -07001630 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001631 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001632 /* If the HC already knows the endpoint is disabled,
1633 * or the HCD has noted it is disabled, ignore this request
1634 */
Matt Evansf5960b62011-06-01 10:22:55 +10001635 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1636 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001637 le32_to_cpu(ctrl_ctx->drop_flags) &
1638 xhci_get_endpoint_flag(&ep->desc)) {
Hans de Goedea6134132015-01-16 17:54:02 +02001639 /* Do not warn when called after a usb_device_reset */
1640 if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
1641 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1642 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001643 return 0;
1644 }
1645
Matt Evans28ccd292011-03-29 13:40:46 +11001646 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1647 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001648
Matt Evans28ccd292011-03-29 13:40:46 +11001649 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1650 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001651
Sarah Sharpf94e01862009-04-27 19:58:38 -07001652 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1653
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001654 if (xhci->quirks & XHCI_MTK_HOST)
1655 xhci_mtk_drop_ep_quirk(hcd, udev, ep);
1656
Julius Wernerd6759132014-06-24 17:14:42 +03001657 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001658 (unsigned int) ep->desc.bEndpointAddress,
1659 udev->slot_id,
1660 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001661 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001662 return 0;
1663}
1664
1665/* Add an endpoint to a new possible bandwidth configuration for this device.
1666 * Only one call to this function is allowed per endpoint before
1667 * check_bandwidth() or reset_bandwidth() must be called.
1668 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1669 * add the endpoint to the schedule with possibly new parameters denoted by a
1670 * different endpoint descriptor in usb_host_endpoint.
1671 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1672 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001673 *
1674 * The USB core will not allow URBs to be queued to an endpoint until the
1675 * configuration or alt setting is installed in the device, so there's no need
1676 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001677 */
1678int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1679 struct usb_host_endpoint *ep)
1680{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001681 struct xhci_hcd *xhci;
Lin Wang92c96912015-01-09 16:06:27 +02001682 struct xhci_container_ctx *in_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001683 unsigned int ep_index;
John Yound115b042009-07-27 12:05:15 -07001684 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001685 u32 added_ctxs;
Julius Wernerd6759132014-06-24 17:14:42 +03001686 u32 new_add_flags, new_drop_flags;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001687 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001688 int ret = 0;
1689
Andiry Xu64927732010-10-14 07:22:45 -07001690 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001691 if (ret <= 0) {
1692 /* So we won't queue a reset ep command for a root hub */
1693 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001694 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001695 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001696 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001697 if (xhci->xhc_state & XHCI_STATE_DYING)
1698 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001699
1700 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001701 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1702 /* FIXME when we have to issue an evaluate endpoint command to
1703 * deal with ep0 max packet size changing once we get the
1704 * descriptors
1705 */
1706 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1707 __func__, added_ctxs);
1708 return 0;
1709 }
1710
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001711 virt_dev = xhci->devs[udev->slot_id];
1712 in_ctx = virt_dev->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001713 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001714 if (!ctrl_ctx) {
1715 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1716 __func__);
1717 return 0;
1718 }
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001719
Sarah Sharp92f8e762013-04-23 17:11:14 -07001720 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001721 /* If this endpoint is already in use, and the upper layers are trying
1722 * to add it again without dropping it, reject the addition.
1723 */
1724 if (virt_dev->eps[ep_index].ring &&
Lin Wang92c96912015-01-09 16:06:27 +02001725 !(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001726 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1727 "without dropping it.\n",
1728 (unsigned int) ep->desc.bEndpointAddress);
1729 return -EINVAL;
1730 }
1731
Sarah Sharpf94e01862009-04-27 19:58:38 -07001732 /* If the HCD has already noted the endpoint is enabled,
1733 * ignore this request.
1734 */
Lin Wang92c96912015-01-09 16:06:27 +02001735 if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001736 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1737 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001738 return 0;
1739 }
1740
Sarah Sharpf88ba782009-05-14 11:44:22 -07001741 /*
1742 * Configuration and alternate setting changes must be done in
1743 * process context, not interrupt context (or so documenation
1744 * for usb_set_interface() and usb_set_configuration() claim).
1745 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001746 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001747 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1748 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001749 return -ENOMEM;
1750 }
1751
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001752 if (xhci->quirks & XHCI_MTK_HOST) {
1753 ret = xhci_mtk_add_ep_quirk(hcd, udev, ep);
1754 if (ret < 0) {
1755 xhci_free_or_cache_endpoint_ring(xhci,
1756 virt_dev, ep_index);
1757 return ret;
1758 }
1759 }
1760
Matt Evans28ccd292011-03-29 13:40:46 +11001761 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1762 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001763
1764 /* If xhci_endpoint_disable() was called for this endpoint, but the
1765 * xHC hasn't been notified yet through the check_bandwidth() call,
1766 * this re-adds a new state for the endpoint from the new endpoint
1767 * descriptors. We must drop and re-add this endpoint, so we leave the
1768 * drop flags alone.
1769 */
Matt Evans28ccd292011-03-29 13:40:46 +11001770 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001771
Sarah Sharpa1587d92009-07-27 12:03:15 -07001772 /* Store the usb_device pointer for later use */
1773 ep->hcpriv = udev;
1774
Julius Wernerd6759132014-06-24 17:14:42 +03001775 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001776 (unsigned int) ep->desc.bEndpointAddress,
1777 udev->slot_id,
1778 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001779 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001780 return 0;
1781}
1782
John Yound115b042009-07-27 12:05:15 -07001783static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001784{
John Yound115b042009-07-27 12:05:15 -07001785 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001786 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001787 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001788 int i;
1789
Lin Wang4daf9df2015-01-09 16:06:31 +02001790 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001791 if (!ctrl_ctx) {
1792 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1793 __func__);
1794 return;
1795 }
1796
Sarah Sharpf94e01862009-04-27 19:58:38 -07001797 /* When a device's add flag and drop flag are zero, any subsequent
1798 * configure endpoint command will leave that endpoint's state
1799 * untouched. Make sure we don't leave any old state in the input
1800 * endpoint contexts.
1801 */
John Yound115b042009-07-27 12:05:15 -07001802 ctrl_ctx->drop_flags = 0;
1803 ctrl_ctx->add_flags = 0;
1804 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001805 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001806 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001807 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001808 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001809 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001810 ep_ctx->ep_info = 0;
1811 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001812 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001813 ep_ctx->tx_info = 0;
1814 }
1815}
1816
Sarah Sharpf2217e82009-08-07 14:04:43 -07001817static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001818 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001819{
1820 int ret;
1821
Sarah Sharp913a8a32009-09-04 10:53:13 -07001822 switch (*cmd_status) {
Mathias Nymanc311e392014-05-08 19:26:03 +03001823 case COMP_CMD_ABORT:
1824 case COMP_CMD_STOP:
1825 xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
1826 ret = -ETIME;
1827 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001828 case COMP_ENOMEM:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001829 dev_warn(&udev->dev,
1830 "Not enough host controller resources for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001831 ret = -ENOMEM;
1832 /* FIXME: can we allocate more resources for the HC? */
1833 break;
1834 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001835 case COMP_2ND_BW_ERR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001836 dev_warn(&udev->dev,
1837 "Not enough bandwidth for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001838 ret = -ENOSPC;
1839 /* FIXME: can we go back to the old state? */
1840 break;
1841 case COMP_TRB_ERR:
1842 /* the HCD set up something wrong */
1843 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1844 "add flag = 1, "
1845 "and endpoint is not disabled.\n");
1846 ret = -EINVAL;
1847 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001848 case COMP_DEV_ERR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001849 dev_warn(&udev->dev,
1850 "ERROR: Incompatible device for endpoint configure command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001851 ret = -ENODEV;
1852 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001853 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001854 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1855 "Successful Endpoint Configure command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001856 ret = 0;
1857 break;
1858 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001859 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1860 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001861 ret = -EINVAL;
1862 break;
1863 }
1864 return ret;
1865}
1866
1867static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001868 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001869{
1870 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001871 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001872
Sarah Sharp913a8a32009-09-04 10:53:13 -07001873 switch (*cmd_status) {
Mathias Nymanc311e392014-05-08 19:26:03 +03001874 case COMP_CMD_ABORT:
1875 case COMP_CMD_STOP:
1876 xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
1877 ret = -ETIME;
1878 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001879 case COMP_EINVAL:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001880 dev_warn(&udev->dev,
1881 "WARN: xHCI driver setup invalid evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001882 ret = -EINVAL;
1883 break;
1884 case COMP_EBADSLT:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001885 dev_warn(&udev->dev,
1886 "WARN: slot not enabled for evaluate context command.\n");
Sarah Sharpb8031342012-10-16 13:26:22 -07001887 ret = -EINVAL;
1888 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001889 case COMP_CTX_STATE:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001890 dev_warn(&udev->dev,
1891 "WARN: invalid context state for evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001892 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1893 ret = -EINVAL;
1894 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001895 case COMP_DEV_ERR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001896 dev_warn(&udev->dev,
1897 "ERROR: Incompatible device for evaluate context command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001898 ret = -ENODEV;
1899 break;
Alex He1bb73a82011-05-05 18:14:12 +08001900 case COMP_MEL_ERR:
1901 /* Max Exit Latency too large error */
1902 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1903 ret = -EINVAL;
1904 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001905 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001906 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1907 "Successful evaluate context command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001908 ret = 0;
1909 break;
1910 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001911 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1912 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001913 ret = -EINVAL;
1914 break;
1915 }
1916 return ret;
1917}
1918
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001919static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001920 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001921{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001922 u32 valid_add_flags;
1923 u32 valid_drop_flags;
1924
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001925 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1926 * (bit 1). The default control endpoint is added during the Address
1927 * Device command and is never removed until the slot is disabled.
1928 */
Xenia Ragiadakouef734002013-09-09 21:03:06 +03001929 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1930 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001931
1932 /* Use hweight32 to count the number of ones in the add flags, or
1933 * number of endpoints added. Don't count endpoints that are changed
1934 * (both added and dropped).
1935 */
1936 return hweight32(valid_add_flags) -
1937 hweight32(valid_add_flags & valid_drop_flags);
1938}
1939
1940static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001941 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001942{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001943 u32 valid_add_flags;
1944 u32 valid_drop_flags;
1945
Xenia Ragiadakou78d1ff02013-09-09 21:03:07 +03001946 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1947 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001948
1949 return hweight32(valid_drop_flags) -
1950 hweight32(valid_add_flags & valid_drop_flags);
1951}
1952
1953/*
1954 * We need to reserve the new number of endpoints before the configure endpoint
1955 * command completes. We can't subtract the dropped endpoints from the number
1956 * of active endpoints until the command completes because we can oversubscribe
1957 * the host in this case:
1958 *
1959 * - the first configure endpoint command drops more endpoints than it adds
1960 * - a second configure endpoint command that adds more endpoints is queued
1961 * - the first configure endpoint command fails, so the config is unchanged
1962 * - the second command may succeed, even though there isn't enough resources
1963 *
1964 * Must be called with xhci->lock held.
1965 */
1966static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001967 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001968{
1969 u32 added_eps;
1970
Sarah Sharp92f8e762013-04-23 17:11:14 -07001971 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001972 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001973 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1974 "Not enough ep ctxs: "
1975 "%u active, need to add %u, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001976 xhci->num_active_eps, added_eps,
1977 xhci->limit_active_eps);
1978 return -ENOMEM;
1979 }
1980 xhci->num_active_eps += added_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001981 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1982 "Adding %u ep ctxs, %u now active.", added_eps,
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001983 xhci->num_active_eps);
1984 return 0;
1985}
1986
1987/*
1988 * The configure endpoint was failed by the xHC for some other reason, so we
1989 * need to revert the resources that failed configuration would have used.
1990 *
1991 * Must be called with xhci->lock held.
1992 */
1993static void xhci_free_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001994 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001995{
1996 u32 num_failed_eps;
1997
Sarah Sharp92f8e762013-04-23 17:11:14 -07001998 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001999 xhci->num_active_eps -= num_failed_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002000 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2001 "Removing %u failed ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002002 num_failed_eps,
2003 xhci->num_active_eps);
2004}
2005
2006/*
2007 * Now that the command has completed, clean up the active endpoint count by
2008 * subtracting out the endpoints that were dropped (but not changed).
2009 *
2010 * Must be called with xhci->lock held.
2011 */
2012static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002013 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002014{
2015 u32 num_dropped_eps;
2016
Sarah Sharp92f8e762013-04-23 17:11:14 -07002017 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002018 xhci->num_active_eps -= num_dropped_eps;
2019 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002020 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2021 "Removing %u dropped ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002022 num_dropped_eps,
2023 xhci->num_active_eps);
2024}
2025
Felipe Balbied384bd2012-08-07 14:10:03 +03002026static unsigned int xhci_get_block_size(struct usb_device *udev)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002027{
2028 switch (udev->speed) {
2029 case USB_SPEED_LOW:
2030 case USB_SPEED_FULL:
2031 return FS_BLOCK;
2032 case USB_SPEED_HIGH:
2033 return HS_BLOCK;
2034 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002035 case USB_SPEED_SUPER_PLUS:
Sarah Sharpc29eea62011-09-02 11:05:52 -07002036 return SS_BLOCK;
2037 case USB_SPEED_UNKNOWN:
2038 case USB_SPEED_WIRELESS:
2039 default:
2040 /* Should never happen */
2041 return 1;
2042 }
2043}
2044
Felipe Balbied384bd2012-08-07 14:10:03 +03002045static unsigned int
2046xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002047{
2048 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2049 return LS_OVERHEAD;
2050 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2051 return FS_OVERHEAD;
2052 return HS_OVERHEAD;
2053}
2054
2055/* If we are changing a LS/FS device under a HS hub,
2056 * make sure (if we are activating a new TT) that the HS bus has enough
2057 * bandwidth for this new TT.
2058 */
2059static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2060 struct xhci_virt_device *virt_dev,
2061 int old_active_eps)
2062{
2063 struct xhci_interval_bw_table *bw_table;
2064 struct xhci_tt_bw_info *tt_info;
2065
2066 /* Find the bandwidth table for the root port this TT is attached to. */
2067 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2068 tt_info = virt_dev->tt_info;
2069 /* If this TT already had active endpoints, the bandwidth for this TT
2070 * has already been added. Removing all periodic endpoints (and thus
2071 * making the TT enactive) will only decrease the bandwidth used.
2072 */
2073 if (old_active_eps)
2074 return 0;
2075 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2076 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2077 return -ENOMEM;
2078 return 0;
2079 }
2080 /* Not sure why we would have no new active endpoints...
2081 *
2082 * Maybe because of an Evaluate Context change for a hub update or a
2083 * control endpoint 0 max packet size change?
2084 * FIXME: skip the bandwidth calculation in that case.
2085 */
2086 return 0;
2087}
2088
Sarah Sharp2b698992011-09-13 16:41:13 -07002089static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2090 struct xhci_virt_device *virt_dev)
2091{
2092 unsigned int bw_reserved;
2093
2094 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2095 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2096 return -ENOMEM;
2097
2098 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2099 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2100 return -ENOMEM;
2101
2102 return 0;
2103}
2104
Sarah Sharpc29eea62011-09-02 11:05:52 -07002105/*
2106 * This algorithm is a very conservative estimate of the worst-case scheduling
2107 * scenario for any one interval. The hardware dynamically schedules the
2108 * packets, so we can't tell which microframe could be the limiting factor in
2109 * the bandwidth scheduling. This only takes into account periodic endpoints.
2110 *
2111 * Obviously, we can't solve an NP complete problem to find the minimum worst
2112 * case scenario. Instead, we come up with an estimate that is no less than
2113 * the worst case bandwidth used for any one microframe, but may be an
2114 * over-estimate.
2115 *
2116 * We walk the requirements for each endpoint by interval, starting with the
2117 * smallest interval, and place packets in the schedule where there is only one
2118 * possible way to schedule packets for that interval. In order to simplify
2119 * this algorithm, we record the largest max packet size for each interval, and
2120 * assume all packets will be that size.
2121 *
2122 * For interval 0, we obviously must schedule all packets for each interval.
2123 * The bandwidth for interval 0 is just the amount of data to be transmitted
2124 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2125 * the number of packets).
2126 *
2127 * For interval 1, we have two possible microframes to schedule those packets
2128 * in. For this algorithm, if we can schedule the same number of packets for
2129 * each possible scheduling opportunity (each microframe), we will do so. The
2130 * remaining number of packets will be saved to be transmitted in the gaps in
2131 * the next interval's scheduling sequence.
2132 *
2133 * As we move those remaining packets to be scheduled with interval 2 packets,
2134 * we have to double the number of remaining packets to transmit. This is
2135 * because the intervals are actually powers of 2, and we would be transmitting
2136 * the previous interval's packets twice in this interval. We also have to be
2137 * sure that when we look at the largest max packet size for this interval, we
2138 * also look at the largest max packet size for the remaining packets and take
2139 * the greater of the two.
2140 *
2141 * The algorithm continues to evenly distribute packets in each scheduling
2142 * opportunity, and push the remaining packets out, until we get to the last
2143 * interval. Then those packets and their associated overhead are just added
2144 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002145 */
2146static int xhci_check_bw_table(struct xhci_hcd *xhci,
2147 struct xhci_virt_device *virt_dev,
2148 int old_active_eps)
2149{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002150 unsigned int bw_reserved;
2151 unsigned int max_bandwidth;
2152 unsigned int bw_used;
2153 unsigned int block_size;
2154 struct xhci_interval_bw_table *bw_table;
2155 unsigned int packet_size = 0;
2156 unsigned int overhead = 0;
2157 unsigned int packets_transmitted = 0;
2158 unsigned int packets_remaining = 0;
2159 unsigned int i;
2160
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002161 if (virt_dev->udev->speed >= USB_SPEED_SUPER)
Sarah Sharp2b698992011-09-13 16:41:13 -07002162 return xhci_check_ss_bw(xhci, virt_dev);
2163
Sarah Sharpc29eea62011-09-02 11:05:52 -07002164 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2165 max_bandwidth = HS_BW_LIMIT;
2166 /* Convert percent of bus BW reserved to blocks reserved */
2167 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2168 } else {
2169 max_bandwidth = FS_BW_LIMIT;
2170 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2171 }
2172
2173 bw_table = virt_dev->bw_table;
2174 /* We need to translate the max packet size and max ESIT payloads into
2175 * the units the hardware uses.
2176 */
2177 block_size = xhci_get_block_size(virt_dev->udev);
2178
2179 /* If we are manipulating a LS/FS device under a HS hub, double check
2180 * that the HS bus has enough bandwidth if we are activing a new TT.
2181 */
2182 if (virt_dev->tt_info) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002183 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2184 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002185 virt_dev->real_port);
2186 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2187 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2188 "newly activated TT.\n");
2189 return -ENOMEM;
2190 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002191 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2192 "Recalculating BW for TT slot %u port %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002193 virt_dev->tt_info->slot_id,
2194 virt_dev->tt_info->ttport);
2195 } else {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002196 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2197 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002198 virt_dev->real_port);
2199 }
2200
2201 /* Add in how much bandwidth will be used for interval zero, or the
2202 * rounded max ESIT payload + number of packets * largest overhead.
2203 */
2204 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2205 bw_table->interval_bw[0].num_packets *
2206 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2207
2208 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2209 unsigned int bw_added;
2210 unsigned int largest_mps;
2211 unsigned int interval_overhead;
2212
2213 /*
2214 * How many packets could we transmit in this interval?
2215 * If packets didn't fit in the previous interval, we will need
2216 * to transmit that many packets twice within this interval.
2217 */
2218 packets_remaining = 2 * packets_remaining +
2219 bw_table->interval_bw[i].num_packets;
2220
2221 /* Find the largest max packet size of this or the previous
2222 * interval.
2223 */
2224 if (list_empty(&bw_table->interval_bw[i].endpoints))
2225 largest_mps = 0;
2226 else {
2227 struct xhci_virt_ep *virt_ep;
2228 struct list_head *ep_entry;
2229
2230 ep_entry = bw_table->interval_bw[i].endpoints.next;
2231 virt_ep = list_entry(ep_entry,
2232 struct xhci_virt_ep, bw_endpoint_list);
2233 /* Convert to blocks, rounding up */
2234 largest_mps = DIV_ROUND_UP(
2235 virt_ep->bw_info.max_packet_size,
2236 block_size);
2237 }
2238 if (largest_mps > packet_size)
2239 packet_size = largest_mps;
2240
2241 /* Use the larger overhead of this or the previous interval. */
2242 interval_overhead = xhci_get_largest_overhead(
2243 &bw_table->interval_bw[i]);
2244 if (interval_overhead > overhead)
2245 overhead = interval_overhead;
2246
2247 /* How many packets can we evenly distribute across
2248 * (1 << (i + 1)) possible scheduling opportunities?
2249 */
2250 packets_transmitted = packets_remaining >> (i + 1);
2251
2252 /* Add in the bandwidth used for those scheduled packets */
2253 bw_added = packets_transmitted * (overhead + packet_size);
2254
2255 /* How many packets do we have remaining to transmit? */
2256 packets_remaining = packets_remaining % (1 << (i + 1));
2257
2258 /* What largest max packet size should those packets have? */
2259 /* If we've transmitted all packets, don't carry over the
2260 * largest packet size.
2261 */
2262 if (packets_remaining == 0) {
2263 packet_size = 0;
2264 overhead = 0;
2265 } else if (packets_transmitted > 0) {
2266 /* Otherwise if we do have remaining packets, and we've
2267 * scheduled some packets in this interval, take the
2268 * largest max packet size from endpoints with this
2269 * interval.
2270 */
2271 packet_size = largest_mps;
2272 overhead = interval_overhead;
2273 }
2274 /* Otherwise carry over packet_size and overhead from the last
2275 * time we had a remainder.
2276 */
2277 bw_used += bw_added;
2278 if (bw_used > max_bandwidth) {
2279 xhci_warn(xhci, "Not enough bandwidth. "
2280 "Proposed: %u, Max: %u\n",
2281 bw_used, max_bandwidth);
2282 return -ENOMEM;
2283 }
2284 }
2285 /*
2286 * Ok, we know we have some packets left over after even-handedly
2287 * scheduling interval 15. We don't know which microframes they will
2288 * fit into, so we over-schedule and say they will be scheduled every
2289 * microframe.
2290 */
2291 if (packets_remaining > 0)
2292 bw_used += overhead + packet_size;
2293
2294 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2295 unsigned int port_index = virt_dev->real_port - 1;
2296
2297 /* OK, we're manipulating a HS device attached to a
2298 * root port bandwidth domain. Include the number of active TTs
2299 * in the bandwidth used.
2300 */
2301 bw_used += TT_HS_OVERHEAD *
2302 xhci->rh_bw[port_index].num_active_tts;
2303 }
2304
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002305 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2306 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2307 "Available: %u " "percent",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002308 bw_used, max_bandwidth, bw_reserved,
2309 (max_bandwidth - bw_used - bw_reserved) * 100 /
2310 max_bandwidth);
2311
2312 bw_used += bw_reserved;
2313 if (bw_used > max_bandwidth) {
2314 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2315 bw_used, max_bandwidth);
2316 return -ENOMEM;
2317 }
2318
2319 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002320 return 0;
2321}
2322
2323static bool xhci_is_async_ep(unsigned int ep_type)
2324{
2325 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2326 ep_type != ISOC_IN_EP &&
2327 ep_type != INT_IN_EP);
2328}
2329
Sarah Sharp2b698992011-09-13 16:41:13 -07002330static bool xhci_is_sync_in_ep(unsigned int ep_type)
2331{
Sarah Sharp392a07a2012-10-25 13:44:12 -07002332 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002333}
2334
2335static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2336{
2337 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2338
2339 if (ep_bw->ep_interval == 0)
2340 return SS_OVERHEAD_BURST +
2341 (ep_bw->mult * ep_bw->num_packets *
2342 (SS_OVERHEAD + mps));
2343 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2344 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2345 1 << ep_bw->ep_interval);
2346
2347}
2348
Sarah Sharp2e279802011-09-02 11:05:50 -07002349void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2350 struct xhci_bw_info *ep_bw,
2351 struct xhci_interval_bw_table *bw_table,
2352 struct usb_device *udev,
2353 struct xhci_virt_ep *virt_ep,
2354 struct xhci_tt_bw_info *tt_info)
2355{
2356 struct xhci_interval_bw *interval_bw;
2357 int normalized_interval;
2358
Sarah Sharp2b698992011-09-13 16:41:13 -07002359 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002360 return;
2361
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002362 if (udev->speed >= USB_SPEED_SUPER) {
Sarah Sharp2b698992011-09-13 16:41:13 -07002363 if (xhci_is_sync_in_ep(ep_bw->type))
2364 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2365 xhci_get_ss_bw_consumed(ep_bw);
2366 else
2367 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2368 xhci_get_ss_bw_consumed(ep_bw);
2369 return;
2370 }
2371
2372 /* SuperSpeed endpoints never get added to intervals in the table, so
2373 * this check is only valid for HS/FS/LS devices.
2374 */
2375 if (list_empty(&virt_ep->bw_endpoint_list))
2376 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002377 /* For LS/FS devices, we need to translate the interval expressed in
2378 * microframes to frames.
2379 */
2380 if (udev->speed == USB_SPEED_HIGH)
2381 normalized_interval = ep_bw->ep_interval;
2382 else
2383 normalized_interval = ep_bw->ep_interval - 3;
2384
2385 if (normalized_interval == 0)
2386 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2387 interval_bw = &bw_table->interval_bw[normalized_interval];
2388 interval_bw->num_packets -= ep_bw->num_packets;
2389 switch (udev->speed) {
2390 case USB_SPEED_LOW:
2391 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2392 break;
2393 case USB_SPEED_FULL:
2394 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2395 break;
2396 case USB_SPEED_HIGH:
2397 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2398 break;
2399 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002400 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002401 case USB_SPEED_UNKNOWN:
2402 case USB_SPEED_WIRELESS:
2403 /* Should never happen because only LS/FS/HS endpoints will get
2404 * added to the endpoint list.
2405 */
2406 return;
2407 }
2408 if (tt_info)
2409 tt_info->active_eps -= 1;
2410 list_del_init(&virt_ep->bw_endpoint_list);
2411}
2412
2413static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2414 struct xhci_bw_info *ep_bw,
2415 struct xhci_interval_bw_table *bw_table,
2416 struct usb_device *udev,
2417 struct xhci_virt_ep *virt_ep,
2418 struct xhci_tt_bw_info *tt_info)
2419{
2420 struct xhci_interval_bw *interval_bw;
2421 struct xhci_virt_ep *smaller_ep;
2422 int normalized_interval;
2423
2424 if (xhci_is_async_ep(ep_bw->type))
2425 return;
2426
Sarah Sharp2b698992011-09-13 16:41:13 -07002427 if (udev->speed == USB_SPEED_SUPER) {
2428 if (xhci_is_sync_in_ep(ep_bw->type))
2429 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2430 xhci_get_ss_bw_consumed(ep_bw);
2431 else
2432 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2433 xhci_get_ss_bw_consumed(ep_bw);
2434 return;
2435 }
2436
Sarah Sharp2e279802011-09-02 11:05:50 -07002437 /* For LS/FS devices, we need to translate the interval expressed in
2438 * microframes to frames.
2439 */
2440 if (udev->speed == USB_SPEED_HIGH)
2441 normalized_interval = ep_bw->ep_interval;
2442 else
2443 normalized_interval = ep_bw->ep_interval - 3;
2444
2445 if (normalized_interval == 0)
2446 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2447 interval_bw = &bw_table->interval_bw[normalized_interval];
2448 interval_bw->num_packets += ep_bw->num_packets;
2449 switch (udev->speed) {
2450 case USB_SPEED_LOW:
2451 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2452 break;
2453 case USB_SPEED_FULL:
2454 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2455 break;
2456 case USB_SPEED_HIGH:
2457 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2458 break;
2459 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002460 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002461 case USB_SPEED_UNKNOWN:
2462 case USB_SPEED_WIRELESS:
2463 /* Should never happen because only LS/FS/HS endpoints will get
2464 * added to the endpoint list.
2465 */
2466 return;
2467 }
2468
2469 if (tt_info)
2470 tt_info->active_eps += 1;
2471 /* Insert the endpoint into the list, largest max packet size first. */
2472 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2473 bw_endpoint_list) {
2474 if (ep_bw->max_packet_size >=
2475 smaller_ep->bw_info.max_packet_size) {
2476 /* Add the new ep before the smaller endpoint */
2477 list_add_tail(&virt_ep->bw_endpoint_list,
2478 &smaller_ep->bw_endpoint_list);
2479 return;
2480 }
2481 }
2482 /* Add the new endpoint at the end of the list. */
2483 list_add_tail(&virt_ep->bw_endpoint_list,
2484 &interval_bw->endpoints);
2485}
2486
2487void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2488 struct xhci_virt_device *virt_dev,
2489 int old_active_eps)
2490{
2491 struct xhci_root_port_bw_info *rh_bw_info;
2492 if (!virt_dev->tt_info)
2493 return;
2494
2495 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2496 if (old_active_eps == 0 &&
2497 virt_dev->tt_info->active_eps != 0) {
2498 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002499 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002500 } else if (old_active_eps != 0 &&
2501 virt_dev->tt_info->active_eps == 0) {
2502 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002503 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002504 }
2505}
2506
2507static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2508 struct xhci_virt_device *virt_dev,
2509 struct xhci_container_ctx *in_ctx)
2510{
2511 struct xhci_bw_info ep_bw_info[31];
2512 int i;
2513 struct xhci_input_control_ctx *ctrl_ctx;
2514 int old_active_eps = 0;
2515
Sarah Sharp2e279802011-09-02 11:05:50 -07002516 if (virt_dev->tt_info)
2517 old_active_eps = virt_dev->tt_info->active_eps;
2518
Lin Wang4daf9df2015-01-09 16:06:31 +02002519 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002520 if (!ctrl_ctx) {
2521 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2522 __func__);
2523 return -ENOMEM;
2524 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002525
2526 for (i = 0; i < 31; i++) {
2527 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2528 continue;
2529
2530 /* Make a copy of the BW info in case we need to revert this */
2531 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2532 sizeof(ep_bw_info[i]));
2533 /* Drop the endpoint from the interval table if the endpoint is
2534 * being dropped or changed.
2535 */
2536 if (EP_IS_DROPPED(ctrl_ctx, i))
2537 xhci_drop_ep_from_interval_table(xhci,
2538 &virt_dev->eps[i].bw_info,
2539 virt_dev->bw_table,
2540 virt_dev->udev,
2541 &virt_dev->eps[i],
2542 virt_dev->tt_info);
2543 }
2544 /* Overwrite the information stored in the endpoints' bw_info */
2545 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2546 for (i = 0; i < 31; i++) {
2547 /* Add any changed or added endpoints to the interval table */
2548 if (EP_IS_ADDED(ctrl_ctx, i))
2549 xhci_add_ep_to_interval_table(xhci,
2550 &virt_dev->eps[i].bw_info,
2551 virt_dev->bw_table,
2552 virt_dev->udev,
2553 &virt_dev->eps[i],
2554 virt_dev->tt_info);
2555 }
2556
2557 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2558 /* Ok, this fits in the bandwidth we have.
2559 * Update the number of active TTs.
2560 */
2561 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2562 return 0;
2563 }
2564
2565 /* We don't have enough bandwidth for this, revert the stored info. */
2566 for (i = 0; i < 31; i++) {
2567 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2568 continue;
2569
2570 /* Drop the new copies of any added or changed endpoints from
2571 * the interval table.
2572 */
2573 if (EP_IS_ADDED(ctrl_ctx, i)) {
2574 xhci_drop_ep_from_interval_table(xhci,
2575 &virt_dev->eps[i].bw_info,
2576 virt_dev->bw_table,
2577 virt_dev->udev,
2578 &virt_dev->eps[i],
2579 virt_dev->tt_info);
2580 }
2581 /* Revert the endpoint back to its old information */
2582 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2583 sizeof(ep_bw_info[i]));
2584 /* Add any changed or dropped endpoints back into the table */
2585 if (EP_IS_DROPPED(ctrl_ctx, i))
2586 xhci_add_ep_to_interval_table(xhci,
2587 &virt_dev->eps[i].bw_info,
2588 virt_dev->bw_table,
2589 virt_dev->udev,
2590 &virt_dev->eps[i],
2591 virt_dev->tt_info);
2592 }
2593 return -ENOMEM;
2594}
2595
2596
Sarah Sharpf2217e82009-08-07 14:04:43 -07002597/* Issue a configure endpoint command or evaluate context command
2598 * and wait for it to finish.
2599 */
2600static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002601 struct usb_device *udev,
2602 struct xhci_command *command,
2603 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002604{
2605 int ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002606 unsigned long flags;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002607 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002608 struct xhci_virt_device *virt_dev;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002609
2610 if (!command)
2611 return -EINVAL;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002612
2613 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002614 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002615
Lin Wang4daf9df2015-01-09 16:06:31 +02002616 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002617 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07002618 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002619 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2620 __func__);
2621 return -ENOMEM;
2622 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002623
2624 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
Sarah Sharp92f8e762013-04-23 17:11:14 -07002625 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
Sarah Sharp750645f2011-09-02 11:05:43 -07002626 spin_unlock_irqrestore(&xhci->lock, flags);
2627 xhci_warn(xhci, "Not enough host resources, "
2628 "active endpoint contexts = %u\n",
2629 xhci->num_active_eps);
2630 return -ENOMEM;
2631 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002632 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002633 xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
Sarah Sharp2e279802011-09-02 11:05:50 -07002634 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002635 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2e279802011-09-02 11:05:50 -07002636 spin_unlock_irqrestore(&xhci->lock, flags);
2637 xhci_warn(xhci, "Not enough bandwidth\n");
2638 return -ENOMEM;
2639 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002640
Sarah Sharpf2217e82009-08-07 14:04:43 -07002641 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002642 ret = xhci_queue_configure_endpoint(xhci, command,
2643 command->in_ctx->dma,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002644 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002645 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002646 ret = xhci_queue_evaluate_context(xhci, command,
2647 command->in_ctx->dma,
Sarah Sharp4b266542012-05-07 15:34:26 -07002648 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002649 if (ret < 0) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002650 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002651 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002652 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002653 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2654 "FIXME allocate a new ring segment");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002655 return -ENOMEM;
2656 }
2657 xhci_ring_cmd_db(xhci);
2658 spin_unlock_irqrestore(&xhci->lock, flags);
2659
2660 /* Wait for the configure endpoint command to complete */
Mathias Nymanc311e392014-05-08 19:26:03 +03002661 wait_for_completion(command->completion);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002662
2663 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002664 ret = xhci_configure_endpoint_result(xhci, udev,
2665 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002666 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002667 ret = xhci_evaluate_context_result(xhci, udev,
2668 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002669
2670 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2671 spin_lock_irqsave(&xhci->lock, flags);
2672 /* If the command failed, remove the reserved resources.
2673 * Otherwise, clean up the estimate to include dropped eps.
2674 */
2675 if (ret)
Sarah Sharp92f8e762013-04-23 17:11:14 -07002676 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002677 else
Sarah Sharp92f8e762013-04-23 17:11:14 -07002678 xhci_finish_resource_reservation(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002679 spin_unlock_irqrestore(&xhci->lock, flags);
2680 }
2681 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002682}
2683
Hans de Goededf613832013-10-04 00:29:45 +02002684static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2685 struct xhci_virt_device *vdev, int i)
2686{
2687 struct xhci_virt_ep *ep = &vdev->eps[i];
2688
2689 if (ep->ep_state & EP_HAS_STREAMS) {
2690 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2691 xhci_get_endpoint_address(i));
2692 xhci_free_stream_info(xhci, ep->stream_info);
2693 ep->stream_info = NULL;
2694 ep->ep_state &= ~EP_HAS_STREAMS;
2695 }
2696}
2697
Sarah Sharpf88ba782009-05-14 11:44:22 -07002698/* Called after one or more calls to xhci_add_endpoint() or
2699 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2700 * to call xhci_reset_bandwidth().
2701 *
2702 * Since we are in the middle of changing either configuration or
2703 * installing a new alt setting, the USB core won't allow URBs to be
2704 * enqueued for any endpoint on the old config or interface. Nothing
2705 * else should be touching the xhci->devs[slot_id] structure, so we
2706 * don't need to take the xhci->lock for manipulating that.
2707 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002708int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2709{
2710 int i;
2711 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002712 struct xhci_hcd *xhci;
2713 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002714 struct xhci_input_control_ctx *ctrl_ctx;
2715 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002716 struct xhci_command *command;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002717
Andiry Xu64927732010-10-14 07:22:45 -07002718 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002719 if (ret <= 0)
2720 return ret;
2721 xhci = hcd_to_xhci(hcd);
Mathias Nyman98d74f92016-04-08 16:25:10 +03002722 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
2723 (xhci->xhc_state & XHCI_STATE_REMOVING))
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002724 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002725
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002726 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002727 virt_dev = xhci->devs[udev->slot_id];
2728
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002729 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
2730 if (!command)
2731 return -ENOMEM;
2732
2733 command->in_ctx = virt_dev->in_ctx;
2734
Sarah Sharpf94e01862009-04-27 19:58:38 -07002735 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
Lin Wang4daf9df2015-01-09 16:06:31 +02002736 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002737 if (!ctrl_ctx) {
2738 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2739 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002740 ret = -ENOMEM;
2741 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002742 }
Matt Evans28ccd292011-03-29 13:40:46 +11002743 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2744 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2745 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002746
2747 /* Don't issue the command if there's no endpoints to update. */
2748 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002749 ctrl_ctx->drop_flags == 0) {
2750 ret = 0;
2751 goto command_cleanup;
2752 }
Julius Wernerd6759132014-06-24 17:14:42 +03002753 /* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
John Yound115b042009-07-27 12:05:15 -07002754 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Julius Wernerd6759132014-06-24 17:14:42 +03002755 for (i = 31; i >= 1; i--) {
2756 __le32 le32 = cpu_to_le32(BIT(i));
2757
2758 if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2759 || (ctrl_ctx->add_flags & le32) || i == 1) {
2760 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2761 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2762 break;
2763 }
2764 }
2765 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002766 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002767 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002768
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002769 ret = xhci_configure_endpoint(xhci, udev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002770 false, false);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002771 if (ret)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002772 /* Callee should call reset_bandwidth() */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002773 goto command_cleanup;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002774
2775 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002776 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002777 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002778
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002779 /* Free any rings that were dropped, but not changed. */
2780 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002781 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
Hans de Goededf613832013-10-04 00:29:45 +02002782 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002783 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Hans de Goededf613832013-10-04 00:29:45 +02002784 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2785 }
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002786 }
John Yound115b042009-07-27 12:05:15 -07002787 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002788 /*
2789 * Install any rings for completely new endpoints or changed endpoints,
2790 * and free or cache any old rings from changed endpoints.
2791 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002792 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002793 if (!virt_dev->eps[i].new_ring)
2794 continue;
2795 /* Only cache or free the old ring if it exists.
2796 * It may not if this is the first add of an endpoint.
2797 */
2798 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002799 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002800 }
Hans de Goededf613832013-10-04 00:29:45 +02002801 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002802 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2803 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002804 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002805command_cleanup:
2806 kfree(command->completion);
2807 kfree(command);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002808
Sarah Sharpf94e01862009-04-27 19:58:38 -07002809 return ret;
2810}
2811
2812void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2813{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002814 struct xhci_hcd *xhci;
2815 struct xhci_virt_device *virt_dev;
2816 int i, ret;
2817
Andiry Xu64927732010-10-14 07:22:45 -07002818 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002819 if (ret <= 0)
2820 return;
2821 xhci = hcd_to_xhci(hcd);
2822
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002823 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002824 virt_dev = xhci->devs[udev->slot_id];
2825 /* Free any rings allocated for added endpoints */
2826 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002827 if (virt_dev->eps[i].new_ring) {
2828 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2829 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002830 }
2831 }
John Yound115b042009-07-27 12:05:15 -07002832 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002833}
2834
Sarah Sharp5270b952009-09-04 10:53:11 -07002835static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002836 struct xhci_container_ctx *in_ctx,
2837 struct xhci_container_ctx *out_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002838 struct xhci_input_control_ctx *ctrl_ctx,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002839 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002840{
Matt Evans28ccd292011-03-29 13:40:46 +11002841 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2842 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002843 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002844 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002845
Sarah Sharp913a8a32009-09-04 10:53:13 -07002846 xhci_dbg(xhci, "Input Context:\n");
2847 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002848}
2849
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002850static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002851 unsigned int slot_id, unsigned int ep_index,
2852 struct xhci_dequeue_state *deq_state)
2853{
Sarah Sharp92f8e762013-04-23 17:11:14 -07002854 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002855 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002856 struct xhci_ep_ctx *ep_ctx;
2857 u32 added_ctxs;
2858 dma_addr_t addr;
2859
Sarah Sharp92f8e762013-04-23 17:11:14 -07002860 in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02002861 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002862 if (!ctrl_ctx) {
2863 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2864 __func__);
2865 return;
2866 }
2867
Sarah Sharp913a8a32009-09-04 10:53:13 -07002868 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2869 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002870 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2871 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2872 deq_state->new_deq_ptr);
2873 if (addr == 0) {
2874 xhci_warn(xhci, "WARN Cannot submit config ep after "
2875 "reset ep command\n");
2876 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2877 deq_state->new_deq_seg,
2878 deq_state->new_deq_ptr);
2879 return;
2880 }
Matt Evans28ccd292011-03-29 13:40:46 +11002881 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002882
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002883 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002884 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002885 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
2886 added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002887}
2888
Sarah Sharp82d10092009-08-07 14:04:52 -07002889void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Mathias Nymand97b4f82014-11-27 18:19:16 +02002890 unsigned int ep_index, struct xhci_td *td)
Sarah Sharp82d10092009-08-07 14:04:52 -07002891{
2892 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002893 struct xhci_virt_ep *ep;
Mathias Nymand97b4f82014-11-27 18:19:16 +02002894 struct usb_device *udev = td->urb->dev;
Sarah Sharp82d10092009-08-07 14:04:52 -07002895
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002896 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2897 "Cleaning up stalled endpoint ring");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002898 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002899 /* We need to move the HW's dequeue pointer past this TD,
2900 * or it will attempt to resend it on the next doorbell ring.
2901 */
2902 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Mathias Nymand97b4f82014-11-27 18:19:16 +02002903 ep_index, ep->stopped_stream, td, &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002904
Mathias Nyman365038d2014-08-19 15:17:58 +03002905 if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
2906 return;
2907
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002908 /* HW with the reset endpoint quirk will use the saved dequeue state to
2909 * issue a configure endpoint command later.
2910 */
2911 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002912 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2913 "Queueing new dequeue state");
Hans de Goede1e3452e2014-08-20 16:41:52 +03002914 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002915 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002916 } else {
2917 /* Better hope no one uses the input context between now and the
2918 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002919 * XXX: No idea how this hardware will react when stream rings
2920 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002921 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002922 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2923 "Setting up input context for "
2924 "configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002925 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2926 ep_index, &deq_state);
2927 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002928}
2929
Mathias Nymand0167ad2015-03-10 19:49:00 +02002930/* Called when clearing halted device. The core should have sent the control
Mathias Nyman8e71a322014-11-18 11:27:12 +02002931 * message to clear the device halt condition. The host side of the halt should
Mathias Nymand0167ad2015-03-10 19:49:00 +02002932 * already be cleared with a reset endpoint command issued when the STALL tx
2933 * event was received.
2934 *
2935 * Context: in_interrupt
Sarah Sharpa1587d92009-07-27 12:03:15 -07002936 */
Mathias Nyman8e71a322014-11-18 11:27:12 +02002937
Sarah Sharpa1587d92009-07-27 12:03:15 -07002938void xhci_endpoint_reset(struct usb_hcd *hcd,
2939 struct usb_host_endpoint *ep)
2940{
2941 struct xhci_hcd *xhci;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002942
2943 xhci = hcd_to_xhci(hcd);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002944
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002945 /*
Mathias Nymand0167ad2015-03-10 19:49:00 +02002946 * We might need to implement the config ep cmd in xhci 4.8.1 note:
Mathias Nyman8e71a322014-11-18 11:27:12 +02002947 * The Reset Endpoint Command may only be issued to endpoints in the
2948 * Halted state. If software wishes reset the Data Toggle or Sequence
2949 * Number of an endpoint that isn't in the Halted state, then software
2950 * may issue a Configure Endpoint Command with the Drop and Add bits set
2951 * for the target endpoint. that is in the Stopped state.
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002952 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002953
Mathias Nymand0167ad2015-03-10 19:49:00 +02002954 /* For now just print debug to follow the situation */
2955 xhci_dbg(xhci, "Endpoint 0x%x ep reset callback called\n",
2956 ep->desc.bEndpointAddress);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002957}
2958
Sarah Sharp8df75f42010-04-02 15:34:16 -07002959static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2960 struct usb_device *udev, struct usb_host_endpoint *ep,
2961 unsigned int slot_id)
2962{
2963 int ret;
2964 unsigned int ep_index;
2965 unsigned int ep_state;
2966
2967 if (!ep)
2968 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002969 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002970 if (ret <= 0)
2971 return -EINVAL;
Hans de Goedea3901532013-10-04 17:05:55 +02002972 if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002973 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2974 " descriptor for ep 0x%x does not support streams\n",
2975 ep->desc.bEndpointAddress);
2976 return -EINVAL;
2977 }
2978
2979 ep_index = xhci_get_endpoint_index(&ep->desc);
2980 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2981 if (ep_state & EP_HAS_STREAMS ||
2982 ep_state & EP_GETTING_STREAMS) {
2983 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2984 "already has streams set up.\n",
2985 ep->desc.bEndpointAddress);
2986 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2987 "dynamic stream context array reallocation.\n");
2988 return -EINVAL;
2989 }
2990 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2991 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2992 "endpoint 0x%x; URBs are pending.\n",
2993 ep->desc.bEndpointAddress);
2994 return -EINVAL;
2995 }
2996 return 0;
2997}
2998
2999static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3000 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3001{
3002 unsigned int max_streams;
3003
3004 /* The stream context array size must be a power of two */
3005 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3006 /*
3007 * Find out how many primary stream array entries the host controller
3008 * supports. Later we may use secondary stream arrays (similar to 2nd
3009 * level page entries), but that's an optional feature for xHCI host
3010 * controllers. xHCs must support at least 4 stream IDs.
3011 */
3012 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3013 if (*num_stream_ctxs > max_streams) {
3014 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3015 max_streams);
3016 *num_stream_ctxs = max_streams;
3017 *num_streams = max_streams;
3018 }
3019}
3020
3021/* Returns an error code if one of the endpoint already has streams.
3022 * This does not change any data structures, it only checks and gathers
3023 * information.
3024 */
3025static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3026 struct usb_device *udev,
3027 struct usb_host_endpoint **eps, unsigned int num_eps,
3028 unsigned int *num_streams, u32 *changed_ep_bitmask)
3029{
Sarah Sharp8df75f42010-04-02 15:34:16 -07003030 unsigned int max_streams;
3031 unsigned int endpoint_flag;
3032 int i;
3033 int ret;
3034
3035 for (i = 0; i < num_eps; i++) {
3036 ret = xhci_check_streams_endpoint(xhci, udev,
3037 eps[i], udev->slot_id);
3038 if (ret < 0)
3039 return ret;
3040
Felipe Balbi18b7ede2012-01-02 13:35:41 +02003041 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003042 if (max_streams < (*num_streams - 1)) {
3043 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3044 eps[i]->desc.bEndpointAddress,
3045 max_streams);
3046 *num_streams = max_streams+1;
3047 }
3048
3049 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3050 if (*changed_ep_bitmask & endpoint_flag)
3051 return -EINVAL;
3052 *changed_ep_bitmask |= endpoint_flag;
3053 }
3054 return 0;
3055}
3056
3057static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3058 struct usb_device *udev,
3059 struct usb_host_endpoint **eps, unsigned int num_eps)
3060{
3061 u32 changed_ep_bitmask = 0;
3062 unsigned int slot_id;
3063 unsigned int ep_index;
3064 unsigned int ep_state;
3065 int i;
3066
3067 slot_id = udev->slot_id;
3068 if (!xhci->devs[slot_id])
3069 return 0;
3070
3071 for (i = 0; i < num_eps; i++) {
3072 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3073 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3074 /* Are streams already being freed for the endpoint? */
3075 if (ep_state & EP_GETTING_NO_STREAMS) {
3076 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003077 "endpoint 0x%x, "
3078 "streams are being disabled already\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003079 eps[i]->desc.bEndpointAddress);
3080 return 0;
3081 }
3082 /* Are there actually any streams to free? */
3083 if (!(ep_state & EP_HAS_STREAMS) &&
3084 !(ep_state & EP_GETTING_STREAMS)) {
3085 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003086 "endpoint 0x%x, "
3087 "streams are already disabled!\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003088 eps[i]->desc.bEndpointAddress);
3089 xhci_warn(xhci, "WARN xhci_free_streams() called "
3090 "with non-streams endpoint\n");
3091 return 0;
3092 }
3093 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3094 }
3095 return changed_ep_bitmask;
3096}
3097
3098/*
Luis de Bethencourtc2a298d2015-06-30 16:48:54 +02003099 * The USB device drivers use this function (through the HCD interface in USB
Sarah Sharp8df75f42010-04-02 15:34:16 -07003100 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3101 * coordinate mass storage command queueing across multiple endpoints (basically
3102 * a stream ID == a task ID).
3103 *
3104 * Setting up streams involves allocating the same size stream context array
3105 * for each endpoint and issuing a configure endpoint command for all endpoints.
3106 *
3107 * Don't allow the call to succeed if one endpoint only supports one stream
3108 * (which means it doesn't support streams at all).
3109 *
3110 * Drivers may get less stream IDs than they asked for, if the host controller
3111 * hardware or endpoints claim they can't support the number of requested
3112 * stream IDs.
3113 */
3114int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3115 struct usb_host_endpoint **eps, unsigned int num_eps,
3116 unsigned int num_streams, gfp_t mem_flags)
3117{
3118 int i, ret;
3119 struct xhci_hcd *xhci;
3120 struct xhci_virt_device *vdev;
3121 struct xhci_command *config_cmd;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003122 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003123 unsigned int ep_index;
3124 unsigned int num_stream_ctxs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003125 unsigned int max_packet;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003126 unsigned long flags;
3127 u32 changed_ep_bitmask = 0;
3128
3129 if (!eps)
3130 return -EINVAL;
3131
3132 /* Add one to the number of streams requested to account for
3133 * stream 0 that is reserved for xHCI usage.
3134 */
3135 num_streams += 1;
3136 xhci = hcd_to_xhci(hcd);
3137 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3138 num_streams);
3139
Hans de Goedef7920882013-11-15 12:14:38 +01003140 /* MaxPSASize value 0 (2 streams) means streams are not supported */
Hans de Goede8f873c12014-07-25 22:01:18 +02003141 if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3142 HCC_MAX_PSA(xhci->hcc_params) < 4) {
Hans de Goedef7920882013-11-15 12:14:38 +01003143 xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3144 return -ENOSYS;
3145 }
3146
Sarah Sharp8df75f42010-04-02 15:34:16 -07003147 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3148 if (!config_cmd) {
3149 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3150 return -ENOMEM;
3151 }
Lin Wang4daf9df2015-01-09 16:06:31 +02003152 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003153 if (!ctrl_ctx) {
3154 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3155 __func__);
3156 xhci_free_command(xhci, config_cmd);
3157 return -ENOMEM;
3158 }
Sarah Sharp8df75f42010-04-02 15:34:16 -07003159
3160 /* Check to make sure all endpoints are not already configured for
3161 * streams. While we're at it, find the maximum number of streams that
3162 * all the endpoints will support and check for duplicate endpoints.
3163 */
3164 spin_lock_irqsave(&xhci->lock, flags);
3165 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3166 num_eps, &num_streams, &changed_ep_bitmask);
3167 if (ret < 0) {
3168 xhci_free_command(xhci, config_cmd);
3169 spin_unlock_irqrestore(&xhci->lock, flags);
3170 return ret;
3171 }
3172 if (num_streams <= 1) {
3173 xhci_warn(xhci, "WARN: endpoints can't handle "
3174 "more than one stream.\n");
3175 xhci_free_command(xhci, config_cmd);
3176 spin_unlock_irqrestore(&xhci->lock, flags);
3177 return -EINVAL;
3178 }
3179 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003180 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003181 * xhci_urb_enqueue() will reject all URBs.
3182 */
3183 for (i = 0; i < num_eps; i++) {
3184 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3185 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3186 }
3187 spin_unlock_irqrestore(&xhci->lock, flags);
3188
3189 /* Setup internal data structures and allocate HW data structures for
3190 * streams (but don't install the HW structures in the input context
3191 * until we're sure all memory allocation succeeded).
3192 */
3193 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3194 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3195 num_stream_ctxs, num_streams);
3196
3197 for (i = 0; i < num_eps; i++) {
3198 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003199 max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&eps[i]->desc));
Sarah Sharp8df75f42010-04-02 15:34:16 -07003200 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3201 num_stream_ctxs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003202 num_streams,
3203 max_packet, mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003204 if (!vdev->eps[ep_index].stream_info)
3205 goto cleanup;
3206 /* Set maxPstreams in endpoint context and update deq ptr to
3207 * point to stream context array. FIXME
3208 */
3209 }
3210
3211 /* Set up the input context for a configure endpoint command. */
3212 for (i = 0; i < num_eps; i++) {
3213 struct xhci_ep_ctx *ep_ctx;
3214
3215 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3216 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3217
3218 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3219 vdev->out_ctx, ep_index);
3220 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3221 vdev->eps[ep_index].stream_info);
3222 }
3223 /* Tell the HW to drop its old copy of the endpoint context info
3224 * and add the updated copy from the input context.
3225 */
3226 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003227 vdev->out_ctx, ctrl_ctx,
3228 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003229
3230 /* Issue and wait for the configure endpoint command */
3231 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3232 false, false);
3233
3234 /* xHC rejected the configure endpoint command for some reason, so we
3235 * leave the old ring intact and free our internal streams data
3236 * structure.
3237 */
3238 if (ret < 0)
3239 goto cleanup;
3240
3241 spin_lock_irqsave(&xhci->lock, flags);
3242 for (i = 0; i < num_eps; i++) {
3243 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3244 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3245 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3246 udev->slot_id, ep_index);
3247 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3248 }
3249 xhci_free_command(xhci, config_cmd);
3250 spin_unlock_irqrestore(&xhci->lock, flags);
3251
3252 /* Subtract 1 for stream 0, which drivers can't use */
3253 return num_streams - 1;
3254
3255cleanup:
3256 /* If it didn't work, free the streams! */
3257 for (i = 0; i < num_eps; i++) {
3258 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3259 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003260 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003261 /* FIXME Unset maxPstreams in endpoint context and
3262 * update deq ptr to point to normal string ring.
3263 */
3264 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3265 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3266 xhci_endpoint_zero(xhci, vdev, eps[i]);
3267 }
3268 xhci_free_command(xhci, config_cmd);
3269 return -ENOMEM;
3270}
3271
3272/* Transition the endpoint from using streams to being a "normal" endpoint
3273 * without streams.
3274 *
3275 * Modify the endpoint context state, submit a configure endpoint command,
3276 * and free all endpoint rings for streams if that completes successfully.
3277 */
3278int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3279 struct usb_host_endpoint **eps, unsigned int num_eps,
3280 gfp_t mem_flags)
3281{
3282 int i, ret;
3283 struct xhci_hcd *xhci;
3284 struct xhci_virt_device *vdev;
3285 struct xhci_command *command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003286 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003287 unsigned int ep_index;
3288 unsigned long flags;
3289 u32 changed_ep_bitmask;
3290
3291 xhci = hcd_to_xhci(hcd);
3292 vdev = xhci->devs[udev->slot_id];
3293
3294 /* Set up a configure endpoint command to remove the streams rings */
3295 spin_lock_irqsave(&xhci->lock, flags);
3296 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3297 udev, eps, num_eps);
3298 if (changed_ep_bitmask == 0) {
3299 spin_unlock_irqrestore(&xhci->lock, flags);
3300 return -EINVAL;
3301 }
3302
3303 /* Use the xhci_command structure from the first endpoint. We may have
3304 * allocated too many, but the driver may call xhci_free_streams() for
3305 * each endpoint it grouped into one call to xhci_alloc_streams().
3306 */
3307 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3308 command = vdev->eps[ep_index].stream_info->free_streams_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02003309 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003310 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07003311 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003312 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3313 __func__);
3314 return -EINVAL;
3315 }
3316
Sarah Sharp8df75f42010-04-02 15:34:16 -07003317 for (i = 0; i < num_eps; i++) {
3318 struct xhci_ep_ctx *ep_ctx;
3319
3320 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3321 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3322 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3323 EP_GETTING_NO_STREAMS;
3324
3325 xhci_endpoint_copy(xhci, command->in_ctx,
3326 vdev->out_ctx, ep_index);
Lin Wang4daf9df2015-01-09 16:06:31 +02003327 xhci_setup_no_streams_ep_input_ctx(ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003328 &vdev->eps[ep_index]);
3329 }
3330 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003331 vdev->out_ctx, ctrl_ctx,
3332 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003333 spin_unlock_irqrestore(&xhci->lock, flags);
3334
3335 /* Issue and wait for the configure endpoint command,
3336 * which must succeed.
3337 */
3338 ret = xhci_configure_endpoint(xhci, udev, command,
3339 false, true);
3340
3341 /* xHC rejected the configure endpoint command for some reason, so we
3342 * leave the streams rings intact.
3343 */
3344 if (ret < 0)
3345 return ret;
3346
3347 spin_lock_irqsave(&xhci->lock, flags);
3348 for (i = 0; i < num_eps; i++) {
3349 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3350 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003351 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003352 /* FIXME Unset maxPstreams in endpoint context and
3353 * update deq ptr to point to normal string ring.
3354 */
3355 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3356 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3357 }
3358 spin_unlock_irqrestore(&xhci->lock, flags);
3359
3360 return 0;
3361}
3362
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003363/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003364 * Deletes endpoint resources for endpoints that were active before a Reset
3365 * Device command, or a Disable Slot command. The Reset Device command leaves
3366 * the control endpoint intact, whereas the Disable Slot command deletes it.
3367 *
3368 * Must be called with xhci->lock held.
3369 */
3370void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3371 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3372{
3373 int i;
3374 unsigned int num_dropped_eps = 0;
3375 unsigned int drop_flags = 0;
3376
3377 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3378 if (virt_dev->eps[i].ring) {
3379 drop_flags |= 1 << i;
3380 num_dropped_eps++;
3381 }
3382 }
3383 xhci->num_active_eps -= num_dropped_eps;
3384 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003385 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3386 "Dropped %u ep ctxs, flags = 0x%x, "
3387 "%u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003388 num_dropped_eps, drop_flags,
3389 xhci->num_active_eps);
3390}
3391
3392/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003393 * This submits a Reset Device Command, which will set the device state to 0,
3394 * set the device address to 0, and disable all the endpoints except the default
3395 * control endpoint. The USB core should come back and call
3396 * xhci_address_device(), and then re-set up the configuration. If this is
3397 * called because of a usb_reset_and_verify_device(), then the old alternate
3398 * settings will be re-installed through the normal bandwidth allocation
3399 * functions.
3400 *
3401 * Wait for the Reset Device command to finish. Remove all structures
3402 * associated with the endpoints that were disabled. Clear the input device
3403 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003404 *
3405 * If the virt_dev to be reset does not exist or does not match the udev,
3406 * it means the device is lost, possibly due to the xHC restore error and
3407 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3408 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003409 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003410int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003411{
3412 int ret, i;
3413 unsigned long flags;
3414 struct xhci_hcd *xhci;
3415 unsigned int slot_id;
3416 struct xhci_virt_device *virt_dev;
3417 struct xhci_command *reset_device_cmd;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003418 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003419 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003420 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003421
Andiry Xuf0615c42010-10-14 07:22:48 -07003422 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003423 if (ret <= 0)
3424 return ret;
3425 xhci = hcd_to_xhci(hcd);
3426 slot_id = udev->slot_id;
3427 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003428 if (!virt_dev) {
3429 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3430 "not exist. Re-allocate the device\n", slot_id);
3431 ret = xhci_alloc_dev(hcd, udev);
3432 if (ret == 1)
3433 return 0;
3434 else
3435 return -EINVAL;
3436 }
3437
Brian Campbell326124a2015-07-21 17:20:28 +03003438 if (virt_dev->tt_info)
3439 old_active_eps = virt_dev->tt_info->active_eps;
3440
Andiry Xuf0615c42010-10-14 07:22:48 -07003441 if (virt_dev->udev != udev) {
3442 /* If the virt_dev and the udev does not match, this virt_dev
3443 * may belong to another udev.
3444 * Re-allocate the device.
3445 */
3446 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3447 "not match the udev. Re-allocate the device\n",
3448 slot_id);
3449 ret = xhci_alloc_dev(hcd, udev);
3450 if (ret == 1)
3451 return 0;
3452 else
3453 return -EINVAL;
3454 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003455
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003456 /* If device is not setup, there is no point in resetting it */
3457 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3458 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3459 SLOT_STATE_DISABLED)
3460 return 0;
3461
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003462 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3463 /* Allocate the command structure that holds the struct completion.
3464 * Assume we're in process context, since the normal device reset
3465 * process has to wait for the device anyway. Storage devices are
3466 * reset as part of error handling, so use GFP_NOIO instead of
3467 * GFP_KERNEL.
3468 */
3469 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3470 if (!reset_device_cmd) {
3471 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3472 return -ENOMEM;
3473 }
3474
3475 /* Attempt to submit the Reset Device command to the command ring */
3476 spin_lock_irqsave(&xhci->lock, flags);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003477
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003478 ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003479 if (ret) {
3480 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003481 spin_unlock_irqrestore(&xhci->lock, flags);
3482 goto command_cleanup;
3483 }
3484 xhci_ring_cmd_db(xhci);
3485 spin_unlock_irqrestore(&xhci->lock, flags);
3486
3487 /* Wait for the Reset Device command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +03003488 wait_for_completion(reset_device_cmd->completion);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003489
3490 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3491 * unless we tried to reset a slot ID that wasn't enabled,
3492 * or the device wasn't in the addressed or configured state.
3493 */
3494 ret = reset_device_cmd->status;
3495 switch (ret) {
Mathias Nymanc311e392014-05-08 19:26:03 +03003496 case COMP_CMD_ABORT:
3497 case COMP_CMD_STOP:
3498 xhci_warn(xhci, "Timeout waiting for reset device command\n");
3499 ret = -ETIME;
3500 goto command_cleanup;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003501 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3502 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003503 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003504 slot_id,
3505 xhci_get_slot_state(xhci, virt_dev->out_ctx));
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003506 xhci_dbg(xhci, "Not freeing device rings.\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003507 /* Don't treat this as an error. May change my mind later. */
3508 ret = 0;
3509 goto command_cleanup;
3510 case COMP_SUCCESS:
3511 xhci_dbg(xhci, "Successful reset device command.\n");
3512 break;
3513 default:
3514 if (xhci_is_vendor_info_code(xhci, ret))
3515 break;
3516 xhci_warn(xhci, "Unknown completion code %u for "
3517 "reset device command.\n", ret);
3518 ret = -EINVAL;
3519 goto command_cleanup;
3520 }
3521
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003522 /* Free up host controller endpoint resources */
3523 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3524 spin_lock_irqsave(&xhci->lock, flags);
3525 /* Don't delete the default control endpoint resources */
3526 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3527 spin_unlock_irqrestore(&xhci->lock, flags);
3528 }
3529
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003530 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3531 last_freed_endpoint = 1;
3532 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003533 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3534
3535 if (ep->ep_state & EP_HAS_STREAMS) {
Hans de Goededf613832013-10-04 00:29:45 +02003536 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3537 xhci_get_endpoint_address(i));
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003538 xhci_free_stream_info(xhci, ep->stream_info);
3539 ep->stream_info = NULL;
3540 ep->ep_state &= ~EP_HAS_STREAMS;
3541 }
3542
3543 if (ep->ring) {
3544 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3545 last_freed_endpoint = i;
3546 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003547 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3548 xhci_drop_ep_from_interval_table(xhci,
3549 &virt_dev->eps[i].bw_info,
3550 virt_dev->bw_table,
3551 udev,
3552 &virt_dev->eps[i],
3553 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003554 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003555 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003556 /* If necessary, update the number of active TTs on this root port */
3557 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3558
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003559 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3560 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3561 ret = 0;
3562
3563command_cleanup:
3564 xhci_free_command(xhci, reset_device_cmd);
3565 return ret;
3566}
3567
3568/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003569 * At this point, the struct usb_device is about to go away, the device has
3570 * disconnected, and all traffic has been stopped and the endpoints have been
3571 * disabled. Free any HC data structures associated with that device.
3572 */
3573void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3574{
3575 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003576 struct xhci_virt_device *virt_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003577 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003578 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003579 int i, ret;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003580 struct xhci_command *command;
3581
3582 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3583 if (!command)
3584 return;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003585
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003586#ifndef CONFIG_USB_DEFAULT_PERSIST
3587 /*
3588 * We called pm_runtime_get_noresume when the device was attached.
3589 * Decrement the counter here to allow controller to runtime suspend
3590 * if no devices remain.
3591 */
3592 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003593 pm_runtime_put_noidle(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003594#endif
3595
Andiry Xu64927732010-10-14 07:22:45 -07003596 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003597 /* If the host is halted due to driver unload, we still need to free the
3598 * device.
3599 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003600 if (ret <= 0 && ret != -ENODEV) {
3601 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003602 return;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003603 }
Andiry Xu64927732010-10-14 07:22:45 -07003604
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003605 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003606
3607 /* Stop any wayward timer functions (which may grab the lock) */
3608 for (i = 0; i < 31; ++i) {
3609 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3610 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3611 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003612
3613 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003614 /* Don't disable the slot if the host controller is dead. */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003615 state = readl(&xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003616 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3617 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003618 xhci_free_virt_device(xhci, udev->slot_id);
3619 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003620 kfree(command);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003621 return;
3622 }
3623
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003624 if (xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3625 udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003626 spin_unlock_irqrestore(&xhci->lock, flags);
3627 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3628 return;
3629 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003630 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003631 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003632
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003633 /*
3634 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003635 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003636 */
3637}
3638
3639/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003640 * Checks if we have enough host controller resources for the default control
3641 * endpoint.
3642 *
3643 * Must be called with xhci->lock held.
3644 */
3645static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3646{
3647 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003648 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3649 "Not enough ep ctxs: "
3650 "%u active, need to add 1, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003651 xhci->num_active_eps, xhci->limit_active_eps);
3652 return -ENOMEM;
3653 }
3654 xhci->num_active_eps += 1;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003655 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3656 "Adding 1 ep ctx, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003657 xhci->num_active_eps);
3658 return 0;
3659}
3660
3661
3662/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003663 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3664 * timed out, or allocating memory failed. Returns 1 on success.
3665 */
3666int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3667{
3668 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3669 unsigned long flags;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003670 int ret, slot_id;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003671 struct xhci_command *command;
3672
3673 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3674 if (!command)
3675 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003676
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003677 /* xhci->slot_id and xhci->addr_dev are not thread-safe */
3678 mutex_lock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003679 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003680 command->completion = &xhci->addr_dev;
3681 ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003682 if (ret) {
3683 spin_unlock_irqrestore(&xhci->lock, flags);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003684 mutex_unlock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003685 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003686 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003687 return 0;
3688 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003689 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003690 spin_unlock_irqrestore(&xhci->lock, flags);
3691
Mathias Nymanc311e392014-05-08 19:26:03 +03003692 wait_for_completion(command->completion);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003693 slot_id = xhci->slot_id;
3694 mutex_unlock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003695
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003696 if (!slot_id || command->status != COMP_SUCCESS) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003697 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharpbe982032014-05-08 19:25:59 +03003698 xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
3699 HCS_MAX_SLOTS(
3700 readl(&xhci->cap_regs->hcs_params1)));
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003701 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003702 return 0;
3703 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003704
3705 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3706 spin_lock_irqsave(&xhci->lock, flags);
3707 ret = xhci_reserve_host_control_ep_resources(xhci);
3708 if (ret) {
3709 spin_unlock_irqrestore(&xhci->lock, flags);
3710 xhci_warn(xhci, "Not enough host resources, "
3711 "active endpoint contexts = %u\n",
3712 xhci->num_active_eps);
3713 goto disable_slot;
3714 }
3715 spin_unlock_irqrestore(&xhci->lock, flags);
3716 }
3717 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003718 * xhci_discover_or_reset_device(), which may be called as part of
3719 * mass storage driver error handling.
3720 */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003721 if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003722 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003723 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003724 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003725 udev->slot_id = slot_id;
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003726
3727#ifndef CONFIG_USB_DEFAULT_PERSIST
3728 /*
3729 * If resetting upon resume, we can't put the controller into runtime
3730 * suspend if there is a device attached.
3731 */
3732 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003733 pm_runtime_get_noresume(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003734#endif
3735
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003736
3737 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003738 /* Is this a LS or FS device under a HS hub? */
3739 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003740 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003741
3742disable_slot:
3743 /* Disable slot, if we can do it without mem alloc */
3744 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003745 command->completion = NULL;
3746 command->status = 0;
3747 if (!xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3748 udev->slot_id))
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003749 xhci_ring_cmd_db(xhci);
3750 spin_unlock_irqrestore(&xhci->lock, flags);
3751 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003752}
3753
3754/*
Dan Williams48fc7db2013-12-05 17:07:27 -08003755 * Issue an Address Device command and optionally send a corresponding
3756 * SetAddress request to the device.
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003757 */
Dan Williams48fc7db2013-12-05 17:07:27 -08003758static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
3759 enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003760{
Dan Williams6f8ffc02013-11-22 01:20:01 -08003761 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003762 unsigned long flags;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003763 struct xhci_virt_device *virt_dev;
3764 int ret = 0;
3765 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003766 struct xhci_slot_ctx *slot_ctx;
3767 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003768 u64 temp_64;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003769 struct xhci_command *command = NULL;
3770
3771 mutex_lock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003772
Lu Baolua2118d02017-01-03 18:28:44 +02003773 if (xhci->xhc_state) { /* dying, removing or halted */
3774 ret = -ESHUTDOWN;
Roger Quadros448116b2015-09-21 17:46:15 +03003775 goto out;
Lu Baolua2118d02017-01-03 18:28:44 +02003776 }
Roger Quadros448116b2015-09-21 17:46:15 +03003777
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003778 if (!udev->slot_id) {
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003779 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3780 "Bad Slot ID %d", udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003781 ret = -EINVAL;
3782 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003783 }
3784
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003785 virt_dev = xhci->devs[udev->slot_id];
3786
Matt Evans7ed603e2011-03-29 13:40:56 +11003787 if (WARN_ON(!virt_dev)) {
3788 /*
3789 * In plug/unplug torture test with an NEC controller,
3790 * a zero-dereference was observed once due to virt_dev = 0.
3791 * Print useful debug rather than crash if it is observed again!
3792 */
3793 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3794 udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003795 ret = -EINVAL;
3796 goto out;
Matt Evans7ed603e2011-03-29 13:40:56 +11003797 }
3798
Mathias Nymanf161ead2015-01-09 17:18:28 +02003799 if (setup == SETUP_CONTEXT_ONLY) {
3800 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3801 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3802 SLOT_STATE_DEFAULT) {
3803 xhci_dbg(xhci, "Slot already in default state\n");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003804 goto out;
Mathias Nymanf161ead2015-01-09 17:18:28 +02003805 }
3806 }
3807
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003808 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003809 if (!command) {
3810 ret = -ENOMEM;
3811 goto out;
3812 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003813
3814 command->in_ctx = virt_dev->in_ctx;
3815 command->completion = &xhci->addr_dev;
3816
Andiry Xuf0615c42010-10-14 07:22:48 -07003817 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Lin Wang4daf9df2015-01-09 16:06:31 +02003818 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003819 if (!ctrl_ctx) {
3820 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3821 __func__);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003822 ret = -EINVAL;
3823 goto out;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003824 }
Andiry Xuf0615c42010-10-14 07:22:48 -07003825 /*
3826 * If this is the first Set Address since device plug-in or
3827 * virt_device realloaction after a resume with an xHCI power loss,
3828 * then set up the slot context.
3829 */
3830 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003831 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003832 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003833 else
3834 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003835 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3836 ctrl_ctx->drop_flags = 0;
3837
Sarah Sharp66e49d82009-07-27 12:03:46 -07003838 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003839 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003840 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003841 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003842
Sarah Sharpf88ba782009-05-14 11:44:22 -07003843 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003844 ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
Dan Williams48fc7db2013-12-05 17:07:27 -08003845 udev->slot_id, setup);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003846 if (ret) {
3847 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003848 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3849 "FIXME: allocate a command ring segment");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003850 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003851 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003852 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003853 spin_unlock_irqrestore(&xhci->lock, flags);
3854
3855 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
Mathias Nymanc311e392014-05-08 19:26:03 +03003856 wait_for_completion(command->completion);
3857
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003858 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3859 * the SetAddress() "recovery interval" required by USB and aborting the
3860 * command on a timeout.
3861 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03003862 switch (command->status) {
Mathias Nymanc311e392014-05-08 19:26:03 +03003863 case COMP_CMD_ABORT:
3864 case COMP_CMD_STOP:
3865 xhci_warn(xhci, "Timeout while waiting for setup device command\n");
3866 ret = -ETIME;
3867 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003868 case COMP_CTX_STATE:
3869 case COMP_EBADSLT:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003870 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
3871 act, udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003872 ret = -EINVAL;
3873 break;
3874 case COMP_TX_ERR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003875 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003876 ret = -EPROTO;
3877 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003878 case COMP_DEV_ERR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003879 dev_warn(&udev->dev,
3880 "ERROR: Incompatible device for setup %s command\n", act);
Alex Hef6ba6fe2011-06-08 18:34:06 +08003881 ret = -ENODEV;
3882 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003883 case COMP_SUCCESS:
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003884 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williams6f8ffc02013-11-22 01:20:01 -08003885 "Successful setup %s command", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003886 break;
3887 default:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003888 xhci_err(xhci,
3889 "ERROR: unexpected setup %s command completion code 0x%x.\n",
Mathias Nyman9ea18332014-05-08 19:26:02 +03003890 act, command->status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003891 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003892 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003893 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003894 ret = -EINVAL;
3895 break;
3896 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003897 if (ret)
3898 goto out;
Sarah Sharpf7b2e402014-01-30 13:27:49 -08003899 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003900 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3901 "Op regs DCBAA ptr = %#016llx", temp_64);
3902 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3903 "Slot ID %d dcbaa entry @%p = %#016llx",
3904 udev->slot_id,
3905 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3906 (unsigned long long)
3907 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
3908 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3909 "Output Context DMA address = %#08llx",
John Yound115b042009-07-27 12:05:15 -07003910 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003911 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003912 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003913 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003914 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003915 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003916 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003917 /*
3918 * USB core uses address 1 for the roothubs, so we add one to the
3919 * address given back to us by the HC.
3920 */
John Yound115b042009-07-27 12:05:15 -07003921 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003922 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003923 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003924 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003925 ctrl_ctx->add_flags = 0;
3926 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003927
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003928 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williamsa2cdc342013-10-16 12:25:44 -07003929 "Internal device address = %d",
3930 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003931out:
3932 mutex_unlock(&xhci->mutex);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003933 kfree(command);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003934 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003935}
3936
Dan Williams48fc7db2013-12-05 17:07:27 -08003937int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3938{
3939 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
3940}
3941
3942int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
3943{
3944 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
3945}
3946
Lan Tianyu3f5eb142013-03-19 16:48:12 +08003947/*
3948 * Transfer the port index into real index in the HW port status
3949 * registers. Caculate offset between the port's PORTSC register
3950 * and port status base. Divide the number of per port register
3951 * to get the real index. The raw port number bases 1.
3952 */
3953int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
3954{
3955 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3956 __le32 __iomem *base_addr = &xhci->op_regs->port_status_base;
3957 __le32 __iomem *addr;
3958 int raw_port;
3959
Mathias Nymanb50107b2015-10-01 18:40:38 +03003960 if (hcd->speed < HCD_USB3)
Lan Tianyu3f5eb142013-03-19 16:48:12 +08003961 addr = xhci->usb2_ports[port1 - 1];
3962 else
3963 addr = xhci->usb3_ports[port1 - 1];
3964
3965 raw_port = (addr - base_addr)/NUM_PORT_REGS + 1;
3966 return raw_port;
3967}
3968
Mathias Nymana558ccd2013-05-23 17:14:30 +03003969/*
3970 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
3971 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
3972 */
Olof Johanssond5c82fe2013-07-23 11:58:20 -07003973static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
Mathias Nymana558ccd2013-05-23 17:14:30 +03003974 struct usb_device *udev, u16 max_exit_latency)
3975{
3976 struct xhci_virt_device *virt_dev;
3977 struct xhci_command *command;
3978 struct xhci_input_control_ctx *ctrl_ctx;
3979 struct xhci_slot_ctx *slot_ctx;
3980 unsigned long flags;
3981 int ret;
3982
3983 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nyman96044692014-09-11 13:55:50 +03003984
3985 virt_dev = xhci->devs[udev->slot_id];
3986
3987 /*
3988 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
3989 * xHC was re-initialized. Exit latency will be set later after
3990 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
3991 */
3992
3993 if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03003994 spin_unlock_irqrestore(&xhci->lock, flags);
3995 return 0;
3996 }
3997
3998 /* Attempt to issue an Evaluate Context command to change the MEL. */
Mathias Nymana558ccd2013-05-23 17:14:30 +03003999 command = xhci->lpm_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02004000 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004001 if (!ctrl_ctx) {
4002 spin_unlock_irqrestore(&xhci->lock, flags);
4003 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4004 __func__);
4005 return -ENOMEM;
4006 }
4007
Mathias Nymana558ccd2013-05-23 17:14:30 +03004008 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
4009 spin_unlock_irqrestore(&xhci->lock, flags);
4010
Mathias Nymana558ccd2013-05-23 17:14:30 +03004011 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4012 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4013 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4014 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
Mathias Nyman4801d4ea2014-11-27 18:19:15 +02004015 slot_ctx->dev_state = 0;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004016
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03004017 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4018 "Set up evaluate context for LPM MEL change.");
Mathias Nymana558ccd2013-05-23 17:14:30 +03004019 xhci_dbg(xhci, "Slot %u Input Context:\n", udev->slot_id);
4020 xhci_dbg_ctx(xhci, command->in_ctx, 0);
4021
4022 /* Issue and wait for the evaluate context command. */
4023 ret = xhci_configure_endpoint(xhci, udev, command,
4024 true, true);
4025 xhci_dbg(xhci, "Slot %u Output Context:\n", udev->slot_id);
4026 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 0);
4027
4028 if (!ret) {
4029 spin_lock_irqsave(&xhci->lock, flags);
4030 virt_dev->current_mel = max_exit_latency;
4031 spin_unlock_irqrestore(&xhci->lock, flags);
4032 }
4033 return ret;
4034}
4035
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004036#ifdef CONFIG_PM
Andiry Xu95743232011-09-23 14:19:51 -07004037
4038/* BESL to HIRD Encoding array for USB2 LPM */
4039static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4040 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4041
4042/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08004043static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4044 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07004045{
Andiry Xuf99298b2011-12-12 16:45:28 +08004046 int u2del, besl, besl_host;
4047 int besl_device = 0;
4048 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07004049
Andiry Xuf99298b2011-12-12 16:45:28 +08004050 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4051 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4052
4053 if (field & USB_BESL_SUPPORT) {
4054 for (besl_host = 0; besl_host < 16; besl_host++) {
4055 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07004056 break;
4057 }
Andiry Xuf99298b2011-12-12 16:45:28 +08004058 /* Use baseline BESL value as default */
4059 if (field & USB_BESL_BASELINE_VALID)
4060 besl_device = USB_GET_BESL_BASELINE(field);
4061 else if (field & USB_BESL_DEEP_VALID)
4062 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07004063 } else {
4064 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08004065 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07004066 else
Andiry Xuf99298b2011-12-12 16:45:28 +08004067 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07004068 }
4069
Andiry Xuf99298b2011-12-12 16:45:28 +08004070 besl = besl_host + besl_device;
4071 if (besl > 15)
4072 besl = 15;
4073
4074 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07004075}
4076
Mathias Nymana558ccd2013-05-23 17:14:30 +03004077/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4078static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4079{
4080 u32 field;
4081 int l1;
4082 int besld = 0;
4083 int hirdm = 0;
4084
4085 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4086
4087 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
Mathias Nyman17f34862013-05-23 17:14:31 +03004088 l1 = udev->l1_params.timeout / 256;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004089
4090 /* device has preferred BESLD */
4091 if (field & USB_BESL_DEEP_VALID) {
4092 besld = USB_GET_BESL_DEEP(field);
4093 hirdm = 1;
4094 }
4095
4096 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4097}
4098
Andiry Xu65580b432011-09-23 14:19:52 -07004099int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4100 struct usb_device *udev, int enable)
4101{
4102 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4103 __le32 __iomem **port_array;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004104 __le32 __iomem *pm_addr, *hlpm_addr;
4105 u32 pm_val, hlpm_val, field;
Andiry Xu65580b432011-09-23 14:19:52 -07004106 unsigned int port_num;
4107 unsigned long flags;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004108 int hird, exit_latency;
4109 int ret;
Andiry Xu65580b432011-09-23 14:19:52 -07004110
Mathias Nymanb50107b2015-10-01 18:40:38 +03004111 if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
Andiry Xu65580b432011-09-23 14:19:52 -07004112 !udev->lpm_capable)
4113 return -EPERM;
4114
4115 if (!udev->parent || udev->parent->parent ||
4116 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4117 return -EPERM;
4118
4119 if (udev->usb2_hw_lpm_capable != 1)
4120 return -EPERM;
4121
4122 spin_lock_irqsave(&xhci->lock, flags);
4123
4124 port_array = xhci->usb2_ports;
4125 port_num = udev->portnum - 1;
Mathias Nymanb6e76372013-05-23 17:14:29 +03004126 pm_addr = port_array[port_num] + PORTPMSC;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004127 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004128 hlpm_addr = port_array[port_num] + PORTHLPMC;
4129 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
Andiry Xu65580b432011-09-23 14:19:52 -07004130
4131 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
Lin Wang654a55d2014-05-08 19:25:54 +03004132 enable ? "enable" : "disable", port_num + 1);
Andiry Xu65580b432011-09-23 14:19:52 -07004133
Andiry Xu65580b432011-09-23 14:19:52 -07004134 if (enable) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004135 /* Host supports BESL timeout instead of HIRD */
4136 if (udev->usb2_hw_lpm_besl_capable) {
4137 /* if device doesn't have a preferred BESL value use a
4138 * default one which works with mixed HIRD and BESL
4139 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4140 */
4141 if ((field & USB_BESL_SUPPORT) &&
4142 (field & USB_BESL_BASELINE_VALID))
4143 hird = USB_GET_BESL_BASELINE(field);
4144 else
Mathias Nyman17f34862013-05-23 17:14:31 +03004145 hird = udev->l1_params.besl;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004146
4147 exit_latency = xhci_besl_encoding[hird];
4148 spin_unlock_irqrestore(&xhci->lock, flags);
4149
4150 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4151 * input context for link powermanagement evaluate
4152 * context commands. It is protected by hcd->bandwidth
4153 * mutex and is shared by all devices. We need to set
4154 * the max ext latency in USB 2 BESL LPM as well, so
4155 * use the same mutex and xhci_change_max_exit_latency()
4156 */
4157 mutex_lock(hcd->bandwidth_mutex);
4158 ret = xhci_change_max_exit_latency(xhci, udev,
4159 exit_latency);
4160 mutex_unlock(hcd->bandwidth_mutex);
4161
4162 if (ret < 0)
4163 return ret;
4164 spin_lock_irqsave(&xhci->lock, flags);
4165
4166 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004167 writel(hlpm_val, hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004168 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004169 readl(hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004170 } else {
4171 hird = xhci_calculate_hird_besl(xhci, udev);
4172 }
4173
4174 pm_val &= ~PORT_HIRD_MASK;
Sarah Sharp58e21f72013-10-07 17:17:20 -07004175 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004176 writel(pm_val, pm_addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004177 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004178 pm_val |= PORT_HLE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004179 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004180 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004181 readl(pm_addr);
Andiry Xu65580b432011-09-23 14:19:52 -07004182 } else {
Sarah Sharp58e21f72013-10-07 17:17:20 -07004183 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004184 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004185 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004186 readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004187 if (udev->usb2_hw_lpm_besl_capable) {
4188 spin_unlock_irqrestore(&xhci->lock, flags);
4189 mutex_lock(hcd->bandwidth_mutex);
4190 xhci_change_max_exit_latency(xhci, udev, 0);
4191 mutex_unlock(hcd->bandwidth_mutex);
4192 return 0;
4193 }
Andiry Xu65580b432011-09-23 14:19:52 -07004194 }
4195
4196 spin_unlock_irqrestore(&xhci->lock, flags);
4197 return 0;
4198}
4199
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004200/* check if a usb2 port supports a given extened capability protocol
4201 * only USB2 ports extended protocol capability values are cached.
4202 * Return 1 if capability is supported
4203 */
4204static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4205 unsigned capability)
4206{
4207 u32 port_offset, port_count;
4208 int i;
4209
4210 for (i = 0; i < xhci->num_ext_caps; i++) {
4211 if (xhci->ext_caps[i] & capability) {
4212 /* port offsets starts at 1 */
4213 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4214 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4215 if (port >= port_offset &&
4216 port < port_offset + port_count)
4217 return 1;
4218 }
4219 }
4220 return 0;
4221}
4222
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004223int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4224{
4225 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004226 int portnum = udev->portnum - 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004227
Mathias Nymanb50107b2015-10-01 18:40:38 +03004228 if (hcd->speed >= HCD_USB3 || !xhci->sw_lpm_support ||
Sarah Sharpde68bab2013-09-30 17:26:28 +03004229 !udev->lpm_capable)
4230 return 0;
4231
4232 /* we only support lpm for non-hub device connected to root hub yet */
4233 if (!udev->parent || udev->parent->parent ||
4234 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4235 return 0;
4236
4237 if (xhci->hw_lpm_support == 1 &&
4238 xhci_check_usb2_port_capability(
4239 xhci, portnum, XHCI_HLC)) {
4240 udev->usb2_hw_lpm_capable = 1;
4241 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4242 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4243 if (xhci_check_usb2_port_capability(xhci, portnum,
4244 XHCI_BLC))
4245 udev->usb2_hw_lpm_besl_capable = 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004246 }
4247
4248 return 0;
4249}
4250
Sarah Sharp3b3db022012-05-09 10:55:03 -07004251/*---------------------- USB 3.0 Link PM functions ------------------------*/
4252
Sarah Sharpe3567d22012-05-16 13:36:24 -07004253/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4254static unsigned long long xhci_service_interval_to_ns(
4255 struct usb_endpoint_descriptor *desc)
4256{
Oliver Neukum16b45fd2012-10-17 10:16:16 +02004257 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004258}
4259
Sarah Sharp3b3db022012-05-09 10:55:03 -07004260static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4261 enum usb3_link_state state)
4262{
4263 unsigned long long sel;
4264 unsigned long long pel;
4265 unsigned int max_sel_pel;
4266 char *state_name;
4267
4268 switch (state) {
4269 case USB3_LPM_U1:
4270 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4271 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4272 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4273 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4274 state_name = "U1";
4275 break;
4276 case USB3_LPM_U2:
4277 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4278 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4279 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4280 state_name = "U2";
4281 break;
4282 default:
4283 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4284 __func__);
Sarah Sharpe25e62a2012-06-07 11:10:32 -07004285 return USB3_LPM_DISABLED;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004286 }
4287
4288 if (sel <= max_sel_pel && pel <= max_sel_pel)
4289 return USB3_LPM_DEVICE_INITIATED;
4290
4291 if (sel > max_sel_pel)
4292 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4293 "due to long SEL %llu ms\n",
4294 state_name, sel);
4295 else
4296 dev_dbg(&udev->dev, "Device-initiated %s disabled "
Joe Perches03e64e92013-07-16 19:25:59 -07004297 "due to long PEL %llu ms\n",
Sarah Sharp3b3db022012-05-09 10:55:03 -07004298 state_name, pel);
4299 return USB3_LPM_DISABLED;
4300}
4301
Pratyush Anand9502c462014-07-04 17:01:23 +03004302/* The U1 timeout should be the maximum of the following values:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004303 * - For control endpoints, U1 system exit latency (SEL) * 3
4304 * - For bulk endpoints, U1 SEL * 5
4305 * - For interrupt endpoints:
4306 * - Notification EPs, U1 SEL * 3
4307 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4308 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4309 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004310static unsigned long long xhci_calculate_intel_u1_timeout(
4311 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004312 struct usb_endpoint_descriptor *desc)
4313{
4314 unsigned long long timeout_ns;
4315 int ep_type;
4316 int intr_type;
4317
4318 ep_type = usb_endpoint_type(desc);
4319 switch (ep_type) {
4320 case USB_ENDPOINT_XFER_CONTROL:
4321 timeout_ns = udev->u1_params.sel * 3;
4322 break;
4323 case USB_ENDPOINT_XFER_BULK:
4324 timeout_ns = udev->u1_params.sel * 5;
4325 break;
4326 case USB_ENDPOINT_XFER_INT:
4327 intr_type = usb_endpoint_interrupt_type(desc);
4328 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4329 timeout_ns = udev->u1_params.sel * 3;
4330 break;
4331 }
4332 /* Otherwise the calculation is the same as isoc eps */
4333 case USB_ENDPOINT_XFER_ISOC:
4334 timeout_ns = xhci_service_interval_to_ns(desc);
Sarah Sharpc88db162012-05-21 08:44:33 -07004335 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004336 if (timeout_ns < udev->u1_params.sel * 2)
4337 timeout_ns = udev->u1_params.sel * 2;
4338 break;
4339 default:
4340 return 0;
4341 }
4342
Pratyush Anand9502c462014-07-04 17:01:23 +03004343 return timeout_ns;
4344}
4345
4346/* Returns the hub-encoded U1 timeout value. */
4347static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4348 struct usb_device *udev,
4349 struct usb_endpoint_descriptor *desc)
4350{
4351 unsigned long long timeout_ns;
4352
4353 if (xhci->quirks & XHCI_INTEL_HOST)
4354 timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4355 else
4356 timeout_ns = udev->u1_params.sel;
4357
4358 /* The U1 timeout is encoded in 1us intervals.
4359 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4360 */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004361 if (timeout_ns == USB3_LPM_DISABLED)
Pratyush Anand9502c462014-07-04 17:01:23 +03004362 timeout_ns = 1;
4363 else
4364 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004365
4366 /* If the necessary timeout value is bigger than what we can set in the
4367 * USB 3.0 hub, we have to disable hub-initiated U1.
4368 */
4369 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4370 return timeout_ns;
4371 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4372 "due to long timeout %llu ms\n", timeout_ns);
4373 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4374}
4375
Pratyush Anand9502c462014-07-04 17:01:23 +03004376/* The U2 timeout should be the maximum of:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004377 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4378 * - largest bInterval of any active periodic endpoint (to avoid going
4379 * into lower power link states between intervals).
4380 * - the U2 Exit Latency of the device
4381 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004382static unsigned long long xhci_calculate_intel_u2_timeout(
4383 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004384 struct usb_endpoint_descriptor *desc)
4385{
4386 unsigned long long timeout_ns;
4387 unsigned long long u2_del_ns;
4388
4389 timeout_ns = 10 * 1000 * 1000;
4390
4391 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4392 (xhci_service_interval_to_ns(desc) > timeout_ns))
4393 timeout_ns = xhci_service_interval_to_ns(desc);
4394
Oliver Neukum966e7a82012-10-17 12:17:50 +02004395 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004396 if (u2_del_ns > timeout_ns)
4397 timeout_ns = u2_del_ns;
4398
Pratyush Anand9502c462014-07-04 17:01:23 +03004399 return timeout_ns;
4400}
4401
4402/* Returns the hub-encoded U2 timeout value. */
4403static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4404 struct usb_device *udev,
4405 struct usb_endpoint_descriptor *desc)
4406{
4407 unsigned long long timeout_ns;
4408
4409 if (xhci->quirks & XHCI_INTEL_HOST)
4410 timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4411 else
4412 timeout_ns = udev->u2_params.sel;
4413
Sarah Sharpe3567d22012-05-16 13:36:24 -07004414 /* The U2 timeout is encoded in 256us intervals */
Sarah Sharpc88db162012-05-21 08:44:33 -07004415 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004416 /* If the necessary timeout value is bigger than what we can set in the
4417 * USB 3.0 hub, we have to disable hub-initiated U2.
4418 */
4419 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4420 return timeout_ns;
4421 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4422 "due to long timeout %llu ms\n", timeout_ns);
4423 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4424}
4425
Sarah Sharp3b3db022012-05-09 10:55:03 -07004426static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4427 struct usb_device *udev,
4428 struct usb_endpoint_descriptor *desc,
4429 enum usb3_link_state state,
4430 u16 *timeout)
4431{
Pratyush Anand9502c462014-07-04 17:01:23 +03004432 if (state == USB3_LPM_U1)
4433 return xhci_calculate_u1_timeout(xhci, udev, desc);
4434 else if (state == USB3_LPM_U2)
4435 return xhci_calculate_u2_timeout(xhci, udev, desc);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004436
Sarah Sharp3b3db022012-05-09 10:55:03 -07004437 return USB3_LPM_DISABLED;
4438}
4439
4440static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4441 struct usb_device *udev,
4442 struct usb_endpoint_descriptor *desc,
4443 enum usb3_link_state state,
4444 u16 *timeout)
4445{
4446 u16 alt_timeout;
4447
4448 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4449 desc, state, timeout);
4450
4451 /* If we found we can't enable hub-initiated LPM, or
4452 * the U1 or U2 exit latency was too high to allow
4453 * device-initiated LPM as well, just stop searching.
4454 */
4455 if (alt_timeout == USB3_LPM_DISABLED ||
4456 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4457 *timeout = alt_timeout;
4458 return -E2BIG;
4459 }
4460 if (alt_timeout > *timeout)
4461 *timeout = alt_timeout;
4462 return 0;
4463}
4464
4465static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4466 struct usb_device *udev,
4467 struct usb_host_interface *alt,
4468 enum usb3_link_state state,
4469 u16 *timeout)
4470{
4471 int j;
4472
4473 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4474 if (xhci_update_timeout_for_endpoint(xhci, udev,
4475 &alt->endpoint[j].desc, state, timeout))
4476 return -E2BIG;
4477 continue;
4478 }
4479 return 0;
4480}
4481
Sarah Sharpe3567d22012-05-16 13:36:24 -07004482static int xhci_check_intel_tier_policy(struct usb_device *udev,
4483 enum usb3_link_state state)
4484{
4485 struct usb_device *parent;
4486 unsigned int num_hubs;
4487
4488 if (state == USB3_LPM_U2)
4489 return 0;
4490
4491 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4492 for (parent = udev->parent, num_hubs = 0; parent->parent;
4493 parent = parent->parent)
4494 num_hubs++;
4495
4496 if (num_hubs < 2)
4497 return 0;
4498
4499 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4500 " below second-tier hub.\n");
4501 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4502 "to decrease power consumption.\n");
4503 return -E2BIG;
4504}
4505
Sarah Sharp3b3db022012-05-09 10:55:03 -07004506static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4507 struct usb_device *udev,
4508 enum usb3_link_state state)
4509{
Sarah Sharpe3567d22012-05-16 13:36:24 -07004510 if (xhci->quirks & XHCI_INTEL_HOST)
4511 return xhci_check_intel_tier_policy(udev, state);
Pratyush Anand9502c462014-07-04 17:01:23 +03004512 else
4513 return 0;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004514}
4515
4516/* Returns the U1 or U2 timeout that should be enabled.
4517 * If the tier check or timeout setting functions return with a non-zero exit
4518 * code, that means the timeout value has been finalized and we shouldn't look
4519 * at any more endpoints.
4520 */
4521static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4522 struct usb_device *udev, enum usb3_link_state state)
4523{
4524 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4525 struct usb_host_config *config;
4526 char *state_name;
4527 int i;
4528 u16 timeout = USB3_LPM_DISABLED;
4529
4530 if (state == USB3_LPM_U1)
4531 state_name = "U1";
4532 else if (state == USB3_LPM_U2)
4533 state_name = "U2";
4534 else {
4535 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4536 state);
4537 return timeout;
4538 }
4539
4540 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4541 return timeout;
4542
4543 /* Gather some information about the currently installed configuration
4544 * and alternate interface settings.
4545 */
4546 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4547 state, &timeout))
4548 return timeout;
4549
4550 config = udev->actconfig;
4551 if (!config)
4552 return timeout;
4553
Xenia Ragiadakou64ba4192013-08-26 23:29:46 +03004554 for (i = 0; i < config->desc.bNumInterfaces; i++) {
Sarah Sharp3b3db022012-05-09 10:55:03 -07004555 struct usb_driver *driver;
4556 struct usb_interface *intf = config->interface[i];
4557
4558 if (!intf)
4559 continue;
4560
4561 /* Check if any currently bound drivers want hub-initiated LPM
4562 * disabled.
4563 */
4564 if (intf->dev.driver) {
4565 driver = to_usb_driver(intf->dev.driver);
4566 if (driver && driver->disable_hub_initiated_lpm) {
4567 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4568 "at request of driver %s\n",
4569 state_name, driver->name);
4570 return xhci_get_timeout_no_hub_lpm(udev, state);
4571 }
4572 }
4573
4574 /* Not sure how this could happen... */
4575 if (!intf->cur_altsetting)
4576 continue;
4577
4578 if (xhci_update_timeout_for_interface(xhci, udev,
4579 intf->cur_altsetting,
4580 state, &timeout))
4581 return timeout;
4582 }
4583 return timeout;
4584}
4585
Sarah Sharp3b3db022012-05-09 10:55:03 -07004586static int calculate_max_exit_latency(struct usb_device *udev,
4587 enum usb3_link_state state_changed,
4588 u16 hub_encoded_timeout)
4589{
4590 unsigned long long u1_mel_us = 0;
4591 unsigned long long u2_mel_us = 0;
4592 unsigned long long mel_us = 0;
4593 bool disabling_u1;
4594 bool disabling_u2;
4595 bool enabling_u1;
4596 bool enabling_u2;
4597
4598 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4599 hub_encoded_timeout == USB3_LPM_DISABLED);
4600 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4601 hub_encoded_timeout == USB3_LPM_DISABLED);
4602
4603 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4604 hub_encoded_timeout != USB3_LPM_DISABLED);
4605 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4606 hub_encoded_timeout != USB3_LPM_DISABLED);
4607
4608 /* If U1 was already enabled and we're not disabling it,
4609 * or we're going to enable U1, account for the U1 max exit latency.
4610 */
4611 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4612 enabling_u1)
4613 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4614 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4615 enabling_u2)
4616 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4617
4618 if (u1_mel_us > u2_mel_us)
4619 mel_us = u1_mel_us;
4620 else
4621 mel_us = u2_mel_us;
4622 /* xHCI host controller max exit latency field is only 16 bits wide. */
4623 if (mel_us > MAX_EXIT) {
4624 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4625 "is too big.\n", mel_us);
4626 return -E2BIG;
4627 }
4628 return mel_us;
4629}
4630
4631/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4632int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4633 struct usb_device *udev, enum usb3_link_state state)
4634{
4635 struct xhci_hcd *xhci;
4636 u16 hub_encoded_timeout;
4637 int mel;
4638 int ret;
4639
4640 xhci = hcd_to_xhci(hcd);
4641 /* The LPM timeout values are pretty host-controller specific, so don't
4642 * enable hub-initiated timeouts unless the vendor has provided
4643 * information about their timeout algorithm.
4644 */
4645 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4646 !xhci->devs[udev->slot_id])
4647 return USB3_LPM_DISABLED;
4648
4649 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4650 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4651 if (mel < 0) {
4652 /* Max Exit Latency is too big, disable LPM. */
4653 hub_encoded_timeout = USB3_LPM_DISABLED;
4654 mel = 0;
4655 }
4656
4657 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4658 if (ret)
4659 return ret;
4660 return hub_encoded_timeout;
4661}
4662
4663int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4664 struct usb_device *udev, enum usb3_link_state state)
4665{
4666 struct xhci_hcd *xhci;
4667 u16 mel;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004668
4669 xhci = hcd_to_xhci(hcd);
4670 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4671 !xhci->devs[udev->slot_id])
4672 return 0;
4673
4674 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
Saurabh Karajgaonkarf1cda542015-08-04 14:04:09 +00004675 return xhci_change_max_exit_latency(xhci, udev, mel);
Sarah Sharp3b3db022012-05-09 10:55:03 -07004676}
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004677#else /* CONFIG_PM */
4678
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004679int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4680 struct usb_device *udev, int enable)
4681{
4682 return 0;
4683}
4684
4685int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4686{
4687 return 0;
4688}
4689
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004690int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4691 struct usb_device *udev, enum usb3_link_state state)
4692{
4693 return USB3_LPM_DISABLED;
4694}
4695
4696int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4697 struct usb_device *udev, enum usb3_link_state state)
4698{
4699 return 0;
4700}
4701#endif /* CONFIG_PM */
4702
Sarah Sharp3b3db022012-05-09 10:55:03 -07004703/*-------------------------------------------------------------------------*/
4704
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004705/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4706 * internal data structures for the device.
4707 */
4708int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4709 struct usb_tt *tt, gfp_t mem_flags)
4710{
4711 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4712 struct xhci_virt_device *vdev;
4713 struct xhci_command *config_cmd;
4714 struct xhci_input_control_ctx *ctrl_ctx;
4715 struct xhci_slot_ctx *slot_ctx;
4716 unsigned long flags;
4717 unsigned think_time;
4718 int ret;
4719
4720 /* Ignore root hubs */
4721 if (!hdev->parent)
4722 return 0;
4723
4724 vdev = xhci->devs[hdev->slot_id];
4725 if (!vdev) {
4726 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4727 return -EINVAL;
4728 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004729 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004730 if (!config_cmd) {
4731 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4732 return -ENOMEM;
4733 }
Lin Wang4daf9df2015-01-09 16:06:31 +02004734 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004735 if (!ctrl_ctx) {
4736 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4737 __func__);
4738 xhci_free_command(xhci, config_cmd);
4739 return -ENOMEM;
4740 }
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004741
4742 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004743 if (hdev->speed == USB_SPEED_HIGH &&
4744 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4745 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4746 xhci_free_command(xhci, config_cmd);
4747 spin_unlock_irqrestore(&xhci->lock, flags);
4748 return -ENOMEM;
4749 }
4750
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004751 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004752 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004753 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004754 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Chunfeng Yun096b1102015-12-04 15:53:43 +02004755 /*
4756 * refer to section 6.2.2: MTT should be 0 for full speed hub,
4757 * but it may be already set to 1 when setup an xHCI virtual
4758 * device, so clear it anyway.
4759 */
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004760 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004761 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Chunfeng Yun096b1102015-12-04 15:53:43 +02004762 else if (hdev->speed == USB_SPEED_FULL)
4763 slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);
4764
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004765 if (xhci->hci_version > 0x95) {
4766 xhci_dbg(xhci, "xHCI version %x needs hub "
4767 "TT think time and number of ports\n",
4768 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004769 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004770 /* Set TT think time - convert from ns to FS bit times.
4771 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4772 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004773 *
4774 * xHCI 1.0: this field shall be 0 if the device is not a
4775 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004776 */
4777 think_time = tt->think_time;
4778 if (think_time != 0)
4779 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004780 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4781 slot_ctx->tt_info |=
4782 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004783 } else {
4784 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4785 "TT think time or number of ports\n",
4786 (unsigned int) xhci->hci_version);
4787 }
4788 slot_ctx->dev_state = 0;
4789 spin_unlock_irqrestore(&xhci->lock, flags);
4790
4791 xhci_dbg(xhci, "Set up %s for hub device.\n",
4792 (xhci->hci_version > 0x95) ?
4793 "configure endpoint" : "evaluate context");
4794 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4795 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4796
4797 /* Issue and wait for the configure endpoint or
4798 * evaluate context command.
4799 */
4800 if (xhci->hci_version > 0x95)
4801 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4802 false, false);
4803 else
4804 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4805 true, false);
4806
4807 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4808 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4809
4810 xhci_free_command(xhci, config_cmd);
4811 return ret;
4812}
4813
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004814int xhci_get_frame(struct usb_hcd *hcd)
4815{
4816 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4817 /* EHCI mods by the periodic size. Why? */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004818 return readl(&xhci->run_regs->microframe_index) >> 3;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004819}
4820
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004821int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4822{
4823 struct xhci_hcd *xhci;
4824 struct device *dev = hcd->self.controller;
4825 int retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004826
Sarah Sharp1386ff72014-01-31 11:45:02 -08004827 /* Accept arbitrarily long scatter-gather lists */
4828 hcd->self.sg_tablesize = ~0;
Ming Leifc760512013-08-08 21:48:23 +08004829
Mathias Nymane2ed5112014-03-07 17:06:57 +02004830 /* support to build packet from discontinuous buffers */
4831 hcd->self.no_sg_constraint = 1;
4832
Hans de Goede19181bc2012-07-04 09:18:02 +02004833 /* XHCI controllers don't stop the ep queue on short packets :| */
4834 hcd->self.no_stop_on_short = 1;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004835
Mathias Nymanb50107b2015-10-01 18:40:38 +03004836 xhci = hcd_to_xhci(hcd);
4837
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004838 if (usb_hcd_is_primary_hcd(hcd)) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004839 xhci->main_hcd = hcd;
4840 /* Mark the first roothub as being USB 2.0.
4841 * The xHCI driver will register the USB 3.0 roothub.
4842 */
4843 hcd->speed = HCD_USB2;
4844 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4845 /*
4846 * USB 2.0 roothub under xHCI has an integrated TT,
4847 * (rate matching hub) as opposed to having an OHCI/UHCI
4848 * companion controller.
4849 */
4850 hcd->has_tt = 1;
4851 } else {
Mathias Nymanb50107b2015-10-01 18:40:38 +03004852 if (xhci->sbrn == 0x31) {
4853 xhci_info(xhci, "Host supports USB 3.1 Enhanced SuperSpeed\n");
4854 hcd->speed = HCD_USB31;
Mathias Nyman2c0e06f2016-01-25 15:30:45 +02004855 hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
Mathias Nymanb50107b2015-10-01 18:40:38 +03004856 }
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004857 /* xHCI private pointer was set in xhci_pci_probe for the second
4858 * registered roothub.
4859 */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004860 return 0;
4861 }
4862
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004863 mutex_init(&xhci->mutex);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004864 xhci->cap_regs = hcd->regs;
4865 xhci->op_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004866 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004867 xhci->run_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004868 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004869 /* Cache read-only capability registers */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004870 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
4871 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
4872 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
4873 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004874 xhci->hci_version = HC_VERSION(xhci->hcc_params);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004875 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
Lu Baolu04abb6d2015-10-01 18:40:31 +03004876 if (xhci->hci_version > 0x100)
4877 xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004878 xhci_print_registers(xhci);
4879
Mathias Nyman757de492016-06-01 18:09:10 +03004880 xhci->quirks |= quirks;
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +01004881
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004882 get_quirks(dev, xhci);
4883
George Cherian07f3cb72013-07-01 10:59:12 +05304884 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4885 * success event after a short transfer. This quirk will ignore such
4886 * spurious event.
4887 */
4888 if (xhci->hci_version > 0x96)
4889 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4890
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004891 /* Make sure the HC is halted. */
4892 retval = xhci_halt(xhci);
4893 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03004894 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004895
4896 xhci_dbg(xhci, "Resetting HCD\n");
4897 /* Reset the internal HC memory state and registers. */
4898 retval = xhci_reset(xhci);
4899 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03004900 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004901 xhci_dbg(xhci, "Reset complete\n");
4902
Yoshihiro Shimoda0a380be2016-04-08 16:25:07 +03004903 /*
4904 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
4905 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
4906 * address memory pointers actually. So, this driver clears the AC64
4907 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
4908 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
4909 */
4910 if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
4911 xhci->hcc_params &= ~BIT(0);
4912
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03004913 /* Set dma_mask and coherent_dma_mask to 64-bits,
4914 * if xHC supports 64-bit addressing */
4915 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
4916 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004917 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03004918 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
Duc Dangfda182d2015-10-09 13:30:13 +03004919 } else {
4920 /*
4921 * This is to avoid error in cases where a 32-bit USB
4922 * controller is used on a 64-bit capable system.
4923 */
4924 retval = dma_set_mask(dev, DMA_BIT_MASK(32));
4925 if (retval)
4926 return retval;
4927 xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
4928 dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004929 }
4930
4931 xhci_dbg(xhci, "Calling HCD init\n");
4932 /* Initialize HCD and host controller data structures. */
4933 retval = xhci_init(hcd);
4934 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03004935 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004936 xhci_dbg(xhci, "Called HCD init\n");
Hans de Goede99705092015-01-16 17:54:01 +02004937
4938 xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%08x\n",
4939 xhci->hcc_params, xhci->hci_version, xhci->quirks);
4940
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004941 return 0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004942}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03004943EXPORT_SYMBOL_GPL(xhci_gen_setup);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004944
Hemant Kumar258b4b42016-03-22 19:34:20 -07004945dma_addr_t xhci_get_sec_event_ring_dma_addr(struct usb_hcd *hcd,
4946 unsigned int intr_num)
4947{
4948 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4949
Hemant Kumar48cb3882017-02-07 11:50:13 -08004950 if (intr_num >= xhci->max_interrupters) {
4951 xhci_err(xhci, "intr num %d >= max intrs %d\n", intr_num,
Hemant Kumar258b4b42016-03-22 19:34:20 -07004952 xhci->max_interrupters);
4953 return 0;
4954 }
4955
4956 if (!(xhci->xhc_state & XHCI_STATE_HALTED) &&
4957 xhci->sec_event_ring && xhci->sec_event_ring[intr_num]
4958 && xhci->sec_event_ring[intr_num]->first_seg)
4959 return xhci->sec_event_ring[intr_num]->first_seg->dma;
4960
4961 return 0;
4962}
4963
4964dma_addr_t xhci_get_dcba_dma_addr(struct usb_hcd *hcd,
4965 struct usb_device *udev)
4966{
4967 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4968
4969 if (!(xhci->xhc_state & XHCI_STATE_HALTED) && xhci->dcbaa)
4970 return xhci->dcbaa->dev_context_ptrs[udev->slot_id];
4971
4972 return 0;
4973}
4974
4975dma_addr_t xhci_get_xfer_ring_dma_addr(struct usb_hcd *hcd,
4976 struct usb_device *udev, struct usb_host_endpoint *ep)
4977{
4978 int ret;
4979 unsigned int ep_index;
4980 struct xhci_virt_device *virt_dev;
4981
4982 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4983
4984 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
4985 if (ret <= 0) {
4986 xhci_err(xhci, "%s: invalid args\n", __func__);
4987 return 0;
4988 }
4989
4990 virt_dev = xhci->devs[udev->slot_id];
4991 ep_index = xhci_get_endpoint_index(&ep->desc);
4992
4993 if (virt_dev->eps[ep_index].ring &&
4994 virt_dev->eps[ep_index].ring->first_seg)
4995 return virt_dev->eps[ep_index].ring->first_seg->dma;
4996
4997 return 0;
4998}
4999
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005000static const struct hc_driver xhci_hc_driver = {
5001 .description = "xhci-hcd",
5002 .product_desc = "xHCI Host Controller",
Yoshihiro Shimoda32479d42015-11-24 13:09:47 +02005003 .hcd_priv_size = sizeof(struct xhci_hcd),
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005004
5005 /*
5006 * generic hardware linkage
5007 */
5008 .irq = xhci_irq,
5009 .flags = HCD_MEMORY | HCD_USB3 | HCD_SHARED,
5010
5011 /*
5012 * basic lifecycle operations
5013 */
5014 .reset = NULL, /* set in xhci_init_driver() */
5015 .start = xhci_run,
5016 .stop = xhci_stop,
5017 .shutdown = xhci_shutdown,
5018
5019 /*
5020 * managing i/o requests and associated device resources
5021 */
5022 .urb_enqueue = xhci_urb_enqueue,
5023 .urb_dequeue = xhci_urb_dequeue,
5024 .alloc_dev = xhci_alloc_dev,
5025 .free_dev = xhci_free_dev,
5026 .alloc_streams = xhci_alloc_streams,
5027 .free_streams = xhci_free_streams,
5028 .add_endpoint = xhci_add_endpoint,
5029 .drop_endpoint = xhci_drop_endpoint,
5030 .endpoint_reset = xhci_endpoint_reset,
5031 .check_bandwidth = xhci_check_bandwidth,
5032 .reset_bandwidth = xhci_reset_bandwidth,
5033 .address_device = xhci_address_device,
5034 .enable_device = xhci_enable_device,
5035 .update_hub_device = xhci_update_hub_device,
5036 .reset_device = xhci_discover_or_reset_device,
5037
5038 /*
5039 * scheduling support
5040 */
5041 .get_frame_number = xhci_get_frame,
5042
5043 /*
5044 * root hub support
5045 */
5046 .hub_control = xhci_hub_control,
5047 .hub_status_data = xhci_hub_status_data,
5048 .bus_suspend = xhci_bus_suspend,
5049 .bus_resume = xhci_bus_resume,
5050
5051 /*
5052 * call back when device connected and addressed
5053 */
5054 .update_device = xhci_update_device,
5055 .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
5056 .enable_usb3_lpm_timeout = xhci_enable_usb3_lpm_timeout,
5057 .disable_usb3_lpm_timeout = xhci_disable_usb3_lpm_timeout,
5058 .find_raw_port_number = xhci_find_raw_port_number,
Hemant Kumar8aad8422016-03-22 13:41:59 -07005059 .sec_event_ring_setup = xhci_sec_event_ring_setup,
5060 .sec_event_ring_cleanup = xhci_sec_event_ring_cleanup,
Hemant Kumar258b4b42016-03-22 19:34:20 -07005061 .get_sec_event_ring_dma_addr = xhci_get_sec_event_ring_dma_addr,
5062 .get_xfer_ring_dma_addr = xhci_get_xfer_ring_dma_addr,
5063 .get_dcba_dma_addr = xhci_get_dcba_dma_addr,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005064};
5065
Roger Quadroscd33a322015-05-29 17:01:46 +03005066void xhci_init_driver(struct hc_driver *drv,
5067 const struct xhci_driver_overrides *over)
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005068{
Roger Quadroscd33a322015-05-29 17:01:46 +03005069 BUG_ON(!over);
5070
5071 /* Copy the generic table to drv then apply the overrides */
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005072 *drv = xhci_hc_driver;
Roger Quadroscd33a322015-05-29 17:01:46 +03005073
5074 if (over) {
5075 drv->hcd_priv_size += over->extra_priv_size;
5076 if (over->reset)
5077 drv->reset = over->reset;
5078 if (over->start)
5079 drv->start = over->start;
5080 }
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005081}
5082EXPORT_SYMBOL_GPL(xhci_init_driver);
5083
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005084MODULE_DESCRIPTION(DRIVER_DESC);
5085MODULE_AUTHOR(DRIVER_AUTHOR);
5086MODULE_LICENSE("GPL");
5087
5088static int __init xhci_hcd_init(void)
5089{
Sarah Sharp98441972009-05-14 11:44:18 -07005090 /*
5091 * Check the compiler generated sizes of structures that must be laid
5092 * out in specific ways for hardware access.
5093 */
5094 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
5095 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
5096 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
5097 /* xhci_device_control has eight fields, and also
5098 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
5099 */
Sarah Sharp98441972009-05-14 11:44:18 -07005100 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
5101 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
5102 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
Lu Baolu04abb6d2015-10-01 18:40:31 +03005103 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
Sarah Sharp98441972009-05-14 11:44:18 -07005104 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
5105 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
5106 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
Oliver Neukum1eaf35e2015-12-03 15:03:34 +01005107
5108 if (usb_disabled())
5109 return -ENODEV;
5110
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005111 return 0;
5112}
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005113
5114/*
5115 * If an init function is provided, an exit function must also be provided
5116 * to allow module unload.
5117 */
5118static void __exit xhci_hcd_fini(void) { }
5119
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005120module_init(xhci_hcd_init);
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005121module_exit(xhci_hcd_fini);