Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 1 | /* |
| 2 | * intel_idle.c - native hardware idle loop for modern Intel processors |
| 3 | * |
| 4 | * Copyright (c) 2010, Intel Corporation. |
| 5 | * Len Brown <len.brown@intel.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms and conditions of the GNU General Public License, |
| 9 | * version 2, as published by the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program; if not, write to the Free Software Foundation, Inc., |
| 18 | * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 19 | */ |
| 20 | |
| 21 | /* |
| 22 | * intel_idle is a cpuidle driver that loads on specific Intel processors |
| 23 | * in lieu of the legacy ACPI processor_idle driver. The intent is to |
| 24 | * make Linux more efficient on these processors, as intel_idle knows |
| 25 | * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs. |
| 26 | */ |
| 27 | |
| 28 | /* |
| 29 | * Design Assumptions |
| 30 | * |
| 31 | * All CPUs have same idle states as boot CPU |
| 32 | * |
| 33 | * Chipset BM_STS (bus master status) bit is a NOP |
| 34 | * for preventing entry into deep C-stats |
| 35 | */ |
| 36 | |
| 37 | /* |
| 38 | * Known limitations |
| 39 | * |
| 40 | * The driver currently initializes for_each_online_cpu() upon modprobe. |
| 41 | * It it unaware of subsequent processors hot-added to the system. |
| 42 | * This means that if you boot with maxcpus=n and later online |
| 43 | * processors above n, those processors will use C1 only. |
| 44 | * |
| 45 | * ACPI has a .suspend hack to turn off deep c-statees during suspend |
| 46 | * to avoid complications with the lapic timer workaround. |
| 47 | * Have not seen issues with suspend, but may need same workaround here. |
| 48 | * |
| 49 | * There is currently no kernel-based automatic probing/loading mechanism |
| 50 | * if the driver is built as a module. |
| 51 | */ |
| 52 | |
| 53 | /* un-comment DEBUG to enable pr_debug() statements */ |
| 54 | #define DEBUG |
| 55 | |
| 56 | #include <linux/kernel.h> |
| 57 | #include <linux/cpuidle.h> |
| 58 | #include <linux/clockchips.h> |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 59 | #include <trace/events/power.h> |
| 60 | #include <linux/sched.h> |
Shaohua Li | 2a2d31c | 2011-01-10 09:38:12 +0800 | [diff] [blame] | 61 | #include <linux/notifier.h> |
| 62 | #include <linux/cpu.h> |
Paul Gortmaker | 7c52d55 | 2011-05-27 12:33:10 -0400 | [diff] [blame] | 63 | #include <linux/module.h> |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 64 | #include <asm/cpu_device_id.h> |
H. Peter Anvin | bc83ccc | 2010-09-17 15:36:40 -0700 | [diff] [blame] | 65 | #include <asm/mwait.h> |
Len Brown | 14796fc | 2011-01-18 20:48:27 -0500 | [diff] [blame] | 66 | #include <asm/msr.h> |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 67 | |
| 68 | #define INTEL_IDLE_VERSION "0.4" |
| 69 | #define PREFIX "intel_idle: " |
| 70 | |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 71 | static struct cpuidle_driver intel_idle_driver = { |
| 72 | .name = "intel_idle", |
| 73 | .owner = THIS_MODULE, |
Julius Werner | a474a51 | 2012-11-27 14:17:58 +0100 | [diff] [blame] | 74 | .en_core_tk_irqen = 1, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 75 | }; |
| 76 | /* intel_idle.max_cstate=0 disables driver */ |
Len Brown | 137ecc7 | 2013-02-01 21:35:35 -0500 | [diff] [blame] | 77 | static int max_cstate = CPUIDLE_STATE_MAX - 1; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 78 | |
Len Brown | c423628 | 2010-05-28 02:22:03 -0400 | [diff] [blame] | 79 | static unsigned int mwait_substates; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 80 | |
Shaohua Li | 2a2d31c | 2011-01-10 09:38:12 +0800 | [diff] [blame] | 81 | #define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 82 | /* Reliable LAPIC Timer States, bit 1 for C1 etc. */ |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 83 | static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */ |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 84 | |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 85 | struct idle_cpu { |
| 86 | struct cpuidle_state *state_table; |
| 87 | |
| 88 | /* |
| 89 | * Hardware C-state auto-demotion may not always be optimal. |
| 90 | * Indicate which enable bits to clear here. |
| 91 | */ |
| 92 | unsigned long auto_demotion_disable_flags; |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 93 | bool disable_promotion_to_c1e; |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 94 | }; |
| 95 | |
| 96 | static const struct idle_cpu *icpu; |
Namhyung Kim | 3265eba | 2010-08-08 03:10:03 +0900 | [diff] [blame] | 97 | static struct cpuidle_device __percpu *intel_idle_cpuidle_devices; |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 98 | static int intel_idle(struct cpuidle_device *dev, |
| 99 | struct cpuidle_driver *drv, int index); |
Daniel Lezcano | 25ac776 | 2012-07-05 15:23:25 +0200 | [diff] [blame] | 100 | static int intel_idle_cpu_init(int cpu); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 101 | |
| 102 | static struct cpuidle_state *cpuidle_state_table; |
| 103 | |
| 104 | /* |
Len Brown | 956d033 | 2011-01-12 02:51:20 -0500 | [diff] [blame] | 105 | * Set this flag for states where the HW flushes the TLB for us |
| 106 | * and so we don't need cross-calls to keep it consistent. |
| 107 | * If this flag is set, SW flushes the TLB, so even if the |
| 108 | * HW doesn't do the flushing, this flag is safe to use. |
| 109 | */ |
| 110 | #define CPUIDLE_FLAG_TLB_FLUSHED 0x10000 |
| 111 | |
| 112 | /* |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 113 | * MWAIT takes an 8-bit "hint" in EAX "suggesting" |
| 114 | * the C-state (top nibble) and sub-state (bottom nibble) |
| 115 | * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc. |
| 116 | * |
| 117 | * We store the hint at the top of our "flags" for each state. |
| 118 | */ |
| 119 | #define flg2MWAIT(flags) (((flags) >> 24) & 0xFF) |
| 120 | #define MWAIT2flg(eax) ((eax & 0xFF) << 24) |
| 121 | |
| 122 | /* |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 123 | * States are indexed by the cstate number, |
| 124 | * which is also the index into the MWAIT hint array. |
| 125 | * Thus C0 is a dummy. |
| 126 | */ |
Len Brown | 137ecc7 | 2013-02-01 21:35:35 -0500 | [diff] [blame] | 127 | static struct cpuidle_state nehalem_cstates[CPUIDLE_STATE_MAX] = { |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 128 | { |
Thomas Renninger | 15e123e | 2011-02-27 22:36:43 +0100 | [diff] [blame] | 129 | .name = "C1-NHM", |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 130 | .desc = "MWAIT 0x00", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 131 | .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 132 | .exit_latency = 3, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 133 | .target_residency = 6, |
| 134 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 135 | { |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 136 | .name = "C1E-NHM", |
| 137 | .desc = "MWAIT 0x01", |
| 138 | .flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID, |
| 139 | .exit_latency = 10, |
| 140 | .target_residency = 20, |
| 141 | .enter = &intel_idle }, |
| 142 | { |
Thomas Renninger | 15e123e | 2011-02-27 22:36:43 +0100 | [diff] [blame] | 143 | .name = "C3-NHM", |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 144 | .desc = "MWAIT 0x10", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 145 | .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 146 | .exit_latency = 20, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 147 | .target_residency = 80, |
| 148 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 149 | { |
Thomas Renninger | 15e123e | 2011-02-27 22:36:43 +0100 | [diff] [blame] | 150 | .name = "C6-NHM", |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 151 | .desc = "MWAIT 0x20", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 152 | .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 153 | .exit_latency = 200, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 154 | .target_residency = 800, |
| 155 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 156 | { |
| 157 | .enter = NULL } |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 158 | }; |
| 159 | |
Len Brown | 137ecc7 | 2013-02-01 21:35:35 -0500 | [diff] [blame] | 160 | static struct cpuidle_state snb_cstates[CPUIDLE_STATE_MAX] = { |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 161 | { |
Thomas Renninger | 15e123e | 2011-02-27 22:36:43 +0100 | [diff] [blame] | 162 | .name = "C1-SNB", |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 163 | .desc = "MWAIT 0x00", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 164 | .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID, |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 165 | .exit_latency = 2, |
| 166 | .target_residency = 2, |
| 167 | .enter = &intel_idle }, |
| 168 | { |
| 169 | .name = "C1E-SNB", |
| 170 | .desc = "MWAIT 0x01", |
| 171 | .flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID, |
| 172 | .exit_latency = 10, |
| 173 | .target_residency = 20, |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 174 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 175 | { |
Thomas Renninger | 15e123e | 2011-02-27 22:36:43 +0100 | [diff] [blame] | 176 | .name = "C3-SNB", |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 177 | .desc = "MWAIT 0x10", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 178 | .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 179 | .exit_latency = 80, |
Len Brown | ddbd550 | 2010-12-13 18:28:22 -0500 | [diff] [blame] | 180 | .target_residency = 211, |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 181 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 182 | { |
Thomas Renninger | 15e123e | 2011-02-27 22:36:43 +0100 | [diff] [blame] | 183 | .name = "C6-SNB", |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 184 | .desc = "MWAIT 0x20", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 185 | .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 186 | .exit_latency = 104, |
Len Brown | ddbd550 | 2010-12-13 18:28:22 -0500 | [diff] [blame] | 187 | .target_residency = 345, |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 188 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 189 | { |
Thomas Renninger | 15e123e | 2011-02-27 22:36:43 +0100 | [diff] [blame] | 190 | .name = "C7-SNB", |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 191 | .desc = "MWAIT 0x30", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 192 | .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 193 | .exit_latency = 109, |
Len Brown | ddbd550 | 2010-12-13 18:28:22 -0500 | [diff] [blame] | 194 | .target_residency = 345, |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 195 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 196 | { |
| 197 | .enter = NULL } |
Len Brown | d13780d | 2010-07-07 00:12:03 -0400 | [diff] [blame] | 198 | }; |
| 199 | |
Len Brown | 137ecc7 | 2013-02-01 21:35:35 -0500 | [diff] [blame] | 200 | static struct cpuidle_state ivb_cstates[CPUIDLE_STATE_MAX] = { |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 201 | { |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 202 | .name = "C1-IVB", |
| 203 | .desc = "MWAIT 0x00", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 204 | .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID, |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 205 | .exit_latency = 1, |
| 206 | .target_residency = 1, |
| 207 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 208 | { |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 209 | .name = "C1E-IVB", |
| 210 | .desc = "MWAIT 0x01", |
| 211 | .flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID, |
| 212 | .exit_latency = 10, |
| 213 | .target_residency = 20, |
| 214 | .enter = &intel_idle }, |
| 215 | { |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 216 | .name = "C3-IVB", |
| 217 | .desc = "MWAIT 0x10", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 218 | .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 219 | .exit_latency = 59, |
| 220 | .target_residency = 156, |
| 221 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 222 | { |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 223 | .name = "C6-IVB", |
| 224 | .desc = "MWAIT 0x20", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 225 | .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 226 | .exit_latency = 80, |
| 227 | .target_residency = 300, |
| 228 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 229 | { |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 230 | .name = "C7-IVB", |
| 231 | .desc = "MWAIT 0x30", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 232 | .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 233 | .exit_latency = 87, |
| 234 | .target_residency = 300, |
| 235 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 236 | { |
| 237 | .enter = NULL } |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 238 | }; |
| 239 | |
Len Brown | 137ecc7 | 2013-02-01 21:35:35 -0500 | [diff] [blame] | 240 | static struct cpuidle_state hsw_cstates[CPUIDLE_STATE_MAX] = { |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 241 | { |
Len Brown | 85a4d2d | 2013-01-31 14:40:49 -0500 | [diff] [blame] | 242 | .name = "C1-HSW", |
| 243 | .desc = "MWAIT 0x00", |
| 244 | .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID, |
| 245 | .exit_latency = 2, |
| 246 | .target_residency = 2, |
| 247 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 248 | { |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 249 | .name = "C1E-HSW", |
| 250 | .desc = "MWAIT 0x01", |
| 251 | .flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID, |
| 252 | .exit_latency = 10, |
| 253 | .target_residency = 20, |
| 254 | .enter = &intel_idle }, |
| 255 | { |
Len Brown | 85a4d2d | 2013-01-31 14:40:49 -0500 | [diff] [blame] | 256 | .name = "C3-HSW", |
| 257 | .desc = "MWAIT 0x10", |
| 258 | .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
| 259 | .exit_latency = 33, |
| 260 | .target_residency = 100, |
| 261 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 262 | { |
Len Brown | 85a4d2d | 2013-01-31 14:40:49 -0500 | [diff] [blame] | 263 | .name = "C6-HSW", |
| 264 | .desc = "MWAIT 0x20", |
| 265 | .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
| 266 | .exit_latency = 133, |
| 267 | .target_residency = 400, |
| 268 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 269 | { |
Len Brown | 85a4d2d | 2013-01-31 14:40:49 -0500 | [diff] [blame] | 270 | .name = "C7s-HSW", |
| 271 | .desc = "MWAIT 0x32", |
| 272 | .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
| 273 | .exit_latency = 166, |
| 274 | .target_residency = 500, |
| 275 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 276 | { |
| 277 | .enter = NULL } |
Len Brown | 85a4d2d | 2013-01-31 14:40:49 -0500 | [diff] [blame] | 278 | }; |
| 279 | |
Len Brown | 137ecc7 | 2013-02-01 21:35:35 -0500 | [diff] [blame] | 280 | static struct cpuidle_state atom_cstates[CPUIDLE_STATE_MAX] = { |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 281 | { |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 282 | .name = "C1E-ATM", |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 283 | .desc = "MWAIT 0x00", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 284 | .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID, |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 285 | .exit_latency = 10, |
| 286 | .target_residency = 20, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 287 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 288 | { |
Thomas Renninger | 15e123e | 2011-02-27 22:36:43 +0100 | [diff] [blame] | 289 | .name = "C2-ATM", |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 290 | .desc = "MWAIT 0x10", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 291 | .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 292 | .exit_latency = 20, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 293 | .target_residency = 80, |
| 294 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 295 | { |
Thomas Renninger | 15e123e | 2011-02-27 22:36:43 +0100 | [diff] [blame] | 296 | .name = "C4-ATM", |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 297 | .desc = "MWAIT 0x30", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 298 | .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 299 | .exit_latency = 100, |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 300 | .target_residency = 400, |
| 301 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 302 | { |
Thomas Renninger | 15e123e | 2011-02-27 22:36:43 +0100 | [diff] [blame] | 303 | .name = "C6-ATM", |
Len Brown | 7fcca7d | 2010-10-05 13:43:14 -0400 | [diff] [blame] | 304 | .desc = "MWAIT 0x52", |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 305 | .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED, |
Len Brown | 7fcca7d | 2010-10-05 13:43:14 -0400 | [diff] [blame] | 306 | .exit_latency = 140, |
Len Brown | 7fcca7d | 2010-10-05 13:43:14 -0400 | [diff] [blame] | 307 | .target_residency = 560, |
| 308 | .enter = &intel_idle }, |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 309 | { |
| 310 | .enter = NULL } |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 311 | }; |
| 312 | |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 313 | /** |
| 314 | * intel_idle |
| 315 | * @dev: cpuidle_device |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 316 | * @drv: cpuidle driver |
Deepthi Dharwar | e978aa7 | 2011-10-28 16:20:09 +0530 | [diff] [blame] | 317 | * @index: index of cpuidle state |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 318 | * |
Yanmin Zhang | 63ff07b | 2012-01-10 15:48:21 -0800 | [diff] [blame] | 319 | * Must be called under local_irq_disable(). |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 320 | */ |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 321 | static int intel_idle(struct cpuidle_device *dev, |
| 322 | struct cpuidle_driver *drv, int index) |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 323 | { |
| 324 | unsigned long ecx = 1; /* break on interrupt flag */ |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 325 | struct cpuidle_state *state = &drv->states[index]; |
Len Brown | b1beab4 | 2013-01-31 19:55:37 -0500 | [diff] [blame] | 326 | unsigned long eax = flg2MWAIT(state->flags); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 327 | unsigned int cstate; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 328 | int cpu = smp_processor_id(); |
| 329 | |
| 330 | cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1; |
| 331 | |
Suresh Siddha | 6110a1f | 2010-09-30 21:19:07 -0400 | [diff] [blame] | 332 | /* |
Len Brown | c8381cc | 2010-10-15 20:43:06 -0400 | [diff] [blame] | 333 | * leave_mm() to avoid costly and often unnecessary wakeups |
| 334 | * for flushing the user TLB's associated with the active mm. |
Suresh Siddha | 6110a1f | 2010-09-30 21:19:07 -0400 | [diff] [blame] | 335 | */ |
Len Brown | c8381cc | 2010-10-15 20:43:06 -0400 | [diff] [blame] | 336 | if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED) |
Suresh Siddha | 6110a1f | 2010-09-30 21:19:07 -0400 | [diff] [blame] | 337 | leave_mm(cpu); |
| 338 | |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 339 | if (!(lapic_timer_reliable_states & (1 << (cstate)))) |
| 340 | clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu); |
| 341 | |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 342 | stop_critical_timings(); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 343 | if (!need_resched()) { |
| 344 | |
| 345 | __monitor((void *)¤t_thread_info()->flags, 0, 0); |
| 346 | smp_mb(); |
| 347 | if (!need_resched()) |
| 348 | __mwait(eax, ecx); |
| 349 | } |
| 350 | |
| 351 | start_critical_timings(); |
| 352 | |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 353 | if (!(lapic_timer_reliable_states & (1 << (cstate)))) |
| 354 | clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu); |
| 355 | |
Deepthi Dharwar | e978aa7 | 2011-10-28 16:20:09 +0530 | [diff] [blame] | 356 | return index; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 357 | } |
| 358 | |
Shaohua Li | 2a2d31c | 2011-01-10 09:38:12 +0800 | [diff] [blame] | 359 | static void __setup_broadcast_timer(void *arg) |
| 360 | { |
| 361 | unsigned long reason = (unsigned long)arg; |
| 362 | int cpu = smp_processor_id(); |
| 363 | |
| 364 | reason = reason ? |
| 365 | CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF; |
| 366 | |
| 367 | clockevents_notify(reason, &cpu); |
| 368 | } |
| 369 | |
Daniel Lezcano | 25ac776 | 2012-07-05 15:23:25 +0200 | [diff] [blame] | 370 | static int cpu_hotplug_notify(struct notifier_block *n, |
| 371 | unsigned long action, void *hcpu) |
Shaohua Li | 2a2d31c | 2011-01-10 09:38:12 +0800 | [diff] [blame] | 372 | { |
| 373 | int hotcpu = (unsigned long)hcpu; |
Daniel Lezcano | 25ac776 | 2012-07-05 15:23:25 +0200 | [diff] [blame] | 374 | struct cpuidle_device *dev; |
Shaohua Li | 2a2d31c | 2011-01-10 09:38:12 +0800 | [diff] [blame] | 375 | |
| 376 | switch (action & 0xf) { |
| 377 | case CPU_ONLINE: |
Daniel Lezcano | 25ac776 | 2012-07-05 15:23:25 +0200 | [diff] [blame] | 378 | |
| 379 | if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE) |
| 380 | smp_call_function_single(hotcpu, __setup_broadcast_timer, |
| 381 | (void *)true, 1); |
| 382 | |
| 383 | /* |
| 384 | * Some systems can hotplug a cpu at runtime after |
| 385 | * the kernel has booted, we have to initialize the |
| 386 | * driver in this case |
| 387 | */ |
| 388 | dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu); |
| 389 | if (!dev->registered) |
| 390 | intel_idle_cpu_init(hotcpu); |
| 391 | |
Shaohua Li | 2a2d31c | 2011-01-10 09:38:12 +0800 | [diff] [blame] | 392 | break; |
Shaohua Li | 2a2d31c | 2011-01-10 09:38:12 +0800 | [diff] [blame] | 393 | } |
| 394 | return NOTIFY_OK; |
| 395 | } |
| 396 | |
Daniel Lezcano | 25ac776 | 2012-07-05 15:23:25 +0200 | [diff] [blame] | 397 | static struct notifier_block cpu_hotplug_notifier = { |
| 398 | .notifier_call = cpu_hotplug_notify, |
Shaohua Li | 2a2d31c | 2011-01-10 09:38:12 +0800 | [diff] [blame] | 399 | }; |
| 400 | |
Len Brown | 14796fc | 2011-01-18 20:48:27 -0500 | [diff] [blame] | 401 | static void auto_demotion_disable(void *dummy) |
| 402 | { |
| 403 | unsigned long long msr_bits; |
| 404 | |
| 405 | rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits); |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 406 | msr_bits &= ~(icpu->auto_demotion_disable_flags); |
Len Brown | 14796fc | 2011-01-18 20:48:27 -0500 | [diff] [blame] | 407 | wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits); |
| 408 | } |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 409 | static void c1e_promotion_disable(void *dummy) |
| 410 | { |
| 411 | unsigned long long msr_bits; |
| 412 | |
| 413 | rdmsrl(MSR_IA32_POWER_CTL, msr_bits); |
| 414 | msr_bits &= ~0x2; |
| 415 | wrmsrl(MSR_IA32_POWER_CTL, msr_bits); |
| 416 | } |
Len Brown | 14796fc | 2011-01-18 20:48:27 -0500 | [diff] [blame] | 417 | |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 418 | static const struct idle_cpu idle_cpu_nehalem = { |
| 419 | .state_table = nehalem_cstates, |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 420 | .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE, |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 421 | .disable_promotion_to_c1e = true, |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 422 | }; |
| 423 | |
| 424 | static const struct idle_cpu idle_cpu_atom = { |
| 425 | .state_table = atom_cstates, |
| 426 | }; |
| 427 | |
| 428 | static const struct idle_cpu idle_cpu_lincroft = { |
| 429 | .state_table = atom_cstates, |
| 430 | .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE, |
| 431 | }; |
| 432 | |
| 433 | static const struct idle_cpu idle_cpu_snb = { |
| 434 | .state_table = snb_cstates, |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 435 | .disable_promotion_to_c1e = true, |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 436 | }; |
| 437 | |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 438 | static const struct idle_cpu idle_cpu_ivb = { |
| 439 | .state_table = ivb_cstates, |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 440 | .disable_promotion_to_c1e = true, |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 441 | }; |
| 442 | |
Len Brown | 85a4d2d | 2013-01-31 14:40:49 -0500 | [diff] [blame] | 443 | static const struct idle_cpu idle_cpu_hsw = { |
| 444 | .state_table = hsw_cstates, |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 445 | .disable_promotion_to_c1e = true, |
Len Brown | 85a4d2d | 2013-01-31 14:40:49 -0500 | [diff] [blame] | 446 | }; |
| 447 | |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 448 | #define ICPU(model, cpu) \ |
| 449 | { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu } |
| 450 | |
| 451 | static const struct x86_cpu_id intel_idle_ids[] = { |
| 452 | ICPU(0x1a, idle_cpu_nehalem), |
| 453 | ICPU(0x1e, idle_cpu_nehalem), |
| 454 | ICPU(0x1f, idle_cpu_nehalem), |
Ben Hutchings | 8bf1193 | 2012-02-16 04:13:14 +0000 | [diff] [blame] | 455 | ICPU(0x25, idle_cpu_nehalem), |
| 456 | ICPU(0x2c, idle_cpu_nehalem), |
| 457 | ICPU(0x2e, idle_cpu_nehalem), |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 458 | ICPU(0x1c, idle_cpu_atom), |
| 459 | ICPU(0x26, idle_cpu_lincroft), |
Ben Hutchings | 8bf1193 | 2012-02-16 04:13:14 +0000 | [diff] [blame] | 460 | ICPU(0x2f, idle_cpu_nehalem), |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 461 | ICPU(0x2a, idle_cpu_snb), |
| 462 | ICPU(0x2d, idle_cpu_snb), |
Len Brown | 6edab08 | 2012-06-01 19:45:32 -0400 | [diff] [blame] | 463 | ICPU(0x3a, idle_cpu_ivb), |
Len Brown | 23795e5 | 2012-09-26 22:28:21 -0400 | [diff] [blame] | 464 | ICPU(0x3e, idle_cpu_ivb), |
Len Brown | 85a4d2d | 2013-01-31 14:40:49 -0500 | [diff] [blame] | 465 | ICPU(0x3c, idle_cpu_hsw), |
| 466 | ICPU(0x3f, idle_cpu_hsw), |
| 467 | ICPU(0x45, idle_cpu_hsw), |
Len Brown | 0b15841 | 2013-03-15 10:55:31 -0400 | [diff] [blame] | 468 | ICPU(0x46, idle_cpu_hsw), |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 469 | {} |
| 470 | }; |
| 471 | MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids); |
| 472 | |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 473 | /* |
| 474 | * intel_idle_probe() |
| 475 | */ |
| 476 | static int intel_idle_probe(void) |
| 477 | { |
Len Brown | c423628 | 2010-05-28 02:22:03 -0400 | [diff] [blame] | 478 | unsigned int eax, ebx, ecx; |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 479 | const struct x86_cpu_id *id; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 480 | |
| 481 | if (max_cstate == 0) { |
| 482 | pr_debug(PREFIX "disabled\n"); |
| 483 | return -EPERM; |
| 484 | } |
| 485 | |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 486 | id = x86_match_cpu(intel_idle_ids); |
| 487 | if (!id) { |
| 488 | if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL && |
| 489 | boot_cpu_data.x86 == 6) |
| 490 | pr_debug(PREFIX "does not run on family %d model %d\n", |
| 491 | boot_cpu_data.x86, boot_cpu_data.x86_model); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 492 | return -ENODEV; |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 493 | } |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 494 | |
| 495 | if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF) |
| 496 | return -ENODEV; |
| 497 | |
Len Brown | c423628 | 2010-05-28 02:22:03 -0400 | [diff] [blame] | 498 | cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 499 | |
| 500 | if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) || |
Thomas Renninger | 5c2a9f0 | 2011-12-04 22:17:29 +0100 | [diff] [blame] | 501 | !(ecx & CPUID5_ECX_INTERRUPT_BREAK) || |
| 502 | !mwait_substates) |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 503 | return -ENODEV; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 504 | |
Len Brown | c423628 | 2010-05-28 02:22:03 -0400 | [diff] [blame] | 505 | pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 506 | |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 507 | icpu = (const struct idle_cpu *)id->driver_data; |
| 508 | cpuidle_state_table = icpu->state_table; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 509 | |
Len Brown | 56b9aea | 2010-12-02 01:19:32 -0500 | [diff] [blame] | 510 | if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */ |
Shaohua Li | 2a2d31c | 2011-01-10 09:38:12 +0800 | [diff] [blame] | 511 | lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE; |
Daniel Lezcano | 25ac776 | 2012-07-05 15:23:25 +0200 | [diff] [blame] | 512 | else |
Shaohua Li | 39a74fd | 2012-01-10 15:48:19 -0800 | [diff] [blame] | 513 | on_each_cpu(__setup_broadcast_timer, (void *)true, 1); |
Daniel Lezcano | 25ac776 | 2012-07-05 15:23:25 +0200 | [diff] [blame] | 514 | |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 515 | pr_debug(PREFIX "v" INTEL_IDLE_VERSION |
| 516 | " model 0x%X\n", boot_cpu_data.x86_model); |
| 517 | |
| 518 | pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n", |
| 519 | lapic_timer_reliable_states); |
| 520 | return 0; |
| 521 | } |
| 522 | |
| 523 | /* |
| 524 | * intel_idle_cpuidle_devices_uninit() |
| 525 | * unregister, free cpuidle_devices |
| 526 | */ |
| 527 | static void intel_idle_cpuidle_devices_uninit(void) |
| 528 | { |
| 529 | int i; |
| 530 | struct cpuidle_device *dev; |
| 531 | |
| 532 | for_each_online_cpu(i) { |
| 533 | dev = per_cpu_ptr(intel_idle_cpuidle_devices, i); |
| 534 | cpuidle_unregister_device(dev); |
| 535 | } |
| 536 | |
| 537 | free_percpu(intel_idle_cpuidle_devices); |
| 538 | return; |
| 539 | } |
| 540 | /* |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 541 | * intel_idle_cpuidle_driver_init() |
| 542 | * allocate, initialize cpuidle_states |
| 543 | */ |
| 544 | static int intel_idle_cpuidle_driver_init(void) |
| 545 | { |
| 546 | int cstate; |
| 547 | struct cpuidle_driver *drv = &intel_idle_driver; |
| 548 | |
| 549 | drv->state_count = 1; |
| 550 | |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 551 | for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) { |
| 552 | int num_substates, mwait_hint, mwait_cstate, mwait_substate; |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 553 | |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 554 | if (cpuidle_state_table[cstate].enter == NULL) |
| 555 | break; |
| 556 | |
| 557 | if (cstate + 1 > max_cstate) { |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 558 | printk(PREFIX "max_cstate %d reached\n", |
| 559 | max_cstate); |
| 560 | break; |
| 561 | } |
| 562 | |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 563 | mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags); |
| 564 | mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint); |
| 565 | mwait_substate = MWAIT_HINT2SUBSTATE(mwait_hint); |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 566 | |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 567 | /* does the state exist in CPUID.MWAIT? */ |
| 568 | num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4)) |
| 569 | & MWAIT_SUBSTATE_MASK; |
| 570 | |
| 571 | /* if sub-state in table is not enumerated by CPUID */ |
| 572 | if ((mwait_substate + 1) > num_substates) |
| 573 | continue; |
| 574 | |
| 575 | if (((mwait_cstate + 1) > 2) && |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 576 | !boot_cpu_has(X86_FEATURE_NONSTOP_TSC)) |
| 577 | mark_tsc_unstable("TSC halts in idle" |
| 578 | " states deeper than C2"); |
| 579 | |
| 580 | drv->states[drv->state_count] = /* structure copy */ |
| 581 | cpuidle_state_table[cstate]; |
| 582 | |
| 583 | drv->state_count += 1; |
| 584 | } |
| 585 | |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 586 | if (icpu->auto_demotion_disable_flags) |
Shaohua Li | 39a74fd | 2012-01-10 15:48:19 -0800 | [diff] [blame] | 587 | on_each_cpu(auto_demotion_disable, NULL, 1); |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 588 | |
Len Brown | 32e9518 | 2013-02-02 01:31:56 -0500 | [diff] [blame] | 589 | if (icpu->disable_promotion_to_c1e) /* each-cpu is redundant */ |
| 590 | on_each_cpu(c1e_promotion_disable, NULL, 1); |
| 591 | |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 592 | return 0; |
| 593 | } |
| 594 | |
| 595 | |
| 596 | /* |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 597 | * intel_idle_cpu_init() |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 598 | * allocate, initialize, register cpuidle_devices |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 599 | * @cpu: cpu/core to initialize |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 600 | */ |
Daniel Lezcano | 25ac776 | 2012-07-05 15:23:25 +0200 | [diff] [blame] | 601 | static int intel_idle_cpu_init(int cpu) |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 602 | { |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 603 | int cstate; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 604 | struct cpuidle_device *dev; |
| 605 | |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 606 | dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 607 | |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 608 | dev->state_count = 1; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 609 | |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 610 | for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) { |
| 611 | int num_substates, mwait_hint, mwait_cstate, mwait_substate; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 612 | |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 613 | if (cpuidle_state_table[cstate].enter == NULL) |
| 614 | continue; |
| 615 | |
| 616 | if (cstate + 1 > max_cstate) { |
Marcos Paulo de Souza | dc716e9 | 2012-03-21 16:33:43 -0700 | [diff] [blame] | 617 | printk(PREFIX "max_cstate %d reached\n", max_cstate); |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 618 | break; |
| 619 | } |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 620 | |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 621 | mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags); |
| 622 | mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint); |
| 623 | mwait_substate = MWAIT_HINT2SUBSTATE(mwait_hint); |
| 624 | |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 625 | /* does the state exist in CPUID.MWAIT? */ |
Len Brown | e022e7e | 2013-02-01 23:37:30 -0500 | [diff] [blame] | 626 | num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4)) |
| 627 | & MWAIT_SUBSTATE_MASK; |
| 628 | |
| 629 | /* if sub-state in table is not enumerated by CPUID */ |
| 630 | if ((mwait_substate + 1) > num_substates) |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 631 | continue; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 632 | |
Marcos Paulo de Souza | dc716e9 | 2012-03-21 16:33:43 -0700 | [diff] [blame] | 633 | dev->state_count += 1; |
| 634 | } |
| 635 | |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 636 | dev->cpu = cpu; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 637 | |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 638 | if (cpuidle_register_device(dev)) { |
| 639 | pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu); |
| 640 | intel_idle_cpuidle_devices_uninit(); |
| 641 | return -EIO; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 642 | } |
| 643 | |
Andi Kleen | b66b8b9 | 2012-01-26 00:09:07 +0100 | [diff] [blame] | 644 | if (icpu->auto_demotion_disable_flags) |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 645 | smp_call_function_single(cpu, auto_demotion_disable, NULL, 1); |
| 646 | |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 647 | return 0; |
| 648 | } |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 649 | |
| 650 | static int __init intel_idle_init(void) |
| 651 | { |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 652 | int retval, i; |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 653 | |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 654 | /* Do not load intel_idle at all for now if idle= is passed */ |
| 655 | if (boot_option_idle_override != IDLE_NO_OVERRIDE) |
| 656 | return -ENODEV; |
| 657 | |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 658 | retval = intel_idle_probe(); |
| 659 | if (retval) |
| 660 | return retval; |
| 661 | |
Deepthi Dharwar | 46bcfad | 2011-10-28 16:20:42 +0530 | [diff] [blame] | 662 | intel_idle_cpuidle_driver_init(); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 663 | retval = cpuidle_register_driver(&intel_idle_driver); |
| 664 | if (retval) { |
Konrad Rzeszutek Wilk | 3735d52 | 2012-08-16 22:06:55 +0200 | [diff] [blame] | 665 | struct cpuidle_driver *drv = cpuidle_get_driver(); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 666 | printk(KERN_DEBUG PREFIX "intel_idle yielding to %s", |
Konrad Rzeszutek Wilk | 3735d52 | 2012-08-16 22:06:55 +0200 | [diff] [blame] | 667 | drv ? drv->name : "none"); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 668 | return retval; |
| 669 | } |
| 670 | |
Thomas Renninger | 65b7f83 | 2012-01-17 22:40:08 +0100 | [diff] [blame] | 671 | intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device); |
| 672 | if (intel_idle_cpuidle_devices == NULL) |
| 673 | return -ENOMEM; |
| 674 | |
| 675 | for_each_online_cpu(i) { |
| 676 | retval = intel_idle_cpu_init(i); |
| 677 | if (retval) { |
| 678 | cpuidle_unregister_driver(&intel_idle_driver); |
| 679 | return retval; |
| 680 | } |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 681 | } |
Konrad Rzeszutek Wilk | 6f8c2e7 | 2013-01-16 23:40:01 +0100 | [diff] [blame] | 682 | register_cpu_notifier(&cpu_hotplug_notifier); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 683 | |
| 684 | return 0; |
| 685 | } |
| 686 | |
| 687 | static void __exit intel_idle_exit(void) |
| 688 | { |
| 689 | intel_idle_cpuidle_devices_uninit(); |
| 690 | cpuidle_unregister_driver(&intel_idle_driver); |
| 691 | |
Daniel Lezcano | 25ac776 | 2012-07-05 15:23:25 +0200 | [diff] [blame] | 692 | |
| 693 | if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE) |
Shaohua Li | 39a74fd | 2012-01-10 15:48:19 -0800 | [diff] [blame] | 694 | on_each_cpu(__setup_broadcast_timer, (void *)false, 1); |
Daniel Lezcano | 25ac776 | 2012-07-05 15:23:25 +0200 | [diff] [blame] | 695 | unregister_cpu_notifier(&cpu_hotplug_notifier); |
Shaohua Li | 2a2d31c | 2011-01-10 09:38:12 +0800 | [diff] [blame] | 696 | |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 697 | return; |
| 698 | } |
| 699 | |
| 700 | module_init(intel_idle_init); |
| 701 | module_exit(intel_idle_exit); |
| 702 | |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 703 | module_param(max_cstate, int, 0444); |
Len Brown | 2671717 | 2010-03-08 14:07:30 -0500 | [diff] [blame] | 704 | |
| 705 | MODULE_AUTHOR("Len Brown <len.brown@intel.com>"); |
| 706 | MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION); |
| 707 | MODULE_LICENSE("GPL"); |