blob: 1eafceefeac9b00c0e5878b6de35dc09000a7290 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
19#include <linux/kernel.h>
20#include <linux/mm.h>
21#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/stddef.h>
23#include <linux/unistd.h>
24#include <linux/ptrace.h>
25#include <linux/slab.h>
26#include <linux/user.h>
27#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/prctl.h>
29#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040030#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/kallsyms.h>
32#include <linux/mqueue.h>
33#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100034#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080035#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010036#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000037#include <linux/personality.h>
38#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053039#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110040#include <linux/uaccess.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041
42#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100043#include <asm/io.h>
44#include <asm/processor.h>
45#include <asm/mmu.h>
46#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110047#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110048#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010049#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010050#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010051#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000052#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010053#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100054#ifdef CONFIG_PPC64
55#include <asm/firmware.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100056#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110057#include <asm/code-patching.h>
Luis Machadod6a61bf2008-07-24 02:10:41 +100058#include <linux/kprobes.h>
59#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100060
Michael Neuling8b3c34c2013-02-13 16:21:32 +000061/* Transactional Memory debug */
62#ifdef TM_DEBUG_SW
63#define TM_DEBUG(x...) printk(KERN_INFO x)
64#else
65#define TM_DEBUG(x...) do { } while(0)
66#endif
67
Paul Mackerras14cf11a2005-09-26 16:04:21 +100068extern unsigned long _get_SP(void);
69
Paul Mackerrasd31626f2014-01-13 15:56:29 +110070#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110071static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110072{
73 /*
74 * If we are saving the current thread's registers, and the
75 * thread is in a transactional state, set the TIF_RESTORE_TM
76 * bit so that we know to restore the registers before
77 * returning to userspace.
78 */
79 if (tsk == current && tsk->thread.regs &&
80 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
81 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +053082 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +110083 set_thread_flag(TIF_RESTORE_TM);
84 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +110085}
Paul Mackerrasd31626f2014-01-13 15:56:29 +110086#else
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110087static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Paul Mackerrasd31626f2014-01-13 15:56:29 +110088#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
89
Anton Blanchard3eb5d582015-10-29 11:44:06 +110090bool strict_msr_control;
91EXPORT_SYMBOL(strict_msr_control);
92
93static int __init enable_strict_msr_control(char *str)
94{
95 strict_msr_control = true;
96 pr_info("Enabling strict facility control\n");
97
98 return 0;
99}
100early_param("ppc_strict_facility_enable", enable_strict_msr_control);
101
102void msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100103{
104 unsigned long oldmsr = mfmsr();
105 unsigned long newmsr;
106
107 newmsr = oldmsr | bits;
108
109#ifdef CONFIG_VSX
110 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
111 newmsr |= MSR_VSX;
112#endif
113
114 if (oldmsr != newmsr)
115 mtmsr_isync(newmsr);
116}
117
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100118void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100119{
120 unsigned long oldmsr = mfmsr();
121 unsigned long newmsr;
122
123 newmsr = oldmsr & ~bits;
124
125#ifdef CONFIG_VSX
126 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
127 newmsr &= ~MSR_VSX;
128#endif
129
130 if (oldmsr != newmsr)
131 mtmsr_isync(newmsr);
132}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100133EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100134
Kevin Hao037f0ee2013-07-14 17:02:05 +0800135#ifdef CONFIG_PPC_FPU
Anton Blanchard98da5812015-10-29 11:44:01 +1100136void giveup_fpu(struct task_struct *tsk)
137{
Anton Blanchard98da5812015-10-29 11:44:01 +1100138 check_if_tm_restore_required(tsk);
139
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100140 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100141 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100142 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100143}
144EXPORT_SYMBOL(giveup_fpu);
145
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000146/*
147 * Make sure the floating-point register state in the
148 * the thread_struct is up to date for task tsk.
149 */
150void flush_fp_to_thread(struct task_struct *tsk)
151{
152 if (tsk->thread.regs) {
153 /*
154 * We need to disable preemption here because if we didn't,
155 * another process could get scheduled after the regs->msr
156 * test but before we have finished saving the FP registers
157 * to the thread_struct. That process could take over the
158 * FPU, and then when we get scheduled again we would store
159 * bogus values for the remaining FP registers.
160 */
161 preempt_disable();
162 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000163 /*
164 * This should only ever be called for current or
165 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100166 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000167 * there is something wrong if a stopped child appears
168 * to still have its FP state in the CPU registers.
169 */
170 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100171 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000172 }
173 preempt_enable();
174 }
175}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000176EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100177#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000178
179void enable_kernel_fp(void)
180{
181 WARN_ON(preemptible());
182
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100183 msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100184
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100185 if (current->thread.regs && (current->thread.regs->msr & MSR_FP))
186 __giveup_fpu(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000187}
188EXPORT_SYMBOL(enable_kernel_fp);
189
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000190#ifdef CONFIG_ALTIVEC
Anton Blanchard98da5812015-10-29 11:44:01 +1100191void giveup_altivec(struct task_struct *tsk)
192{
Anton Blanchard98da5812015-10-29 11:44:01 +1100193 check_if_tm_restore_required(tsk);
194
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100195 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100196 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100197 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100198}
199EXPORT_SYMBOL(giveup_altivec);
200
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201void enable_kernel_altivec(void)
202{
203 WARN_ON(preemptible());
204
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100205 msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100206
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100207 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC))
208 __giveup_altivec(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000209}
210EXPORT_SYMBOL(enable_kernel_altivec);
211
212/*
213 * Make sure the VMX/Altivec register state in the
214 * the thread_struct is up to date for task tsk.
215 */
216void flush_altivec_to_thread(struct task_struct *tsk)
217{
218 if (tsk->thread.regs) {
219 preempt_disable();
220 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000221 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100222 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000223 }
224 preempt_enable();
225 }
226}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000227EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000228#endif /* CONFIG_ALTIVEC */
229
Michael Neulingce48b212008-06-25 14:07:18 +1000230#ifdef CONFIG_VSX
Anton Blancharda7d623d2015-10-29 11:44:02 +1100231void giveup_vsx(struct task_struct *tsk)
232{
Anton Blancharda7d623d2015-10-29 11:44:02 +1100233 check_if_tm_restore_required(tsk);
234
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100235 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100236 if (tsk->thread.regs->msr & MSR_FP)
237 __giveup_fpu(tsk);
238 if (tsk->thread.regs->msr & MSR_VEC)
239 __giveup_altivec(tsk);
240 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100241 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100242}
243EXPORT_SYMBOL(giveup_vsx);
244
Michael Neulingce48b212008-06-25 14:07:18 +1000245void enable_kernel_vsx(void)
246{
247 WARN_ON(preemptible());
248
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100249 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100250
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100251 if (current->thread.regs && (current->thread.regs->msr & MSR_VSX)) {
252 if (current->thread.regs->msr & MSR_FP)
253 __giveup_fpu(current);
254 if (current->thread.regs->msr & MSR_VEC)
255 __giveup_altivec(current);
256 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100257 }
Michael Neulingce48b212008-06-25 14:07:18 +1000258}
259EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000260
261void flush_vsx_to_thread(struct task_struct *tsk)
262{
263 if (tsk->thread.regs) {
264 preempt_disable();
265 if (tsk->thread.regs->msr & MSR_VSX) {
Michael Neulingce48b212008-06-25 14:07:18 +1000266 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000267 giveup_vsx(tsk);
268 }
269 preempt_enable();
270 }
271}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000272EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Michael Neulingce48b212008-06-25 14:07:18 +1000273#endif /* CONFIG_VSX */
274
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000275#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100276void giveup_spe(struct task_struct *tsk)
277{
Anton Blanchard98da5812015-10-29 11:44:01 +1100278 check_if_tm_restore_required(tsk);
279
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100280 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100281 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100282 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100283}
284EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000285
286void enable_kernel_spe(void)
287{
288 WARN_ON(preemptible());
289
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100290 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100291
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100292 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE))
293 __giveup_spe(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294}
295EXPORT_SYMBOL(enable_kernel_spe);
296
297void flush_spe_to_thread(struct task_struct *tsk)
298{
299 if (tsk->thread.regs) {
300 preempt_disable();
301 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000302 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500303 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500304 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000305 }
306 preempt_enable();
307 }
308}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000309#endif /* CONFIG_SPE */
310
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000311#ifdef CONFIG_PPC_ADV_DEBUG_REGS
312void do_send_trap(struct pt_regs *regs, unsigned long address,
313 unsigned long error_code, int signal_code, int breakpt)
314{
315 siginfo_t info;
316
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000317 current->thread.trap_nr = signal_code;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000318 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
319 11, SIGSEGV) == NOTIFY_STOP)
320 return;
321
322 /* Deliver the signal to userspace */
323 info.si_signo = SIGTRAP;
324 info.si_errno = breakpt; /* breakpoint or watchpoint id */
325 info.si_code = signal_code;
326 info.si_addr = (void __user *)address;
327 force_sig_info(SIGTRAP, &info, current);
328}
329#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000330void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000331 unsigned long error_code)
332{
333 siginfo_t info;
334
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000335 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000336 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
337 11, SIGSEGV) == NOTIFY_STOP)
338 return;
339
Michael Neuling9422de32012-12-20 14:06:44 +0000340 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000341 return;
342
Michael Neuling9422de32012-12-20 14:06:44 +0000343 /* Clear the breakpoint */
344 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000345
346 /* Deliver the signal to userspace */
347 info.si_signo = SIGTRAP;
348 info.si_errno = 0;
349 info.si_code = TRAP_HWBKPT;
350 info.si_addr = (void __user *)address;
351 force_sig_info(SIGTRAP, &info, current);
352}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000353#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000354
Michael Neuling9422de32012-12-20 14:06:44 +0000355static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100356
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000357#ifdef CONFIG_PPC_ADV_DEBUG_REGS
358/*
359 * Set the debug registers back to their default "safe" values.
360 */
361static void set_debug_reg_defaults(struct thread_struct *thread)
362{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530363 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000364#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530365 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000366#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530367 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000368#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530369 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000370#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530371 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000372#ifdef CONFIG_BOOKE
373 /*
374 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
375 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530376 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000377 DBCR1_IAC3US | DBCR1_IAC4US;
378 /*
379 * Force Data Address Compare User/Supervisor bits to be User-only
380 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
381 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530382 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000383#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530384 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000385#endif
386}
387
Scott Woodf5f97212013-11-22 15:52:29 -0600388static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000389{
Scott Wood6cecf762013-05-13 14:14:53 +0000390 /*
391 * We could have inherited MSR_DE from userspace, since
392 * it doesn't get cleared on exception entry. Make sure
393 * MSR_DE is clear before we enable any debug events.
394 */
395 mtmsr(mfmsr() & ~MSR_DE);
396
Scott Woodf5f97212013-11-22 15:52:29 -0600397 mtspr(SPRN_IAC1, debug->iac1);
398 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000399#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600400 mtspr(SPRN_IAC3, debug->iac3);
401 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000402#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600403 mtspr(SPRN_DAC1, debug->dac1);
404 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000405#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600406 mtspr(SPRN_DVC1, debug->dvc1);
407 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000408#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600409 mtspr(SPRN_DBCR0, debug->dbcr0);
410 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000411#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600412 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000413#endif
414}
415/*
416 * Unless neither the old or new thread are making use of the
417 * debug registers, set the debug registers from the values
418 * stored in the new thread.
419 */
Scott Woodf5f97212013-11-22 15:52:29 -0600420void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000421{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530422 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600423 || (new_debug->dbcr0 & DBCR0_IDM))
424 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000425}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530426EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000427#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000428#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000429static void set_debug_reg_defaults(struct thread_struct *thread)
430{
Michael Neuling9422de32012-12-20 14:06:44 +0000431 thread->hw_brk.address = 0;
432 thread->hw_brk.type = 0;
Michael Neulingb9818c32013-01-10 14:25:34 +0000433 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000434}
K.Prasade0780b72011-02-10 04:44:35 +0000435#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000436#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
437
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000438#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000439static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
440{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000441 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000442#ifdef CONFIG_PPC_47x
443 isync();
444#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000445 return 0;
446}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000447#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000448static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
449{
Michael Ellermancab0af92005-11-03 15:30:49 +1100450 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000451 if (cpu_has_feature(CPU_FTR_DABRX))
452 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100453 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000454}
Michael Neuling9422de32012-12-20 14:06:44 +0000455#else
456static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
457{
458 return -EINVAL;
459}
460#endif
461
462static inline int set_dabr(struct arch_hw_breakpoint *brk)
463{
464 unsigned long dabr, dabrx;
465
466 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
467 dabrx = ((brk->type >> 3) & 0x7);
468
469 if (ppc_md.set_dabr)
470 return ppc_md.set_dabr(dabr, dabrx);
471
472 return __set_dabr(dabr, dabrx);
473}
474
Michael Neulingbf99de32012-12-20 14:06:45 +0000475static inline int set_dawr(struct arch_hw_breakpoint *brk)
476{
Michael Neuling05d694e2013-01-24 15:02:58 +0000477 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000478
479 dawr = brk->address;
480
481 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
482 << (63 - 58); //* read/write bits */
483 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
484 << (63 - 59); //* translate */
485 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
486 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000487 /* dawr length is stored in field MDR bits 48:53. Matches range in
488 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
489 0b111111=64DW.
490 brk->len is in bytes.
491 This aligns up to double word size, shifts and does the bias.
492 */
493 mrd = ((brk->len + 7) >> 3) - 1;
494 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000495
496 if (ppc_md.set_dawr)
497 return ppc_md.set_dawr(dawr, dawrx);
498 mtspr(SPRN_DAWR, dawr);
499 mtspr(SPRN_DAWRX, dawrx);
500 return 0;
501}
502
Paul Gortmaker21f58502014-04-29 15:25:17 -0400503void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000504{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500505 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000506
Michael Neulingbf99de32012-12-20 14:06:45 +0000507 if (cpu_has_feature(CPU_FTR_DAWR))
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400508 set_dawr(brk);
509 else
510 set_dabr(brk);
Michael Neuling9422de32012-12-20 14:06:44 +0000511}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000512
Paul Gortmaker21f58502014-04-29 15:25:17 -0400513void set_breakpoint(struct arch_hw_breakpoint *brk)
514{
515 preempt_disable();
516 __set_breakpoint(brk);
517 preempt_enable();
518}
519
Paul Mackerras06d67d52005-10-10 22:29:05 +1000520#ifdef CONFIG_PPC64
521DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000522#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000523
Michael Neuling9422de32012-12-20 14:06:44 +0000524static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
525 struct arch_hw_breakpoint *b)
526{
527 if (a->address != b->address)
528 return false;
529 if (a->type != b->type)
530 return false;
531 if (a->len != b->len)
532 return false;
533 return true;
534}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100535
Michael Neulingfb096922013-02-13 16:21:37 +0000536#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100537static void tm_reclaim_thread(struct thread_struct *thr,
538 struct thread_info *ti, uint8_t cause)
539{
540 unsigned long msr_diff = 0;
541
542 /*
543 * If FP/VSX registers have been already saved to the
544 * thread_struct, move them to the transact_fp array.
545 * We clear the TIF_RESTORE_TM bit since after the reclaim
546 * the thread will no longer be transactional.
547 */
548 if (test_ti_thread_flag(ti, TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +0530549 msr_diff = thr->ckpt_regs.msr & ~thr->regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100550 if (msr_diff & MSR_FP)
551 memcpy(&thr->transact_fp, &thr->fp_state,
552 sizeof(struct thread_fp_state));
553 if (msr_diff & MSR_VEC)
554 memcpy(&thr->transact_vr, &thr->vr_state,
555 sizeof(struct thread_vr_state));
556 clear_ti_thread_flag(ti, TIF_RESTORE_TM);
557 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX | MSR_FE0 | MSR_FE1;
558 }
559
560 tm_reclaim(thr, thr->regs->msr, cause);
561
562 /* Having done the reclaim, we now have the checkpointed
563 * FP/VSX values in the registers. These might be valid
564 * even if we have previously called enable_kernel_fp() or
565 * flush_fp_to_thread(), so update thr->regs->msr to
566 * indicate their current validity.
567 */
568 thr->regs->msr |= msr_diff;
569}
570
571void tm_reclaim_current(uint8_t cause)
572{
573 tm_enable();
574 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
575}
576
Michael Neulingfb096922013-02-13 16:21:37 +0000577static inline void tm_reclaim_task(struct task_struct *tsk)
578{
579 /* We have to work out if we're switching from/to a task that's in the
580 * middle of a transaction.
581 *
582 * In switching we need to maintain a 2nd register state as
583 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
584 * checkpointed (tbegin) state in ckpt_regs and saves the transactional
585 * (current) FPRs into oldtask->thread.transact_fpr[].
586 *
587 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
588 */
589 struct thread_struct *thr = &tsk->thread;
590
591 if (!thr->regs)
592 return;
593
594 if (!MSR_TM_ACTIVE(thr->regs->msr))
595 goto out_and_saveregs;
596
597 /* Stash the original thread MSR, as giveup_fpu et al will
598 * modify it. We hold onto it to see whether the task used
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100599 * FP & vector regs. If the TIF_RESTORE_TM flag is set,
Anshuman Khandual829023d2015-07-06 16:24:10 +0530600 * ckpt_regs.msr is already set.
Michael Neulingfb096922013-02-13 16:21:37 +0000601 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100602 if (!test_ti_thread_flag(task_thread_info(tsk), TIF_RESTORE_TM))
Anshuman Khandual829023d2015-07-06 16:24:10 +0530603 thr->ckpt_regs.msr = thr->regs->msr;
Michael Neulingfb096922013-02-13 16:21:37 +0000604
605 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
606 "ccr=%lx, msr=%lx, trap=%lx)\n",
607 tsk->pid, thr->regs->nip,
608 thr->regs->ccr, thr->regs->msr,
609 thr->regs->trap);
610
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100611 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000612
613 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
614 tsk->pid);
615
616out_and_saveregs:
617 /* Always save the regs here, even if a transaction's not active.
618 * This context-switches a thread's TM info SPRs. We do it here to
619 * be consistent with the restore path (in recheckpoint) which
620 * cannot happen later in _switch().
621 */
622 tm_save_sprs(thr);
623}
624
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100625extern void __tm_recheckpoint(struct thread_struct *thread,
626 unsigned long orig_msr);
627
628void tm_recheckpoint(struct thread_struct *thread,
629 unsigned long orig_msr)
630{
631 unsigned long flags;
632
633 /* We really can't be interrupted here as the TEXASR registers can't
634 * change and later in the trecheckpoint code, we have a userspace R1.
635 * So let's hard disable over this region.
636 */
637 local_irq_save(flags);
638 hard_irq_disable();
639
640 /* The TM SPRs are restored here, so that TEXASR.FS can be set
641 * before the trecheckpoint and no explosion occurs.
642 */
643 tm_restore_sprs(thread);
644
645 __tm_recheckpoint(thread, orig_msr);
646
647 local_irq_restore(flags);
648}
649
Michael Neulingbc2a9402013-02-13 16:21:40 +0000650static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000651{
652 unsigned long msr;
653
654 if (!cpu_has_feature(CPU_FTR_TM))
655 return;
656
657 /* Recheckpoint the registers of the thread we're about to switch to.
658 *
659 * If the task was using FP, we non-lazily reload both the original and
660 * the speculative FP register states. This is because the kernel
661 * doesn't see if/when a TM rollback occurs, so if we take an FP
662 * unavoidable later, we are unable to determine which set of FP regs
663 * need to be restored.
664 */
665 if (!new->thread.regs)
666 return;
667
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100668 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
669 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000670 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100671 }
Anshuman Khandual829023d2015-07-06 16:24:10 +0530672 msr = new->thread.ckpt_regs.msr;
Michael Neulingfb096922013-02-13 16:21:37 +0000673 /* Recheckpoint to restore original checkpointed register state. */
674 TM_DEBUG("*** tm_recheckpoint of pid %d "
675 "(new->msr 0x%lx, new->origmsr 0x%lx)\n",
676 new->pid, new->thread.regs->msr, msr);
677
678 /* This loads the checkpointed FP/VEC state, if used */
679 tm_recheckpoint(&new->thread, msr);
680
681 /* This loads the speculative FP/VEC state, if used */
682 if (msr & MSR_FP) {
683 do_load_up_transact_fpu(&new->thread);
684 new->thread.regs->msr |=
685 (MSR_FP | new->thread.fpexc_mode);
686 }
Michael Neulingf110c0c2013-04-09 16:18:55 +1000687#ifdef CONFIG_ALTIVEC
Michael Neulingfb096922013-02-13 16:21:37 +0000688 if (msr & MSR_VEC) {
689 do_load_up_transact_altivec(&new->thread);
690 new->thread.regs->msr |= MSR_VEC;
691 }
Michael Neulingf110c0c2013-04-09 16:18:55 +1000692#endif
Michael Neulingfb096922013-02-13 16:21:37 +0000693 /* We may as well turn on VSX too since all the state is restored now */
694 if (msr & MSR_VSX)
695 new->thread.regs->msr |= MSR_VSX;
696
697 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
698 "(kernel msr 0x%lx)\n",
699 new->pid, mfmsr());
700}
701
702static inline void __switch_to_tm(struct task_struct *prev)
703{
704 if (cpu_has_feature(CPU_FTR_TM)) {
705 tm_enable();
706 tm_reclaim_task(prev);
707 }
708}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100709
710/*
711 * This is called if we are on the way out to userspace and the
712 * TIF_RESTORE_TM flag is set. It checks if we need to reload
713 * FP and/or vector state and does so if necessary.
714 * If userspace is inside a transaction (whether active or
715 * suspended) and FP/VMX/VSX instructions have ever been enabled
716 * inside that transaction, then we have to keep them enabled
717 * and keep the FP/VMX/VSX state loaded while ever the transaction
718 * continues. The reason is that if we didn't, and subsequently
719 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
720 * we don't know whether it's the same transaction, and thus we
721 * don't know which of the checkpointed state and the transactional
722 * state to use.
723 */
724void restore_tm_state(struct pt_regs *regs)
725{
726 unsigned long msr_diff;
727
728 clear_thread_flag(TIF_RESTORE_TM);
729 if (!MSR_TM_ACTIVE(regs->msr))
730 return;
731
Anshuman Khandual829023d2015-07-06 16:24:10 +0530732 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100733 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
734 if (msr_diff & MSR_FP) {
735 fp_enable();
736 load_fp_state(&current->thread.fp_state);
737 regs->msr |= current->thread.fpexc_mode;
738 }
739 if (msr_diff & MSR_VEC) {
740 vec_enable();
741 load_vr_state(&current->thread.vr_state);
742 }
743 regs->msr |= msr_diff;
744}
745
Michael Neulingfb096922013-02-13 16:21:37 +0000746#else
747#define tm_recheckpoint_new_task(new)
748#define __switch_to_tm(prev)
749#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +0000750
Anton Blanchard152d5232015-10-29 11:43:55 +1100751static inline void save_sprs(struct thread_struct *t)
752{
753#ifdef CONFIG_ALTIVEC
754 if (cpu_has_feature(cpu_has_feature(CPU_FTR_ALTIVEC)))
755 t->vrsave = mfspr(SPRN_VRSAVE);
756#endif
757#ifdef CONFIG_PPC_BOOK3S_64
758 if (cpu_has_feature(CPU_FTR_DSCR))
759 t->dscr = mfspr(SPRN_DSCR);
760
761 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
762 t->bescr = mfspr(SPRN_BESCR);
763 t->ebbhr = mfspr(SPRN_EBBHR);
764 t->ebbrr = mfspr(SPRN_EBBRR);
765
766 t->fscr = mfspr(SPRN_FSCR);
767
768 /*
769 * Note that the TAR is not available for use in the kernel.
770 * (To provide this, the TAR should be backed up/restored on
771 * exception entry/exit instead, and be in pt_regs. FIXME,
772 * this should be in pt_regs anyway (for debug).)
773 */
774 t->tar = mfspr(SPRN_TAR);
775 }
776#endif
777}
778
779static inline void restore_sprs(struct thread_struct *old_thread,
780 struct thread_struct *new_thread)
781{
782#ifdef CONFIG_ALTIVEC
783 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
784 old_thread->vrsave != new_thread->vrsave)
785 mtspr(SPRN_VRSAVE, new_thread->vrsave);
786#endif
787#ifdef CONFIG_PPC_BOOK3S_64
788 if (cpu_has_feature(CPU_FTR_DSCR)) {
789 u64 dscr = get_paca()->dscr_default;
790 u64 fscr = old_thread->fscr & ~FSCR_DSCR;
791
792 if (new_thread->dscr_inherit) {
793 dscr = new_thread->dscr;
794 fscr |= FSCR_DSCR;
795 }
796
797 if (old_thread->dscr != dscr)
798 mtspr(SPRN_DSCR, dscr);
799
800 if (old_thread->fscr != fscr)
801 mtspr(SPRN_FSCR, fscr);
802 }
803
804 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
805 if (old_thread->bescr != new_thread->bescr)
806 mtspr(SPRN_BESCR, new_thread->bescr);
807 if (old_thread->ebbhr != new_thread->ebbhr)
808 mtspr(SPRN_EBBHR, new_thread->ebbhr);
809 if (old_thread->ebbrr != new_thread->ebbrr)
810 mtspr(SPRN_EBBRR, new_thread->ebbrr);
811
812 if (old_thread->tar != new_thread->tar)
813 mtspr(SPRN_TAR, new_thread->tar);
814 }
815#endif
816}
817
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000818struct task_struct *__switch_to(struct task_struct *prev,
819 struct task_struct *new)
820{
821 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000822 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700823#ifdef CONFIG_PPC_BOOK3S_64
824 struct ppc64_tlb_batch *batch;
825#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000826
Anton Blanchard152d5232015-10-29 11:43:55 +1100827 new_thread = &new->thread;
828 old_thread = &current->thread;
829
Michael Neuling7ba5fef2013-10-02 17:15:14 +1000830 WARN_ON(!irqs_disabled());
831
Anton Blanchard152d5232015-10-29 11:43:55 +1100832 /*
833 * We need to save SPRs before treclaim/trecheckpoint as these will
834 * change a number of them.
Michael Neulingc2d52642013-08-09 17:29:30 +1000835 */
Anton Blanchard152d5232015-10-29 11:43:55 +1100836 save_sprs(&prev->thread);
Michael Neulingc2d52642013-08-09 17:29:30 +1000837
Michael Neulingbc2a9402013-02-13 16:21:40 +0000838 __switch_to_tm(prev);
839
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000840 if (prev->thread.regs && (prev->thread.regs->msr & MSR_FP))
841 giveup_fpu(prev);
842#ifdef CONFIG_ALTIVEC
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000843 if (prev->thread.regs && (prev->thread.regs->msr & MSR_VEC))
844 giveup_altivec(prev);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000845#endif /* CONFIG_ALTIVEC */
Michael Neulingce48b212008-06-25 14:07:18 +1000846#ifdef CONFIG_VSX
847 if (prev->thread.regs && (prev->thread.regs->msr & MSR_VSX))
Michael Neuling7c292172008-07-11 16:29:12 +1000848 /* VMX and FPU registers are already save here */
849 __giveup_vsx(prev);
Michael Neulingce48b212008-06-25 14:07:18 +1000850#endif /* CONFIG_VSX */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000851#ifdef CONFIG_SPE
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000852 if ((prev->thread.regs && (prev->thread.regs->msr & MSR_SPE)))
853 giveup_spe(prev);
Paul Mackerrasc0c0d992005-10-01 13:49:08 +1000854#endif /* CONFIG_SPE */
855
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000856#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Scott Woodf5f97212013-11-22 15:52:29 -0600857 switch_booke_debug_regs(&new->thread.debug);
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000858#else
K.Prasad5aae8a52010-06-15 11:35:19 +0530859/*
860 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
861 * schedule DABR
862 */
863#ifndef CONFIG_HAVE_HW_BREAKPOINT
Christoph Lameter69111ba2014-10-21 15:23:25 -0500864 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
Paul Gortmaker21f58502014-04-29 15:25:17 -0400865 __set_breakpoint(&new->thread.hw_brk);
K.Prasad5aae8a52010-06-15 11:35:19 +0530866#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000867#endif
868
Paul Mackerras06d67d52005-10-10 22:29:05 +1000869#ifdef CONFIG_PPC64
870 /*
871 * Collect processor utilization data per process
872 */
873 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
Christoph Lameter69111ba2014-10-21 15:23:25 -0500874 struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000875 long unsigned start_tb, current_tb;
876 start_tb = old_thread->start_tb;
877 cu->current_tb = current_tb = mfspr(SPRN_PURR);
878 old_thread->accum_tb += (current_tb - start_tb);
879 new_thread->start_tb = current_tb;
880 }
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700881#endif /* CONFIG_PPC64 */
882
883#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -0500884 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700885 if (batch->active) {
886 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
887 if (batch->index)
888 __flush_tlb_pending(batch);
889 batch->active = 0;
890 }
891#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +1000892
Anton Blanchard44387e92008-03-17 15:27:09 +1100893 /*
894 * We can't take a PMU exception inside _switch() since there is a
895 * window where the kernel stack SLB and the kernel stack are out
896 * of sync. Hard disable here.
897 */
898 hard_irq_disable();
Michael Neulingbc2a9402013-02-13 16:21:40 +0000899
900 tm_recheckpoint_new_task(new);
901
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000902 last = _switch(old_thread, new_thread);
903
Anton Blanchard152d5232015-10-29 11:43:55 +1100904 /* Need to recalculate these after calling _switch() */
905 old_thread = &last->thread;
906 new_thread = &current->thread;
907
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700908#ifdef CONFIG_PPC_BOOK3S_64
909 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
910 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -0500911 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700912 batch->active = 1;
913 }
914#endif /* CONFIG_PPC_BOOK3S_64 */
915
Anton Blanchard152d5232015-10-29 11:43:55 +1100916 restore_sprs(old_thread, new_thread);
917
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000918 return last;
919}
920
Paul Mackerras06d67d52005-10-10 22:29:05 +1000921static int instructions_to_print = 16;
922
Paul Mackerras06d67d52005-10-10 22:29:05 +1000923static void show_instructions(struct pt_regs *regs)
924{
925 int i;
926 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
927 sizeof(int));
928
929 printk("Instruction dump:");
930
931 for (i = 0; i < instructions_to_print; i++) {
932 int instr;
933
934 if (!(i % 8))
935 printk("\n");
936
Scott Wood0de2d822007-09-28 04:38:55 +1000937#if !defined(CONFIG_BOOKE)
938 /* If executing with the IMMU off, adjust pc rather
939 * than print XXXXXXXX.
940 */
941 if (!(regs->msr & MSR_IR))
942 pc = (unsigned long)phys_to_virt(pc);
943#endif
944
Anton Blanchard00ae36d2006-10-13 12:17:16 +1000945 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +1100946 probe_kernel_address((unsigned int __user *)pc, instr)) {
Ira Snyder40c8cef2012-01-06 12:34:07 +0000947 printk(KERN_CONT "XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +1000948 } else {
949 if (regs->nip == pc)
Ira Snyder40c8cef2012-01-06 12:34:07 +0000950 printk(KERN_CONT "<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000951 else
Ira Snyder40c8cef2012-01-06 12:34:07 +0000952 printk(KERN_CONT "%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000953 }
954
955 pc += sizeof(int);
956 }
957
958 printk("\n");
959}
960
961static struct regbit {
962 unsigned long bit;
963 const char *name;
964} msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +0000965#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
966 {MSR_SF, "SF"},
967 {MSR_HV, "HV"},
968#endif
969 {MSR_VEC, "VEC"},
970 {MSR_VSX, "VSX"},
971#ifdef CONFIG_BOOKE
972 {MSR_CE, "CE"},
973#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +1000974 {MSR_EE, "EE"},
975 {MSR_PR, "PR"},
976 {MSR_FP, "FP"},
977 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +0000978#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +0000979 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +0000980#else
981 {MSR_SE, "SE"},
982 {MSR_BE, "BE"},
983#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +1000984 {MSR_IR, "IR"},
985 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +0000986 {MSR_PMM, "PMM"},
987#ifndef CONFIG_BOOKE
988 {MSR_RI, "RI"},
989 {MSR_LE, "LE"},
990#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +1000991 {0, NULL}
992};
993
994static void printbits(unsigned long val, struct regbit *bits)
995{
996 const char *sep = "";
997
998 printk("<");
999 for (; bits->bit; ++bits)
1000 if (val & bits->bit) {
1001 printk("%s%s", sep, bits->name);
1002 sep = ",";
1003 }
1004 printk(">");
1005}
1006
1007#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001008#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001009#define REGS_PER_LINE 4
1010#define LAST_VOLATILE 13
1011#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001012#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001013#define REGS_PER_LINE 8
1014#define LAST_VOLATILE 12
1015#endif
1016
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001017void show_regs(struct pt_regs * regs)
1018{
1019 int i, trap;
1020
Tejun Heoa43cb952013-04-30 15:27:17 -07001021 show_regs_print_info(KERN_DEFAULT);
1022
Paul Mackerras06d67d52005-10-10 22:29:05 +10001023 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
1024 regs->nip, regs->link, regs->ctr);
1025 printk("REGS: %p TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001026 regs, regs->trap, print_tainted(), init_utsname()->release);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001027 printk("MSR: "REG" ", regs->msr);
1028 printbits(regs->msr, msr_bits);
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001029 printk(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001030 trap = TRAP(regs);
Michael Neuling5115a022011-07-14 19:25:12 +00001031 if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001032 printk("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001033 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001034#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001035 printk("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001036#else
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001037 printk("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
1038#endif
1039#ifdef CONFIG_PPC64
1040 printk("SOFTE: %ld ", regs->softe);
1041#endif
1042#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001043 if (MSR_TM_ACTIVE(regs->msr))
1044 printk("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001045#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001046
1047 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001048 if ((i % REGS_PER_LINE) == 0)
Kumar Galaa2367192009-06-18 22:29:55 +00001049 printk("\nGPR%02d: ", i);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001050 printk(REG " ", regs->gpr[i]);
1051 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001052 break;
1053 }
1054 printk("\n");
1055#ifdef CONFIG_KALLSYMS
1056 /*
1057 * Lookup NIP late so we have the best change of getting the
1058 * above info out without failing
1059 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001060 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1061 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001062#endif
1063 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001064 if (!user_mode(regs))
1065 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001066}
1067
1068void exit_thread(void)
1069{
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001070}
1071
1072void flush_thread(void)
1073{
K.Prasade0780b72011-02-10 04:44:35 +00001074#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301075 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001076#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001077 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001078#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001079}
1080
1081void
1082release_thread(struct task_struct *t)
1083{
1084}
1085
1086/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001087 * this gets called so that we can store coprocessor state into memory and
1088 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001089 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001090int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001091{
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001092 flush_fp_to_thread(src);
1093 flush_altivec_to_thread(src);
1094 flush_vsx_to_thread(src);
1095 flush_spe_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001096 /*
1097 * Flush TM state out so we can copy it. __switch_to_tm() does this
1098 * flush but it removes the checkpointed state from the current CPU and
1099 * transitions the CPU out of TM mode. Hence we need to call
1100 * tm_recheckpoint_new_task() (on the same task) to restore the
1101 * checkpointed state back and the TM mode.
1102 */
1103 __switch_to_tm(src);
1104 tm_recheckpoint_new_task(src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001105
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001106 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001107
1108 clear_task_ebb(dst);
1109
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001110 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001111}
1112
Michael Ellermancec15482014-07-10 12:29:21 +10001113static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1114{
1115#ifdef CONFIG_PPC_STD_MMU_64
1116 unsigned long sp_vsid;
1117 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1118
1119 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1120 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1121 << SLB_VSID_SHIFT_1T;
1122 else
1123 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1124 << SLB_VSID_SHIFT;
1125 sp_vsid |= SLB_VSID_KERNEL | llp;
1126 p->thread.ksp_vsid = sp_vsid;
1127#endif
1128}
1129
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001130/*
1131 * Copy a thread..
1132 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001133
Alex Dowad6eca8932015-03-13 20:14:46 +02001134/*
1135 * Copy architecture-specific thread state
1136 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001137int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001138 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001139{
1140 struct pt_regs *childregs, *kregs;
1141 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001142 extern void ret_from_kernel_thread(void);
1143 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001144 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001145
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001146 /* Copy registers */
1147 sp -= sizeof(struct pt_regs);
1148 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001149 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001150 /* kernel thread */
Al Viro138d1ce2012-10-11 08:41:43 -04001151 struct thread_info *ti = (void *)task_stack_page(p);
Al Viro58254e12012-09-12 18:32:42 -04001152 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001153 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001154 /* function */
1155 if (usp)
1156 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001157#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001158 clear_tsk_thread_flag(p, TIF_32BIT);
Al Viro138d1ce2012-10-11 08:41:43 -04001159 childregs->softe = 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001160#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001161 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001162 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001163 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001164 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001165 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001166 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001167 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001168 CHECK_FULL_REGS(regs);
1169 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001170 if (usp)
1171 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001172 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001173 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001174 if (clone_flags & CLONE_SETTLS) {
1175#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001176 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001177 childregs->gpr[13] = childregs->gpr[6];
1178 else
1179#endif
1180 childregs->gpr[2] = childregs->gpr[6];
1181 }
Al Viro58254e12012-09-12 18:32:42 -04001182
1183 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001184 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001185 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001186
1187 /*
1188 * The way this works is that at some point in the future
1189 * some task will call _switch to switch to the new task.
1190 * That will pop off the stack frame created below and start
1191 * the new task running at ret_from_fork. The new task will
1192 * do some house keeping and then return from the fork or clone
1193 * system call, using the stack frame created above.
1194 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001195 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001196 sp -= sizeof(struct pt_regs);
1197 kregs = (struct pt_regs *) sp;
1198 sp -= STACK_FRAME_OVERHEAD;
1199 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001200#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001201 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1202 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001203#endif
Oleg Nesterov28d170a2013-04-21 06:47:59 +00001204#ifdef CONFIG_HAVE_HW_BREAKPOINT
1205 p->thread.ptrace_bps[0] = NULL;
1206#endif
1207
Paul Mackerras18461962013-09-10 20:21:10 +10001208 p->thread.fp_save_area = NULL;
1209#ifdef CONFIG_ALTIVEC
1210 p->thread.vr_save_area = NULL;
1211#endif
1212
Michael Ellermancec15482014-07-10 12:29:21 +10001213 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001214
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001215#ifdef CONFIG_PPC64
1216 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001217 p->thread.dscr_inherit = current->thread.dscr_inherit;
1218 p->thread.dscr = current->thread.dscr;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001219 }
Haren Myneni92779242012-12-06 21:49:56 +00001220 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1221 p->thread.ppr = INIT_PPR;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001222#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001223 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001224 return 0;
1225}
1226
1227/*
1228 * Set up a thread for executing a new program
1229 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001230void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001231{
Michael Ellerman90eac722005-10-21 16:01:33 +10001232#ifdef CONFIG_PPC64
1233 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1234#endif
1235
Paul Mackerras06d67d52005-10-10 22:29:05 +10001236 /*
1237 * If we exec out of a kernel thread then thread.regs will not be
1238 * set. Do it now.
1239 */
1240 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001241 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1242 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001243 }
1244
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001245 memset(regs->gpr, 0, sizeof(regs->gpr));
1246 regs->ctr = 0;
1247 regs->link = 0;
1248 regs->xer = 0;
1249 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001250 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001251
Roland McGrath474f8192007-09-24 16:52:44 -07001252 /*
1253 * We have just cleared all the nonvolatile GPRs, so make
1254 * FULL_REGS(regs) return true. This is necessary to allow
1255 * ptrace to examine the thread immediately after exec.
1256 */
1257 regs->trap &= ~1UL;
1258
Paul Mackerras06d67d52005-10-10 22:29:05 +10001259#ifdef CONFIG_PPC32
1260 regs->mq = 0;
1261 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001262 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001263#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001264 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001265 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001266
Rusty Russell94af3ab2013-11-20 22:15:02 +11001267 if (is_elf2_task()) {
1268 /* Look ma, no function descriptors! */
1269 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001270
Rusty Russell94af3ab2013-11-20 22:15:02 +11001271 /*
1272 * Ulrich says:
1273 * The latest iteration of the ABI requires that when
1274 * calling a function (at its global entry point),
1275 * the caller must ensure r12 holds the entry point
1276 * address (so that the function can quickly
1277 * establish addressability).
1278 */
1279 regs->gpr[12] = start;
1280 /* Make sure that's restored on entry to userspace. */
1281 set_thread_flag(TIF_RESTOREALL);
1282 } else {
1283 unsigned long toc;
1284
1285 /* start is a relocated pointer to the function
1286 * descriptor for the elf _start routine. The first
1287 * entry in the function descriptor is the entry
1288 * address of _start and the second entry is the TOC
1289 * value we need to use.
1290 */
1291 __get_user(entry, (unsigned long __user *)start);
1292 __get_user(toc, (unsigned long __user *)start+1);
1293
1294 /* Check whether the e_entry function descriptor entries
1295 * need to be relocated before we can use them.
1296 */
1297 if (load_addr != 0) {
1298 entry += load_addr;
1299 toc += load_addr;
1300 }
1301 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001302 }
1303 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001304 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001305 } else {
1306 regs->nip = start;
1307 regs->gpr[2] = 0;
1308 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001309 }
1310#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001311#ifdef CONFIG_VSX
1312 current->thread.used_vsr = 0;
1313#endif
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001314 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001315 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001316#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001317 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1318 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001319 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001320 current->thread.vrsave = 0;
1321 current->thread.used_vr = 0;
1322#endif /* CONFIG_ALTIVEC */
1323#ifdef CONFIG_SPE
1324 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1325 current->thread.acc = 0;
1326 current->thread.spefscr = 0;
1327 current->thread.used_spe = 0;
1328#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001329#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1330 if (cpu_has_feature(CPU_FTR_TM))
1331 regs->msr |= MSR_TM;
1332 current->thread.tm_tfhar = 0;
1333 current->thread.tm_texasr = 0;
1334 current->thread.tm_tfiar = 0;
1335#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001336}
Anton Blancharde1802b02014-08-20 08:00:02 +10001337EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001338
1339#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1340 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1341
1342int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1343{
1344 struct pt_regs *regs = tsk->thread.regs;
1345
1346 /* This is a bit hairy. If we are an SPE enabled processor
1347 * (have embedded fp) we store the IEEE exception enable flags in
1348 * fpexc_mode. fpexc_mode is also used for setting FP exception
1349 * mode (asyn, precise, disabled) for 'Classic' FP. */
1350 if (val & PR_FP_EXC_SW_ENABLE) {
1351#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001352 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001353 /*
1354 * When the sticky exception bits are set
1355 * directly by userspace, it must call prctl
1356 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1357 * in the existing prctl settings) or
1358 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1359 * the bits being set). <fenv.h> functions
1360 * saving and restoring the whole
1361 * floating-point environment need to do so
1362 * anyway to restore the prctl settings from
1363 * the saved environment.
1364 */
1365 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001366 tsk->thread.fpexc_mode = val &
1367 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1368 return 0;
1369 } else {
1370 return -EINVAL;
1371 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001372#else
1373 return -EINVAL;
1374#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001375 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001376
1377 /* on a CONFIG_SPE this does not hurt us. The bits that
1378 * __pack_fe01 use do not overlap with bits used for
1379 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1380 * on CONFIG_SPE implementations are reserved so writing to
1381 * them does not change anything */
1382 if (val > PR_FP_EXC_PRECISE)
1383 return -EINVAL;
1384 tsk->thread.fpexc_mode = __pack_fe01(val);
1385 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1386 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1387 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001388 return 0;
1389}
1390
1391int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1392{
1393 unsigned int val;
1394
1395 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1396#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001397 if (cpu_has_feature(CPU_FTR_SPE)) {
1398 /*
1399 * When the sticky exception bits are set
1400 * directly by userspace, it must call prctl
1401 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1402 * in the existing prctl settings) or
1403 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1404 * the bits being set). <fenv.h> functions
1405 * saving and restoring the whole
1406 * floating-point environment need to do so
1407 * anyway to restore the prctl settings from
1408 * the saved environment.
1409 */
1410 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001411 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001412 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001413 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001414#else
1415 return -EINVAL;
1416#endif
1417 else
1418 val = __unpack_fe01(tsk->thread.fpexc_mode);
1419 return put_user(val, (unsigned int __user *) adr);
1420}
1421
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001422int set_endian(struct task_struct *tsk, unsigned int val)
1423{
1424 struct pt_regs *regs = tsk->thread.regs;
1425
1426 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1427 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1428 return -EINVAL;
1429
1430 if (regs == NULL)
1431 return -EINVAL;
1432
1433 if (val == PR_ENDIAN_BIG)
1434 regs->msr &= ~MSR_LE;
1435 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1436 regs->msr |= MSR_LE;
1437 else
1438 return -EINVAL;
1439
1440 return 0;
1441}
1442
1443int get_endian(struct task_struct *tsk, unsigned long adr)
1444{
1445 struct pt_regs *regs = tsk->thread.regs;
1446 unsigned int val;
1447
1448 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1449 !cpu_has_feature(CPU_FTR_REAL_LE))
1450 return -EINVAL;
1451
1452 if (regs == NULL)
1453 return -EINVAL;
1454
1455 if (regs->msr & MSR_LE) {
1456 if (cpu_has_feature(CPU_FTR_REAL_LE))
1457 val = PR_ENDIAN_LITTLE;
1458 else
1459 val = PR_ENDIAN_PPC_LITTLE;
1460 } else
1461 val = PR_ENDIAN_BIG;
1462
1463 return put_user(val, (unsigned int __user *)adr);
1464}
1465
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001466int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1467{
1468 tsk->thread.align_ctl = val;
1469 return 0;
1470}
1471
1472int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1473{
1474 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1475}
1476
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001477static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1478 unsigned long nbytes)
1479{
1480 unsigned long stack_page;
1481 unsigned long cpu = task_cpu(p);
1482
1483 /*
1484 * Avoid crashing if the stack has overflowed and corrupted
1485 * task_cpu(p), which is in the thread_info struct.
1486 */
1487 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1488 stack_page = (unsigned long) hardirq_ctx[cpu];
1489 if (sp >= stack_page + sizeof(struct thread_struct)
1490 && sp <= stack_page + THREAD_SIZE - nbytes)
1491 return 1;
1492
1493 stack_page = (unsigned long) softirq_ctx[cpu];
1494 if (sp >= stack_page + sizeof(struct thread_struct)
1495 && sp <= stack_page + THREAD_SIZE - nbytes)
1496 return 1;
1497 }
1498 return 0;
1499}
1500
Anton Blanchard2f251942006-03-27 11:46:18 +11001501int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001502 unsigned long nbytes)
1503{
Al Viro0cec6fd2006-01-12 01:06:02 -08001504 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001505
1506 if (sp >= stack_page + sizeof(struct thread_struct)
1507 && sp <= stack_page + THREAD_SIZE - nbytes)
1508 return 1;
1509
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001510 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001511}
1512
Anton Blanchard2f251942006-03-27 11:46:18 +11001513EXPORT_SYMBOL(validate_sp);
1514
Paul Mackerras06d67d52005-10-10 22:29:05 +10001515unsigned long get_wchan(struct task_struct *p)
1516{
1517 unsigned long ip, sp;
1518 int count = 0;
1519
1520 if (!p || p == current || p->state == TASK_RUNNING)
1521 return 0;
1522
1523 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001524 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001525 return 0;
1526
1527 do {
1528 sp = *(unsigned long *)sp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001529 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001530 return 0;
1531 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001532 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001533 if (!in_sched_functions(ip))
1534 return ip;
1535 }
1536 } while (count++ < 16);
1537 return 0;
1538}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001539
Johannes Bergc4d04be2008-11-20 03:24:07 +00001540static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001541
1542void show_stack(struct task_struct *tsk, unsigned long *stack)
1543{
Paul Mackerras06d67d52005-10-10 22:29:05 +10001544 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001545 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001546 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08001547#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1548 int curr_frame = current->curr_ret_stack;
1549 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07001550 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08001551#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001552
1553 sp = (unsigned long) stack;
1554 if (tsk == NULL)
1555 tsk = current;
1556 if (sp == 0) {
1557 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11001558 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001559 else
1560 sp = tsk->thread.ksp;
1561 }
1562
Paul Mackerras06d67d52005-10-10 22:29:05 +10001563 lr = 0;
1564 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001565 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001566 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001567 return;
1568
1569 stack = (unsigned long *) sp;
1570 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001571 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001572 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001573 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08001574#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10001575 if ((ip == rth) && curr_frame >= 0) {
Steven Rostedt6794c782009-02-09 21:10:27 -08001576 printk(" (%pS)",
1577 (void *)current->ret_stack[curr_frame].ret);
1578 curr_frame--;
1579 }
1580#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001581 if (firstframe)
1582 printk(" (unreliable)");
1583 printk("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001584 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001585 firstframe = 0;
1586
1587 /*
1588 * See if this is an exception frame.
1589 * We look for the "regshere" marker in the current frame.
1590 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001591 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
1592 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001593 struct pt_regs *regs = (struct pt_regs *)
1594 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001595 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10001596 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001597 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001598 firstframe = 1;
1599 }
1600
1601 sp = newsp;
1602 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001603}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001604
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001605#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001606/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001607void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001608{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001609 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001610 unsigned long ctrl;
1611
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001612 ctrl = mfspr(SPRN_CTRLF);
1613 ctrl |= CTRL_RUNLATCH;
1614 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001615
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10001616 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001617}
1618
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001619/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001620void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001621{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001622 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001623 unsigned long ctrl;
1624
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10001625 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001626
Anton Blanchard4138d652010-08-06 03:28:19 +00001627 ctrl = mfspr(SPRN_CTRLF);
1628 ctrl &= ~CTRL_RUNLATCH;
1629 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001630}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001631#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10001632
Anton Blanchardd8390882009-02-22 01:50:03 +00001633unsigned long arch_align_stack(unsigned long sp)
1634{
1635 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
1636 sp -= get_random_int() & ~PAGE_MASK;
1637 return sp & ~0xf;
1638}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00001639
1640static inline unsigned long brk_rnd(void)
1641{
1642 unsigned long rnd = 0;
1643
1644 /* 8MB for 32bit, 1GB for 64bit */
1645 if (is_32bit_task())
1646 rnd = (long)(get_random_int() % (1<<(23-PAGE_SHIFT)));
1647 else
1648 rnd = (long)(get_random_int() % (1<<(30-PAGE_SHIFT)));
1649
1650 return rnd << PAGE_SHIFT;
1651}
1652
1653unsigned long arch_randomize_brk(struct mm_struct *mm)
1654{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00001655 unsigned long base = mm->brk;
1656 unsigned long ret;
1657
Kumar Galace7a35c2009-10-16 07:05:17 +00001658#ifdef CONFIG_PPC_STD_MMU_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00001659 /*
1660 * If we are using 1TB segments and we are allowed to randomise
1661 * the heap, we can put it above 1TB so it is backed by a 1TB
1662 * segment. Otherwise the heap will be in the bottom 1TB
1663 * which always uses 256MB segments and this may result in a
1664 * performance penalty.
1665 */
1666 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
1667 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
1668#endif
1669
1670 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00001671
1672 if (ret < mm->brk)
1673 return mm->brk;
1674
1675 return ret;
1676}
Anton Blanchard501cb162009-02-22 01:50:07 +00001677