blob: 78b65f70812f1f82ccc7d60404bdf044a167bb98 [file] [log] [blame]
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Mathias Nymanddba5cd2014-05-08 19:26:00 +030023
24#include <linux/slab.h>
Sarah Sharp0f2a7932009-04-27 19:57:12 -070025#include <asm/unaligned.h>
26
27#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030028#include "xhci-trace.h"
Sarah Sharp0f2a7932009-04-27 19:57:12 -070029
Andiry Xu9777e3c2010-10-14 07:23:03 -070030#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
31#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
32 PORT_RC | PORT_PLC | PORT_PE)
33
Mathias Nyman5693e0b2015-10-01 18:40:35 +030034/* USB 3 BOS descriptor and a capability descriptors, combined.
35 * Fields will be adjusted and added later in xhci_create_usb3_bos_desc()
36 */
Sarah Sharp48e82362011-10-06 11:54:23 -070037static u8 usb_bos_descriptor [] = {
38 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
39 USB_DT_BOS, /* __u8 bDescriptorType */
40 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
41 0x1, /* __u8 bNumDeviceCaps */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030042 /* First device capability, SuperSpeed */
Sarah Sharp48e82362011-10-06 11:54:23 -070043 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
44 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
45 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
46 0x00, /* bmAttributes, LTM off by default */
47 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
48 0x03, /* bFunctionalitySupport,
49 USB 3.0 speed only */
50 0x00, /* bU1DevExitLat, set later. */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030051 0x00, 0x00, /* __le16 bU2DevExitLat, set later. */
52 /* Second device capability, SuperSpeedPlus */
Mathias Nyman5da665f2016-01-25 15:30:46 +020053 0x1c, /* bLength 28, will be adjusted later */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030054 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
55 USB_SSP_CAP_TYPE, /* bDevCapabilityType SUPERSPEED_PLUS */
56 0x00, /* bReserved 0 */
Mathias Nyman5da665f2016-01-25 15:30:46 +020057 0x23, 0x00, 0x00, 0x00, /* bmAttributes, SSAC=3 SSIC=1 */
58 0x01, 0x00, /* wFunctionalitySupport */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030059 0x00, 0x00, /* wReserved 0 */
Mathias Nyman5da665f2016-01-25 15:30:46 +020060 /* Default Sublink Speed Attributes, overwrite if custom PSI exists */
61 0x34, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, rx, ID = 4 */
62 0xb4, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, tx, ID = 4 */
63 0x35, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, rx, ID = 5 */
64 0xb5, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, tx, ID = 5 */
Sarah Sharp48e82362011-10-06 11:54:23 -070065};
66
Mathias Nyman5693e0b2015-10-01 18:40:35 +030067static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
68 u16 wLength)
69{
70 int i, ssa_count;
71 u32 temp;
72 u16 desc_size, ssp_cap_size, ssa_size = 0;
73 bool usb3_1 = false;
74
75 desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
76 ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;
77
78 /* does xhci support USB 3.1 Enhanced SuperSpeed */
Mathias Nyman5da665f2016-01-25 15:30:46 +020079 if (xhci->usb3_rhub.min_rev >= 0x01) {
80 /* does xhci provide a PSI table for SSA speed attributes? */
81 if (xhci->usb3_rhub.psi_count) {
82 /* two SSA entries for each unique PSI ID, RX and TX */
83 ssa_count = xhci->usb3_rhub.psi_uid_count * 2;
84 ssa_size = ssa_count * sizeof(u32);
85 ssp_cap_size -= 16; /* skip copying the default SSA */
86 }
Mathias Nyman5693e0b2015-10-01 18:40:35 +030087 desc_size += ssp_cap_size;
88 usb3_1 = true;
89 }
90 memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));
91
92 if (usb3_1) {
93 /* modify bos descriptor bNumDeviceCaps and wTotalLength */
94 buf[4] += 1;
95 put_unaligned_le16(desc_size + ssa_size, &buf[2]);
96 }
97
98 if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
99 return wLength;
100
101 /* Indicate whether the host has LTM support. */
102 temp = readl(&xhci->cap_regs->hcc_params);
103 if (HCC_LTC(temp))
104 buf[8] |= USB_LTM_SUPPORT;
105
106 /* Set the U1 and U2 exit latencies. */
107 if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
108 temp = readl(&xhci->cap_regs->hcs_params3);
109 buf[12] = HCS_U1_LATENCY(temp);
110 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
111 }
112
Mathias Nyman5da665f2016-01-25 15:30:46 +0200113 /* If PSI table exists, add the custom speed attributes from it */
114 if (usb3_1 && xhci->usb3_rhub.psi_count) {
Mathias Nymanf77615d2017-09-18 17:39:18 +0300115 u32 ssp_cap_base, bm_attrib, psi, psi_mant, psi_exp;
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300116 int offset;
117
118 ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
119
120 if (wLength < desc_size)
121 return wLength;
122 buf[ssp_cap_base] = ssp_cap_size + ssa_size;
123
124 /* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */
125 bm_attrib = (ssa_count - 1) & 0x1f;
126 bm_attrib |= (xhci->usb3_rhub.psi_uid_count - 1) << 5;
127 put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);
128
129 if (wLength < desc_size + ssa_size)
130 return wLength;
131 /*
132 * Create the Sublink Speed Attributes (SSA) array.
133 * The xhci PSI field and USB 3.1 SSA fields are very similar,
134 * but link type bits 7:6 differ for values 01b and 10b.
135 * xhci has also only one PSI entry for a symmetric link when
136 * USB 3.1 requires two SSA entries (RX and TX) for every link
137 */
138 offset = desc_size;
139 for (i = 0; i < xhci->usb3_rhub.psi_count; i++) {
140 psi = xhci->usb3_rhub.psi[i];
141 psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
Mathias Nymanf77615d2017-09-18 17:39:18 +0300142 psi_exp = XHCI_EXT_PORT_PSIE(psi);
143 psi_mant = XHCI_EXT_PORT_PSIM(psi);
144
145 /* Shift to Gbps and set SSP Link BIT(14) if 10Gpbs */
146 for (; psi_exp < 3; psi_exp++)
147 psi_mant /= 1000;
148 if (psi_mant >= 10)
149 psi |= BIT(14);
150
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300151 if ((psi & PLT_MASK) == PLT_SYM) {
152 /* Symmetric, create SSA RX and TX from one PSI entry */
153 put_unaligned_le32(psi, &buf[offset]);
154 psi |= 1 << 7; /* turn entry to TX */
155 offset += 4;
156 if (offset >= desc_size + ssa_size)
157 return desc_size + ssa_size;
158 } else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
159 /* Asymetric RX, flip bits 7:6 for SSA */
160 psi ^= PLT_MASK;
161 }
162 put_unaligned_le32(psi, &buf[offset]);
163 offset += 4;
164 if (offset >= desc_size + ssa_size)
165 return desc_size + ssa_size;
166 }
167 }
168 /* ssa_size is 0 for other than usb 3.1 hosts */
169 return desc_size + ssa_size;
170}
Sarah Sharp48e82362011-10-06 11:54:23 -0700171
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800172static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
173 struct usb_hub_descriptor *desc, int ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700174{
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700175 u16 temp;
176
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700177 desc->bHubContrCurrent = 0;
178
179 desc->bNbrPorts = ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700180 temp = 0;
Aman Deepc8421142011-11-22 19:33:36 +0530181 /* Bits 1:0 - support per-port power switching, or power always on */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700182 if (HCC_PPC(xhci->hcc_params))
Aman Deepc8421142011-11-22 19:33:36 +0530183 temp |= HUB_CHAR_INDV_PORT_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700184 else
Aman Deepc8421142011-11-22 19:33:36 +0530185 temp |= HUB_CHAR_NO_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700186 /* Bit 2 - root hubs are not part of a compound device */
187 /* Bits 4:3 - individual port over current protection */
Aman Deepc8421142011-11-22 19:33:36 +0530188 temp |= HUB_CHAR_INDV_PORT_OCPM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700189 /* Bits 6:5 - no TTs in root ports */
190 /* Bit 7 - no port indicators */
Matt Evans28ccd292011-03-29 13:40:46 +1100191 desc->wHubCharacteristics = cpu_to_le16(temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700192}
193
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800194/* Fill in the USB 2.0 roothub descriptor */
195static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
196 struct usb_hub_descriptor *desc)
197{
198 int ports;
199 u16 temp;
200 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
201 u32 portsc;
202 unsigned int i;
203
204 ports = xhci->num_usb2_ports;
205
206 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530207 desc->bDescriptorType = USB_DT_HUB;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800208 temp = 1 + (ports / 8);
Aman Deepc8421142011-11-22 19:33:36 +0530209 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
Mathias Nyman397ae8d2021-11-05 18:00:36 +0200210 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.8 says 20ms */
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800211
212 /* The Device Removable bits are reported on a byte granularity.
213 * If the port doesn't exist within that byte, the bit is set to 0.
214 */
215 memset(port_removable, 0, sizeof(port_removable));
216 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200217 portsc = readl(xhci->usb2_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800218 /* If a device is removable, PORTSC reports a 0, same as in the
219 * hub descriptor DeviceRemovable bits.
220 */
221 if (portsc & PORT_DEV_REMOVE)
222 /* This math is hairy because bit 0 of DeviceRemovable
223 * is reserved, and bit 1 is for port 1, etc.
224 */
225 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
226 }
227
228 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
229 * ports on it. The USB 2.0 specification says that there are two
230 * variable length fields at the end of the hub descriptor:
231 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
232 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
233 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
234 * 0xFF, so we initialize the both arrays (DeviceRemovable and
235 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
236 * set of ports that actually exist.
237 */
238 memset(desc->u.hs.DeviceRemovable, 0xff,
239 sizeof(desc->u.hs.DeviceRemovable));
240 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
241 sizeof(desc->u.hs.PortPwrCtrlMask));
242
243 for (i = 0; i < (ports + 1 + 7) / 8; i++)
244 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
245 sizeof(__u8));
246}
247
248/* Fill in the USB 3.0 roothub descriptor */
249static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
250 struct usb_hub_descriptor *desc)
251{
252 int ports;
253 u16 port_removable;
254 u32 portsc;
255 unsigned int i;
256
257 ports = xhci->num_usb3_ports;
258 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530259 desc->bDescriptorType = USB_DT_SS_HUB;
260 desc->bDescLength = USB_DT_SS_HUB_SIZE;
Mathias Nyman397ae8d2021-11-05 18:00:36 +0200261 desc->bPwrOn2PwrGood = 50; /* usb 3.1 may fail if less than 100ms */
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800262
263 /* header decode latency should be zero for roothubs,
264 * see section 4.23.5.2.
265 */
266 desc->u.ss.bHubHdrDecLat = 0;
267 desc->u.ss.wHubDelay = 0;
268
269 port_removable = 0;
270 /* bit 0 is reserved, bit 1 is for port 1, etc. */
271 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200272 portsc = readl(xhci->usb3_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800273 if (portsc & PORT_DEV_REMOVE)
274 port_removable |= 1 << (i + 1);
275 }
Lan Tianyu27c411c2012-10-15 15:38:35 +0800276
277 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800278}
279
280static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
281 struct usb_hub_descriptor *desc)
282{
283
Mathias Nymanb50107b2015-10-01 18:40:38 +0300284 if (hcd->speed >= HCD_USB3)
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800285 xhci_usb3_hub_descriptor(hcd, xhci, desc);
286 else
287 xhci_usb2_hub_descriptor(hcd, xhci, desc);
288
289}
290
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700291static unsigned int xhci_port_speed(unsigned int port_status)
292{
293 if (DEV_LOWSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500294 return USB_PORT_STAT_LOW_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700295 if (DEV_HIGHSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500296 return USB_PORT_STAT_HIGH_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700297 /*
298 * FIXME: Yes, we should check for full speed, but the core uses that as
299 * a default in portspeed() in usb/core/hub.c (which is the only place
Alan Stern288ead42010-03-04 11:32:30 -0500300 * USB_PORT_STAT_*_SPEED is used).
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700301 */
302 return 0;
303}
304
305/*
306 * These bits are Read Only (RO) and should be saved and written to the
307 * registers: 0, 3, 10:13, 30
308 * connect status, over-current status, port speed, and device removable.
309 * connect status and port speed are also sticky - meaning they're in
310 * the AUX well and they aren't changed by a hot, warm, or cold reset.
311 */
312#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
313/*
314 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
315 * bits 5:8, 9, 14:15, 25:27
316 * link state, port power, port indicator state, "wake on" enable state
317 */
318#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
319/*
320 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
321 * bit 4 (port reset)
322 */
323#define XHCI_PORT_RW1S ((1<<4))
324/*
325 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
326 * bits 1, 17, 18, 19, 20, 21, 22, 23
327 * port enable/disable, and
328 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
329 * over-current, reset, link state, and L1 change
330 */
331#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
332/*
333 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
334 * latched in
335 */
336#define XHCI_PORT_RW ((1<<16))
337/*
338 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
339 * bits 2, 24, 28:31
340 */
341#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
342
343/*
344 * Given a port state, this function returns a value that would result in the
345 * port being in the same state, if the value was written to the port status
346 * control register.
347 * Save Read Only (RO) bits and save read/write bits where
348 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
349 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
350 */
Andiry Xu56192532010-10-14 07:23:00 -0700351u32 xhci_port_state_to_neutral(u32 state)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700352{
353 /* Save read-only status and port state */
354 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
355}
356
Andiry Xube88fe42010-10-14 07:22:57 -0700357/*
358 * find slot id based on port number.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800359 * @port: The one-based port number from one of the two split roothubs.
Andiry Xube88fe42010-10-14 07:22:57 -0700360 */
Sarah Sharp52336302010-12-16 10:49:09 -0800361int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
362 u16 port)
Andiry Xube88fe42010-10-14 07:22:57 -0700363{
364 int slot_id;
365 int i;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800366 enum usb_device_speed speed;
Andiry Xube88fe42010-10-14 07:22:57 -0700367
368 slot_id = 0;
369 for (i = 0; i < MAX_HC_SLOTS; i++) {
Mathias Nyman52f30552018-05-14 11:57:23 +0300370 if (!xhci->devs[i] || !xhci->devs[i]->udev)
Andiry Xube88fe42010-10-14 07:22:57 -0700371 continue;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800372 speed = xhci->devs[i]->udev->speed;
Mathias Nymanb50107b2015-10-01 18:40:38 +0300373 if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
Sarah Sharpfe301822011-09-02 11:05:41 -0700374 && xhci->devs[i]->fake_port == port) {
Andiry Xube88fe42010-10-14 07:22:57 -0700375 slot_id = i;
376 break;
377 }
378 }
379
380 return slot_id;
381}
382
383/*
384 * Stop device
385 * It issues stop endpoint command for EP 0 to 30. And wait the last command
386 * to complete.
387 * suspend will set to 1, if suspend bit need to set in command.
388 */
389static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
390{
391 struct xhci_virt_device *virt_dev;
392 struct xhci_command *cmd;
393 unsigned long flags;
Andiry Xube88fe42010-10-14 07:22:57 -0700394 int ret;
395 int i;
396
397 ret = 0;
398 virt_dev = xhci->devs[slot_id];
Jim Lin88716a92016-08-16 10:18:05 +0300399 if (!virt_dev)
400 return -ENODEV;
401
Andiry Xube88fe42010-10-14 07:22:57 -0700402 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
403 if (!cmd) {
404 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
405 return -ENOMEM;
406 }
407
408 spin_lock_irqsave(&xhci->lock, flags);
409 for (i = LAST_EP_INDEX; i > 0; i--) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300410 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
411 struct xhci_command *command;
412 command = xhci_alloc_command(xhci, false, false,
Mathias Nymanbe3de322014-06-10 11:27:41 +0300413 GFP_NOWAIT);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300414 if (!command) {
415 spin_unlock_irqrestore(&xhci->lock, flags);
Mayank Rana659b04a2017-10-06 17:45:30 +0300416 ret = -ENOMEM;
417 goto cmd_cleanup;
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300418 }
Mayank Rana659b04a2017-10-06 17:45:30 +0300419
420 ret = xhci_queue_stop_endpoint(xhci, command, slot_id,
421 i, suspend);
422 if (ret) {
423 spin_unlock_irqrestore(&xhci->lock, flags);
424 xhci_free_command(xhci, command);
425 goto cmd_cleanup;
426 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300427 }
Andiry Xube88fe42010-10-14 07:22:57 -0700428 }
Mayank Rana659b04a2017-10-06 17:45:30 +0300429 ret = xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
430 if (ret) {
431 spin_unlock_irqrestore(&xhci->lock, flags);
432 goto cmd_cleanup;
433 }
434
Andiry Xube88fe42010-10-14 07:22:57 -0700435 xhci_ring_cmd_db(xhci);
436 spin_unlock_irqrestore(&xhci->lock, flags);
437
438 /* Wait for last stop endpoint command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +0300439 wait_for_completion(cmd->completion);
440
441 if (cmd->status == COMP_CMD_ABORT || cmd->status == COMP_CMD_STOP) {
442 xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
Andiry Xube88fe42010-10-14 07:22:57 -0700443 ret = -ETIME;
Andiry Xube88fe42010-10-14 07:22:57 -0700444 }
Mayank Rana659b04a2017-10-06 17:45:30 +0300445
446cmd_cleanup:
Andiry Xube88fe42010-10-14 07:22:57 -0700447 xhci_free_command(xhci, cmd);
448 return ret;
449}
450
451/*
452 * Ring device, it rings the all doorbells unconditionally.
453 */
Andiry Xu56192532010-10-14 07:23:00 -0700454void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
Andiry Xube88fe42010-10-14 07:22:57 -0700455{
Hans de Goedeb7f96962014-08-20 16:41:56 +0300456 int i, s;
457 struct xhci_virt_ep *ep;
Andiry Xube88fe42010-10-14 07:22:57 -0700458
Hans de Goedeb7f96962014-08-20 16:41:56 +0300459 for (i = 0; i < LAST_EP_INDEX + 1; i++) {
460 ep = &xhci->devs[slot_id]->eps[i];
461
462 if (ep->ep_state & EP_HAS_STREAMS) {
463 for (s = 1; s < ep->stream_info->num_streams; s++)
464 xhci_ring_ep_doorbell(xhci, slot_id, i, s);
465 } else if (ep->ring && ep->ring->dequeue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700466 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
Hans de Goedeb7f96962014-08-20 16:41:56 +0300467 }
468 }
Andiry Xube88fe42010-10-14 07:22:57 -0700469
470 return;
471}
472
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800473static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +1100474 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp6219c042009-12-09 15:59:11 -0800475{
Sarah Sharp6dd0a3a2010-11-16 15:58:52 -0800476 /* Don't allow the USB core to disable SuperSpeed ports. */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300477 if (hcd->speed >= HCD_USB3) {
Sarah Sharp6dd0a3a2010-11-16 15:58:52 -0800478 xhci_dbg(xhci, "Ignoring request to disable "
479 "SuperSpeed port.\n");
480 return;
481 }
482
Felipe Balbi15159242017-04-04 19:32:24 +0000483 if (xhci->quirks & XHCI_BROKEN_PORT_PED) {
484 xhci_dbg(xhci,
485 "Broken Port Enabled/Disabled, ignoring port disable request.\n");
486 return;
487 }
488
Sarah Sharp6219c042009-12-09 15:59:11 -0800489 /* Write 1 to disable the port */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200490 writel(port_status | PORT_PE, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200491 port_status = readl(addr);
Sarah Sharp6219c042009-12-09 15:59:11 -0800492 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
493 wIndex, port_status);
494}
495
Sarah Sharp34fb5622009-12-09 15:59:08 -0800496static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
Matt Evans28ccd292011-03-29 13:40:46 +1100497 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp34fb5622009-12-09 15:59:08 -0800498{
499 char *port_change_bit;
500 u32 status;
501
502 switch (wValue) {
503 case USB_PORT_FEAT_C_RESET:
504 status = PORT_RC;
505 port_change_bit = "reset";
506 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800507 case USB_PORT_FEAT_C_BH_PORT_RESET:
508 status = PORT_WRC;
509 port_change_bit = "warm(BH) reset";
510 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800511 case USB_PORT_FEAT_C_CONNECTION:
512 status = PORT_CSC;
513 port_change_bit = "connect";
514 break;
515 case USB_PORT_FEAT_C_OVER_CURRENT:
516 status = PORT_OCC;
517 port_change_bit = "over-current";
518 break;
Sarah Sharp6219c042009-12-09 15:59:11 -0800519 case USB_PORT_FEAT_C_ENABLE:
520 status = PORT_PEC;
521 port_change_bit = "enable/disable";
522 break;
Andiry Xube88fe42010-10-14 07:22:57 -0700523 case USB_PORT_FEAT_C_SUSPEND:
524 status = PORT_PLC;
525 port_change_bit = "suspend/resume";
526 break;
Andiry Xu85387c02011-04-27 18:07:35 +0800527 case USB_PORT_FEAT_C_PORT_LINK_STATE:
528 status = PORT_PLC;
529 port_change_bit = "link state";
530 break;
Lu Baolu94251832015-03-23 18:27:41 +0200531 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
532 status = PORT_CEC;
533 port_change_bit = "config error";
534 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800535 default:
536 /* Should never happen */
537 return;
538 }
539 /* Change bits are all write 1 to clear */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200540 writel(port_status | status, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200541 port_status = readl(addr);
Sarah Sharp34fb5622009-12-09 15:59:08 -0800542 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
543 port_change_bit, wIndex, port_status);
544}
545
huajun lia0885922011-05-03 21:11:00 +0800546static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
547{
548 int max_ports;
549 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
550
Mathias Nymanb50107b2015-10-01 18:40:38 +0300551 if (hcd->speed >= HCD_USB3) {
huajun lia0885922011-05-03 21:11:00 +0800552 max_ports = xhci->num_usb3_ports;
553 *port_array = xhci->usb3_ports;
554 } else {
555 max_ports = xhci->num_usb2_ports;
556 *port_array = xhci->usb2_ports;
557 }
558
559 return max_ports;
560}
561
Andiry Xuc9682df2011-09-23 14:19:48 -0700562void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
563 int port_id, u32 link_state)
564{
565 u32 temp;
566
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200567 temp = readl(port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700568 temp = xhci_port_state_to_neutral(temp);
569 temp &= ~PORT_PLS_MASK;
570 temp |= PORT_LINK_STROBE | link_state;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200571 writel(temp, port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700572}
573
Felipe Balbied384bd2012-08-07 14:10:03 +0300574static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
Sarah Sharp4296c702012-01-06 10:34:31 -0800575 __le32 __iomem **port_array, int port_id, u16 wake_mask)
576{
577 u32 temp;
578
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200579 temp = readl(port_array[port_id]);
Sarah Sharp4296c702012-01-06 10:34:31 -0800580 temp = xhci_port_state_to_neutral(temp);
581
582 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
583 temp |= PORT_WKCONN_E;
584 else
585 temp &= ~PORT_WKCONN_E;
586
587 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
588 temp |= PORT_WKDISC_E;
589 else
590 temp &= ~PORT_WKDISC_E;
591
592 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
593 temp |= PORT_WKOC_E;
594 else
595 temp &= ~PORT_WKOC_E;
596
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200597 writel(temp, port_array[port_id]);
Sarah Sharp4296c702012-01-06 10:34:31 -0800598}
599
Andiry Xud2f52c92011-09-23 14:19:49 -0700600/* Test and clear port RWC bit */
601void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
602 int port_id, u32 port_bit)
603{
604 u32 temp;
605
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200606 temp = readl(port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700607 if (temp & port_bit) {
608 temp = xhci_port_state_to_neutral(temp);
609 temp |= port_bit;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200610 writel(temp, port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700611 }
612}
613
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700614/* Updates Link Status for USB 2.1 port */
615static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
616{
617 if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
618 *status |= USB_PORT_STAT_L1;
619}
620
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200621/* Updates Link Status for super Speed port */
Felipe Balbi96908582014-08-27 16:38:04 -0500622static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
623 u32 *status, u32 status_reg)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200624{
625 u32 pls = status_reg & PORT_PLS_MASK;
626
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200627 /* When the CAS bit is set then warm reset
628 * should be performed on port
629 */
630 if (status_reg & PORT_CAS) {
631 /* The CAS bit can be set while the port is
632 * in any link state.
633 * Only roothubs have CAS bit, so we
634 * pretend to be in compliance mode
635 * unless we're already in compliance
636 * or the inactive state.
637 */
638 if (pls != USB_SS_PORT_LS_COMP_MOD &&
639 pls != USB_SS_PORT_LS_SS_INACTIVE) {
640 pls = USB_SS_PORT_LS_COMP_MOD;
641 }
642 /* Return also connection bit -
643 * hub state machine resets port
644 * when this bit is set.
645 */
646 pls |= USB_PORT_STAT_CONNECTION;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500647 } else {
648 /*
Kai-Heng Feng9ef03752020-08-21 12:15:48 +0300649 * Resume state is an xHCI internal state. Do not report it to
650 * usb core, instead, pretend to be U3, thus usb core knows
651 * it's not ready for transfer.
652 */
653 if (pls == XDEV_RESUME) {
654 *status |= USB_SS_PORT_LS_U3;
655 return;
656 }
657
658 /*
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500659 * If CAS bit isn't set but the Port is already at
660 * Compliance Mode, fake a connection so the USB core
661 * notices the Compliance state and resets the port.
662 * This resolves an issue generated by the SN65LVPE502CP
663 * in which sometimes the port enters compliance mode
664 * caused by a delay on the host-device negotiation.
665 */
Felipe Balbi96908582014-08-27 16:38:04 -0500666 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
667 (pls == USB_SS_PORT_LS_COMP_MOD))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500668 pls |= USB_PORT_STAT_CONNECTION;
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200669 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500670
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200671 /* update status field */
672 *status |= pls;
673}
674
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500675/*
676 * Function for Compliance Mode Quirk.
677 *
678 * This Function verifies if all xhc USB3 ports have entered U0, if so,
679 * the compliance mode timer is deleted. A port won't enter
680 * compliance mode if it has previously entered U0.
681 */
Sachin Kamat5f20cf12013-09-16 12:01:34 +0530682static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
683 u16 wIndex)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500684{
685 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
686 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
687
688 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
689 return;
690
691 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
692 xhci->port_status_u0 |= 1 << wIndex;
693 if (xhci->port_status_u0 == all_ports_seen_u0) {
694 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300695 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
696 "All USB3 ports have entered U0 already!");
697 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
698 "Compliance Mode Recovery Timer Deleted.");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500699 }
700 }
701}
702
Mathias Nyman395f5402015-10-01 18:40:39 +0300703static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
704{
705 u32 ext_stat = 0;
706 int speed_id;
707
708 /* only support rx and tx lane counts of 1 in usb3.1 spec */
709 speed_id = DEV_PORT_SPEED(raw_port_status);
710 ext_stat |= speed_id; /* bits 3:0, RX speed id */
711 ext_stat |= speed_id << 4; /* bits 7:4, TX speed id */
712
713 ext_stat |= PORT_RX_LANES(port_li) << 8; /* bits 11:8 Rx lane count */
714 ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */
715
716 return ext_stat;
717}
718
Sarah Sharpeae5b172013-04-02 08:42:20 -0700719/*
720 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
721 * 3.0 hubs use.
722 *
723 * Possible side effects:
724 * - Mark a port as being done with device resume,
725 * and ring the endpoint doorbells.
726 * - Stop the Synopsys redriver Compliance Mode polling.
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700727 * - Drop and reacquire the xHCI lock, in order to wait for port resume.
Sarah Sharpeae5b172013-04-02 08:42:20 -0700728 */
729static u32 xhci_get_port_status(struct usb_hcd *hcd,
730 struct xhci_bus_state *bus_state,
731 __le32 __iomem **port_array,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700732 u16 wIndex, u32 raw_port_status,
Mathias Nymanbedf0c02019-12-11 16:20:07 +0200733 unsigned long *flags)
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700734 __releases(&xhci->lock)
735 __acquires(&xhci->lock)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700736{
737 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
738 u32 status = 0;
739 int slot_id;
740
741 /* wPortChange bits */
742 if (raw_port_status & PORT_CSC)
743 status |= USB_PORT_STAT_C_CONNECTION << 16;
744 if (raw_port_status & PORT_PEC)
745 status |= USB_PORT_STAT_C_ENABLE << 16;
746 if ((raw_port_status & PORT_OCC))
747 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
748 if ((raw_port_status & PORT_RC))
749 status |= USB_PORT_STAT_C_RESET << 16;
750 /* USB3.0 only */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300751 if (hcd->speed >= HCD_USB3) {
Zhuang Jin Canaca3a042015-07-21 17:20:31 +0300752 /* Port link change with port in resume state should not be
753 * reported to usbcore, as this is an internal state to be
754 * handled by xhci driver. Reporting PLC to usbcore may
755 * cause usbcore clearing PLC first and port change event
756 * irq won't be generated.
757 */
758 if ((raw_port_status & PORT_PLC) &&
759 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700760 status |= USB_PORT_STAT_C_LINK_STATE << 16;
761 if ((raw_port_status & PORT_WRC))
762 status |= USB_PORT_STAT_C_BH_RESET << 16;
Lu Baolu94251832015-03-23 18:27:41 +0200763 if ((raw_port_status & PORT_CEC))
764 status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
Mathias Nymand93f4bc2019-12-11 16:20:03 +0200765
766 /* USB3 remote wake resume signaling completed */
767 if (bus_state->port_remote_wakeup & (1 << wIndex) &&
768 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME &&
769 (raw_port_status & PORT_PLS_MASK) != XDEV_RECOVERY) {
770 bus_state->port_remote_wakeup &= ~(1 << wIndex);
771 usb_hcd_end_port_resume(&hcd->self, wIndex);
772 }
Sarah Sharpeae5b172013-04-02 08:42:20 -0700773 }
774
Mathias Nymanb50107b2015-10-01 18:40:38 +0300775 if (hcd->speed < HCD_USB3) {
Sarah Sharpeae5b172013-04-02 08:42:20 -0700776 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
777 && (raw_port_status & PORT_POWER))
778 status |= USB_PORT_STAT_SUSPEND;
779 }
780 if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
Aaron Ma0c9aa4d2018-11-09 17:21:20 +0200781 !DEV_SUPERSPEED_ANY(raw_port_status) && hcd->speed < HCD_USB3) {
Sarah Sharpeae5b172013-04-02 08:42:20 -0700782 if ((raw_port_status & PORT_RESET) ||
783 !(raw_port_status & PORT_PE))
784 return 0xffffffff;
Mathias Nymanf69115f2015-12-11 14:38:06 +0200785 /* did port event handler already start resume timing? */
786 if (!bus_state->resume_done[wIndex]) {
787 /* If not, maybe we are in a host initated resume? */
788 if (test_bit(wIndex, &bus_state->resuming_ports)) {
789 /* Host initated resume doesn't time the resume
790 * signalling using resume_done[].
791 * It manually sets RESUME state, sleeps 20ms
792 * and sets U0 state. This should probably be
793 * changed, but not right now.
794 */
795 } else {
796 /* port resume was discovered now and here,
797 * start resume timing
798 */
799 unsigned long timeout = jiffies +
800 msecs_to_jiffies(USB_RESUME_TIMEOUT);
801
802 set_bit(wIndex, &bus_state->resuming_ports);
803 bus_state->resume_done[wIndex] = timeout;
804 mod_timer(&hcd->rh_timer, timeout);
805 }
806 /* Has resume been signalled for USB_RESUME_TIME yet? */
807 } else if (time_after_eq(jiffies,
808 bus_state->resume_done[wIndex])) {
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700809 int time_left;
810
Sarah Sharpeae5b172013-04-02 08:42:20 -0700811 xhci_dbg(xhci, "Resume USB2 port %d\n",
812 wIndex + 1);
813 bus_state->resume_done[wIndex] = 0;
814 clear_bit(wIndex, &bus_state->resuming_ports);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700815
816 set_bit(wIndex, &bus_state->rexit_ports);
Mathias Nymanbf044082017-07-20 14:48:29 +0300817
818 xhci_test_and_clear_bit(xhci, port_array, wIndex,
819 PORT_PLC);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700820 xhci_set_link_state(xhci, port_array, wIndex,
821 XDEV_U0);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700822
Mathias Nymanbedf0c02019-12-11 16:20:07 +0200823 spin_unlock_irqrestore(&xhci->lock, *flags);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700824 time_left = wait_for_completion_timeout(
825 &bus_state->rexit_done[wIndex],
826 msecs_to_jiffies(
Aaron Ma43bc9c62018-11-09 17:21:21 +0200827 XHCI_MAX_REXIT_TIMEOUT_MS));
Mathias Nymanbedf0c02019-12-11 16:20:07 +0200828 spin_lock_irqsave(&xhci->lock, *flags);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700829
830 if (time_left) {
831 slot_id = xhci_find_slot_id_by_port(hcd,
832 xhci, wIndex + 1);
833 if (!slot_id) {
834 xhci_dbg(xhci, "slot_id is zero\n");
835 return 0xffffffff;
836 }
837 xhci_ring_device(xhci, slot_id);
838 } else {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200839 int port_status = readl(port_array[wIndex]);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700840 xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
Aaron Ma43bc9c62018-11-09 17:21:21 +0200841 XHCI_MAX_REXIT_TIMEOUT_MS,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700842 port_status);
843 status |= USB_PORT_STAT_SUSPEND;
844 clear_bit(wIndex, &bus_state->rexit_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700845 }
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700846
Sarah Sharpeae5b172013-04-02 08:42:20 -0700847 bus_state->port_c_suspend |= 1 << wIndex;
848 bus_state->suspended_ports &= ~(1 << wIndex);
849 } else {
850 /*
851 * The resume has been signaling for less than
Mathias Nymanf69115f2015-12-11 14:38:06 +0200852 * USB_RESUME_TIME. Report the port status as SUSPEND,
853 * let the usbcore check port status again and clear
854 * resume signaling later.
Sarah Sharpeae5b172013-04-02 08:42:20 -0700855 */
856 status |= USB_PORT_STAT_SUSPEND;
857 }
858 }
Mathias Nymanf69115f2015-12-11 14:38:06 +0200859 /*
860 * Clear stale usb2 resume signalling variables in case port changed
861 * state during resume signalling. For example on error
862 */
863 if ((bus_state->resume_done[wIndex] ||
864 test_bit(wIndex, &bus_state->resuming_ports)) &&
865 (raw_port_status & PORT_PLS_MASK) != XDEV_U3 &&
866 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) {
867 bus_state->resume_done[wIndex] = 0;
868 clear_bit(wIndex, &bus_state->resuming_ports);
869 }
870
871
Mathias Nymandad67d52015-11-18 10:48:22 +0200872 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0 &&
873 (raw_port_status & PORT_POWER)) {
874 if (bus_state->suspended_ports & (1 << wIndex)) {
875 bus_state->suspended_ports &= ~(1 << wIndex);
876 if (hcd->speed < HCD_USB3)
877 bus_state->port_c_suspend |= 1 << wIndex;
878 }
879 bus_state->resume_done[wIndex] = 0;
880 clear_bit(wIndex, &bus_state->resuming_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700881 }
882 if (raw_port_status & PORT_CONNECT) {
883 status |= USB_PORT_STAT_CONNECTION;
884 status |= xhci_port_speed(raw_port_status);
885 }
886 if (raw_port_status & PORT_PE)
887 status |= USB_PORT_STAT_ENABLE;
888 if (raw_port_status & PORT_OC)
889 status |= USB_PORT_STAT_OVERCURRENT;
890 if (raw_port_status & PORT_RESET)
891 status |= USB_PORT_STAT_RESET;
892 if (raw_port_status & PORT_POWER) {
Mathias Nymanb50107b2015-10-01 18:40:38 +0300893 if (hcd->speed >= HCD_USB3)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700894 status |= USB_SS_PORT_STAT_POWER;
895 else
896 status |= USB_PORT_STAT_POWER;
897 }
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700898 /* Update Port Link State */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300899 if (hcd->speed >= HCD_USB3) {
Felipe Balbi96908582014-08-27 16:38:04 -0500900 xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700901 /*
902 * Verify if all USB3 Ports Have entered U0 already.
903 * Delete Compliance Mode Timer if so.
904 */
905 xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700906 } else {
907 xhci_hub_report_usb2_link_state(&status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700908 }
909 if (bus_state->port_c_suspend & (1 << wIndex))
Mathias Nyman5e6389f2015-11-24 13:09:46 +0200910 status |= USB_PORT_STAT_C_SUSPEND << 16;
Sarah Sharpeae5b172013-04-02 08:42:20 -0700911
912 return status;
913}
914
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700915int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
916 u16 wIndex, char *buf, u16 wLength)
917{
918 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800919 int max_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700920 unsigned long flags;
Andiry Xuc9682df2011-09-23 14:19:48 -0700921 u32 temp, status;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700922 int retval = 0;
Matt Evans28ccd292011-03-29 13:40:46 +1100923 __le32 __iomem **port_array;
Andiry Xube88fe42010-10-14 07:22:57 -0700924 int slot_id;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800925 struct xhci_bus_state *bus_state;
Andiry Xu2c441782011-04-27 18:07:39 +0800926 u16 link_state = 0;
Sarah Sharp4296c702012-01-06 10:34:31 -0800927 u16 wake_mask = 0;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800928 u16 timeout = 0;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700929
huajun lia0885922011-05-03 21:11:00 +0800930 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800931 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700932
933 spin_lock_irqsave(&xhci->lock, flags);
934 switch (typeReq) {
935 case GetHubStatus:
936 /* No power source, over-current reported per port */
937 memset(buf, 0, 4);
938 break;
939 case GetHubDescriptor:
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800940 /* Check to make sure userspace is asking for the USB 3.0 hub
941 * descriptor for the USB 3.0 roothub. If not, we stall the
942 * endpoint, like external hubs do.
943 */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300944 if (hcd->speed >= HCD_USB3 &&
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800945 (wLength < USB_DT_SS_HUB_SIZE ||
946 wValue != (USB_DT_SS_HUB << 8))) {
947 xhci_dbg(xhci, "Wrong hub descriptor type for "
948 "USB 3.0 roothub.\n");
949 goto error;
950 }
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800951 xhci_hub_descriptor(hcd, xhci,
952 (struct usb_hub_descriptor *) buf);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700953 break;
Sarah Sharp48e82362011-10-06 11:54:23 -0700954 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
955 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
956 goto error;
957
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300958 if (hcd->speed < HCD_USB3)
Sarah Sharp48e82362011-10-06 11:54:23 -0700959 goto error;
960
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300961 retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
Sarah Sharp48e82362011-10-06 11:54:23 -0700962 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300963 return retval;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700964 case GetPortStatus:
huajun lia0885922011-05-03 21:11:00 +0800965 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700966 goto error;
967 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200968 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700969 if (temp == 0xffffffff) {
970 retval = -ENODEV;
971 break;
972 }
Sarah Sharpeae5b172013-04-02 08:42:20 -0700973 status = xhci_get_port_status(hcd, bus_state, port_array,
Mathias Nymanbedf0c02019-12-11 16:20:07 +0200974 wIndex, temp, &flags);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700975 if (status == 0xffffffff)
976 goto error;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700977
Sarah Sharpeae5b172013-04-02 08:42:20 -0700978 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
979 wIndex, temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700980 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700981
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700982 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
Mathias Nyman395f5402015-10-01 18:40:39 +0300983 /* if USB 3.1 extended port status return additional 4 bytes */
984 if (wValue == 0x02) {
985 u32 port_li;
986
987 if (hcd->speed < HCD_USB31 || wLength != 8) {
988 xhci_err(xhci, "get ext port status invalid parameter\n");
989 retval = -EINVAL;
990 break;
991 }
992 port_li = readl(port_array[wIndex] + PORTLI);
993 status = xhci_get_ext_port_status(temp, port_li);
Ruslan Bilovol90b8b5a72019-07-07 15:17:19 +0300994 put_unaligned_le32(status, &buf[4]);
Mathias Nyman395f5402015-10-01 18:40:39 +0300995 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700996 break;
997 case SetPortFeature:
Andiry Xu2c441782011-04-27 18:07:39 +0800998 if (wValue == USB_PORT_FEAT_LINK_STATE)
999 link_state = (wIndex & 0xff00) >> 3;
Sarah Sharp4296c702012-01-06 10:34:31 -08001000 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
1001 wake_mask = wIndex & 0xff00;
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001002 /* The MSB of wIndex is the U1/U2 timeout */
1003 timeout = (wIndex & 0xff00) >> 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001004 wIndex &= 0xff;
huajun lia0885922011-05-03 21:11:00 +08001005 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001006 goto error;
1007 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001008 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001009 if (temp == 0xffffffff) {
1010 retval = -ENODEV;
1011 break;
1012 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001013 temp = xhci_port_state_to_neutral(temp);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -08001014 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001015 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -07001016 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001017 temp = readl(port_array[wIndex]);
Andiry Xu65580b432011-09-23 14:19:52 -07001018 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
1019 /* Resume the port to U0 first */
1020 xhci_set_link_state(xhci, port_array, wIndex,
1021 XDEV_U0);
1022 spin_unlock_irqrestore(&xhci->lock, flags);
1023 msleep(10);
1024 spin_lock_irqsave(&xhci->lock, flags);
1025 }
Andiry Xube88fe42010-10-14 07:22:57 -07001026 /* In spec software should not attempt to suspend
1027 * a port unless the port reports that it is in the
1028 * enabled (PED = ‘1’,PLS < ‘3’) state.
1029 */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001030 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -07001031 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
1032 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
1033 xhci_warn(xhci, "USB core suspending device "
1034 "not in U0/U1/U2.\n");
1035 goto error;
1036 }
1037
Sarah Sharp52336302010-12-16 10:49:09 -08001038 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1039 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -07001040 if (!slot_id) {
1041 xhci_warn(xhci, "slot_id is zero\n");
1042 goto error;
1043 }
1044 /* unlock to execute stop endpoint commands */
1045 spin_unlock_irqrestore(&xhci->lock, flags);
1046 xhci_stop_device(xhci, slot_id, 1);
1047 spin_lock_irqsave(&xhci->lock, flags);
1048
Andiry Xuc9682df2011-09-23 14:19:48 -07001049 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
Andiry Xube88fe42010-10-14 07:22:57 -07001050
1051 spin_unlock_irqrestore(&xhci->lock, flags);
1052 msleep(10); /* wait device to enter */
1053 spin_lock_irqsave(&xhci->lock, flags);
1054
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001055 temp = readl(port_array[wIndex]);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001056 bus_state->suspended_ports |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -07001057 break;
Andiry Xu2c441782011-04-27 18:07:39 +08001058 case USB_PORT_FEAT_LINK_STATE:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001059 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001060
1061 /* Disable port */
1062 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
1063 xhci_dbg(xhci, "Disable port %d\n", wIndex);
1064 temp = xhci_port_state_to_neutral(temp);
1065 /*
1066 * Clear all change bits, so that we get a new
1067 * connection event.
1068 */
1069 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
1070 PORT_OCC | PORT_RC | PORT_PLC |
1071 PORT_CEC;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001072 writel(temp | PORT_PE, port_array[wIndex]);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001073 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001074 break;
1075 }
1076
1077 /* Put link in RxDetect (enable port) */
1078 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
1079 xhci_dbg(xhci, "Enable port %d\n", wIndex);
1080 xhci_set_link_state(xhci, port_array, wIndex,
1081 link_state);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001082 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001083 break;
1084 }
Mathias Nymand5b33592018-02-12 14:24:47 +02001085 /* Port must be enabled */
1086 if (!(temp & PORT_PE)) {
1087 retval = -ENODEV;
1088 break;
1089 }
1090 /* Can't set port link state above '3' (U3) */
1091 if (link_state > USB_SS_PORT_LS_U3) {
1092 xhci_warn(xhci, "Cannot set port %d link state %d\n",
1093 wIndex, link_state);
Andiry Xu2c441782011-04-27 18:07:39 +08001094 goto error;
1095 }
Andiry Xu2c441782011-04-27 18:07:39 +08001096 if (link_state == USB_SS_PORT_LS_U3) {
1097 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1098 wIndex + 1);
1099 if (slot_id) {
1100 /* unlock to execute stop endpoint
1101 * commands */
1102 spin_unlock_irqrestore(&xhci->lock,
1103 flags);
1104 xhci_stop_device(xhci, slot_id, 1);
1105 spin_lock_irqsave(&xhci->lock, flags);
1106 }
1107 }
1108
Andiry Xuc9682df2011-09-23 14:19:48 -07001109 xhci_set_link_state(xhci, port_array, wIndex,
1110 link_state);
Andiry Xu2c441782011-04-27 18:07:39 +08001111
1112 spin_unlock_irqrestore(&xhci->lock, flags);
1113 msleep(20); /* wait device to enter */
1114 spin_lock_irqsave(&xhci->lock, flags);
1115
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001116 temp = readl(port_array[wIndex]);
Andiry Xu2c441782011-04-27 18:07:39 +08001117 if (link_state == USB_SS_PORT_LS_U3)
1118 bus_state->suspended_ports |= 1 << wIndex;
1119 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001120 case USB_PORT_FEAT_POWER:
1121 /*
1122 * Turn on ports, even if there isn't per-port switching.
1123 * HC will report connect events even before this is set.
Petr Mladek37ebb542014-09-19 17:32:23 +02001124 * However, hub_wq will ignore the roothub events until
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001125 * the roothub is registered.
1126 */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001127 writel(temp | PORT_POWER, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001128
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001129 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001130 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001131
Lan Tianyu170ed802012-10-15 15:38:34 +08001132 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001133 temp = usb_acpi_power_manageable(hcd->self.root_hub,
1134 wIndex);
1135 if (temp)
1136 usb_acpi_set_power_state(hcd->self.root_hub,
1137 wIndex, true);
Lan Tianyu170ed802012-10-15 15:38:34 +08001138 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001139 break;
1140 case USB_PORT_FEAT_RESET:
1141 temp = (temp | PORT_RESET);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001142 writel(temp, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001143
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001144 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001145 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
1146 break;
Sarah Sharp4296c702012-01-06 10:34:31 -08001147 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
1148 xhci_set_remote_wake_mask(xhci, port_array,
1149 wIndex, wake_mask);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001150 temp = readl(port_array[wIndex]);
Sarah Sharp4296c702012-01-06 10:34:31 -08001151 xhci_dbg(xhci, "set port remote wake mask, "
1152 "actual port %d status = 0x%x\n",
1153 wIndex, temp);
1154 break;
Andiry Xua11496e2011-04-27 18:07:29 +08001155 case USB_PORT_FEAT_BH_PORT_RESET:
1156 temp |= PORT_WR;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001157 writel(temp, port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +08001158
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001159 temp = readl(port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +08001160 break;
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001161 case USB_PORT_FEAT_U1_TIMEOUT:
Mathias Nymanb50107b2015-10-01 18:40:38 +03001162 if (hcd->speed < HCD_USB3)
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001163 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001164 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001165 temp &= ~PORT_U1_TIMEOUT_MASK;
1166 temp |= PORT_U1_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001167 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001168 break;
1169 case USB_PORT_FEAT_U2_TIMEOUT:
Mathias Nymanb50107b2015-10-01 18:40:38 +03001170 if (hcd->speed < HCD_USB3)
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001171 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001172 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001173 temp &= ~PORT_U2_TIMEOUT_MASK;
1174 temp |= PORT_U2_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001175 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001176 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001177 default:
1178 goto error;
1179 }
Sarah Sharp5308a912010-12-01 11:34:59 -08001180 /* unblock any posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001181 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001182 break;
1183 case ClearPortFeature:
huajun lia0885922011-05-03 21:11:00 +08001184 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001185 goto error;
1186 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001187 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001188 if (temp == 0xffffffff) {
1189 retval = -ENODEV;
1190 break;
1191 }
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -08001192 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001193 temp = xhci_port_state_to_neutral(temp);
1194 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -07001195 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001196 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -07001197 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
1198 xhci_dbg(xhci, "PORTSC %04x\n", temp);
1199 if (temp & PORT_RESET)
1200 goto error;
Andiry Xu5ac04bf2011-08-03 16:46:48 +08001201 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
Andiry Xube88fe42010-10-14 07:22:57 -07001202 if ((temp & PORT_PE) == 0)
1203 goto error;
Andiry Xube88fe42010-10-14 07:22:57 -07001204
Mathias Nymanf69115f2015-12-11 14:38:06 +02001205 set_bit(wIndex, &bus_state->resuming_ports);
Andiry Xuc9682df2011-09-23 14:19:48 -07001206 xhci_set_link_state(xhci, port_array, wIndex,
1207 XDEV_RESUME);
1208 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman7d3b0162016-10-20 18:09:20 +03001209 msleep(USB_RESUME_TIMEOUT);
Andiry Xua7114232011-04-27 18:07:50 +08001210 spin_lock_irqsave(&xhci->lock, flags);
Andiry Xuc9682df2011-09-23 14:19:48 -07001211 xhci_set_link_state(xhci, port_array, wIndex,
1212 XDEV_U0);
Mathias Nymanf69115f2015-12-11 14:38:06 +02001213 clear_bit(wIndex, &bus_state->resuming_ports);
Andiry Xube88fe42010-10-14 07:22:57 -07001214 }
Andiry Xua7114232011-04-27 18:07:50 +08001215 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -07001216
Sarah Sharp52336302010-12-16 10:49:09 -08001217 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1218 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -07001219 if (!slot_id) {
1220 xhci_dbg(xhci, "slot_id is zero\n");
1221 goto error;
1222 }
1223 xhci_ring_device(xhci, slot_id);
1224 break;
1225 case USB_PORT_FEAT_C_SUSPEND:
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001226 bus_state->port_c_suspend &= ~(1 << wIndex);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001227 case USB_PORT_FEAT_C_RESET:
Andiry Xua11496e2011-04-27 18:07:29 +08001228 case USB_PORT_FEAT_C_BH_PORT_RESET:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001229 case USB_PORT_FEAT_C_CONNECTION:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001230 case USB_PORT_FEAT_C_OVER_CURRENT:
Sarah Sharp6219c042009-12-09 15:59:11 -08001231 case USB_PORT_FEAT_C_ENABLE:
Andiry Xu85387c02011-04-27 18:07:35 +08001232 case USB_PORT_FEAT_C_PORT_LINK_STATE:
Lu Baolu94251832015-03-23 18:27:41 +02001233 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
Sarah Sharp34fb5622009-12-09 15:59:08 -08001234 xhci_clear_port_change_bit(xhci, wValue, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001235 port_array[wIndex], temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001236 break;
Sarah Sharp6219c042009-12-09 15:59:11 -08001237 case USB_PORT_FEAT_ENABLE:
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001238 xhci_disable_port(hcd, xhci, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001239 port_array[wIndex], temp);
Sarah Sharp6219c042009-12-09 15:59:11 -08001240 break;
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001241 case USB_PORT_FEAT_POWER:
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001242 writel(temp & ~PORT_POWER, port_array[wIndex]);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001243
Lan Tianyu170ed802012-10-15 15:38:34 +08001244 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001245 temp = usb_acpi_power_manageable(hcd->self.root_hub,
1246 wIndex);
1247 if (temp)
1248 usb_acpi_set_power_state(hcd->self.root_hub,
1249 wIndex, false);
Lan Tianyu170ed802012-10-15 15:38:34 +08001250 spin_lock_irqsave(&xhci->lock, flags);
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001251 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001252 default:
1253 goto error;
1254 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001255 break;
1256 default:
1257error:
1258 /* "stall" on error */
1259 retval = -EPIPE;
1260 }
1261 spin_unlock_irqrestore(&xhci->lock, flags);
1262 return retval;
1263}
1264
1265/*
1266 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1267 * Ports are 0-indexed from the HCD point of view,
1268 * and 1-indexed from the USB core pointer of view.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001269 *
1270 * Note that the status change bits will be cleared as soon as a port status
1271 * change event is generated, so we use the saved status from that event.
1272 */
1273int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1274{
1275 unsigned long flags;
1276 u32 temp, status;
Andiry Xu56192532010-10-14 07:23:00 -07001277 u32 mask;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001278 int i, retval;
1279 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +08001280 int max_ports;
Matt Evans28ccd292011-03-29 13:40:46 +11001281 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001282 struct xhci_bus_state *bus_state;
Sarah Sharpc52804a2012-11-27 12:30:23 -08001283 bool reset_change = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001284
huajun lia0885922011-05-03 21:11:00 +08001285 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001286 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001287
1288 /* Initial status is no changes */
huajun lia0885922011-05-03 21:11:00 +08001289 retval = (max_ports + 8) / 8;
William Gulland419a8e812010-05-12 10:20:34 -07001290 memset(buf, 0, retval);
Andiry Xuf370b992012-04-14 02:54:30 +08001291
1292 /*
1293 * Inform the usbcore about resume-in-progress by returning
1294 * a non-zero value even if there are no status changes.
1295 */
Mathias Nyman8a563c22021-07-15 18:06:51 +03001296 spin_lock_irqsave(&xhci->lock, flags);
1297
Andiry Xuf370b992012-04-14 02:54:30 +08001298 status = bus_state->resuming_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001299
Mathias Nymane7a5c012022-08-25 18:08:39 +03001300 /*
1301 * SS devices are only visible to roothub after link training completes.
1302 * Keep polling roothubs for a grace period after xHC start
1303 */
1304 if (xhci->run_graceperiod) {
1305 if (time_before(jiffies, xhci->run_graceperiod))
1306 status = 1;
1307 else
1308 xhci->run_graceperiod = 0;
1309 }
1310
Lu Baolu94251832015-03-23 18:27:41 +02001311 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
Andiry Xu56192532010-10-14 07:23:00 -07001312
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001313 /* For each port, did anything change? If so, set that bit in buf. */
huajun lia0885922011-05-03 21:11:00 +08001314 for (i = 0; i < max_ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001315 temp = readl(port_array[i]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001316 if (temp == 0xffffffff) {
1317 retval = -ENODEV;
1318 break;
1319 }
Andiry Xu56192532010-10-14 07:23:00 -07001320 if ((temp & mask) != 0 ||
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001321 (bus_state->port_c_suspend & 1 << i) ||
1322 (bus_state->resume_done[i] && time_after_eq(
1323 jiffies, bus_state->resume_done[i]))) {
William Gulland419a8e812010-05-12 10:20:34 -07001324 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001325 status = 1;
1326 }
Sarah Sharpc52804a2012-11-27 12:30:23 -08001327 if ((temp & PORT_RC))
1328 reset_change = true;
1329 }
1330 if (!status && !reset_change) {
1331 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1332 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001333 }
1334 spin_unlock_irqrestore(&xhci->lock, flags);
1335 return status ? retval : 0;
1336}
Andiry Xu9777e3c2010-10-14 07:23:03 -07001337
1338#ifdef CONFIG_PM
1339
1340int xhci_bus_suspend(struct usb_hcd *hcd)
1341{
1342 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001343 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001344 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001345 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001346 unsigned long flags;
Mathias Nyman1a817402018-11-15 11:38:41 +02001347 u32 portsc_buf[USB_MAXCHILDREN];
1348 bool wake_enabled;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001349
huajun lia0885922011-05-03 21:11:00 +08001350 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001351 bus_state = &xhci->bus_state[hcd_index(hcd)];
Mathias Nyman1a817402018-11-15 11:38:41 +02001352 wake_enabled = hcd->self.root_hub->do_remote_wakeup;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001353
1354 spin_lock_irqsave(&xhci->lock, flags);
1355
Mathias Nyman1a817402018-11-15 11:38:41 +02001356 if (wake_enabled) {
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001357 if (bus_state->resuming_ports || /* USB2 */
1358 bus_state->port_remote_wakeup) { /* USB3 */
Andiry Xuf370b992012-04-14 02:54:30 +08001359 spin_unlock_irqrestore(&xhci->lock, flags);
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001360 xhci_dbg(xhci, "suspend failed because a port is resuming\n");
Andiry Xuf370b992012-04-14 02:54:30 +08001361 return -EBUSY;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001362 }
1363 }
Mathias Nyman1a817402018-11-15 11:38:41 +02001364 /*
1365 * Prepare ports for suspend, but don't write anything before all ports
1366 * are checked and we know bus suspend can proceed
1367 */
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001368 bus_state->bus_suspended = 0;
Mathias Nyman1a817402018-11-15 11:38:41 +02001369 port_index = max_ports;
Sarah Sharp518e8482010-12-15 11:56:29 -08001370 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001371 u32 t1, t2;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001372
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001373 t1 = readl(port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001374 t2 = xhci_port_state_to_neutral(t1);
Mathias Nyman1a817402018-11-15 11:38:41 +02001375 portsc_buf[port_index] = 0;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001376
Mathias Nyman1a817402018-11-15 11:38:41 +02001377 /* Bail out if a USB3 port has a new device in link training */
Mathias Nymane9530312018-12-14 10:54:43 +02001378 if ((hcd->speed >= HCD_USB3) &&
1379 (t1 & PORT_PLS_MASK) == XDEV_POLLING) {
Mathias Nyman1a817402018-11-15 11:38:41 +02001380 bus_state->bus_suspended = 0;
1381 spin_unlock_irqrestore(&xhci->lock, flags);
1382 xhci_dbg(xhci, "Bus suspend bailout, port in polling\n");
1383 return -EBUSY;
1384 }
1385
1386 /* suspend ports in U0, or bail out for new connect changes */
1387 if ((t1 & PORT_PE) && (t1 & PORT_PLS_MASK) == XDEV_U0) {
1388 if ((t1 & PORT_CSC) && wake_enabled) {
1389 bus_state->bus_suspended = 0;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001390 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman1a817402018-11-15 11:38:41 +02001391 xhci_dbg(xhci, "Bus suspend bailout, port connect change\n");
1392 return -EBUSY;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001393 }
Mathias Nyman1a817402018-11-15 11:38:41 +02001394 xhci_dbg(xhci, "port %d not suspended\n", port_index);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001395 t2 &= ~PORT_PLS_MASK;
1396 t2 |= PORT_LINK_STROBE | XDEV_U3;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001397 set_bit(port_index, &bus_state->bus_suspended);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001398 }
Sarah Sharp4296c702012-01-06 10:34:31 -08001399 /* USB core sets remote wake mask for USB 3.0 hubs,
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01001400 * including the USB 3.0 roothub, but only if CONFIG_PM
Sarah Sharp4296c702012-01-06 10:34:31 -08001401 * is enabled, so also enable remote wake here.
1402 */
Mathias Nyman1a817402018-11-15 11:38:41 +02001403 if (wake_enabled) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001404 if (t1 & PORT_CONNECT) {
1405 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1406 t2 &= ~PORT_WKCONN_E;
1407 } else {
1408 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1409 t2 &= ~PORT_WKDISC_E;
1410 }
1411 } else
1412 t2 &= ~PORT_WAKE_BITS;
1413
1414 t1 = xhci_port_state_to_neutral(t1);
1415 if (t1 != t2)
Mathias Nyman1a817402018-11-15 11:38:41 +02001416 portsc_buf[port_index] = t2;
1417 }
1418
1419 /* write port settings, stopping and suspending ports if needed */
1420 port_index = max_ports;
1421 while (port_index--) {
1422 if (!portsc_buf[port_index])
1423 continue;
1424 if (test_bit(port_index, &bus_state->bus_suspended)) {
1425 int slot_id;
1426
1427 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1428 port_index + 1);
1429 if (slot_id) {
1430 spin_unlock_irqrestore(&xhci->lock, flags);
1431 xhci_stop_device(xhci, slot_id, 1);
1432 spin_lock_irqsave(&xhci->lock, flags);
1433 }
1434 }
1435 writel(portsc_buf[port_index], port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001436 }
1437 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001438 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001439 spin_unlock_irqrestore(&xhci->lock, flags);
Li Jun70ba0702020-12-08 11:29:12 +02001440
1441 if (bus_state->bus_suspended)
1442 usleep_range(5000, 10000);
1443
Andiry Xu9777e3c2010-10-14 07:23:03 -07001444 return 0;
1445}
1446
Mathias Nyman346e9972016-10-20 18:09:19 +03001447/*
1448 * Workaround for missing Cold Attach Status (CAS) if device re-plugged in S3.
1449 * warm reset a USB3 device stuck in polling or compliance mode after resume.
1450 * See Intel 100/c230 series PCH specification update Doc #332692-006 Errata #8
1451 */
1452static bool xhci_port_missing_cas_quirk(int port_index,
1453 __le32 __iomem **port_array)
1454{
1455 u32 portsc;
1456
1457 portsc = readl(port_array[port_index]);
1458
1459 /* if any of these are set we are not stuck */
1460 if (portsc & (PORT_CONNECT | PORT_CAS))
1461 return false;
1462
1463 if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) &&
1464 ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE))
1465 return false;
1466
1467 /* clear wakeup/change bits, and do a warm port reset */
1468 portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1469 portsc |= PORT_WR;
1470 writel(portsc, port_array[port_index]);
1471 /* flush write */
1472 readl(port_array[port_index]);
1473 return true;
1474}
1475
Andiry Xu9777e3c2010-10-14 07:23:03 -07001476int xhci_bus_resume(struct usb_hcd *hcd)
1477{
1478 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001479 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001480 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001481 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001482 u32 temp;
1483 unsigned long flags;
Mathias Nyman41485a92015-05-29 17:01:51 +03001484 unsigned long port_was_suspended = 0;
1485 bool need_usb2_u3_exit = false;
1486 int slot_id;
1487 int sret;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001488
huajun lia0885922011-05-03 21:11:00 +08001489 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001490 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001491
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001492 if (time_before(jiffies, bus_state->next_statechange))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001493 msleep(5);
1494
1495 spin_lock_irqsave(&xhci->lock, flags);
1496 if (!HCD_HW_ACCESSIBLE(hcd)) {
1497 spin_unlock_irqrestore(&xhci->lock, flags);
1498 return -ESHUTDOWN;
1499 }
1500
1501 /* delay the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001502 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001503 temp &= ~CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001504 writel(temp, &xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001505
Sarah Sharp518e8482010-12-15 11:56:29 -08001506 port_index = max_ports;
1507 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001508 /* Check whether need resume ports. If needed
1509 resume port and disable remote wakeup */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001510 u32 temp;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001511
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001512 temp = readl(port_array[port_index]);
Mathias Nyman346e9972016-10-20 18:09:19 +03001513
1514 /* warm reset CAS limited ports stuck in polling/compliance */
1515 if ((xhci->quirks & XHCI_MISSING_CAS) &&
1516 (hcd->speed >= HCD_USB3) &&
1517 xhci_port_missing_cas_quirk(port_index, port_array)) {
1518 xhci_dbg(xhci, "reset stuck port %d\n", port_index);
1519 continue;
1520 }
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001521 if (DEV_SUPERSPEED_ANY(temp))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001522 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1523 else
1524 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001525 if (test_bit(port_index, &bus_state->bus_suspended) &&
Andiry Xu9777e3c2010-10-14 07:23:03 -07001526 (temp & PORT_PLS_MASK)) {
Mathias Nyman41485a92015-05-29 17:01:51 +03001527 set_bit(port_index, &port_was_suspended);
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001528 if (!DEV_SUPERSPEED_ANY(temp)) {
Andiry Xuc9682df2011-09-23 14:19:48 -07001529 xhci_set_link_state(xhci, port_array,
1530 port_index, XDEV_RESUME);
Mathias Nyman41485a92015-05-29 17:01:51 +03001531 need_usb2_u3_exit = true;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001532 }
Andiry Xu9777e3c2010-10-14 07:23:03 -07001533 } else
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001534 writel(temp, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001535 }
1536
Mathias Nyman41485a92015-05-29 17:01:51 +03001537 if (need_usb2_u3_exit) {
1538 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman7d3b0162016-10-20 18:09:20 +03001539 msleep(USB_RESUME_TIMEOUT);
Mathias Nyman41485a92015-05-29 17:01:51 +03001540 spin_lock_irqsave(&xhci->lock, flags);
1541 }
1542
1543 port_index = max_ports;
1544 while (port_index--) {
1545 if (!(port_was_suspended & BIT(port_index)))
1546 continue;
1547 /* Clear PLC to poll it later after XDEV_U0 */
1548 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1549 xhci_set_link_state(xhci, port_array, port_index, XDEV_U0);
1550 }
1551
1552 port_index = max_ports;
1553 while (port_index--) {
1554 if (!(port_was_suspended & BIT(port_index)))
1555 continue;
1556 /* Poll and Clear PLC */
1557 sret = xhci_handshake(port_array[port_index], PORT_PLC,
1558 PORT_PLC, 10 * 1000);
1559 if (sret)
1560 xhci_warn(xhci, "port %d resume PLC timeout\n",
1561 port_index);
1562 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1563 slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
1564 if (slot_id)
1565 xhci_ring_device(xhci, slot_id);
1566 }
1567
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001568 (void) readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001569
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001570 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001571 /* re-enable irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001572 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001573 temp |= CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001574 writel(temp, &xhci->op_regs->command);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001575 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001576
1577 spin_unlock_irqrestore(&xhci->lock, flags);
1578 return 0;
1579}
1580
Sarah Sharp436a3892010-10-15 14:59:15 -07001581#endif /* CONFIG_PM */