blob: 4c4a3092e09c5729aa72a9bacc3a7325792a3436 [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
25 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000026 * Documentation: ARM DDI 0218E == PL081
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000028 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020030 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c2002011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
69 * Only the former works sanely with scatter lists, so we only implement
70 * the DMAC flow control method. However, peripherals which use the LBREQ
71 * and LSREQ signals (eg, MMCI) are unable to use this mode, which through
72 * these hardware restrictions prevents them from using scatter DMA.
Linus Walleije8689e62010-09-28 15:57:37 +020073 *
74 * Global TODO:
75 * - Break out common code from arch/arm/mach-s3c64xx and share
76 */
77#include <linux/device.h>
78#include <linux/init.h>
79#include <linux/module.h>
Linus Walleije8689e62010-09-28 15:57:37 +020080#include <linux/interrupt.h>
81#include <linux/slab.h>
Russell King - ARM Linux81796612011-01-27 12:37:44 +000082#include <linux/delay.h>
Linus Walleije8689e62010-09-28 15:57:37 +020083#include <linux/dmapool.h>
Linus Walleije8689e62010-09-28 15:57:37 +020084#include <linux/dmaengine.h>
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000085#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020086#include <linux/amba/pl08x.h>
87#include <linux/debugfs.h>
88#include <linux/seq_file.h>
89
90#include <asm/hardware/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020091
92#define DRIVER_NAME "pl08xdmac"
93
94/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000095 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020096 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000097 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleije8689e62010-09-28 15:57:37 +020098 */
99struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +0200100 u8 channels;
101 bool dualmaster;
102};
103
104/*
105 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000106 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000107 * start & end do not - their bus bit info is in cctl. Also note that these
108 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200109 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000110struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000111 u32 src;
112 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000113 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200114 u32 cctl;
115};
116
117/**
118 * struct pl08x_driver_data - the local state holder for the PL08x
119 * @slave: slave engine for this instance
120 * @memcpy: memcpy engine for this instance
121 * @base: virtual memory base (remapped) for the PL08x
122 * @adev: the corresponding AMBA (PrimeCell) bus entry
123 * @vd: vendor data for this PL08x variant
124 * @pd: platform data passed in from the platform/machine
125 * @phy_chans: array of data for the physical channels
126 * @pool: a pool for the LLI descriptors
127 * @pool_ctr: counter of LLIs in the pool
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530128 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
129 * fetches
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000130 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200131 * @lock: a spinlock for this struct
132 */
133struct pl08x_driver_data {
134 struct dma_device slave;
135 struct dma_device memcpy;
136 void __iomem *base;
137 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000138 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200139 struct pl08x_platform_data *pd;
140 struct pl08x_phy_chan *phy_chans;
141 struct dma_pool *pool;
142 int pool_ctr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000143 u8 lli_buses;
144 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200145 spinlock_t lock;
146};
147
148/*
149 * PL08X specific defines
150 */
151
152/*
153 * Memory boundaries: the manual for PL08x says that the controller
154 * cannot read past a 1KiB boundary, so these defines are used to
155 * create transfer LLIs that do not cross such boundaries.
156 */
157#define PL08X_BOUNDARY_SHIFT (10) /* 1KB 0x400 */
158#define PL08X_BOUNDARY_SIZE (1 << PL08X_BOUNDARY_SHIFT)
159
Linus Walleije8689e62010-09-28 15:57:37 +0200160/* Size (bytes) of each LLI buffer allocated for one transfer */
161# define PL08X_LLI_TSFR_SIZE 0x2000
162
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000163/* Maximum times we call dma_pool_alloc on this pool without freeing */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000164#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200165#define PL08X_ALIGN 8
166
167static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
168{
169 return container_of(chan, struct pl08x_dma_chan, chan);
170}
171
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000172static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
173{
174 return container_of(tx, struct pl08x_txd, tx);
175}
176
Linus Walleije8689e62010-09-28 15:57:37 +0200177/*
178 * Physical channel handling
179 */
180
181/* Whether a certain channel is busy or not */
182static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
183{
184 unsigned int val;
185
186 val = readl(ch->base + PL080_CH_CONFIG);
187 return val & PL080_CONFIG_ACTIVE;
188}
189
190/*
191 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000192 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000193 * been set when the LLIs were constructed. Poke them into the hardware
194 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200195 */
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000196static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
197 struct pl08x_txd *txd)
Linus Walleije8689e62010-09-28 15:57:37 +0200198{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000199 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200200 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000201 struct pl08x_lli *lli = &txd->llis_va[0];
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000202 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000203
204 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200205
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000206 /* Wait for channel inactive */
207 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000208 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200209
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000210 dev_vdbg(&pl08x->adev->dev,
211 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000212 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
213 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000214 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200215
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000216 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
217 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
218 writel(lli->lli, phychan->base + PL080_CH_LLI);
219 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000220 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000221
222 /* Enable the DMA channel */
223 /* Do not access config register until channel shows as disabled */
224 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
225 cpu_relax();
226
227 /* Do not access config register until channel shows as inactive */
228 val = readl(phychan->base + PL080_CH_CONFIG);
229 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
230 val = readl(phychan->base + PL080_CH_CONFIG);
231
232 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200233}
234
235/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000236 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200237 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000238 * For M->P transfers, pause the DMAC first and then stop the peripheral -
239 * the FIFO can only drain if the peripheral is still requesting data.
240 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200241 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000242 * For P->M transfers, disable the peripheral first to stop it filling
243 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200244 */
245static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
246{
247 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000248 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200249
250 /* Set the HALT bit and wait for the FIFO to drain */
251 val = readl(ch->base + PL080_CH_CONFIG);
252 val |= PL080_CONFIG_HALT;
253 writel(val, ch->base + PL080_CH_CONFIG);
254
255 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000256 for (timeout = 1000; timeout; timeout--) {
257 if (!pl08x_phy_channel_busy(ch))
258 break;
259 udelay(1);
260 }
261 if (pl08x_phy_channel_busy(ch))
262 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200263}
264
265static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
266{
267 u32 val;
268
269 /* Clear the HALT bit */
270 val = readl(ch->base + PL080_CH_CONFIG);
271 val &= ~PL080_CONFIG_HALT;
272 writel(val, ch->base + PL080_CH_CONFIG);
273}
274
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000275/*
276 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
277 * clears any pending interrupt status. This should not be used for
278 * an on-going transfer, but as a method of shutting down a channel
279 * (eg, when it's no longer used) or terminating a transfer.
280 */
281static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
282 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200283{
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000284 u32 val = readl(ch->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200285
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000286 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
287 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200288
Linus Walleije8689e62010-09-28 15:57:37 +0200289 writel(val, ch->base + PL080_CH_CONFIG);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000290
291 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
292 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200293}
294
295static inline u32 get_bytes_in_cctl(u32 cctl)
296{
297 /* The source width defines the number of bytes */
298 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
299
300 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
301 case PL080_WIDTH_8BIT:
302 break;
303 case PL080_WIDTH_16BIT:
304 bytes *= 2;
305 break;
306 case PL080_WIDTH_32BIT:
307 bytes *= 4;
308 break;
309 }
310 return bytes;
311}
312
313/* The channel should be paused when calling this */
314static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
315{
316 struct pl08x_phy_chan *ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200317 struct pl08x_txd *txd;
318 unsigned long flags;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000319 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +0200320
321 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200322 ch = plchan->phychan;
323 txd = plchan->at;
324
325 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000326 * Follow the LLIs to get the number of remaining
327 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200328 */
329 if (ch && txd) {
Russell King - ARM Linux4c0df6a2011-01-03 22:36:50 +0000330 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200331
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000332 /* First get the remaining bytes in the active transfer */
Linus Walleije8689e62010-09-28 15:57:37 +0200333 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
334
335 if (clli) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000336 struct pl08x_lli *llis_va = txd->llis_va;
337 dma_addr_t llis_bus = txd->llis_bus;
338 int index;
Linus Walleije8689e62010-09-28 15:57:37 +0200339
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000340 BUG_ON(clli < llis_bus || clli >= llis_bus +
341 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200342
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000343 /*
344 * Locate the next LLI - as this is an array,
345 * it's simple maths to find.
346 */
347 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
348
349 for (; index < MAX_NUM_TSFR_LLIS; index++) {
350 bytes += get_bytes_in_cctl(llis_va[index].cctl);
351
Linus Walleije8689e62010-09-28 15:57:37 +0200352 /*
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000353 * A LLI pointer of 0 terminates the LLI list
Linus Walleije8689e62010-09-28 15:57:37 +0200354 */
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000355 if (!llis_va[index].lli)
356 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200357 }
358 }
359 }
360
361 /* Sum up all queued transactions */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000362 if (!list_empty(&plchan->pend_list)) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000363 struct pl08x_txd *txdi;
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000364 list_for_each_entry(txdi, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200365 bytes += txdi->len;
366 }
Linus Walleije8689e62010-09-28 15:57:37 +0200367 }
368
369 spin_unlock_irqrestore(&plchan->lock, flags);
370
371 return bytes;
372}
373
374/*
375 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000376 *
377 * Try to locate a physical channel to be used for this transfer. If all
378 * are taken return NULL and the requester will have to cope by using
379 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200380 */
381static struct pl08x_phy_chan *
382pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
383 struct pl08x_dma_chan *virt_chan)
384{
385 struct pl08x_phy_chan *ch = NULL;
386 unsigned long flags;
387 int i;
388
Linus Walleije8689e62010-09-28 15:57:37 +0200389 for (i = 0; i < pl08x->vd->channels; i++) {
390 ch = &pl08x->phy_chans[i];
391
392 spin_lock_irqsave(&ch->lock, flags);
393
394 if (!ch->serving) {
395 ch->serving = virt_chan;
396 ch->signal = -1;
397 spin_unlock_irqrestore(&ch->lock, flags);
398 break;
399 }
400
401 spin_unlock_irqrestore(&ch->lock, flags);
402 }
403
404 if (i == pl08x->vd->channels) {
405 /* No physical channel available, cope with it */
406 return NULL;
407 }
408
409 return ch;
410}
411
412static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
413 struct pl08x_phy_chan *ch)
414{
415 unsigned long flags;
416
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000417 spin_lock_irqsave(&ch->lock, flags);
418
Linus Walleije8689e62010-09-28 15:57:37 +0200419 /* Stop the channel and clear its interrupts */
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000420 pl08x_terminate_phy_chan(pl08x, ch);
Linus Walleije8689e62010-09-28 15:57:37 +0200421
422 /* Mark it as free */
Linus Walleije8689e62010-09-28 15:57:37 +0200423 ch->serving = NULL;
424 spin_unlock_irqrestore(&ch->lock, flags);
425}
426
427/*
428 * LLI handling
429 */
430
431static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
432{
433 switch (coded) {
434 case PL080_WIDTH_8BIT:
435 return 1;
436 case PL080_WIDTH_16BIT:
437 return 2;
438 case PL080_WIDTH_32BIT:
439 return 4;
440 default:
441 break;
442 }
443 BUG();
444 return 0;
445}
446
447static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000448 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200449{
450 u32 retbits = cctl;
451
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000452 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200453 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
454 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
455 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
456
457 /* Then set the bits according to the parameters */
458 switch (srcwidth) {
459 case 1:
460 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
461 break;
462 case 2:
463 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
464 break;
465 case 4:
466 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
467 break;
468 default:
469 BUG();
470 break;
471 }
472
473 switch (dstwidth) {
474 case 1:
475 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
476 break;
477 case 2:
478 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
479 break;
480 case 4:
481 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
482 break;
483 default:
484 BUG();
485 break;
486 }
487
488 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
489 return retbits;
490}
491
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000492struct pl08x_lli_build_data {
493 struct pl08x_txd *txd;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000494 struct pl08x_bus_data srcbus;
495 struct pl08x_bus_data dstbus;
496 size_t remainder;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100497 u32 lli_bus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000498};
499
Linus Walleije8689e62010-09-28 15:57:37 +0200500/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000501 * Autoselect a master bus to use for the transfer this prefers the
502 * destination bus if both available if fixed address on one bus the
503 * other will be chosen
Linus Walleije8689e62010-09-28 15:57:37 +0200504 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000505static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
506 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200507{
508 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000509 *mbus = &bd->srcbus;
510 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200511 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000512 *mbus = &bd->dstbus;
513 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200514 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000515 if (bd->dstbus.buswidth == 4) {
516 *mbus = &bd->dstbus;
517 *sbus = &bd->srcbus;
518 } else if (bd->srcbus.buswidth == 4) {
519 *mbus = &bd->srcbus;
520 *sbus = &bd->dstbus;
521 } else if (bd->dstbus.buswidth == 2) {
522 *mbus = &bd->dstbus;
523 *sbus = &bd->srcbus;
524 } else if (bd->srcbus.buswidth == 2) {
525 *mbus = &bd->srcbus;
526 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200527 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000528 /* bd->srcbus.buswidth == 1 */
529 *mbus = &bd->dstbus;
530 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200531 }
532 }
533}
534
535/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000536 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200537 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000538static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
539 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200540{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000541 struct pl08x_lli *llis_va = bd->txd->llis_va;
542 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200543
544 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
545
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000546 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000547 llis_va[num_llis].src = bd->srcbus.addr;
548 llis_va[num_llis].dst = bd->dstbus.addr;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530549 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
550 sizeof(struct pl08x_lli);
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100551 llis_va[num_llis].lli |= bd->lli_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200552
553 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000554 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200555 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000556 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200557
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000558 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000559
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000560 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200561}
562
563/*
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000564 * Return number of bytes to fill to boundary, or len.
565 * This calculation works for any value of addr.
Linus Walleije8689e62010-09-28 15:57:37 +0200566 */
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000567static inline size_t pl08x_pre_boundary(u32 addr, size_t len)
Linus Walleije8689e62010-09-28 15:57:37 +0200568{
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000569 size_t boundary_len = PL08X_BOUNDARY_SIZE -
570 (addr & (PL08X_BOUNDARY_SIZE - 1));
Linus Walleije8689e62010-09-28 15:57:37 +0200571
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000572 return min(boundary_len, len);
Linus Walleije8689e62010-09-28 15:57:37 +0200573}
574
575/*
576 * This fills in the table of LLIs for the transfer descriptor
577 * Note that we assume we never have to change the burst sizes
578 * Return 0 for error
579 */
580static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
581 struct pl08x_txd *txd)
582{
Linus Walleije8689e62010-09-28 15:57:37 +0200583 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000584 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200585 int num_llis = 0;
586 u32 cctl;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530587 size_t max_bytes_per_lli, total_bytes = 0;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000588 struct pl08x_lli *llis_va;
Linus Walleije8689e62010-09-28 15:57:37 +0200589
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530590 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200591 if (!txd->llis_va) {
592 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
593 return 0;
594 }
595
596 pl08x->pool_ctr++;
597
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +0000598 /* Get the default CCTL */
599 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200600
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000601 bd.txd = txd;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +0000602 bd.srcbus.addr = txd->src_addr;
603 bd.dstbus.addr = txd->dst_addr;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100604 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000605
Linus Walleije8689e62010-09-28 15:57:37 +0200606 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000607 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200608 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
609 PL080_CONTROL_SWIDTH_SHIFT);
610
611 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000612 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200613 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
614 PL080_CONTROL_DWIDTH_SHIFT);
615
616 /* Set up the bus widths to the maximum */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000617 bd.srcbus.buswidth = bd.srcbus.maxwidth;
618 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200619
620 /*
621 * Bytes transferred == tsize * MIN(buswidths), not max(buswidths)
622 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000623 max_bytes_per_lli = min(bd.srcbus.buswidth, bd.dstbus.buswidth) *
Linus Walleije8689e62010-09-28 15:57:37 +0200624 PL080_CONTROL_TRANSFER_SIZE_MASK;
Linus Walleije8689e62010-09-28 15:57:37 +0200625
626 /* We need to count this down to zero */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000627 bd.remainder = txd->len;
Linus Walleije8689e62010-09-28 15:57:37 +0200628
629 /*
630 * Choose bus to align to
631 * - prefers destination bus if both available
632 * - if fixed address on one bus chooses other
Linus Walleije8689e62010-09-28 15:57:37 +0200633 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000634 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200635
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100636 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu llimax=%zu\n",
637 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
638 bd.srcbus.buswidth,
639 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
640 bd.dstbus.buswidth,
641 bd.remainder, max_bytes_per_lli);
642 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
643 mbus == &bd.srcbus ? "src" : "dst",
644 sbus == &bd.srcbus ? "src" : "dst");
645
Linus Walleije8689e62010-09-28 15:57:37 +0200646 if (txd->len < mbus->buswidth) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000647 /* Less than a bus width available - send as single bytes */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000648 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200649 dev_vdbg(&pl08x->adev->dev,
650 "%s single byte LLIs for a transfer of "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000651 "less than a bus width (remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000652 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200653 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000654 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200655 total_bytes++;
656 }
657 } else {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000658 /* Make one byte LLIs until master bus is aligned */
Linus Walleije8689e62010-09-28 15:57:37 +0200659 while ((mbus->addr) % (mbus->buswidth)) {
660 dev_vdbg(&pl08x->adev->dev,
661 "%s adjustment lli for less than bus width "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000662 "(remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000663 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200664 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000665 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200666 total_bytes++;
667 }
668
669 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000670 * Master now aligned
Linus Walleije8689e62010-09-28 15:57:37 +0200671 * - if slave is not then we must set its width down
672 */
673 if (sbus->addr % sbus->buswidth) {
674 dev_dbg(&pl08x->adev->dev,
675 "%s set down bus width to one byte\n",
676 __func__);
677
678 sbus->buswidth = 1;
679 }
680
681 /*
682 * Make largest possible LLIs until less than one bus
683 * width left
684 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000685 while (bd.remainder > (mbus->buswidth - 1)) {
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000686 size_t lli_len, target_len, tsize, odd_bytes;
Linus Walleije8689e62010-09-28 15:57:37 +0200687
688 /*
689 * If enough left try to send max possible,
690 * otherwise try to send the remainder
691 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000692 target_len = min(bd.remainder, max_bytes_per_lli);
Linus Walleije8689e62010-09-28 15:57:37 +0200693
694 /*
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000695 * Set bus lengths for incrementing buses to the
696 * number of bytes which fill to next memory boundary,
697 * limiting on the target length calculated above.
Linus Walleije8689e62010-09-28 15:57:37 +0200698 */
699 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000700 bd.srcbus.fill_bytes =
701 pl08x_pre_boundary(bd.srcbus.addr,
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000702 target_len);
Linus Walleije8689e62010-09-28 15:57:37 +0200703 else
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000704 bd.srcbus.fill_bytes = target_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200705
706 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000707 bd.dstbus.fill_bytes =
708 pl08x_pre_boundary(bd.dstbus.addr,
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000709 target_len);
Linus Walleije8689e62010-09-28 15:57:37 +0200710 else
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000711 bd.dstbus.fill_bytes = target_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200712
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000713 /* Find the nearest */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000714 lli_len = min(bd.srcbus.fill_bytes,
715 bd.dstbus.fill_bytes);
Linus Walleije8689e62010-09-28 15:57:37 +0200716
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000717 BUG_ON(lli_len > bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200718
719 if (lli_len <= 0) {
720 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000721 "%s lli_len is %zu, <= 0\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200722 __func__, lli_len);
723 return 0;
724 }
725
726 if (lli_len == target_len) {
727 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000728 * Can send what we wanted.
729 * Maintain alignment
Linus Walleije8689e62010-09-28 15:57:37 +0200730 */
731 lli_len = (lli_len/mbus->buswidth) *
732 mbus->buswidth;
733 odd_bytes = 0;
734 } else {
735 /*
736 * So now we know how many bytes to transfer
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000737 * to get to the nearest boundary. The next
738 * LLI will past the boundary. However, we
739 * may be working to a boundary on the slave
740 * bus. We need to ensure the master stays
741 * aligned, and that we are working in
742 * multiples of the bus widths.
Linus Walleije8689e62010-09-28 15:57:37 +0200743 */
744 odd_bytes = lli_len % mbus->buswidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200745 lli_len -= odd_bytes;
746
747 }
748
749 if (lli_len) {
750 /*
751 * Check against minimum bus alignment:
752 * Calculate actual transfer size in relation
753 * to bus width an get a maximum remainder of
754 * the smallest bus width - 1
755 */
756 /* FIXME: use round_down()? */
757 tsize = lli_len / min(mbus->buswidth,
758 sbus->buswidth);
759 lli_len = tsize * min(mbus->buswidth,
760 sbus->buswidth);
761
762 if (target_len != lli_len) {
763 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000764 "%s can't send what we want. Desired 0x%08zx, lli of 0x%08zx bytes in txd of 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200765 __func__, target_len, lli_len, txd->len);
766 }
767
768 cctl = pl08x_cctl_bits(cctl,
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000769 bd.srcbus.buswidth,
770 bd.dstbus.buswidth,
Linus Walleije8689e62010-09-28 15:57:37 +0200771 tsize);
772
773 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000774 "%s fill lli with single lli chunk of size 0x%08zx (remainder 0x%08zx)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000775 __func__, lli_len, bd.remainder);
776 pl08x_fill_lli_for_desc(&bd, num_llis++,
777 lli_len, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200778 total_bytes += lli_len;
779 }
780
Linus Walleije8689e62010-09-28 15:57:37 +0200781 if (odd_bytes) {
782 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000783 * Creep past the boundary, maintaining
784 * master alignment
Linus Walleije8689e62010-09-28 15:57:37 +0200785 */
786 int j;
787 for (j = 0; (j < mbus->buswidth)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000788 && (bd.remainder); j++) {
Linus Walleije8689e62010-09-28 15:57:37 +0200789 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
790 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000791 "%s align with boundary, single byte (remain 0x%08zx)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000792 __func__, bd.remainder);
793 pl08x_fill_lli_for_desc(&bd,
794 num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200795 total_bytes++;
796 }
797 }
798 }
799
800 /*
801 * Send any odd bytes
802 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000803 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200804 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
805 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000806 "%s align with boundary, single odd byte (remain %zu)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000807 __func__, bd.remainder);
808 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200809 total_bytes++;
810 }
811 }
812 if (total_bytes != txd->len) {
813 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000814 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200815 __func__, total_bytes, txd->len);
816 return 0;
817 }
818
819 if (num_llis >= MAX_NUM_TSFR_LLIS) {
820 dev_err(&pl08x->adev->dev,
821 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
822 __func__, (u32) MAX_NUM_TSFR_LLIS);
823 return 0;
824 }
Linus Walleije8689e62010-09-28 15:57:37 +0200825
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000826 llis_va = txd->llis_va;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000827 /* The final LLI terminates the LLI. */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000828 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000829 /* The final LLI element shall also fire an interrupt. */
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000830 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +0200831
Linus Walleije8689e62010-09-28 15:57:37 +0200832#ifdef VERBOSE_DEBUG
833 {
834 int i;
835
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100836 dev_vdbg(&pl08x->adev->dev,
837 "%-3s %-9s %-10s %-10s %-10s %s\n",
838 "lli", "", "csrc", "cdst", "clli", "cctl");
Linus Walleije8689e62010-09-28 15:57:37 +0200839 for (i = 0; i < num_llis; i++) {
840 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100841 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
842 i, &llis_va[i], llis_va[i].src,
843 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
Linus Walleije8689e62010-09-28 15:57:37 +0200844 );
845 }
846 }
847#endif
848
849 return num_llis;
850}
851
852/* You should call this with the struct pl08x lock held */
853static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
854 struct pl08x_txd *txd)
855{
Linus Walleije8689e62010-09-28 15:57:37 +0200856 /* Free the LLI */
Russell King - ARM Linux56b61882011-01-03 22:37:10 +0000857 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200858
859 pl08x->pool_ctr--;
860
861 kfree(txd);
862}
863
864static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
865 struct pl08x_dma_chan *plchan)
866{
867 struct pl08x_txd *txdi = NULL;
868 struct pl08x_txd *next;
869
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000870 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +0200871 list_for_each_entry_safe(txdi,
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000872 next, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200873 list_del(&txdi->node);
874 pl08x_free_txd(pl08x, txdi);
875 }
Linus Walleije8689e62010-09-28 15:57:37 +0200876 }
877}
878
879/*
880 * The DMA ENGINE API
881 */
882static int pl08x_alloc_chan_resources(struct dma_chan *chan)
883{
884 return 0;
885}
886
887static void pl08x_free_chan_resources(struct dma_chan *chan)
888{
889}
890
891/*
892 * This should be called with the channel plchan->lock held
893 */
894static int prep_phy_channel(struct pl08x_dma_chan *plchan,
895 struct pl08x_txd *txd)
896{
897 struct pl08x_driver_data *pl08x = plchan->host;
898 struct pl08x_phy_chan *ch;
899 int ret;
900
901 /* Check if we already have a channel */
902 if (plchan->phychan)
903 return 0;
904
905 ch = pl08x_get_phy_channel(pl08x, plchan);
906 if (!ch) {
907 /* No physical channel available, cope with it */
908 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
909 return -EBUSY;
910 }
911
912 /*
913 * OK we have a physical channel: for memcpy() this is all we
914 * need, but for slaves the physical signals may be muxed!
915 * Can the platform allow us to use this channel?
916 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530917 if (plchan->slave && ch->signal < 0 && pl08x->pd->get_signal) {
Linus Walleije8689e62010-09-28 15:57:37 +0200918 ret = pl08x->pd->get_signal(plchan);
919 if (ret < 0) {
920 dev_dbg(&pl08x->adev->dev,
921 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
922 ch->id, plchan->name);
923 /* Release physical channel & return */
924 pl08x_put_phy_channel(pl08x, ch);
925 return -EBUSY;
926 }
927 ch->signal = ret;
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000928
929 /* Assign the flow control signal to this channel */
930 if (txd->direction == DMA_TO_DEVICE)
931 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
932 else if (txd->direction == DMA_FROM_DEVICE)
933 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +0200934 }
935
936 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
937 ch->id,
938 ch->signal,
939 plchan->name);
940
Russell King - ARM Linux8087aacd2011-01-03 22:45:17 +0000941 plchan->phychan_hold++;
Linus Walleije8689e62010-09-28 15:57:37 +0200942 plchan->phychan = ch;
943
944 return 0;
945}
946
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +0000947static void release_phy_channel(struct pl08x_dma_chan *plchan)
948{
949 struct pl08x_driver_data *pl08x = plchan->host;
950
951 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
952 pl08x->pd->put_signal(plchan);
953 plchan->phychan->signal = -1;
954 }
955 pl08x_put_phy_channel(pl08x, plchan->phychan);
956 plchan->phychan = NULL;
957}
958
Linus Walleije8689e62010-09-28 15:57:37 +0200959static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
960{
961 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000962 struct pl08x_txd *txd = to_pl08x_txd(tx);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000963 unsigned long flags;
964
965 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200966
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000967 plchan->chan.cookie += 1;
968 if (plchan->chan.cookie < 0)
969 plchan->chan.cookie = 1;
970 tx->cookie = plchan->chan.cookie;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000971
972 /* Put this onto the pending list */
973 list_add_tail(&txd->node, &plchan->pend_list);
974
975 /*
976 * If there was no physical channel available for this memcpy,
977 * stack the request up and indicate that the channel is waiting
978 * for a free physical channel.
979 */
980 if (!plchan->slave && !plchan->phychan) {
981 /* Do this memcpy whenever there is a channel ready */
982 plchan->state = PL08X_CHAN_WAITING;
983 plchan->waiting = txd;
Russell King - ARM Linux8087aacd2011-01-03 22:45:17 +0000984 } else {
985 plchan->phychan_hold--;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000986 }
987
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000988 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200989
990 return tx->cookie;
991}
992
993static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
994 struct dma_chan *chan, unsigned long flags)
995{
996 struct dma_async_tx_descriptor *retval = NULL;
997
998 return retval;
999}
1000
1001/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001002 * Code accessing dma_async_is_complete() in a tight loop may give problems.
1003 * If slaves are relying on interrupts to signal completion this function
1004 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +02001005 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301006static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
1007 dma_cookie_t cookie, struct dma_tx_state *txstate)
Linus Walleije8689e62010-09-28 15:57:37 +02001008{
1009 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1010 dma_cookie_t last_used;
1011 dma_cookie_t last_complete;
1012 enum dma_status ret;
1013 u32 bytesleft = 0;
1014
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001015 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001016 last_complete = plchan->lc;
1017
1018 ret = dma_async_is_complete(cookie, last_complete, last_used);
1019 if (ret == DMA_SUCCESS) {
1020 dma_set_tx_state(txstate, last_complete, last_used, 0);
1021 return ret;
1022 }
1023
1024 /*
Linus Walleije8689e62010-09-28 15:57:37 +02001025 * This cookie not complete yet
1026 */
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001027 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001028 last_complete = plchan->lc;
1029
1030 /* Get number of bytes left in the active transactions and queue */
1031 bytesleft = pl08x_getbytes_chan(plchan);
1032
1033 dma_set_tx_state(txstate, last_complete, last_used,
1034 bytesleft);
1035
1036 if (plchan->state == PL08X_CHAN_PAUSED)
1037 return DMA_PAUSED;
1038
1039 /* Whether waiting or running, we're in progress */
1040 return DMA_IN_PROGRESS;
1041}
1042
1043/* PrimeCell DMA extension */
1044struct burst_table {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001045 u32 burstwords;
Linus Walleije8689e62010-09-28 15:57:37 +02001046 u32 reg;
1047};
1048
1049static const struct burst_table burst_sizes[] = {
1050 {
1051 .burstwords = 256,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001052 .reg = PL080_BSIZE_256,
Linus Walleije8689e62010-09-28 15:57:37 +02001053 },
1054 {
1055 .burstwords = 128,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001056 .reg = PL080_BSIZE_128,
Linus Walleije8689e62010-09-28 15:57:37 +02001057 },
1058 {
1059 .burstwords = 64,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001060 .reg = PL080_BSIZE_64,
Linus Walleije8689e62010-09-28 15:57:37 +02001061 },
1062 {
1063 .burstwords = 32,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001064 .reg = PL080_BSIZE_32,
Linus Walleije8689e62010-09-28 15:57:37 +02001065 },
1066 {
1067 .burstwords = 16,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001068 .reg = PL080_BSIZE_16,
Linus Walleije8689e62010-09-28 15:57:37 +02001069 },
1070 {
1071 .burstwords = 8,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001072 .reg = PL080_BSIZE_8,
Linus Walleije8689e62010-09-28 15:57:37 +02001073 },
1074 {
1075 .burstwords = 4,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001076 .reg = PL080_BSIZE_4,
Linus Walleije8689e62010-09-28 15:57:37 +02001077 },
1078 {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001079 .burstwords = 0,
1080 .reg = PL080_BSIZE_1,
Linus Walleije8689e62010-09-28 15:57:37 +02001081 },
1082};
1083
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001084/*
1085 * Given the source and destination available bus masks, select which
1086 * will be routed to each port. We try to have source and destination
1087 * on separate ports, but always respect the allowable settings.
1088 */
1089static u32 pl08x_select_bus(u8 src, u8 dst)
1090{
1091 u32 cctl = 0;
1092
1093 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1094 cctl |= PL080_CONTROL_DST_AHB2;
1095 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1096 cctl |= PL080_CONTROL_SRC_AHB2;
1097
1098 return cctl;
1099}
1100
Russell King - ARM Linuxf14c4262011-07-21 17:12:47 +01001101static u32 pl08x_cctl(u32 cctl)
1102{
1103 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1104 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1105 PL080_CONTROL_PROT_MASK);
1106
1107 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1108 return cctl | PL080_CONTROL_PROT_SYS;
1109}
1110
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001111static u32 pl08x_width(enum dma_slave_buswidth width)
1112{
1113 switch (width) {
1114 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1115 return PL080_WIDTH_8BIT;
1116 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1117 return PL080_WIDTH_16BIT;
1118 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1119 return PL080_WIDTH_32BIT;
Vinod Koulf32807f2011-07-25 19:22:01 +05301120 default:
1121 return ~0;
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001122 }
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001123}
1124
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001125static u32 pl08x_burst(u32 maxburst)
1126{
1127 int i;
1128
1129 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1130 if (burst_sizes[i].burstwords <= maxburst)
1131 break;
1132
1133 return burst_sizes[i].reg;
1134}
1135
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001136static int dma_set_runtime_config(struct dma_chan *chan,
1137 struct dma_slave_config *config)
Linus Walleije8689e62010-09-28 15:57:37 +02001138{
1139 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1140 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +02001141 enum dma_slave_buswidth addr_width;
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001142 u32 width, burst, maxburst;
Linus Walleije8689e62010-09-28 15:57:37 +02001143 u32 cctl = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001144
Russell King - ARM Linuxb7f75862011-01-03 22:46:17 +00001145 if (!plchan->slave)
1146 return -EINVAL;
1147
Linus Walleije8689e62010-09-28 15:57:37 +02001148 /* Transfer direction */
1149 plchan->runtime_direction = config->direction;
1150 if (config->direction == DMA_TO_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001151 addr_width = config->dst_addr_width;
1152 maxburst = config->dst_maxburst;
1153 } else if (config->direction == DMA_FROM_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001154 addr_width = config->src_addr_width;
1155 maxburst = config->src_maxburst;
1156 } else {
1157 dev_err(&pl08x->adev->dev,
1158 "bad runtime_config: alien transfer direction\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001159 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001160 }
1161
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001162 width = pl08x_width(addr_width);
1163 if (width == ~0) {
Linus Walleije8689e62010-09-28 15:57:37 +02001164 dev_err(&pl08x->adev->dev,
1165 "bad runtime_config: alien address width\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001166 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001167 }
1168
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001169 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1170 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1171
Linus Walleije8689e62010-09-28 15:57:37 +02001172 /*
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001173 * If this channel will only request single transfers, set this
1174 * down to ONE element. Also select one element if no maxburst
1175 * is specified.
Linus Walleije8689e62010-09-28 15:57:37 +02001176 */
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001177 if (plchan->cd->single)
1178 maxburst = 1;
1179
1180 burst = pl08x_burst(maxburst);
1181 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1182 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +02001183
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001184 if (plchan->runtime_direction == DMA_FROM_DEVICE) {
1185 plchan->src_addr = config->src_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001186 plchan->src_cctl = pl08x_cctl(cctl) | PL080_CONTROL_DST_INCR |
1187 pl08x_select_bus(plchan->cd->periph_buses,
1188 pl08x->mem_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001189 } else {
1190 plchan->dst_addr = config->dst_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001191 plchan->dst_cctl = pl08x_cctl(cctl) | PL080_CONTROL_SRC_INCR |
1192 pl08x_select_bus(pl08x->mem_buses,
1193 plchan->cd->periph_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001194 }
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001195
Linus Walleije8689e62010-09-28 15:57:37 +02001196 dev_dbg(&pl08x->adev->dev,
1197 "configured channel %s (%s) for %s, data width %d, "
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001198 "maxburst %d words, LE, CCTL=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001199 dma_chan_name(chan), plchan->name,
1200 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1201 addr_width,
1202 maxburst,
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001203 cctl);
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001204
1205 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001206}
1207
1208/*
1209 * Slave transactions callback to the slave device to allow
1210 * synchronization of slave DMA signals with the DMAC enable
1211 */
1212static void pl08x_issue_pending(struct dma_chan *chan)
1213{
1214 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001215 unsigned long flags;
1216
1217 spin_lock_irqsave(&plchan->lock, flags);
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001218 /* Something is already active, or we're waiting for a channel... */
1219 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1220 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001221 return;
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001222 }
Linus Walleije8689e62010-09-28 15:57:37 +02001223
1224 /* Take the first element in the queue and execute it */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001225 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001226 struct pl08x_txd *next;
1227
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001228 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001229 struct pl08x_txd,
1230 node);
1231 list_del(&next->node);
Linus Walleije8689e62010-09-28 15:57:37 +02001232 plchan->state = PL08X_CHAN_RUNNING;
1233
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001234 pl08x_start_txd(plchan, next);
Linus Walleije8689e62010-09-28 15:57:37 +02001235 }
1236
1237 spin_unlock_irqrestore(&plchan->lock, flags);
1238}
1239
1240static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1241 struct pl08x_txd *txd)
1242{
Linus Walleije8689e62010-09-28 15:57:37 +02001243 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001244 unsigned long flags;
1245 int num_llis, ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001246
1247 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001248 if (!num_llis) {
1249 kfree(txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001250 return -EINVAL;
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001251 }
Linus Walleije8689e62010-09-28 15:57:37 +02001252
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001253 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001254
Linus Walleije8689e62010-09-28 15:57:37 +02001255 /*
1256 * See if we already have a physical channel allocated,
1257 * else this is the time to try to get one.
1258 */
1259 ret = prep_phy_channel(plchan, txd);
1260 if (ret) {
1261 /*
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001262 * No physical channel was available.
1263 *
1264 * memcpy transfers can be sorted out at submission time.
1265 *
1266 * Slave transfers may have been denied due to platform
1267 * channel muxing restrictions. Since there is no guarantee
1268 * that this will ever be resolved, and the signal must be
1269 * acquired AFTER acquiring the physical channel, we will let
1270 * them be NACK:ed with -EBUSY here. The drivers can retry
1271 * the prep() call if they are eager on doing this using DMA.
Linus Walleije8689e62010-09-28 15:57:37 +02001272 */
1273 if (plchan->slave) {
1274 pl08x_free_txd_list(pl08x, plchan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001275 pl08x_free_txd(pl08x, txd);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001276 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001277 return -EBUSY;
1278 }
Linus Walleije8689e62010-09-28 15:57:37 +02001279 } else
1280 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001281 * Else we're all set, paused and ready to roll, status
1282 * will switch to PL08X_CHAN_RUNNING when we call
1283 * issue_pending(). If there is something running on the
1284 * channel already we don't change its state.
Linus Walleije8689e62010-09-28 15:57:37 +02001285 */
1286 if (plchan->state == PL08X_CHAN_IDLE)
1287 plchan->state = PL08X_CHAN_PAUSED;
1288
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001289 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001290
1291 return 0;
1292}
1293
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001294static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1295 unsigned long flags)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001296{
1297 struct pl08x_txd *txd = kzalloc(sizeof(struct pl08x_txd), GFP_NOWAIT);
1298
1299 if (txd) {
1300 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001301 txd->tx.flags = flags;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001302 txd->tx.tx_submit = pl08x_tx_submit;
1303 INIT_LIST_HEAD(&txd->node);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001304
1305 /* Always enable error and terminal interrupts */
1306 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1307 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001308 }
1309 return txd;
1310}
1311
Linus Walleije8689e62010-09-28 15:57:37 +02001312/*
1313 * Initialize a descriptor to be used by memcpy submit
1314 */
1315static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1316 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1317 size_t len, unsigned long flags)
1318{
1319 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1320 struct pl08x_driver_data *pl08x = plchan->host;
1321 struct pl08x_txd *txd;
1322 int ret;
1323
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001324 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001325 if (!txd) {
1326 dev_err(&pl08x->adev->dev,
1327 "%s no memory for descriptor\n", __func__);
1328 return NULL;
1329 }
1330
Linus Walleije8689e62010-09-28 15:57:37 +02001331 txd->direction = DMA_NONE;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001332 txd->src_addr = src;
1333 txd->dst_addr = dest;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001334 txd->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001335
1336 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001337 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001338 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1339 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001340
Linus Walleije8689e62010-09-28 15:57:37 +02001341 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001342 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001343
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001344 if (pl08x->vd->dualmaster)
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001345 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1346 pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001347
Linus Walleije8689e62010-09-28 15:57:37 +02001348 ret = pl08x_prep_channel_resources(plchan, txd);
1349 if (ret)
1350 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001351
1352 return &txd->tx;
1353}
1354
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001355static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001356 struct dma_chan *chan, struct scatterlist *sgl,
1357 unsigned int sg_len, enum dma_data_direction direction,
1358 unsigned long flags)
1359{
1360 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1361 struct pl08x_driver_data *pl08x = plchan->host;
1362 struct pl08x_txd *txd;
1363 int ret;
1364
1365 /*
1366 * Current implementation ASSUMES only one sg
1367 */
1368 if (sg_len != 1) {
1369 dev_err(&pl08x->adev->dev, "%s prepared too long sglist\n",
1370 __func__);
1371 BUG();
1372 }
1373
1374 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1375 __func__, sgl->length, plchan->name);
1376
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001377 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001378 if (!txd) {
1379 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1380 return NULL;
1381 }
1382
Linus Walleije8689e62010-09-28 15:57:37 +02001383 if (direction != plchan->runtime_direction)
1384 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1385 "the direction configured for the PrimeCell\n",
1386 __func__);
1387
1388 /*
1389 * Set up addresses, the PrimeCell configured address
1390 * will take precedence since this may configure the
1391 * channel target address dynamically at runtime.
1392 */
1393 txd->direction = direction;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001394 txd->len = sgl->length;
1395
Linus Walleije8689e62010-09-28 15:57:37 +02001396 if (direction == DMA_TO_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001397 txd->ccfg |= PL080_FLOW_MEM2PER << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001398 txd->cctl = plchan->dst_cctl;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001399 txd->src_addr = sgl->dma_address;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001400 txd->dst_addr = plchan->dst_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001401 } else if (direction == DMA_FROM_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001402 txd->ccfg |= PL080_FLOW_PER2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001403 txd->cctl = plchan->src_cctl;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001404 txd->src_addr = plchan->src_addr;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001405 txd->dst_addr = sgl->dma_address;
Linus Walleije8689e62010-09-28 15:57:37 +02001406 } else {
1407 dev_err(&pl08x->adev->dev,
1408 "%s direction unsupported\n", __func__);
1409 return NULL;
1410 }
Linus Walleije8689e62010-09-28 15:57:37 +02001411
1412 ret = pl08x_prep_channel_resources(plchan, txd);
1413 if (ret)
1414 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001415
1416 return &txd->tx;
1417}
1418
1419static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1420 unsigned long arg)
1421{
1422 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1423 struct pl08x_driver_data *pl08x = plchan->host;
1424 unsigned long flags;
1425 int ret = 0;
1426
1427 /* Controls applicable to inactive channels */
1428 if (cmd == DMA_SLAVE_CONFIG) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001429 return dma_set_runtime_config(chan,
1430 (struct dma_slave_config *)arg);
Linus Walleije8689e62010-09-28 15:57:37 +02001431 }
1432
1433 /*
1434 * Anything succeeds on channels with no physical allocation and
1435 * no queued transfers.
1436 */
1437 spin_lock_irqsave(&plchan->lock, flags);
1438 if (!plchan->phychan && !plchan->at) {
1439 spin_unlock_irqrestore(&plchan->lock, flags);
1440 return 0;
1441 }
1442
1443 switch (cmd) {
1444 case DMA_TERMINATE_ALL:
1445 plchan->state = PL08X_CHAN_IDLE;
1446
1447 if (plchan->phychan) {
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +00001448 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
Linus Walleije8689e62010-09-28 15:57:37 +02001449
1450 /*
1451 * Mark physical channel as free and free any slave
1452 * signal
1453 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001454 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001455 }
Linus Walleije8689e62010-09-28 15:57:37 +02001456 /* Dequeue jobs and free LLIs */
1457 if (plchan->at) {
1458 pl08x_free_txd(pl08x, plchan->at);
1459 plchan->at = NULL;
1460 }
1461 /* Dequeue jobs not yet fired as well */
1462 pl08x_free_txd_list(pl08x, plchan);
1463 break;
1464 case DMA_PAUSE:
1465 pl08x_pause_phy_chan(plchan->phychan);
1466 plchan->state = PL08X_CHAN_PAUSED;
1467 break;
1468 case DMA_RESUME:
1469 pl08x_resume_phy_chan(plchan->phychan);
1470 plchan->state = PL08X_CHAN_RUNNING;
1471 break;
1472 default:
1473 /* Unknown command */
1474 ret = -ENXIO;
1475 break;
1476 }
1477
1478 spin_unlock_irqrestore(&plchan->lock, flags);
1479
1480 return ret;
1481}
1482
1483bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1484{
1485 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1486 char *name = chan_id;
1487
1488 /* Check that the channel is not taken! */
1489 if (!strcmp(plchan->name, name))
1490 return true;
1491
1492 return false;
1493}
1494
1495/*
1496 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001497 * TODO: turn this bit on/off depending on the number of physical channels
1498 * actually used, if it is zero... well shut it off. That will save some
1499 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001500 */
1501static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1502{
1503 u32 val;
1504
1505 val = readl(pl08x->base + PL080_CONFIG);
1506 val &= ~(PL080_CONFIG_M2_BE | PL080_CONFIG_M1_BE | PL080_CONFIG_ENABLE);
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00001507 /* We implicitly clear bit 1 and that means little-endian mode */
Linus Walleije8689e62010-09-28 15:57:37 +02001508 val |= PL080_CONFIG_ENABLE;
1509 writel(val, pl08x->base + PL080_CONFIG);
1510}
1511
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001512static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1513{
1514 struct device *dev = txd->tx.chan->device->dev;
1515
1516 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1517 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1518 dma_unmap_single(dev, txd->src_addr, txd->len,
1519 DMA_TO_DEVICE);
1520 else
1521 dma_unmap_page(dev, txd->src_addr, txd->len,
1522 DMA_TO_DEVICE);
1523 }
1524 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1525 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1526 dma_unmap_single(dev, txd->dst_addr, txd->len,
1527 DMA_FROM_DEVICE);
1528 else
1529 dma_unmap_page(dev, txd->dst_addr, txd->len,
1530 DMA_FROM_DEVICE);
1531 }
1532}
1533
Linus Walleije8689e62010-09-28 15:57:37 +02001534static void pl08x_tasklet(unsigned long data)
1535{
1536 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
Linus Walleije8689e62010-09-28 15:57:37 +02001537 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001538 struct pl08x_txd *txd;
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001539 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001540
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001541 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001542
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001543 txd = plchan->at;
1544 plchan->at = NULL;
1545
1546 if (txd) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001547 /* Update last completed */
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001548 plchan->lc = txd->tx.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001549 }
Russell King - ARM Linux8087aacd2011-01-03 22:45:17 +00001550
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001551 /* If a new descriptor is queued, set it up plchan->at is NULL here */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001552 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001553 struct pl08x_txd *next;
1554
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001555 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001556 struct pl08x_txd,
1557 node);
1558 list_del(&next->node);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001559
1560 pl08x_start_txd(plchan, next);
Russell King - ARM Linux8087aacd2011-01-03 22:45:17 +00001561 } else if (plchan->phychan_hold) {
1562 /*
1563 * This channel is still in use - we have a new txd being
1564 * prepared and will soon be queued. Don't give up the
1565 * physical channel.
1566 */
Linus Walleije8689e62010-09-28 15:57:37 +02001567 } else {
1568 struct pl08x_dma_chan *waiting = NULL;
1569
1570 /*
1571 * No more jobs, so free up the physical channel
1572 * Free any allocated signal on slave transfers too
1573 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001574 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001575 plchan->state = PL08X_CHAN_IDLE;
1576
1577 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001578 * And NOW before anyone else can grab that free:d up
1579 * physical channel, see if there is some memcpy pending
1580 * that seriously needs to start because of being stacked
1581 * up while we were choking the physical channels with data.
Linus Walleije8689e62010-09-28 15:57:37 +02001582 */
1583 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1584 chan.device_node) {
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301585 if (waiting->state == PL08X_CHAN_WAITING &&
1586 waiting->waiting != NULL) {
Linus Walleije8689e62010-09-28 15:57:37 +02001587 int ret;
1588
1589 /* This should REALLY not fail now */
1590 ret = prep_phy_channel(waiting,
1591 waiting->waiting);
1592 BUG_ON(ret);
Russell King - ARM Linux8087aacd2011-01-03 22:45:17 +00001593 waiting->phychan_hold--;
Linus Walleije8689e62010-09-28 15:57:37 +02001594 waiting->state = PL08X_CHAN_RUNNING;
1595 waiting->waiting = NULL;
1596 pl08x_issue_pending(&waiting->chan);
1597 break;
1598 }
1599 }
1600 }
1601
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001602 spin_unlock_irqrestore(&plchan->lock, flags);
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001603
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001604 if (txd) {
1605 dma_async_tx_callback callback = txd->tx.callback;
1606 void *callback_param = txd->tx.callback_param;
1607
1608 /* Don't try to unmap buffers on slave channels */
1609 if (!plchan->slave)
1610 pl08x_unmap_buffers(txd);
1611
1612 /* Free the descriptor */
1613 spin_lock_irqsave(&plchan->lock, flags);
1614 pl08x_free_txd(pl08x, txd);
1615 spin_unlock_irqrestore(&plchan->lock, flags);
1616
1617 /* Callback to signal completion */
1618 if (callback)
1619 callback(callback_param);
1620 }
Linus Walleije8689e62010-09-28 15:57:37 +02001621}
1622
1623static irqreturn_t pl08x_irq(int irq, void *dev)
1624{
1625 struct pl08x_driver_data *pl08x = dev;
1626 u32 mask = 0;
1627 u32 val;
1628 int i;
1629
1630 val = readl(pl08x->base + PL080_ERR_STATUS);
1631 if (val) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001632 /* An error interrupt (on one or more channels) */
Linus Walleije8689e62010-09-28 15:57:37 +02001633 dev_err(&pl08x->adev->dev,
1634 "%s error interrupt, register value 0x%08x\n",
1635 __func__, val);
1636 /*
1637 * Simply clear ALL PL08X error interrupts,
1638 * regardless of channel and cause
1639 * FIXME: should be 0x00000003 on PL081 really.
1640 */
1641 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1642 }
1643 val = readl(pl08x->base + PL080_INT_STATUS);
1644 for (i = 0; i < pl08x->vd->channels; i++) {
1645 if ((1 << i) & val) {
1646 /* Locate physical channel */
1647 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1648 struct pl08x_dma_chan *plchan = phychan->serving;
1649
1650 /* Schedule tasklet on this channel */
1651 tasklet_schedule(&plchan->tasklet);
1652
1653 mask |= (1 << i);
1654 }
1655 }
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001656 /* Clear only the terminal interrupts on channels we processed */
Linus Walleije8689e62010-09-28 15:57:37 +02001657 writel(mask, pl08x->base + PL080_TC_CLEAR);
1658
1659 return mask ? IRQ_HANDLED : IRQ_NONE;
1660}
1661
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001662static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1663{
1664 u32 cctl = pl08x_cctl(chan->cd->cctl);
1665
1666 chan->slave = true;
1667 chan->name = chan->cd->bus_id;
1668 chan->src_addr = chan->cd->addr;
1669 chan->dst_addr = chan->cd->addr;
1670 chan->src_cctl = cctl | PL080_CONTROL_DST_INCR |
1671 pl08x_select_bus(chan->cd->periph_buses, chan->host->mem_buses);
1672 chan->dst_cctl = cctl | PL080_CONTROL_SRC_INCR |
1673 pl08x_select_bus(chan->host->mem_buses, chan->cd->periph_buses);
1674}
1675
Linus Walleije8689e62010-09-28 15:57:37 +02001676/*
1677 * Initialise the DMAC memcpy/slave channels.
1678 * Make a local wrapper to hold required data
1679 */
1680static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301681 struct dma_device *dmadev, unsigned int channels, bool slave)
Linus Walleije8689e62010-09-28 15:57:37 +02001682{
1683 struct pl08x_dma_chan *chan;
1684 int i;
1685
1686 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001687
Linus Walleije8689e62010-09-28 15:57:37 +02001688 /*
1689 * Register as many many memcpy as we have physical channels,
1690 * we won't always be able to use all but the code will have
1691 * to cope with that situation.
1692 */
1693 for (i = 0; i < channels; i++) {
1694 chan = kzalloc(sizeof(struct pl08x_dma_chan), GFP_KERNEL);
1695 if (!chan) {
1696 dev_err(&pl08x->adev->dev,
1697 "%s no memory for channel\n", __func__);
1698 return -ENOMEM;
1699 }
1700
1701 chan->host = pl08x;
1702 chan->state = PL08X_CHAN_IDLE;
1703
1704 if (slave) {
Linus Walleije8689e62010-09-28 15:57:37 +02001705 chan->cd = &pl08x->pd->slave_channels[i];
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001706 pl08x_dma_slave_init(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001707 } else {
1708 chan->cd = &pl08x->pd->memcpy_channel;
1709 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1710 if (!chan->name) {
1711 kfree(chan);
1712 return -ENOMEM;
1713 }
1714 }
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001715 if (chan->cd->circular_buffer) {
1716 dev_err(&pl08x->adev->dev,
1717 "channel %s: circular buffers not supported\n",
1718 chan->name);
1719 kfree(chan);
1720 continue;
1721 }
Linus Walleije8689e62010-09-28 15:57:37 +02001722 dev_info(&pl08x->adev->dev,
1723 "initialize virtual channel \"%s\"\n",
1724 chan->name);
1725
1726 chan->chan.device = dmadev;
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001727 chan->chan.cookie = 0;
1728 chan->lc = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001729
1730 spin_lock_init(&chan->lock);
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001731 INIT_LIST_HEAD(&chan->pend_list);
Linus Walleije8689e62010-09-28 15:57:37 +02001732 tasklet_init(&chan->tasklet, pl08x_tasklet,
1733 (unsigned long) chan);
1734
1735 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1736 }
1737 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1738 i, slave ? "slave" : "memcpy");
1739 return i;
1740}
1741
1742static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1743{
1744 struct pl08x_dma_chan *chan = NULL;
1745 struct pl08x_dma_chan *next;
1746
1747 list_for_each_entry_safe(chan,
1748 next, &dmadev->channels, chan.device_node) {
1749 list_del(&chan->chan.device_node);
1750 kfree(chan);
1751 }
1752}
1753
1754#ifdef CONFIG_DEBUG_FS
1755static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1756{
1757 switch (state) {
1758 case PL08X_CHAN_IDLE:
1759 return "idle";
1760 case PL08X_CHAN_RUNNING:
1761 return "running";
1762 case PL08X_CHAN_PAUSED:
1763 return "paused";
1764 case PL08X_CHAN_WAITING:
1765 return "waiting";
1766 default:
1767 break;
1768 }
1769 return "UNKNOWN STATE";
1770}
1771
1772static int pl08x_debugfs_show(struct seq_file *s, void *data)
1773{
1774 struct pl08x_driver_data *pl08x = s->private;
1775 struct pl08x_dma_chan *chan;
1776 struct pl08x_phy_chan *ch;
1777 unsigned long flags;
1778 int i;
1779
1780 seq_printf(s, "PL08x physical channels:\n");
1781 seq_printf(s, "CHANNEL:\tUSER:\n");
1782 seq_printf(s, "--------\t-----\n");
1783 for (i = 0; i < pl08x->vd->channels; i++) {
1784 struct pl08x_dma_chan *virt_chan;
1785
1786 ch = &pl08x->phy_chans[i];
1787
1788 spin_lock_irqsave(&ch->lock, flags);
1789 virt_chan = ch->serving;
1790
1791 seq_printf(s, "%d\t\t%s\n",
1792 ch->id, virt_chan ? virt_chan->name : "(none)");
1793
1794 spin_unlock_irqrestore(&ch->lock, flags);
1795 }
1796
1797 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1798 seq_printf(s, "CHANNEL:\tSTATE:\n");
1799 seq_printf(s, "--------\t------\n");
1800 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001801 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001802 pl08x_state_str(chan->state));
1803 }
1804
1805 seq_printf(s, "\nPL08x virtual slave channels:\n");
1806 seq_printf(s, "CHANNEL:\tSTATE:\n");
1807 seq_printf(s, "--------\t------\n");
1808 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001809 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001810 pl08x_state_str(chan->state));
1811 }
1812
1813 return 0;
1814}
1815
1816static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1817{
1818 return single_open(file, pl08x_debugfs_show, inode->i_private);
1819}
1820
1821static const struct file_operations pl08x_debugfs_operations = {
1822 .open = pl08x_debugfs_open,
1823 .read = seq_read,
1824 .llseek = seq_lseek,
1825 .release = single_release,
1826};
1827
1828static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1829{
1830 /* Expose a simple debugfs interface to view all clocks */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301831 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1832 S_IFREG | S_IRUGO, NULL, pl08x,
1833 &pl08x_debugfs_operations);
Linus Walleije8689e62010-09-28 15:57:37 +02001834}
1835
1836#else
1837static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1838{
1839}
1840#endif
1841
Russell Kingaa25afa2011-02-19 15:55:00 +00001842static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02001843{
1844 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00001845 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001846 int ret = 0;
1847 int i;
1848
1849 ret = amba_request_regions(adev, NULL);
1850 if (ret)
1851 return ret;
1852
1853 /* Create the driver state holder */
1854 pl08x = kzalloc(sizeof(struct pl08x_driver_data), GFP_KERNEL);
1855 if (!pl08x) {
1856 ret = -ENOMEM;
1857 goto out_no_pl08x;
1858 }
1859
1860 /* Initialize memcpy engine */
1861 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1862 pl08x->memcpy.dev = &adev->dev;
1863 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1864 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1865 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1866 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1867 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1868 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1869 pl08x->memcpy.device_control = pl08x_control;
1870
1871 /* Initialize slave engine */
1872 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1873 pl08x->slave.dev = &adev->dev;
1874 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1875 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1876 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1877 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1878 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1879 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1880 pl08x->slave.device_control = pl08x_control;
1881
1882 /* Get the platform data */
1883 pl08x->pd = dev_get_platdata(&adev->dev);
1884 if (!pl08x->pd) {
1885 dev_err(&adev->dev, "no platform data supplied\n");
1886 goto out_no_platdata;
1887 }
1888
1889 /* Assign useful pointers to the driver state */
1890 pl08x->adev = adev;
1891 pl08x->vd = vd;
1892
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001893 /* By default, AHB1 only. If dualmaster, from platform */
1894 pl08x->lli_buses = PL08X_AHB1;
1895 pl08x->mem_buses = PL08X_AHB1;
1896 if (pl08x->vd->dualmaster) {
1897 pl08x->lli_buses = pl08x->pd->lli_buses;
1898 pl08x->mem_buses = pl08x->pd->mem_buses;
1899 }
1900
Linus Walleije8689e62010-09-28 15:57:37 +02001901 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1902 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1903 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1904 if (!pl08x->pool) {
1905 ret = -ENOMEM;
1906 goto out_no_lli_pool;
1907 }
1908
1909 spin_lock_init(&pl08x->lock);
1910
1911 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1912 if (!pl08x->base) {
1913 ret = -ENOMEM;
1914 goto out_no_ioremap;
1915 }
1916
1917 /* Turn on the PL08x */
1918 pl08x_ensure_on(pl08x);
1919
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001920 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02001921 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1922 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1923
1924 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001925 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001926 if (ret) {
1927 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1928 __func__, adev->irq[0]);
1929 goto out_no_irq;
1930 }
1931
1932 /* Initialize physical channels */
1933 pl08x->phy_chans = kmalloc((vd->channels * sizeof(struct pl08x_phy_chan)),
1934 GFP_KERNEL);
1935 if (!pl08x->phy_chans) {
1936 dev_err(&adev->dev, "%s failed to allocate "
1937 "physical channel holders\n",
1938 __func__);
1939 goto out_no_phychans;
1940 }
1941
1942 for (i = 0; i < vd->channels; i++) {
1943 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1944
1945 ch->id = i;
1946 ch->base = pl08x->base + PL080_Cx_BASE(i);
1947 spin_lock_init(&ch->lock);
1948 ch->serving = NULL;
1949 ch->signal = -1;
1950 dev_info(&adev->dev,
1951 "physical channel %d is %s\n", i,
1952 pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
1953 }
1954
1955 /* Register as many memcpy channels as there are physical channels */
1956 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1957 pl08x->vd->channels, false);
1958 if (ret <= 0) {
1959 dev_warn(&pl08x->adev->dev,
1960 "%s failed to enumerate memcpy channels - %d\n",
1961 __func__, ret);
1962 goto out_no_memcpy;
1963 }
1964 pl08x->memcpy.chancnt = ret;
1965
1966 /* Register slave channels */
1967 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301968 pl08x->pd->num_slave_channels, true);
Linus Walleije8689e62010-09-28 15:57:37 +02001969 if (ret <= 0) {
1970 dev_warn(&pl08x->adev->dev,
1971 "%s failed to enumerate slave channels - %d\n",
1972 __func__, ret);
1973 goto out_no_slave;
1974 }
1975 pl08x->slave.chancnt = ret;
1976
1977 ret = dma_async_device_register(&pl08x->memcpy);
1978 if (ret) {
1979 dev_warn(&pl08x->adev->dev,
1980 "%s failed to register memcpy as an async device - %d\n",
1981 __func__, ret);
1982 goto out_no_memcpy_reg;
1983 }
1984
1985 ret = dma_async_device_register(&pl08x->slave);
1986 if (ret) {
1987 dev_warn(&pl08x->adev->dev,
1988 "%s failed to register slave as an async device - %d\n",
1989 __func__, ret);
1990 goto out_no_slave_reg;
1991 }
1992
1993 amba_set_drvdata(adev, pl08x);
1994 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001995 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1996 amba_part(adev), amba_rev(adev),
1997 (unsigned long long)adev->res.start, adev->irq[0]);
Linus Walleije8689e62010-09-28 15:57:37 +02001998 return 0;
1999
2000out_no_slave_reg:
2001 dma_async_device_unregister(&pl08x->memcpy);
2002out_no_memcpy_reg:
2003 pl08x_free_virtual_channels(&pl08x->slave);
2004out_no_slave:
2005 pl08x_free_virtual_channels(&pl08x->memcpy);
2006out_no_memcpy:
2007 kfree(pl08x->phy_chans);
2008out_no_phychans:
2009 free_irq(adev->irq[0], pl08x);
2010out_no_irq:
2011 iounmap(pl08x->base);
2012out_no_ioremap:
2013 dma_pool_destroy(pl08x->pool);
2014out_no_lli_pool:
2015out_no_platdata:
2016 kfree(pl08x);
2017out_no_pl08x:
2018 amba_release_regions(adev);
2019 return ret;
2020}
2021
2022/* PL080 has 8 channels and the PL080 have just 2 */
2023static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002024 .channels = 8,
2025 .dualmaster = true,
2026};
2027
2028static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002029 .channels = 2,
2030 .dualmaster = false,
2031};
2032
2033static struct amba_id pl08x_ids[] = {
2034 /* PL080 */
2035 {
2036 .id = 0x00041080,
2037 .mask = 0x000fffff,
2038 .data = &vendor_pl080,
2039 },
2040 /* PL081 */
2041 {
2042 .id = 0x00041081,
2043 .mask = 0x000fffff,
2044 .data = &vendor_pl081,
2045 },
2046 /* Nomadik 8815 PL080 variant */
2047 {
2048 .id = 0x00280880,
2049 .mask = 0x00ffffff,
2050 .data = &vendor_pl080,
2051 },
2052 { 0, 0 },
2053};
2054
2055static struct amba_driver pl08x_amba_driver = {
2056 .drv.name = DRIVER_NAME,
2057 .id_table = pl08x_ids,
2058 .probe = pl08x_probe,
2059};
2060
2061static int __init pl08x_init(void)
2062{
2063 int retval;
2064 retval = amba_driver_register(&pl08x_amba_driver);
2065 if (retval)
2066 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00002067 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02002068 retval);
2069 return retval;
2070}
2071subsys_initcall(pl08x_init);