blob: f7890edb22f5e9f8c5697f37c72ed6c328dae1e6 [file] [log] [blame]
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070021 *
Suresh Siddhae61d98d2008-07-10 11:16:35 -070022 * This file implements early detection/parsing of Remapping Devices
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070023 * reported to OS through BIOS via DMA remapping reporting (DMAR) ACPI
24 * tables.
Suresh Siddhae61d98d2008-07-10 11:16:35 -070025 *
26 * These routines are used by both DMA-remapping and Interrupt-remapping
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070027 */
28
Donald Dutilee9071b02012-06-08 17:13:11 -040029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt /* has to precede printk.h */
30
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070031#include <linux/pci.h>
32#include <linux/dmar.h>
Kay, Allen M38717942008-09-09 18:37:29 +030033#include <linux/iova.h>
34#include <linux/intel-iommu.h>
Suresh Siddhafe962e92008-07-10 11:16:42 -070035#include <linux/timer.h>
Suresh Siddha0ac24912009-03-16 17:04:54 -070036#include <linux/irq.h>
37#include <linux/interrupt.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Len Browneb27cae2009-07-06 23:40:19 -040039#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070041#include <asm/irq_remapping.h>
Konrad Rzeszutek Wilk4db77ff2010-08-26 13:58:04 -040042#include <asm/iommu_table.h>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070043
Joerg Roedel078e1ee2012-09-26 12:44:43 +020044#include "irq_remapping.h"
45
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070046/* No locks are needed as DMA remapping hardware unit
47 * list is constructed at boot time and hotplug of
48 * these units are not supported by the architecture.
49 */
50LIST_HEAD(dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070051
Suresh Siddha41750d32011-08-23 17:05:18 -070052struct acpi_table_header * __initdata dmar_tbl;
Yinghai Lu8e1568f2009-02-11 01:06:59 -080053static acpi_size dmar_tbl_size;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070054
55static void __init dmar_register_drhd_unit(struct dmar_drhd_unit *drhd)
56{
57 /*
58 * add INCLUDE_ALL at the tail, so scan the list will find it at
59 * the very end.
60 */
61 if (drhd->include_all)
62 list_add_tail(&drhd->list, &dmar_drhd_units);
63 else
64 list_add(&drhd->list, &dmar_drhd_units);
65}
66
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070067static int __init dmar_parse_one_dev_scope(struct acpi_dmar_device_scope *scope,
68 struct pci_dev **dev, u16 segment)
69{
70 struct pci_bus *bus;
71 struct pci_dev *pdev = NULL;
72 struct acpi_dmar_pci_path *path;
73 int count;
74
75 bus = pci_find_bus(segment, scope->bus);
76 path = (struct acpi_dmar_pci_path *)(scope + 1);
77 count = (scope->length - sizeof(struct acpi_dmar_device_scope))
78 / sizeof(struct acpi_dmar_pci_path);
79
80 while (count) {
81 if (pdev)
82 pci_dev_put(pdev);
83 /*
84 * Some BIOSes list non-exist devices in DMAR table, just
85 * ignore it
86 */
87 if (!bus) {
Donald Dutilee9071b02012-06-08 17:13:11 -040088 pr_warn("Device scope bus [%d] not found\n", scope->bus);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070089 break;
90 }
91 pdev = pci_get_slot(bus, PCI_DEVFN(path->dev, path->fn));
92 if (!pdev) {
Donald Dutilee9071b02012-06-08 17:13:11 -040093 /* warning will be printed below */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070094 break;
95 }
96 path ++;
97 count --;
98 bus = pdev->subordinate;
99 }
100 if (!pdev) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400101 pr_warn("Device scope device [%04x:%02x:%02x.%02x] not found\n",
Donald Dutilebf947fcb2012-06-04 17:29:01 -0400102 segment, scope->bus, path->dev, path->fn);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700103 *dev = NULL;
104 return 0;
105 }
106 if ((scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT && \
107 pdev->subordinate) || (scope->entry_type == \
108 ACPI_DMAR_SCOPE_TYPE_BRIDGE && !pdev->subordinate)) {
109 pci_dev_put(pdev);
Donald Dutilee9071b02012-06-08 17:13:11 -0400110 pr_warn("Device scope type does not match for %s\n",
111 pci_name(pdev));
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700112 return -EINVAL;
113 }
114 *dev = pdev;
115 return 0;
116}
117
Suresh Siddha318fe7d2011-08-23 17:05:20 -0700118int __init dmar_parse_dev_scope(void *start, void *end, int *cnt,
119 struct pci_dev ***devices, u16 segment)
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700120{
121 struct acpi_dmar_device_scope *scope;
122 void * tmp = start;
123 int index;
124 int ret;
125
126 *cnt = 0;
127 while (start < end) {
128 scope = start;
129 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
130 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE)
131 (*cnt)++;
Yinghai Lu5715f0f2010-04-08 19:58:22 +0100132 else if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_IOAPIC) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400133 pr_warn("Unsupported device scope\n");
Yinghai Lu5715f0f2010-04-08 19:58:22 +0100134 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700135 start += scope->length;
136 }
137 if (*cnt == 0)
138 return 0;
139
140 *devices = kcalloc(*cnt, sizeof(struct pci_dev *), GFP_KERNEL);
141 if (!*devices)
142 return -ENOMEM;
143
144 start = tmp;
145 index = 0;
146 while (start < end) {
147 scope = start;
148 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
149 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE) {
150 ret = dmar_parse_one_dev_scope(scope,
151 &(*devices)[index], segment);
152 if (ret) {
153 kfree(*devices);
154 return ret;
155 }
156 index ++;
157 }
158 start += scope->length;
159 }
160
161 return 0;
162}
163
164/**
165 * dmar_parse_one_drhd - parses exactly one DMA remapping hardware definition
166 * structure which uniquely represent one DMA remapping hardware unit
167 * present in the platform
168 */
169static int __init
170dmar_parse_one_drhd(struct acpi_dmar_header *header)
171{
172 struct acpi_dmar_hardware_unit *drhd;
173 struct dmar_drhd_unit *dmaru;
174 int ret = 0;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700175
David Woodhousee523b382009-04-10 22:27:48 -0700176 drhd = (struct acpi_dmar_hardware_unit *)header;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700177 dmaru = kzalloc(sizeof(*dmaru), GFP_KERNEL);
178 if (!dmaru)
179 return -ENOMEM;
180
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700181 dmaru->hdr = header;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700182 dmaru->reg_base_addr = drhd->address;
David Woodhouse276dbf92009-04-04 01:45:37 +0100183 dmaru->segment = drhd->segment;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700184 dmaru->include_all = drhd->flags & 0x1; /* BIT0: INCLUDE_ALL */
185
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700186 ret = alloc_iommu(dmaru);
187 if (ret) {
188 kfree(dmaru);
189 return ret;
190 }
191 dmar_register_drhd_unit(dmaru);
192 return 0;
193}
194
David Woodhousef82851a2008-10-18 15:43:14 +0100195static int __init dmar_parse_dev(struct dmar_drhd_unit *dmaru)
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700196{
197 struct acpi_dmar_hardware_unit *drhd;
David Woodhousef82851a2008-10-18 15:43:14 +0100198 int ret = 0;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700199
200 drhd = (struct acpi_dmar_hardware_unit *) dmaru->hdr;
201
Yu Zhao2e824f72008-12-22 16:54:58 +0800202 if (dmaru->include_all)
203 return 0;
204
205 ret = dmar_parse_dev_scope((void *)(drhd + 1),
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700206 ((void *)drhd) + drhd->header.length,
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700207 &dmaru->devices_cnt, &dmaru->devices,
208 drhd->segment);
Suresh Siddha1c7d1bc2008-09-03 16:58:35 -0700209 if (ret) {
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700210 list_del(&dmaru->list);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700211 kfree(dmaru);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700212 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700213 return ret;
214}
215
David Woodhouseaa697072009-10-07 12:18:00 +0100216#ifdef CONFIG_ACPI_NUMA
Suresh Siddhaee34b322009-10-02 11:01:21 -0700217static int __init
218dmar_parse_one_rhsa(struct acpi_dmar_header *header)
219{
220 struct acpi_dmar_rhsa *rhsa;
221 struct dmar_drhd_unit *drhd;
222
223 rhsa = (struct acpi_dmar_rhsa *)header;
David Woodhouseaa697072009-10-07 12:18:00 +0100224 for_each_drhd_unit(drhd) {
Suresh Siddhaee34b322009-10-02 11:01:21 -0700225 if (drhd->reg_base_addr == rhsa->base_address) {
226 int node = acpi_map_pxm_to_node(rhsa->proximity_domain);
227
228 if (!node_online(node))
229 node = -1;
230 drhd->iommu->node = node;
David Woodhouseaa697072009-10-07 12:18:00 +0100231 return 0;
232 }
Suresh Siddhaee34b322009-10-02 11:01:21 -0700233 }
Ben Hutchingsfd0c8892010-04-03 19:38:43 +0100234 WARN_TAINT(
235 1, TAINT_FIRMWARE_WORKAROUND,
236 "Your BIOS is broken; RHSA refers to non-existent DMAR unit at %llx\n"
237 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
238 drhd->reg_base_addr,
239 dmi_get_system_info(DMI_BIOS_VENDOR),
240 dmi_get_system_info(DMI_BIOS_VERSION),
241 dmi_get_system_info(DMI_PRODUCT_VERSION));
Suresh Siddhaee34b322009-10-02 11:01:21 -0700242
David Woodhouseaa697072009-10-07 12:18:00 +0100243 return 0;
Suresh Siddhaee34b322009-10-02 11:01:21 -0700244}
David Woodhouseaa697072009-10-07 12:18:00 +0100245#endif
Suresh Siddhaee34b322009-10-02 11:01:21 -0700246
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700247static void __init
248dmar_table_print_dmar_entry(struct acpi_dmar_header *header)
249{
250 struct acpi_dmar_hardware_unit *drhd;
251 struct acpi_dmar_reserved_memory *rmrr;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800252 struct acpi_dmar_atsr *atsr;
Roland Dreier17b60972009-09-24 12:14:00 -0700253 struct acpi_dmar_rhsa *rhsa;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700254
255 switch (header->type) {
256 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800257 drhd = container_of(header, struct acpi_dmar_hardware_unit,
258 header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400259 pr_info("DRHD base: %#016Lx flags: %#x\n",
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800260 (unsigned long long)drhd->address, drhd->flags);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700261 break;
262 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800263 rmrr = container_of(header, struct acpi_dmar_reserved_memory,
264 header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400265 pr_info("RMRR base: %#016Lx end: %#016Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700266 (unsigned long long)rmrr->base_address,
267 (unsigned long long)rmrr->end_address);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700268 break;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800269 case ACPI_DMAR_TYPE_ATSR:
270 atsr = container_of(header, struct acpi_dmar_atsr, header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400271 pr_info("ATSR flags: %#x\n", atsr->flags);
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800272 break;
Roland Dreier17b60972009-09-24 12:14:00 -0700273 case ACPI_DMAR_HARDWARE_AFFINITY:
274 rhsa = container_of(header, struct acpi_dmar_rhsa, header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400275 pr_info("RHSA base: %#016Lx proximity domain: %#x\n",
Roland Dreier17b60972009-09-24 12:14:00 -0700276 (unsigned long long)rhsa->base_address,
277 rhsa->proximity_domain);
278 break;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700279 }
280}
281
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700282/**
283 * dmar_table_detect - checks to see if the platform supports DMAR devices
284 */
285static int __init dmar_table_detect(void)
286{
287 acpi_status status = AE_OK;
288
289 /* if we could find DMAR table, then there are DMAR devices */
Yinghai Lu8e1568f2009-02-11 01:06:59 -0800290 status = acpi_get_table_with_size(ACPI_SIG_DMAR, 0,
291 (struct acpi_table_header **)&dmar_tbl,
292 &dmar_tbl_size);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700293
294 if (ACPI_SUCCESS(status) && !dmar_tbl) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400295 pr_warn("Unable to map DMAR\n");
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700296 status = AE_NOT_FOUND;
297 }
298
299 return (ACPI_SUCCESS(status) ? 1 : 0);
300}
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700301
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700302/**
303 * parse_dmar_table - parses the DMA reporting table
304 */
305static int __init
306parse_dmar_table(void)
307{
308 struct acpi_table_dmar *dmar;
309 struct acpi_dmar_header *entry_header;
310 int ret = 0;
311
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700312 /*
313 * Do it again, earlier dmar_tbl mapping could be mapped with
314 * fixed map.
315 */
316 dmar_table_detect();
317
Joseph Cihulaa59b50e2009-06-30 19:31:10 -0700318 /*
319 * ACPI tables may not be DMA protected by tboot, so use DMAR copy
320 * SINIT saved in SinitMleData in TXT heap (which is DMA protected)
321 */
322 dmar_tbl = tboot_get_dmar_table(dmar_tbl);
323
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700324 dmar = (struct acpi_table_dmar *)dmar_tbl;
325 if (!dmar)
326 return -ENODEV;
327
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700328 if (dmar->width < PAGE_SHIFT - 1) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400329 pr_warn("Invalid DMAR haw\n");
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700330 return -EINVAL;
331 }
332
Donald Dutilee9071b02012-06-08 17:13:11 -0400333 pr_info("Host address width %d\n", dmar->width + 1);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700334
335 entry_header = (struct acpi_dmar_header *)(dmar + 1);
336 while (((unsigned long)entry_header) <
337 (((unsigned long)dmar) + dmar_tbl->length)) {
Tony Battersby084eb962009-02-11 13:24:19 -0800338 /* Avoid looping forever on bad ACPI tables */
339 if (entry_header->length == 0) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400340 pr_warn("Invalid 0-length structure\n");
Tony Battersby084eb962009-02-11 13:24:19 -0800341 ret = -EINVAL;
342 break;
343 }
344
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700345 dmar_table_print_dmar_entry(entry_header);
346
347 switch (entry_header->type) {
348 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
349 ret = dmar_parse_one_drhd(entry_header);
350 break;
351 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
352 ret = dmar_parse_one_rmrr(entry_header);
353 break;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800354 case ACPI_DMAR_TYPE_ATSR:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800355 ret = dmar_parse_one_atsr(entry_header);
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800356 break;
Roland Dreier17b60972009-09-24 12:14:00 -0700357 case ACPI_DMAR_HARDWARE_AFFINITY:
David Woodhouseaa697072009-10-07 12:18:00 +0100358#ifdef CONFIG_ACPI_NUMA
Suresh Siddhaee34b322009-10-02 11:01:21 -0700359 ret = dmar_parse_one_rhsa(entry_header);
David Woodhouseaa697072009-10-07 12:18:00 +0100360#endif
Roland Dreier17b60972009-09-24 12:14:00 -0700361 break;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700362 default:
Donald Dutilee9071b02012-06-08 17:13:11 -0400363 pr_warn("Unknown DMAR structure type %d\n",
Roland Dreier4de75cf2009-09-24 01:01:29 +0100364 entry_header->type);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700365 ret = 0; /* for forward compatibility */
366 break;
367 }
368 if (ret)
369 break;
370
371 entry_header = ((void *)entry_header + entry_header->length);
372 }
373 return ret;
374}
375
Yinghaidda56542010-04-09 01:07:55 +0100376static int dmar_pci_device_match(struct pci_dev *devices[], int cnt,
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700377 struct pci_dev *dev)
378{
379 int index;
380
381 while (dev) {
382 for (index = 0; index < cnt; index++)
383 if (dev == devices[index])
384 return 1;
385
386 /* Check our parent */
387 dev = dev->bus->self;
388 }
389
390 return 0;
391}
392
393struct dmar_drhd_unit *
394dmar_find_matched_drhd_unit(struct pci_dev *dev)
395{
Yu Zhao2e824f72008-12-22 16:54:58 +0800396 struct dmar_drhd_unit *dmaru = NULL;
397 struct acpi_dmar_hardware_unit *drhd;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700398
Yinghaidda56542010-04-09 01:07:55 +0100399 dev = pci_physfn(dev);
400
Yu Zhao2e824f72008-12-22 16:54:58 +0800401 list_for_each_entry(dmaru, &dmar_drhd_units, list) {
402 drhd = container_of(dmaru->hdr,
403 struct acpi_dmar_hardware_unit,
404 header);
405
406 if (dmaru->include_all &&
407 drhd->segment == pci_domain_nr(dev->bus))
408 return dmaru;
409
410 if (dmar_pci_device_match(dmaru->devices,
411 dmaru->devices_cnt, dev))
412 return dmaru;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700413 }
414
415 return NULL;
416}
417
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700418int __init dmar_dev_scope_init(void)
419{
Suresh Siddhac2c72862011-08-23 17:05:19 -0700420 static int dmar_dev_scope_initialized;
Suresh Siddha04e2ea62008-09-03 16:58:34 -0700421 struct dmar_drhd_unit *drhd, *drhd_n;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700422 int ret = -ENODEV;
423
Suresh Siddhac2c72862011-08-23 17:05:19 -0700424 if (dmar_dev_scope_initialized)
425 return dmar_dev_scope_initialized;
426
Suresh Siddha318fe7d2011-08-23 17:05:20 -0700427 if (list_empty(&dmar_drhd_units))
428 goto fail;
429
Suresh Siddha04e2ea62008-09-03 16:58:34 -0700430 list_for_each_entry_safe(drhd, drhd_n, &dmar_drhd_units, list) {
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700431 ret = dmar_parse_dev(drhd);
432 if (ret)
Suresh Siddhac2c72862011-08-23 17:05:19 -0700433 goto fail;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700434 }
435
Suresh Siddha318fe7d2011-08-23 17:05:20 -0700436 ret = dmar_parse_rmrr_atsr_dev();
437 if (ret)
438 goto fail;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700439
Suresh Siddhac2c72862011-08-23 17:05:19 -0700440 dmar_dev_scope_initialized = 1;
441 return 0;
442
443fail:
444 dmar_dev_scope_initialized = ret;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700445 return ret;
446}
447
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700448
449int __init dmar_table_init(void)
450{
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700451 static int dmar_table_initialized;
Fenghua Yu093f87d2007-11-21 15:07:14 -0800452 int ret;
453
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700454 if (dmar_table_initialized)
455 return 0;
456
457 dmar_table_initialized = 1;
458
Fenghua Yu093f87d2007-11-21 15:07:14 -0800459 ret = parse_dmar_table();
460 if (ret) {
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700461 if (ret != -ENODEV)
Donald Dutilee9071b02012-06-08 17:13:11 -0400462 pr_info("parse DMAR table failure.\n");
Fenghua Yu093f87d2007-11-21 15:07:14 -0800463 return ret;
464 }
465
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700466 if (list_empty(&dmar_drhd_units)) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400467 pr_info("No DMAR devices found\n");
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700468 return -ENODEV;
469 }
Fenghua Yu093f87d2007-11-21 15:07:14 -0800470
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700471 return 0;
472}
473
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100474static void warn_invalid_dmar(u64 addr, const char *message)
475{
Ben Hutchingsfd0c8892010-04-03 19:38:43 +0100476 WARN_TAINT_ONCE(
477 1, TAINT_FIRMWARE_WORKAROUND,
478 "Your BIOS is broken; DMAR reported at address %llx%s!\n"
479 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
480 addr, message,
481 dmi_get_system_info(DMI_BIOS_VENDOR),
482 dmi_get_system_info(DMI_BIOS_VERSION),
483 dmi_get_system_info(DMI_PRODUCT_VERSION));
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100484}
David Woodhouse6ecbf012009-12-02 09:20:27 +0000485
David Woodhouse86cf8982009-11-09 22:15:15 +0000486int __init check_zero_address(void)
487{
488 struct acpi_table_dmar *dmar;
489 struct acpi_dmar_header *entry_header;
490 struct acpi_dmar_hardware_unit *drhd;
491
492 dmar = (struct acpi_table_dmar *)dmar_tbl;
493 entry_header = (struct acpi_dmar_header *)(dmar + 1);
494
495 while (((unsigned long)entry_header) <
496 (((unsigned long)dmar) + dmar_tbl->length)) {
497 /* Avoid looping forever on bad ACPI tables */
498 if (entry_header->length == 0) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400499 pr_warn("Invalid 0-length structure\n");
David Woodhouse86cf8982009-11-09 22:15:15 +0000500 return 0;
501 }
502
503 if (entry_header->type == ACPI_DMAR_TYPE_HARDWARE_UNIT) {
Chris Wright2c992202009-12-02 09:17:13 +0000504 void __iomem *addr;
505 u64 cap, ecap;
506
David Woodhouse86cf8982009-11-09 22:15:15 +0000507 drhd = (void *)entry_header;
508 if (!drhd->address) {
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100509 warn_invalid_dmar(0, "");
Chris Wright2c992202009-12-02 09:17:13 +0000510 goto failed;
David Woodhouse86cf8982009-11-09 22:15:15 +0000511 }
Chris Wright2c992202009-12-02 09:17:13 +0000512
513 addr = early_ioremap(drhd->address, VTD_PAGE_SIZE);
514 if (!addr ) {
515 printk("IOMMU: can't validate: %llx\n", drhd->address);
516 goto failed;
517 }
518 cap = dmar_readq(addr + DMAR_CAP_REG);
519 ecap = dmar_readq(addr + DMAR_ECAP_REG);
520 early_iounmap(addr, VTD_PAGE_SIZE);
521 if (cap == (uint64_t)-1 && ecap == (uint64_t)-1) {
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100522 warn_invalid_dmar(drhd->address,
523 " returns all ones");
Chris Wright2c992202009-12-02 09:17:13 +0000524 goto failed;
525 }
David Woodhouse86cf8982009-11-09 22:15:15 +0000526 }
527
528 entry_header = ((void *)entry_header + entry_header->length);
529 }
530 return 1;
Chris Wright2c992202009-12-02 09:17:13 +0000531
532failed:
Chris Wright2c992202009-12-02 09:17:13 +0000533 return 0;
David Woodhouse86cf8982009-11-09 22:15:15 +0000534}
535
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400536int __init detect_intel_iommu(void)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700537{
538 int ret;
539
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700540 ret = dmar_table_detect();
David Woodhouse86cf8982009-11-09 22:15:15 +0000541 if (ret)
542 ret = check_zero_address();
Suresh Siddha2ae21012008-07-10 11:16:43 -0700543 {
Suresh Siddha1cb11582008-07-10 11:16:51 -0700544 struct acpi_table_dmar *dmar;
Jan Kiszkab3a530e2011-05-15 12:34:55 +0200545
Suresh Siddha1cb11582008-07-10 11:16:51 -0700546 dmar = (struct acpi_table_dmar *) dmar_tbl;
Suresh Siddhaf5d1b972011-08-23 17:05:22 -0700547
Suresh Siddha95a02e92012-03-30 11:47:07 -0700548 if (ret && irq_remapping_enabled && cpu_has_x2apic &&
Suresh Siddhaf5d1b972011-08-23 17:05:22 -0700549 dmar->flags & 0x1)
Donald Dutilee9071b02012-06-08 17:13:11 -0400550 pr_info("Queued invalidation will be enabled to support x2apic and Intr-remapping.\n");
Suresh Siddhaf5d1b972011-08-23 17:05:22 -0700551
Linus Torvalds11bd04f2009-12-11 12:18:16 -0800552 if (ret && !no_iommu && !iommu_detected && !dmar_disabled) {
Suresh Siddha2ae21012008-07-10 11:16:43 -0700553 iommu_detected = 1;
Chris Wright5d990b62009-12-04 12:15:21 -0800554 /* Make sure ACS will be enabled */
555 pci_request_acs();
556 }
Suresh Siddhaf5d1b972011-08-23 17:05:22 -0700557
FUJITA Tomonori9d5ce732009-11-10 19:46:16 +0900558#ifdef CONFIG_X86
559 if (ret)
560 x86_init.iommu.iommu_init = intel_iommu_init;
561#endif
Youquan Songcacd4212008-10-16 16:31:57 -0700562 }
Yinghai Lu8e1568f2009-02-11 01:06:59 -0800563 early_acpi_os_unmap_memory(dmar_tbl, dmar_tbl_size);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700564 dmar_tbl = NULL;
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400565
Konrad Rzeszutek Wilk4db77ff2010-08-26 13:58:04 -0400566 return ret ? 1 : -ENODEV;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700567}
568
569
Donald Dutile6f5cf522012-06-04 17:29:02 -0400570static void unmap_iommu(struct intel_iommu *iommu)
571{
572 iounmap(iommu->reg);
573 release_mem_region(iommu->reg_phys, iommu->reg_size);
574}
575
576/**
577 * map_iommu: map the iommu's registers
578 * @iommu: the iommu to map
579 * @phys_addr: the physical address of the base resgister
Donald Dutilee9071b02012-06-08 17:13:11 -0400580 *
Donald Dutile6f5cf522012-06-04 17:29:02 -0400581 * Memory map the iommu's registers. Start w/ a single page, and
Donald Dutilee9071b02012-06-08 17:13:11 -0400582 * possibly expand if that turns out to be insufficent.
Donald Dutile6f5cf522012-06-04 17:29:02 -0400583 */
584static int map_iommu(struct intel_iommu *iommu, u64 phys_addr)
585{
586 int map_size, err=0;
587
588 iommu->reg_phys = phys_addr;
589 iommu->reg_size = VTD_PAGE_SIZE;
590
591 if (!request_mem_region(iommu->reg_phys, iommu->reg_size, iommu->name)) {
592 pr_err("IOMMU: can't reserve memory\n");
593 err = -EBUSY;
594 goto out;
595 }
596
597 iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
598 if (!iommu->reg) {
599 pr_err("IOMMU: can't map the region\n");
600 err = -ENOMEM;
601 goto release;
602 }
603
604 iommu->cap = dmar_readq(iommu->reg + DMAR_CAP_REG);
605 iommu->ecap = dmar_readq(iommu->reg + DMAR_ECAP_REG);
606
607 if (iommu->cap == (uint64_t)-1 && iommu->ecap == (uint64_t)-1) {
608 err = -EINVAL;
609 warn_invalid_dmar(phys_addr, " returns all ones");
610 goto unmap;
611 }
612
613 /* the registers might be more than one page */
614 map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap),
615 cap_max_fault_reg_offset(iommu->cap));
616 map_size = VTD_PAGE_ALIGN(map_size);
617 if (map_size > iommu->reg_size) {
618 iounmap(iommu->reg);
619 release_mem_region(iommu->reg_phys, iommu->reg_size);
620 iommu->reg_size = map_size;
621 if (!request_mem_region(iommu->reg_phys, iommu->reg_size,
622 iommu->name)) {
623 pr_err("IOMMU: can't reserve memory\n");
624 err = -EBUSY;
625 goto out;
626 }
627 iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
628 if (!iommu->reg) {
629 pr_err("IOMMU: can't map the region\n");
630 err = -ENOMEM;
631 goto release;
632 }
633 }
634 err = 0;
635 goto out;
636
637unmap:
638 iounmap(iommu->reg);
639release:
640 release_mem_region(iommu->reg_phys, iommu->reg_size);
641out:
642 return err;
643}
644
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700645int alloc_iommu(struct dmar_drhd_unit *drhd)
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700646{
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700647 struct intel_iommu *iommu;
Takao Indoh3a93c842013-04-23 17:35:03 +0900648 u32 ver, sts;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700649 static int iommu_allocated = 0;
Joerg Roedel43f73922009-01-03 23:56:27 +0100650 int agaw = 0;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700651 int msagaw = 0;
Donald Dutile6f5cf522012-06-04 17:29:02 -0400652 int err;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700653
David Woodhouse6ecbf012009-12-02 09:20:27 +0000654 if (!drhd->reg_base_addr) {
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100655 warn_invalid_dmar(0, "");
David Woodhouse6ecbf012009-12-02 09:20:27 +0000656 return -EINVAL;
657 }
658
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700659 iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
660 if (!iommu)
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700661 return -ENOMEM;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700662
663 iommu->seq_id = iommu_allocated++;
Suresh Siddha9d783ba2009-03-16 17:04:55 -0700664 sprintf (iommu->name, "dmar%d", iommu->seq_id);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700665
Donald Dutile6f5cf522012-06-04 17:29:02 -0400666 err = map_iommu(iommu, drhd->reg_base_addr);
667 if (err) {
668 pr_err("IOMMU: failed to map %s\n", iommu->name);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700669 goto error;
670 }
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700671
Donald Dutile6f5cf522012-06-04 17:29:02 -0400672 err = -EINVAL;
Weidong Han1b573682008-12-08 15:34:06 +0800673 agaw = iommu_calculate_agaw(iommu);
674 if (agaw < 0) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -0400675 pr_err("Cannot get a valid agaw for iommu (seq_id = %d)\n",
676 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +0100677 goto err_unmap;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700678 }
679 msagaw = iommu_calculate_max_sagaw(iommu);
680 if (msagaw < 0) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -0400681 pr_err("Cannot get a valid max agaw for iommu (seq_id = %d)\n",
Weidong Han1b573682008-12-08 15:34:06 +0800682 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +0100683 goto err_unmap;
Weidong Han1b573682008-12-08 15:34:06 +0800684 }
685 iommu->agaw = agaw;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700686 iommu->msagaw = msagaw;
Weidong Han1b573682008-12-08 15:34:06 +0800687
Suresh Siddhaee34b322009-10-02 11:01:21 -0700688 iommu->node = -1;
689
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700690 ver = readl(iommu->reg + DMAR_VER_REG);
Yinghai Lu680a7522010-04-08 19:58:23 +0100691 pr_info("IOMMU %d: reg_base_addr %llx ver %d:%d cap %llx ecap %llx\n",
692 iommu->seq_id,
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700693 (unsigned long long)drhd->reg_base_addr,
694 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver),
695 (unsigned long long)iommu->cap,
696 (unsigned long long)iommu->ecap);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700697
Takao Indoh3a93c842013-04-23 17:35:03 +0900698 /* Reflect status in gcmd */
699 sts = readl(iommu->reg + DMAR_GSTS_REG);
700 if (sts & DMA_GSTS_IRES)
701 iommu->gcmd |= DMA_GCMD_IRE;
702 if (sts & DMA_GSTS_TES)
703 iommu->gcmd |= DMA_GCMD_TE;
704 if (sts & DMA_GSTS_QIES)
705 iommu->gcmd |= DMA_GCMD_QIE;
706
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200707 raw_spin_lock_init(&iommu->register_lock);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700708
709 drhd->iommu = iommu;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700710 return 0;
David Woodhouse08155652009-08-04 09:17:20 +0100711
712 err_unmap:
Donald Dutile6f5cf522012-06-04 17:29:02 -0400713 unmap_iommu(iommu);
David Woodhouse08155652009-08-04 09:17:20 +0100714 error:
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700715 kfree(iommu);
Donald Dutile6f5cf522012-06-04 17:29:02 -0400716 return err;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700717}
718
719void free_iommu(struct intel_iommu *iommu)
720{
721 if (!iommu)
722 return;
723
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700724 free_dmar_iommu(iommu);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700725
726 if (iommu->reg)
Donald Dutile6f5cf522012-06-04 17:29:02 -0400727 unmap_iommu(iommu);
728
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700729 kfree(iommu);
730}
Suresh Siddhafe962e92008-07-10 11:16:42 -0700731
732/*
733 * Reclaim all the submitted descriptors which have completed its work.
734 */
735static inline void reclaim_free_desc(struct q_inval *qi)
736{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800737 while (qi->desc_status[qi->free_tail] == QI_DONE ||
738 qi->desc_status[qi->free_tail] == QI_ABORT) {
Suresh Siddhafe962e92008-07-10 11:16:42 -0700739 qi->desc_status[qi->free_tail] = QI_FREE;
740 qi->free_tail = (qi->free_tail + 1) % QI_LENGTH;
741 qi->free_cnt++;
742 }
743}
744
Yu Zhao704126a2009-01-04 16:28:52 +0800745static int qi_check_fault(struct intel_iommu *iommu, int index)
746{
747 u32 fault;
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800748 int head, tail;
Yu Zhao704126a2009-01-04 16:28:52 +0800749 struct q_inval *qi = iommu->qi;
750 int wait_index = (index + 1) % QI_LENGTH;
751
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800752 if (qi->desc_status[wait_index] == QI_ABORT)
753 return -EAGAIN;
754
Yu Zhao704126a2009-01-04 16:28:52 +0800755 fault = readl(iommu->reg + DMAR_FSTS_REG);
756
757 /*
758 * If IQE happens, the head points to the descriptor associated
759 * with the error. No new descriptors are fetched until the IQE
760 * is cleared.
761 */
762 if (fault & DMA_FSTS_IQE) {
763 head = readl(iommu->reg + DMAR_IQH_REG);
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800764 if ((head >> DMAR_IQ_SHIFT) == index) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -0400765 pr_err("VT-d detected invalid descriptor: "
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800766 "low=%llx, high=%llx\n",
767 (unsigned long long)qi->desc[index].low,
768 (unsigned long long)qi->desc[index].high);
Yu Zhao704126a2009-01-04 16:28:52 +0800769 memcpy(&qi->desc[index], &qi->desc[wait_index],
770 sizeof(struct qi_desc));
771 __iommu_flush_cache(iommu, &qi->desc[index],
772 sizeof(struct qi_desc));
773 writel(DMA_FSTS_IQE, iommu->reg + DMAR_FSTS_REG);
774 return -EINVAL;
775 }
776 }
777
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800778 /*
779 * If ITE happens, all pending wait_desc commands are aborted.
780 * No new descriptors are fetched until the ITE is cleared.
781 */
782 if (fault & DMA_FSTS_ITE) {
783 head = readl(iommu->reg + DMAR_IQH_REG);
784 head = ((head >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
785 head |= 1;
786 tail = readl(iommu->reg + DMAR_IQT_REG);
787 tail = ((tail >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
788
789 writel(DMA_FSTS_ITE, iommu->reg + DMAR_FSTS_REG);
790
791 do {
792 if (qi->desc_status[head] == QI_IN_USE)
793 qi->desc_status[head] = QI_ABORT;
794 head = (head - 2 + QI_LENGTH) % QI_LENGTH;
795 } while (head != tail);
796
797 if (qi->desc_status[wait_index] == QI_ABORT)
798 return -EAGAIN;
799 }
800
801 if (fault & DMA_FSTS_ICE)
802 writel(DMA_FSTS_ICE, iommu->reg + DMAR_FSTS_REG);
803
Yu Zhao704126a2009-01-04 16:28:52 +0800804 return 0;
805}
806
Suresh Siddhafe962e92008-07-10 11:16:42 -0700807/*
808 * Submit the queued invalidation descriptor to the remapping
809 * hardware unit and wait for its completion.
810 */
Yu Zhao704126a2009-01-04 16:28:52 +0800811int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu)
Suresh Siddhafe962e92008-07-10 11:16:42 -0700812{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800813 int rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700814 struct q_inval *qi = iommu->qi;
815 struct qi_desc *hw, wait_desc;
816 int wait_index, index;
817 unsigned long flags;
818
819 if (!qi)
Yu Zhao704126a2009-01-04 16:28:52 +0800820 return 0;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700821
822 hw = qi->desc;
823
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800824restart:
825 rc = 0;
826
Thomas Gleixner3b8f4042011-07-19 17:02:07 +0200827 raw_spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700828 while (qi->free_cnt < 3) {
Thomas Gleixner3b8f4042011-07-19 17:02:07 +0200829 raw_spin_unlock_irqrestore(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700830 cpu_relax();
Thomas Gleixner3b8f4042011-07-19 17:02:07 +0200831 raw_spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700832 }
833
834 index = qi->free_head;
835 wait_index = (index + 1) % QI_LENGTH;
836
837 qi->desc_status[index] = qi->desc_status[wait_index] = QI_IN_USE;
838
839 hw[index] = *desc;
840
Yu Zhao704126a2009-01-04 16:28:52 +0800841 wait_desc.low = QI_IWD_STATUS_DATA(QI_DONE) |
842 QI_IWD_STATUS_WRITE | QI_IWD_TYPE;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700843 wait_desc.high = virt_to_phys(&qi->desc_status[wait_index]);
844
845 hw[wait_index] = wait_desc;
846
847 __iommu_flush_cache(iommu, &hw[index], sizeof(struct qi_desc));
848 __iommu_flush_cache(iommu, &hw[wait_index], sizeof(struct qi_desc));
849
850 qi->free_head = (qi->free_head + 2) % QI_LENGTH;
851 qi->free_cnt -= 2;
852
Suresh Siddhafe962e92008-07-10 11:16:42 -0700853 /*
854 * update the HW tail register indicating the presence of
855 * new descriptors.
856 */
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800857 writel(qi->free_head << DMAR_IQ_SHIFT, iommu->reg + DMAR_IQT_REG);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700858
859 while (qi->desc_status[wait_index] != QI_DONE) {
Suresh Siddhaf05810c2008-10-16 16:31:54 -0700860 /*
861 * We will leave the interrupts disabled, to prevent interrupt
862 * context to queue another cmd while a cmd is already submitted
863 * and waiting for completion on this cpu. This is to avoid
864 * a deadlock where the interrupt context can wait indefinitely
865 * for free slots in the queue.
866 */
Yu Zhao704126a2009-01-04 16:28:52 +0800867 rc = qi_check_fault(iommu, index);
868 if (rc)
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800869 break;
Yu Zhao704126a2009-01-04 16:28:52 +0800870
Thomas Gleixner3b8f4042011-07-19 17:02:07 +0200871 raw_spin_unlock(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700872 cpu_relax();
Thomas Gleixner3b8f4042011-07-19 17:02:07 +0200873 raw_spin_lock(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700874 }
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800875
876 qi->desc_status[index] = QI_DONE;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700877
878 reclaim_free_desc(qi);
Thomas Gleixner3b8f4042011-07-19 17:02:07 +0200879 raw_spin_unlock_irqrestore(&qi->q_lock, flags);
Yu Zhao704126a2009-01-04 16:28:52 +0800880
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800881 if (rc == -EAGAIN)
882 goto restart;
883
Yu Zhao704126a2009-01-04 16:28:52 +0800884 return rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700885}
886
887/*
888 * Flush the global interrupt entry cache.
889 */
890void qi_global_iec(struct intel_iommu *iommu)
891{
892 struct qi_desc desc;
893
894 desc.low = QI_IEC_TYPE;
895 desc.high = 0;
896
Yu Zhao704126a2009-01-04 16:28:52 +0800897 /* should never fail */
Suresh Siddhafe962e92008-07-10 11:16:42 -0700898 qi_submit_sync(&desc, iommu);
899}
900
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100901void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm,
902 u64 type)
Youquan Song3481f212008-10-16 16:31:55 -0700903{
Youquan Song3481f212008-10-16 16:31:55 -0700904 struct qi_desc desc;
905
Youquan Song3481f212008-10-16 16:31:55 -0700906 desc.low = QI_CC_FM(fm) | QI_CC_SID(sid) | QI_CC_DID(did)
907 | QI_CC_GRAN(type) | QI_CC_TYPE;
908 desc.high = 0;
909
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100910 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -0700911}
912
David Woodhouse1f0ef2a2009-05-10 19:58:49 +0100913void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
914 unsigned int size_order, u64 type)
Youquan Song3481f212008-10-16 16:31:55 -0700915{
916 u8 dw = 0, dr = 0;
917
918 struct qi_desc desc;
919 int ih = 0;
920
Youquan Song3481f212008-10-16 16:31:55 -0700921 if (cap_write_drain(iommu->cap))
922 dw = 1;
923
924 if (cap_read_drain(iommu->cap))
925 dr = 1;
926
927 desc.low = QI_IOTLB_DID(did) | QI_IOTLB_DR(dr) | QI_IOTLB_DW(dw)
928 | QI_IOTLB_GRAN(type) | QI_IOTLB_TYPE;
929 desc.high = QI_IOTLB_ADDR(addr) | QI_IOTLB_IH(ih)
930 | QI_IOTLB_AM(size_order);
931
David Woodhouse1f0ef2a2009-05-10 19:58:49 +0100932 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -0700933}
934
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800935void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
936 u64 addr, unsigned mask)
937{
938 struct qi_desc desc;
939
940 if (mask) {
941 BUG_ON(addr & ((1 << (VTD_PAGE_SHIFT + mask)) - 1));
942 addr |= (1 << (VTD_PAGE_SHIFT + mask - 1)) - 1;
943 desc.high = QI_DEV_IOTLB_ADDR(addr) | QI_DEV_IOTLB_SIZE;
944 } else
945 desc.high = QI_DEV_IOTLB_ADDR(addr);
946
947 if (qdep >= QI_DEV_IOTLB_MAX_INVS)
948 qdep = 0;
949
950 desc.low = QI_DEV_IOTLB_SID(sid) | QI_DEV_IOTLB_QDEP(qdep) |
951 QI_DIOTLB_TYPE;
952
953 qi_submit_sync(&desc, iommu);
954}
955
Suresh Siddhafe962e92008-07-10 11:16:42 -0700956/*
Suresh Siddhaeba67e52009-03-16 17:04:56 -0700957 * Disable Queued Invalidation interface.
958 */
959void dmar_disable_qi(struct intel_iommu *iommu)
960{
961 unsigned long flags;
962 u32 sts;
963 cycles_t start_time = get_cycles();
964
965 if (!ecap_qis(iommu->ecap))
966 return;
967
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200968 raw_spin_lock_irqsave(&iommu->register_lock, flags);
Suresh Siddhaeba67e52009-03-16 17:04:56 -0700969
970 sts = dmar_readq(iommu->reg + DMAR_GSTS_REG);
971 if (!(sts & DMA_GSTS_QIES))
972 goto end;
973
974 /*
975 * Give a chance to HW to complete the pending invalidation requests.
976 */
977 while ((readl(iommu->reg + DMAR_IQT_REG) !=
978 readl(iommu->reg + DMAR_IQH_REG)) &&
979 (DMAR_OPERATION_TIMEOUT > (get_cycles() - start_time)))
980 cpu_relax();
981
982 iommu->gcmd &= ~DMA_GCMD_QIE;
Suresh Siddhaeba67e52009-03-16 17:04:56 -0700983 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
984
985 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl,
986 !(sts & DMA_GSTS_QIES), sts);
987end:
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200988 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Suresh Siddhaeba67e52009-03-16 17:04:56 -0700989}
990
991/*
Fenghua Yueb4a52b2009-03-27 14:22:43 -0700992 * Enable queued invalidation.
993 */
994static void __dmar_enable_qi(struct intel_iommu *iommu)
995{
David Woodhousec416daa2009-05-10 20:30:58 +0100996 u32 sts;
Fenghua Yueb4a52b2009-03-27 14:22:43 -0700997 unsigned long flags;
998 struct q_inval *qi = iommu->qi;
999
1000 qi->free_head = qi->free_tail = 0;
1001 qi->free_cnt = QI_LENGTH;
1002
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001003 raw_spin_lock_irqsave(&iommu->register_lock, flags);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001004
1005 /* write zero to the tail reg */
1006 writel(0, iommu->reg + DMAR_IQT_REG);
1007
1008 dmar_writeq(iommu->reg + DMAR_IQA_REG, virt_to_phys(qi->desc));
1009
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001010 iommu->gcmd |= DMA_GCMD_QIE;
David Woodhousec416daa2009-05-10 20:30:58 +01001011 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001012
1013 /* Make sure hardware complete it */
1014 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, (sts & DMA_GSTS_QIES), sts);
1015
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001016 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001017}
1018
1019/*
Suresh Siddhafe962e92008-07-10 11:16:42 -07001020 * Enable Queued Invalidation interface. This is a must to support
1021 * interrupt-remapping. Also used by DMA-remapping, which replaces
1022 * register based IOTLB invalidation.
1023 */
1024int dmar_enable_qi(struct intel_iommu *iommu)
1025{
Suresh Siddhafe962e92008-07-10 11:16:42 -07001026 struct q_inval *qi;
Suresh Siddha751cafe2009-10-02 11:01:22 -07001027 struct page *desc_page;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001028
1029 if (!ecap_qis(iommu->ecap))
1030 return -ENOENT;
1031
1032 /*
1033 * queued invalidation is already setup and enabled.
1034 */
1035 if (iommu->qi)
1036 return 0;
1037
Suresh Siddhafa4b57c2009-03-16 17:05:05 -07001038 iommu->qi = kmalloc(sizeof(*qi), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001039 if (!iommu->qi)
1040 return -ENOMEM;
1041
1042 qi = iommu->qi;
1043
Suresh Siddha751cafe2009-10-02 11:01:22 -07001044
1045 desc_page = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO, 0);
1046 if (!desc_page) {
Suresh Siddhafe962e92008-07-10 11:16:42 -07001047 kfree(qi);
1048 iommu->qi = 0;
1049 return -ENOMEM;
1050 }
1051
Suresh Siddha751cafe2009-10-02 11:01:22 -07001052 qi->desc = page_address(desc_page);
1053
Hannes Reinecke37a40712013-02-06 09:50:10 +01001054 qi->desc_status = kzalloc(QI_LENGTH * sizeof(int), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001055 if (!qi->desc_status) {
1056 free_page((unsigned long) qi->desc);
1057 kfree(qi);
1058 iommu->qi = 0;
1059 return -ENOMEM;
1060 }
1061
1062 qi->free_head = qi->free_tail = 0;
1063 qi->free_cnt = QI_LENGTH;
1064
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001065 raw_spin_lock_init(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001066
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001067 __dmar_enable_qi(iommu);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001068
1069 return 0;
1070}
Suresh Siddha0ac24912009-03-16 17:04:54 -07001071
1072/* iommu interrupt handling. Most stuff are MSI-like. */
1073
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001074enum faulttype {
1075 DMA_REMAP,
1076 INTR_REMAP,
1077 UNKNOWN,
1078};
1079
1080static const char *dma_remap_fault_reasons[] =
Suresh Siddha0ac24912009-03-16 17:04:54 -07001081{
1082 "Software",
1083 "Present bit in root entry is clear",
1084 "Present bit in context entry is clear",
1085 "Invalid context entry",
1086 "Access beyond MGAW",
1087 "PTE Write access is not set",
1088 "PTE Read access is not set",
1089 "Next page table ptr is invalid",
1090 "Root table address invalid",
1091 "Context table ptr is invalid",
1092 "non-zero reserved fields in RTP",
1093 "non-zero reserved fields in CTP",
1094 "non-zero reserved fields in PTE",
Li, Zhen-Hua4ecccd92013-03-06 10:43:17 +08001095 "PCE for translation request specifies blocking",
Suresh Siddha0ac24912009-03-16 17:04:54 -07001096};
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001097
Suresh Siddha95a02e92012-03-30 11:47:07 -07001098static const char *irq_remap_fault_reasons[] =
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001099{
1100 "Detected reserved fields in the decoded interrupt-remapped request",
1101 "Interrupt index exceeded the interrupt-remapping table size",
1102 "Present field in the IRTE entry is clear",
1103 "Error accessing interrupt-remapping table pointed by IRTA_REG",
1104 "Detected reserved fields in the IRTE entry",
1105 "Blocked a compatibility format interrupt request",
1106 "Blocked an interrupt request due to source-id verification failure",
1107};
1108
Suresh Siddha0ac24912009-03-16 17:04:54 -07001109#define MAX_FAULT_REASON_IDX (ARRAY_SIZE(fault_reason_strings) - 1)
1110
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001111const char *dmar_get_fault_reason(u8 fault_reason, int *fault_type)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001112{
Dan Carpenterfefe1ed2012-05-13 20:09:38 +03001113 if (fault_reason >= 0x20 && (fault_reason - 0x20 <
1114 ARRAY_SIZE(irq_remap_fault_reasons))) {
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001115 *fault_type = INTR_REMAP;
Suresh Siddha95a02e92012-03-30 11:47:07 -07001116 return irq_remap_fault_reasons[fault_reason - 0x20];
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001117 } else if (fault_reason < ARRAY_SIZE(dma_remap_fault_reasons)) {
1118 *fault_type = DMA_REMAP;
1119 return dma_remap_fault_reasons[fault_reason];
1120 } else {
1121 *fault_type = UNKNOWN;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001122 return "Unknown";
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001123 }
Suresh Siddha0ac24912009-03-16 17:04:54 -07001124}
1125
Thomas Gleixner5c2837f2010-09-28 17:15:11 +02001126void dmar_msi_unmask(struct irq_data *data)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001127{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001128 struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001129 unsigned long flag;
1130
1131 /* unmask it */
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001132 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001133 writel(0, iommu->reg + DMAR_FECTL_REG);
1134 /* Read a reg to force flush the post write */
1135 readl(iommu->reg + DMAR_FECTL_REG);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001136 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001137}
1138
Thomas Gleixner5c2837f2010-09-28 17:15:11 +02001139void dmar_msi_mask(struct irq_data *data)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001140{
1141 unsigned long flag;
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001142 struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001143
1144 /* mask it */
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001145 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001146 writel(DMA_FECTL_IM, iommu->reg + DMAR_FECTL_REG);
1147 /* Read a reg to force flush the post write */
1148 readl(iommu->reg + DMAR_FECTL_REG);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001149 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001150}
1151
1152void dmar_msi_write(int irq, struct msi_msg *msg)
1153{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001154 struct intel_iommu *iommu = irq_get_handler_data(irq);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001155 unsigned long flag;
1156
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001157 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001158 writel(msg->data, iommu->reg + DMAR_FEDATA_REG);
1159 writel(msg->address_lo, iommu->reg + DMAR_FEADDR_REG);
1160 writel(msg->address_hi, iommu->reg + DMAR_FEUADDR_REG);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001161 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001162}
1163
1164void dmar_msi_read(int irq, struct msi_msg *msg)
1165{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001166 struct intel_iommu *iommu = irq_get_handler_data(irq);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001167 unsigned long flag;
1168
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001169 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001170 msg->data = readl(iommu->reg + DMAR_FEDATA_REG);
1171 msg->address_lo = readl(iommu->reg + DMAR_FEADDR_REG);
1172 msg->address_hi = readl(iommu->reg + DMAR_FEUADDR_REG);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001173 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001174}
1175
1176static int dmar_fault_do_one(struct intel_iommu *iommu, int type,
1177 u8 fault_reason, u16 source_id, unsigned long long addr)
1178{
1179 const char *reason;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001180 int fault_type;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001181
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001182 reason = dmar_get_fault_reason(fault_reason, &fault_type);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001183
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001184 if (fault_type == INTR_REMAP)
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001185 pr_err("INTR-REMAP: Request device [[%02x:%02x.%d] "
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001186 "fault index %llx\n"
1187 "INTR-REMAP:[fault reason %02d] %s\n",
1188 (source_id >> 8), PCI_SLOT(source_id & 0xFF),
1189 PCI_FUNC(source_id & 0xFF), addr >> 48,
1190 fault_reason, reason);
1191 else
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001192 pr_err("DMAR:[%s] Request device [%02x:%02x.%d] "
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001193 "fault addr %llx \n"
1194 "DMAR:[fault reason %02d] %s\n",
1195 (type ? "DMA Read" : "DMA Write"),
1196 (source_id >> 8), PCI_SLOT(source_id & 0xFF),
1197 PCI_FUNC(source_id & 0xFF), addr, fault_reason, reason);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001198 return 0;
1199}
1200
1201#define PRIMARY_FAULT_REG_LEN (16)
Suresh Siddha1531a6a2009-03-16 17:04:57 -07001202irqreturn_t dmar_fault(int irq, void *dev_id)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001203{
1204 struct intel_iommu *iommu = dev_id;
1205 int reg, fault_index;
1206 u32 fault_status;
1207 unsigned long flag;
1208
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001209 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001210 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001211 if (fault_status)
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001212 pr_err("DRHD: handling fault status reg %x\n", fault_status);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001213
1214 /* TBD: ignore advanced fault log currently */
1215 if (!(fault_status & DMA_FSTS_PPF))
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001216 goto unlock_exit;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001217
1218 fault_index = dma_fsts_fault_record_index(fault_status);
1219 reg = cap_fault_reg_offset(iommu->cap);
1220 while (1) {
1221 u8 fault_reason;
1222 u16 source_id;
1223 u64 guest_addr;
1224 int type;
1225 u32 data;
1226
1227 /* highest 32 bits */
1228 data = readl(iommu->reg + reg +
1229 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1230 if (!(data & DMA_FRCD_F))
1231 break;
1232
1233 fault_reason = dma_frcd_fault_reason(data);
1234 type = dma_frcd_type(data);
1235
1236 data = readl(iommu->reg + reg +
1237 fault_index * PRIMARY_FAULT_REG_LEN + 8);
1238 source_id = dma_frcd_source_id(data);
1239
1240 guest_addr = dmar_readq(iommu->reg + reg +
1241 fault_index * PRIMARY_FAULT_REG_LEN);
1242 guest_addr = dma_frcd_page_addr(guest_addr);
1243 /* clear the fault */
1244 writel(DMA_FRCD_F, iommu->reg + reg +
1245 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1246
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001247 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001248
1249 dmar_fault_do_one(iommu, type, fault_reason,
1250 source_id, guest_addr);
1251
1252 fault_index++;
Troy Heber8211a7b2009-08-19 15:26:11 -06001253 if (fault_index >= cap_num_fault_regs(iommu->cap))
Suresh Siddha0ac24912009-03-16 17:04:54 -07001254 fault_index = 0;
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001255 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001256 }
Suresh Siddha0ac24912009-03-16 17:04:54 -07001257
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001258 writel(DMA_FSTS_PFO | DMA_FSTS_PPF, iommu->reg + DMAR_FSTS_REG);
1259
1260unlock_exit:
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001261 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001262 return IRQ_HANDLED;
1263}
1264
1265int dmar_set_interrupt(struct intel_iommu *iommu)
1266{
1267 int irq, ret;
1268
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001269 /*
1270 * Check if the fault interrupt is already initialized.
1271 */
1272 if (iommu->irq)
1273 return 0;
1274
Suresh Siddha0ac24912009-03-16 17:04:54 -07001275 irq = create_irq();
1276 if (!irq) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001277 pr_err("IOMMU: no free vectors\n");
Suresh Siddha0ac24912009-03-16 17:04:54 -07001278 return -EINVAL;
1279 }
1280
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001281 irq_set_handler_data(irq, iommu);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001282 iommu->irq = irq;
1283
1284 ret = arch_setup_dmar_msi(irq);
1285 if (ret) {
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001286 irq_set_handler_data(irq, NULL);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001287 iommu->irq = 0;
1288 destroy_irq(irq);
Chris Wrightdd726432009-05-13 15:55:52 -07001289 return ret;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001290 }
1291
Thomas Gleixner477694e2011-07-19 16:25:42 +02001292 ret = request_irq(irq, dmar_fault, IRQF_NO_THREAD, iommu->name, iommu);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001293 if (ret)
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001294 pr_err("IOMMU: can't request irq\n");
Suresh Siddha0ac24912009-03-16 17:04:54 -07001295 return ret;
1296}
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001297
1298int __init enable_drhd_fault_handling(void)
1299{
1300 struct dmar_drhd_unit *drhd;
1301
1302 /*
1303 * Enable fault control interrupt.
1304 */
1305 for_each_drhd_unit(drhd) {
1306 int ret;
1307 struct intel_iommu *iommu = drhd->iommu;
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001308 u32 fault_status;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001309 ret = dmar_set_interrupt(iommu);
1310
1311 if (ret) {
Donald Dutilee9071b02012-06-08 17:13:11 -04001312 pr_err("DRHD %Lx: failed to enable fault, interrupt, ret %d\n",
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001313 (unsigned long long)drhd->reg_base_addr, ret);
1314 return -1;
1315 }
Suresh Siddha7f99d942010-11-30 22:22:29 -08001316
1317 /*
1318 * Clear any previous faults.
1319 */
1320 dmar_fault(iommu->irq, iommu);
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001321 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
1322 writel(fault_status, iommu->reg + DMAR_FSTS_REG);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001323 }
1324
1325 return 0;
1326}
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001327
1328/*
1329 * Re-enable Queued Invalidation interface.
1330 */
1331int dmar_reenable_qi(struct intel_iommu *iommu)
1332{
1333 if (!ecap_qis(iommu->ecap))
1334 return -ENOENT;
1335
1336 if (!iommu->qi)
1337 return -ENOENT;
1338
1339 /*
1340 * First disable queued invalidation.
1341 */
1342 dmar_disable_qi(iommu);
1343 /*
1344 * Then enable queued invalidation again. Since there is no pending
1345 * invalidation requests now, it's safe to re-enable queued
1346 * invalidation.
1347 */
1348 __dmar_enable_qi(iommu);
1349
1350 return 0;
1351}
Youquan Song074835f2009-09-09 12:05:39 -04001352
1353/*
1354 * Check interrupt remapping support in DMAR table description.
1355 */
Luck, Tony0b8973a2009-12-16 22:59:29 +00001356int __init dmar_ir_support(void)
Youquan Song074835f2009-09-09 12:05:39 -04001357{
1358 struct acpi_table_dmar *dmar;
1359 dmar = (struct acpi_table_dmar *)dmar_tbl;
Arnaud Patard4f506e02010-03-25 18:02:58 +00001360 if (!dmar)
1361 return 0;
Youquan Song074835f2009-09-09 12:05:39 -04001362 return dmar->flags & 0x1;
1363}
Konrad Rzeszutek Wilk4db77ff2010-08-26 13:58:04 -04001364IOMMU_INIT_POST(detect_intel_iommu);