blob: 99bd5adac2642cb85eabf4e52c999f1a913c4df7 [file] [log] [blame]
Michael Buesch61e115a2007-09-18 15:12:50 -04001/*
2 * Sonics Silicon Backplane PCI-Hostbus related functions.
3 *
Michael Büscheb032b92011-07-04 20:50:05 +02004 * Copyright (C) 2005-2006 Michael Buesch <m@bues.ch>
Michael Buesch61e115a2007-09-18 15:12:50 -04005 * Copyright (C) 2005 Martin Langer <martin-langer@gmx.de>
6 * Copyright (C) 2005 Stefano Brivio <st3@riseup.net>
7 * Copyright (C) 2005 Danny van Dyk <kugelfang@gentoo.org>
8 * Copyright (C) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
9 *
10 * Derived from the Broadcom 4400 device driver.
11 * Copyright (C) 2002 David S. Miller (davem@redhat.com)
12 * Fixed by Pekka Pietikainen (pp@ee.oulu.fi)
13 * Copyright (C) 2006 Broadcom Corporation.
14 *
15 * Licensed under the GNU/GPL. See COPYING for details.
16 */
17
18#include <linux/ssb/ssb.h>
19#include <linux/ssb/ssb_regs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Michael Buesch61e115a2007-09-18 15:12:50 -040021#include <linux/pci.h>
22#include <linux/delay.h>
23
24#include "ssb_private.h"
25
26
27/* Define the following to 1 to enable a printk on each coreswitch. */
28#define SSB_VERBOSE_PCICORESWITCH_DEBUG 0
29
30
31/* Lowlevel coreswitching */
32int ssb_pci_switch_coreidx(struct ssb_bus *bus, u8 coreidx)
33{
34 int err;
35 int attempts = 0;
36 u32 cur_core;
37
38 while (1) {
39 err = pci_write_config_dword(bus->host_pci, SSB_BAR0_WIN,
40 (coreidx * SSB_CORE_SIZE)
41 + SSB_ENUM_BASE);
42 if (err)
43 goto error;
44 err = pci_read_config_dword(bus->host_pci, SSB_BAR0_WIN,
45 &cur_core);
46 if (err)
47 goto error;
48 cur_core = (cur_core - SSB_ENUM_BASE)
49 / SSB_CORE_SIZE;
50 if (cur_core == coreidx)
51 break;
52
53 if (attempts++ > SSB_BAR0_MAX_RETRIES)
54 goto error;
55 udelay(10);
56 }
57 return 0;
58error:
Joe Perches33a606a2013-02-20 12:16:13 -080059 ssb_err("Failed to switch to core %u\n", coreidx);
Michael Buesch61e115a2007-09-18 15:12:50 -040060 return -ENODEV;
61}
62
63int ssb_pci_switch_core(struct ssb_bus *bus,
64 struct ssb_device *dev)
65{
66 int err;
67 unsigned long flags;
68
69#if SSB_VERBOSE_PCICORESWITCH_DEBUG
Joe Perches33a606a2013-02-20 12:16:13 -080070 ssb_info("Switching to %s core, index %d\n",
71 ssb_core_name(dev->id.coreid),
72 dev->core_index);
Michael Buesch61e115a2007-09-18 15:12:50 -040073#endif
74
75 spin_lock_irqsave(&bus->bar_lock, flags);
76 err = ssb_pci_switch_coreidx(bus, dev->core_index);
77 if (!err)
78 bus->mapped_device = dev;
79 spin_unlock_irqrestore(&bus->bar_lock, flags);
80
81 return err;
82}
83
84/* Enable/disable the on board crystal oscillator and/or PLL. */
85int ssb_pci_xtal(struct ssb_bus *bus, u32 what, int turn_on)
86{
87 int err;
88 u32 in, out, outenable;
89 u16 pci_status;
90
91 if (bus->bustype != SSB_BUSTYPE_PCI)
92 return 0;
93
94 err = pci_read_config_dword(bus->host_pci, SSB_GPIO_IN, &in);
95 if (err)
96 goto err_pci;
97 err = pci_read_config_dword(bus->host_pci, SSB_GPIO_OUT, &out);
98 if (err)
99 goto err_pci;
100 err = pci_read_config_dword(bus->host_pci, SSB_GPIO_OUT_ENABLE, &outenable);
101 if (err)
102 goto err_pci;
103
104 outenable |= what;
105
106 if (turn_on) {
107 /* Avoid glitching the clock if GPRS is already using it.
108 * We can't actually read the state of the PLLPD so we infer it
109 * by the value of XTAL_PU which *is* readable via gpioin.
110 */
111 if (!(in & SSB_GPIO_XTAL)) {
112 if (what & SSB_GPIO_XTAL) {
113 /* Turn the crystal on */
114 out |= SSB_GPIO_XTAL;
115 if (what & SSB_GPIO_PLL)
116 out |= SSB_GPIO_PLL;
117 err = pci_write_config_dword(bus->host_pci, SSB_GPIO_OUT, out);
118 if (err)
119 goto err_pci;
120 err = pci_write_config_dword(bus->host_pci, SSB_GPIO_OUT_ENABLE,
121 outenable);
122 if (err)
123 goto err_pci;
124 msleep(1);
125 }
126 if (what & SSB_GPIO_PLL) {
127 /* Turn the PLL on */
128 out &= ~SSB_GPIO_PLL;
129 err = pci_write_config_dword(bus->host_pci, SSB_GPIO_OUT, out);
130 if (err)
131 goto err_pci;
132 msleep(5);
133 }
134 }
135
136 err = pci_read_config_word(bus->host_pci, PCI_STATUS, &pci_status);
137 if (err)
138 goto err_pci;
139 pci_status &= ~PCI_STATUS_SIG_TARGET_ABORT;
140 err = pci_write_config_word(bus->host_pci, PCI_STATUS, pci_status);
141 if (err)
142 goto err_pci;
143 } else {
144 if (what & SSB_GPIO_XTAL) {
145 /* Turn the crystal off */
146 out &= ~SSB_GPIO_XTAL;
147 }
148 if (what & SSB_GPIO_PLL) {
149 /* Turn the PLL off */
150 out |= SSB_GPIO_PLL;
151 }
152 err = pci_write_config_dword(bus->host_pci, SSB_GPIO_OUT, out);
153 if (err)
154 goto err_pci;
155 err = pci_write_config_dword(bus->host_pci, SSB_GPIO_OUT_ENABLE, outenable);
156 if (err)
157 goto err_pci;
158 }
159
160out:
161 return err;
162
163err_pci:
164 printk(KERN_ERR PFX "Error: ssb_pci_xtal() could not access PCI config space!\n");
165 err = -EBUSY;
166 goto out;
167}
168
169/* Get the word-offset for a SSB_SPROM_XXX define. */
Rafał Miłecki0a182fd2010-03-31 22:54:18 +0200170#define SPOFF(offset) ((offset) / sizeof(u16))
Michael Buesch61e115a2007-09-18 15:12:50 -0400171/* Helper to extract some _offset, which is one of the SSB_SPROM_XXX defines. */
Gábor Stefanikf6790562009-08-10 21:23:08 +0200172#define SPEX16(_outvar, _offset, _mask, _shift) \
Michael Buesch61e115a2007-09-18 15:12:50 -0400173 out->_outvar = ((in[SPOFF(_offset)] & (_mask)) >> (_shift))
Gábor Stefanikf6790562009-08-10 21:23:08 +0200174#define SPEX32(_outvar, _offset, _mask, _shift) \
175 out->_outvar = ((((u32)in[SPOFF((_offset)+2)] << 16 | \
176 in[SPOFF(_offset)]) & (_mask)) >> (_shift))
177#define SPEX(_outvar, _offset, _mask, _shift) \
178 SPEX16(_outvar, _offset, _mask, _shift)
179
Hauke Mehrtense2da4bd2012-04-29 02:04:13 +0200180#define SPEX_ARRAY8(_field, _offset, _mask, _shift) \
181 do { \
182 SPEX(_field[0], _offset + 0, _mask, _shift); \
183 SPEX(_field[1], _offset + 2, _mask, _shift); \
184 SPEX(_field[2], _offset + 4, _mask, _shift); \
185 SPEX(_field[3], _offset + 6, _mask, _shift); \
186 SPEX(_field[4], _offset + 8, _mask, _shift); \
187 SPEX(_field[5], _offset + 10, _mask, _shift); \
188 SPEX(_field[6], _offset + 12, _mask, _shift); \
189 SPEX(_field[7], _offset + 14, _mask, _shift); \
190 } while (0)
191
Michael Buesch61e115a2007-09-18 15:12:50 -0400192
193static inline u8 ssb_crc8(u8 crc, u8 data)
194{
195 /* Polynomial: x^8 + x^7 + x^6 + x^4 + x^2 + 1 */
196 static const u8 t[] = {
197 0x00, 0xF7, 0xB9, 0x4E, 0x25, 0xD2, 0x9C, 0x6B,
198 0x4A, 0xBD, 0xF3, 0x04, 0x6F, 0x98, 0xD6, 0x21,
199 0x94, 0x63, 0x2D, 0xDA, 0xB1, 0x46, 0x08, 0xFF,
200 0xDE, 0x29, 0x67, 0x90, 0xFB, 0x0C, 0x42, 0xB5,
201 0x7F, 0x88, 0xC6, 0x31, 0x5A, 0xAD, 0xE3, 0x14,
202 0x35, 0xC2, 0x8C, 0x7B, 0x10, 0xE7, 0xA9, 0x5E,
203 0xEB, 0x1C, 0x52, 0xA5, 0xCE, 0x39, 0x77, 0x80,
204 0xA1, 0x56, 0x18, 0xEF, 0x84, 0x73, 0x3D, 0xCA,
205 0xFE, 0x09, 0x47, 0xB0, 0xDB, 0x2C, 0x62, 0x95,
206 0xB4, 0x43, 0x0D, 0xFA, 0x91, 0x66, 0x28, 0xDF,
207 0x6A, 0x9D, 0xD3, 0x24, 0x4F, 0xB8, 0xF6, 0x01,
208 0x20, 0xD7, 0x99, 0x6E, 0x05, 0xF2, 0xBC, 0x4B,
209 0x81, 0x76, 0x38, 0xCF, 0xA4, 0x53, 0x1D, 0xEA,
210 0xCB, 0x3C, 0x72, 0x85, 0xEE, 0x19, 0x57, 0xA0,
211 0x15, 0xE2, 0xAC, 0x5B, 0x30, 0xC7, 0x89, 0x7E,
212 0x5F, 0xA8, 0xE6, 0x11, 0x7A, 0x8D, 0xC3, 0x34,
213 0xAB, 0x5C, 0x12, 0xE5, 0x8E, 0x79, 0x37, 0xC0,
214 0xE1, 0x16, 0x58, 0xAF, 0xC4, 0x33, 0x7D, 0x8A,
215 0x3F, 0xC8, 0x86, 0x71, 0x1A, 0xED, 0xA3, 0x54,
216 0x75, 0x82, 0xCC, 0x3B, 0x50, 0xA7, 0xE9, 0x1E,
217 0xD4, 0x23, 0x6D, 0x9A, 0xF1, 0x06, 0x48, 0xBF,
218 0x9E, 0x69, 0x27, 0xD0, 0xBB, 0x4C, 0x02, 0xF5,
219 0x40, 0xB7, 0xF9, 0x0E, 0x65, 0x92, 0xDC, 0x2B,
220 0x0A, 0xFD, 0xB3, 0x44, 0x2F, 0xD8, 0x96, 0x61,
221 0x55, 0xA2, 0xEC, 0x1B, 0x70, 0x87, 0xC9, 0x3E,
222 0x1F, 0xE8, 0xA6, 0x51, 0x3A, 0xCD, 0x83, 0x74,
223 0xC1, 0x36, 0x78, 0x8F, 0xE4, 0x13, 0x5D, 0xAA,
224 0x8B, 0x7C, 0x32, 0xC5, 0xAE, 0x59, 0x17, 0xE0,
225 0x2A, 0xDD, 0x93, 0x64, 0x0F, 0xF8, 0xB6, 0x41,
226 0x60, 0x97, 0xD9, 0x2E, 0x45, 0xB2, 0xFC, 0x0B,
227 0xBE, 0x49, 0x07, 0xF0, 0x9B, 0x6C, 0x22, 0xD5,
228 0xF4, 0x03, 0x4D, 0xBA, 0xD1, 0x26, 0x68, 0x9F,
229 };
230 return t[crc ^ data];
231}
232
Joe Perchese5652752013-02-20 12:11:05 -0800233static void sprom_get_mac(char *mac, const u16 *in)
234{
235 int i;
236 for (i = 0; i < 3; i++) {
Joe Perchese5652752013-02-20 12:11:05 -0800237 *mac++ = in[i] >> 8;
Larry Fingera9fac732013-03-11 15:38:26 -0500238 *mac++ = in[i];
Joe Perchese5652752013-02-20 12:11:05 -0800239 }
240}
241
Larry Fingerc272ef42007-11-09 16:56:25 -0600242static u8 ssb_sprom_crc(const u16 *sprom, u16 size)
Michael Buesch61e115a2007-09-18 15:12:50 -0400243{
244 int word;
245 u8 crc = 0xFF;
246
Larry Fingerc272ef42007-11-09 16:56:25 -0600247 for (word = 0; word < size - 1; word++) {
Michael Buesch61e115a2007-09-18 15:12:50 -0400248 crc = ssb_crc8(crc, sprom[word] & 0x00FF);
249 crc = ssb_crc8(crc, (sprom[word] & 0xFF00) >> 8);
250 }
Larry Fingerc272ef42007-11-09 16:56:25 -0600251 crc = ssb_crc8(crc, sprom[size - 1] & 0x00FF);
Michael Buesch61e115a2007-09-18 15:12:50 -0400252 crc ^= 0xFF;
253
254 return crc;
255}
256
Michael Buesche7ec2e32008-03-10 17:26:32 +0100257static int sprom_check_crc(const u16 *sprom, size_t size)
Michael Buesch61e115a2007-09-18 15:12:50 -0400258{
259 u8 crc;
260 u8 expected_crc;
261 u16 tmp;
262
Larry Fingerc272ef42007-11-09 16:56:25 -0600263 crc = ssb_sprom_crc(sprom, size);
264 tmp = sprom[size - 1] & SSB_SPROM_REVISION_CRC;
Michael Buesch61e115a2007-09-18 15:12:50 -0400265 expected_crc = tmp >> SSB_SPROM_REVISION_CRC_SHIFT;
266 if (crc != expected_crc)
267 return -EPROTO;
268
269 return 0;
270}
271
Michael Buesche7ec2e32008-03-10 17:26:32 +0100272static int sprom_do_read(struct ssb_bus *bus, u16 *sprom)
Michael Buesch61e115a2007-09-18 15:12:50 -0400273{
274 int i;
275
Larry Fingerc272ef42007-11-09 16:56:25 -0600276 for (i = 0; i < bus->sprom_size; i++)
Rafał Miłeckiea2db492010-03-31 21:59:21 +0200277 sprom[i] = ioread16(bus->mmio + bus->sprom_offset + (i * 2));
Michael Buesche7ec2e32008-03-10 17:26:32 +0100278
279 return 0;
Michael Buesch61e115a2007-09-18 15:12:50 -0400280}
281
282static int sprom_do_write(struct ssb_bus *bus, const u16 *sprom)
283{
284 struct pci_dev *pdev = bus->host_pci;
285 int i, err;
286 u32 spromctl;
Larry Fingerc272ef42007-11-09 16:56:25 -0600287 u16 size = bus->sprom_size;
Michael Buesch61e115a2007-09-18 15:12:50 -0400288
Joe Perches33a606a2013-02-20 12:16:13 -0800289 ssb_notice("Writing SPROM. Do NOT turn off the power! Please stand by...\n");
Michael Buesch61e115a2007-09-18 15:12:50 -0400290 err = pci_read_config_dword(pdev, SSB_SPROMCTL, &spromctl);
291 if (err)
292 goto err_ctlreg;
293 spromctl |= SSB_SPROMCTL_WE;
294 err = pci_write_config_dword(pdev, SSB_SPROMCTL, spromctl);
295 if (err)
296 goto err_ctlreg;
Joe Perches33a606a2013-02-20 12:16:13 -0800297 ssb_notice("[ 0%%");
Michael Buesch61e115a2007-09-18 15:12:50 -0400298 msleep(500);
Larry Fingerc272ef42007-11-09 16:56:25 -0600299 for (i = 0; i < size; i++) {
300 if (i == size / 4)
Joe Perches33a606a2013-02-20 12:16:13 -0800301 ssb_cont("25%%");
Larry Fingerc272ef42007-11-09 16:56:25 -0600302 else if (i == size / 2)
Joe Perches33a606a2013-02-20 12:16:13 -0800303 ssb_cont("50%%");
Larry Fingerc272ef42007-11-09 16:56:25 -0600304 else if (i == (size * 3) / 4)
Joe Perches33a606a2013-02-20 12:16:13 -0800305 ssb_cont("75%%");
Michael Buesch61e115a2007-09-18 15:12:50 -0400306 else if (i % 2)
Joe Perches33a606a2013-02-20 12:16:13 -0800307 ssb_cont(".");
Rafał Miłeckiea2db492010-03-31 21:59:21 +0200308 writew(sprom[i], bus->mmio + bus->sprom_offset + (i * 2));
Michael Buesch61e115a2007-09-18 15:12:50 -0400309 mmiowb();
310 msleep(20);
311 }
312 err = pci_read_config_dword(pdev, SSB_SPROMCTL, &spromctl);
313 if (err)
314 goto err_ctlreg;
315 spromctl &= ~SSB_SPROMCTL_WE;
316 err = pci_write_config_dword(pdev, SSB_SPROMCTL, spromctl);
317 if (err)
318 goto err_ctlreg;
319 msleep(500);
Joe Perches33a606a2013-02-20 12:16:13 -0800320 ssb_cont("100%% ]\n");
321 ssb_notice("SPROM written\n");
Michael Buesch61e115a2007-09-18 15:12:50 -0400322
323 return 0;
324err_ctlreg:
Joe Perches33a606a2013-02-20 12:16:13 -0800325 ssb_err("Could not access SPROM control register.\n");
Michael Buesch61e115a2007-09-18 15:12:50 -0400326 return err;
327}
328
Michael Buesche861b982007-12-22 21:51:30 +0100329static s8 r123_extract_antgain(u8 sprom_revision, const u16 *in,
330 u16 mask, u16 shift)
331{
332 u16 v;
333 u8 gain;
334
335 v = in[SPOFF(SSB_SPROM1_AGAIN)];
336 gain = (v & mask) >> shift;
337 if (gain == 0xFF)
338 gain = 2; /* If unset use 2dBm */
339 if (sprom_revision == 1) {
340 /* Convert to Q5.2 */
341 gain <<= 2;
342 } else {
343 /* Q5.2 Fractional part is stored in 0xC0 */
344 gain = ((gain & 0xC0) >> 6) | ((gain & 0x3F) << 2);
345 }
346
347 return (s8)gain;
348}
349
Larry Fingerc272ef42007-11-09 16:56:25 -0600350static void sprom_extract_r123(struct ssb_sprom *out, const u16 *in)
351{
Larry Fingerc272ef42007-11-09 16:56:25 -0600352 u16 loc[3];
353
Larry Finger31ce12f2008-08-20 17:45:06 -0500354 if (out->revision == 3) /* rev 3 moved MAC */
Larry Fingerc272ef42007-11-09 16:56:25 -0600355 loc[0] = SSB_SPROM3_IL0MAC;
Larry Finger31ce12f2008-08-20 17:45:06 -0500356 else {
Larry Fingerc272ef42007-11-09 16:56:25 -0600357 loc[0] = SSB_SPROM1_IL0MAC;
358 loc[1] = SSB_SPROM1_ET0MAC;
359 loc[2] = SSB_SPROM1_ET1MAC;
360 }
Joe Perchese5652752013-02-20 12:11:05 -0800361 sprom_get_mac(out->il0mac, &in[SPOFF(loc[0])]);
Larry Finger31ce12f2008-08-20 17:45:06 -0500362 if (out->revision < 3) { /* only rev 1-2 have et0, et1 */
Joe Perchese5652752013-02-20 12:11:05 -0800363 sprom_get_mac(out->et0mac, &in[SPOFF(loc[1])]);
364 sprom_get_mac(out->et1mac, &in[SPOFF(loc[2])]);
Larry Fingerc272ef42007-11-09 16:56:25 -0600365 }
366 SPEX(et0phyaddr, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET0A, 0);
367 SPEX(et1phyaddr, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET1A,
368 SSB_SPROM1_ETHPHY_ET1A_SHIFT);
Michael Buesche861b982007-12-22 21:51:30 +0100369 SPEX(et0mdcport, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET0M, 14);
370 SPEX(et1mdcport, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET1M, 15);
371 SPEX(board_rev, SSB_SPROM1_BINF, SSB_SPROM1_BINF_BREV, 0);
Rafał Miłecki3623b262013-03-19 13:18:43 +0100372 SPEX(board_type, SSB_SPROM1_SPID, 0xFFFF, 0);
Hauke Mehrtensbf7d4202012-04-29 02:04:10 +0200373 if (out->revision == 1)
374 SPEX(country_code, SSB_SPROM1_BINF, SSB_SPROM1_BINF_CCODE,
375 SSB_SPROM1_BINF_CCODE_SHIFT);
Michael Buesche861b982007-12-22 21:51:30 +0100376 SPEX(ant_available_a, SSB_SPROM1_BINF, SSB_SPROM1_BINF_ANTA,
377 SSB_SPROM1_BINF_ANTA_SHIFT);
378 SPEX(ant_available_bg, SSB_SPROM1_BINF, SSB_SPROM1_BINF_ANTBG,
379 SSB_SPROM1_BINF_ANTBG_SHIFT);
Larry Fingerc272ef42007-11-09 16:56:25 -0600380 SPEX(pa0b0, SSB_SPROM1_PA0B0, 0xFFFF, 0);
381 SPEX(pa0b1, SSB_SPROM1_PA0B1, 0xFFFF, 0);
382 SPEX(pa0b2, SSB_SPROM1_PA0B2, 0xFFFF, 0);
383 SPEX(pa1b0, SSB_SPROM1_PA1B0, 0xFFFF, 0);
384 SPEX(pa1b1, SSB_SPROM1_PA1B1, 0xFFFF, 0);
385 SPEX(pa1b2, SSB_SPROM1_PA1B2, 0xFFFF, 0);
386 SPEX(gpio0, SSB_SPROM1_GPIOA, SSB_SPROM1_GPIOA_P0, 0);
387 SPEX(gpio1, SSB_SPROM1_GPIOA, SSB_SPROM1_GPIOA_P1,
388 SSB_SPROM1_GPIOA_P1_SHIFT);
389 SPEX(gpio2, SSB_SPROM1_GPIOB, SSB_SPROM1_GPIOB_P2, 0);
390 SPEX(gpio3, SSB_SPROM1_GPIOB, SSB_SPROM1_GPIOB_P3,
391 SSB_SPROM1_GPIOB_P3_SHIFT);
392 SPEX(maxpwr_a, SSB_SPROM1_MAXPWR, SSB_SPROM1_MAXPWR_A,
393 SSB_SPROM1_MAXPWR_A_SHIFT);
394 SPEX(maxpwr_bg, SSB_SPROM1_MAXPWR, SSB_SPROM1_MAXPWR_BG, 0);
395 SPEX(itssi_a, SSB_SPROM1_ITSSI, SSB_SPROM1_ITSSI_A,
396 SSB_SPROM1_ITSSI_A_SHIFT);
397 SPEX(itssi_bg, SSB_SPROM1_ITSSI, SSB_SPROM1_ITSSI_BG, 0);
398 SPEX(boardflags_lo, SSB_SPROM1_BFLLO, 0xFFFF, 0);
Michael Bueschaf4b7452008-01-13 21:08:24 +0100399 if (out->revision >= 2)
400 SPEX(boardflags_hi, SSB_SPROM2_BFLHI, 0xFFFF, 0);
Hauke Mehrtensbf7d4202012-04-29 02:04:10 +0200401 SPEX(alpha2[0], SSB_SPROM1_CCODE, 0xff00, 8);
402 SPEX(alpha2[1], SSB_SPROM1_CCODE, 0x00ff, 0);
Michael Buesche861b982007-12-22 21:51:30 +0100403
404 /* Extract the antenna gain values. */
Hauke Mehrtensf8f8a662012-02-28 00:56:05 +0100405 out->antenna_gain.a0 = r123_extract_antgain(out->revision, in,
406 SSB_SPROM1_AGAIN_BG,
407 SSB_SPROM1_AGAIN_BG_SHIFT);
408 out->antenna_gain.a1 = r123_extract_antgain(out->revision, in,
409 SSB_SPROM1_AGAIN_A,
410 SSB_SPROM1_AGAIN_A_SHIFT);
Larry Fingerc272ef42007-11-09 16:56:25 -0600411}
412
Rafał Miłecki172c69a2010-11-28 10:39:35 +0100413/* Revs 4 5 and 8 have partially shared layout */
414static void sprom_extract_r458(struct ssb_sprom *out, const u16 *in)
415{
416 SPEX(txpid2g[0], SSB_SPROM4_TXPID2G01,
417 SSB_SPROM4_TXPID2G0, SSB_SPROM4_TXPID2G0_SHIFT);
418 SPEX(txpid2g[1], SSB_SPROM4_TXPID2G01,
419 SSB_SPROM4_TXPID2G1, SSB_SPROM4_TXPID2G1_SHIFT);
420 SPEX(txpid2g[2], SSB_SPROM4_TXPID2G23,
421 SSB_SPROM4_TXPID2G2, SSB_SPROM4_TXPID2G2_SHIFT);
422 SPEX(txpid2g[3], SSB_SPROM4_TXPID2G23,
423 SSB_SPROM4_TXPID2G3, SSB_SPROM4_TXPID2G3_SHIFT);
424
425 SPEX(txpid5gl[0], SSB_SPROM4_TXPID5GL01,
426 SSB_SPROM4_TXPID5GL0, SSB_SPROM4_TXPID5GL0_SHIFT);
427 SPEX(txpid5gl[1], SSB_SPROM4_TXPID5GL01,
428 SSB_SPROM4_TXPID5GL1, SSB_SPROM4_TXPID5GL1_SHIFT);
429 SPEX(txpid5gl[2], SSB_SPROM4_TXPID5GL23,
430 SSB_SPROM4_TXPID5GL2, SSB_SPROM4_TXPID5GL2_SHIFT);
431 SPEX(txpid5gl[3], SSB_SPROM4_TXPID5GL23,
432 SSB_SPROM4_TXPID5GL3, SSB_SPROM4_TXPID5GL3_SHIFT);
433
434 SPEX(txpid5g[0], SSB_SPROM4_TXPID5G01,
435 SSB_SPROM4_TXPID5G0, SSB_SPROM4_TXPID5G0_SHIFT);
436 SPEX(txpid5g[1], SSB_SPROM4_TXPID5G01,
437 SSB_SPROM4_TXPID5G1, SSB_SPROM4_TXPID5G1_SHIFT);
438 SPEX(txpid5g[2], SSB_SPROM4_TXPID5G23,
439 SSB_SPROM4_TXPID5G2, SSB_SPROM4_TXPID5G2_SHIFT);
440 SPEX(txpid5g[3], SSB_SPROM4_TXPID5G23,
441 SSB_SPROM4_TXPID5G3, SSB_SPROM4_TXPID5G3_SHIFT);
442
443 SPEX(txpid5gh[0], SSB_SPROM4_TXPID5GH01,
444 SSB_SPROM4_TXPID5GH0, SSB_SPROM4_TXPID5GH0_SHIFT);
445 SPEX(txpid5gh[1], SSB_SPROM4_TXPID5GH01,
446 SSB_SPROM4_TXPID5GH1, SSB_SPROM4_TXPID5GH1_SHIFT);
447 SPEX(txpid5gh[2], SSB_SPROM4_TXPID5GH23,
448 SSB_SPROM4_TXPID5GH2, SSB_SPROM4_TXPID5GH2_SHIFT);
449 SPEX(txpid5gh[3], SSB_SPROM4_TXPID5GH23,
450 SSB_SPROM4_TXPID5GH3, SSB_SPROM4_TXPID5GH3_SHIFT);
451}
452
Larry Finger095f6952008-08-19 12:50:31 -0500453static void sprom_extract_r45(struct ssb_sprom *out, const u16 *in)
Michael Buesch61e115a2007-09-18 15:12:50 -0400454{
Larry Finger095f6952008-08-19 12:50:31 -0500455 u16 il0mac_offset;
Michael Buesch61e115a2007-09-18 15:12:50 -0400456
Larry Finger095f6952008-08-19 12:50:31 -0500457 if (out->revision == 4)
458 il0mac_offset = SSB_SPROM4_IL0MAC;
459 else
460 il0mac_offset = SSB_SPROM5_IL0MAC;
Joe Perchese5652752013-02-20 12:11:05 -0800461
462 sprom_get_mac(out->il0mac, &in[SPOFF(il0mac_offset)]);
463
Larry Fingerc272ef42007-11-09 16:56:25 -0600464 SPEX(et0phyaddr, SSB_SPROM4_ETHPHY, SSB_SPROM4_ETHPHY_ET0A, 0);
465 SPEX(et1phyaddr, SSB_SPROM4_ETHPHY, SSB_SPROM4_ETHPHY_ET1A,
466 SSB_SPROM4_ETHPHY_ET1A_SHIFT);
Hauke Mehrtens673335c2012-04-29 02:04:11 +0200467 SPEX(board_rev, SSB_SPROM4_BOARDREV, 0xFFFF, 0);
Rafał Miłecki3623b262013-03-19 13:18:43 +0100468 SPEX(board_type, SSB_SPROM1_SPID, 0xFFFF, 0);
Larry Finger095f6952008-08-19 12:50:31 -0500469 if (out->revision == 4) {
Hauke Mehrtensbf7d4202012-04-29 02:04:10 +0200470 SPEX(alpha2[0], SSB_SPROM4_CCODE, 0xff00, 8);
471 SPEX(alpha2[1], SSB_SPROM4_CCODE, 0x00ff, 0);
Larry Finger095f6952008-08-19 12:50:31 -0500472 SPEX(boardflags_lo, SSB_SPROM4_BFLLO, 0xFFFF, 0);
473 SPEX(boardflags_hi, SSB_SPROM4_BFLHI, 0xFFFF, 0);
Rafał Miłecki6d1d4ea2011-02-08 23:32:17 +0100474 SPEX(boardflags2_lo, SSB_SPROM4_BFL2LO, 0xFFFF, 0);
475 SPEX(boardflags2_hi, SSB_SPROM4_BFL2HI, 0xFFFF, 0);
Larry Finger095f6952008-08-19 12:50:31 -0500476 } else {
Hauke Mehrtensbf7d4202012-04-29 02:04:10 +0200477 SPEX(alpha2[0], SSB_SPROM5_CCODE, 0xff00, 8);
478 SPEX(alpha2[1], SSB_SPROM5_CCODE, 0x00ff, 0);
Larry Finger095f6952008-08-19 12:50:31 -0500479 SPEX(boardflags_lo, SSB_SPROM5_BFLLO, 0xFFFF, 0);
480 SPEX(boardflags_hi, SSB_SPROM5_BFLHI, 0xFFFF, 0);
Rafał Miłecki6d1d4ea2011-02-08 23:32:17 +0100481 SPEX(boardflags2_lo, SSB_SPROM5_BFL2LO, 0xFFFF, 0);
482 SPEX(boardflags2_hi, SSB_SPROM5_BFL2HI, 0xFFFF, 0);
Larry Finger095f6952008-08-19 12:50:31 -0500483 }
Michael Buesche861b982007-12-22 21:51:30 +0100484 SPEX(ant_available_a, SSB_SPROM4_ANTAVAIL, SSB_SPROM4_ANTAVAIL_A,
485 SSB_SPROM4_ANTAVAIL_A_SHIFT);
486 SPEX(ant_available_bg, SSB_SPROM4_ANTAVAIL, SSB_SPROM4_ANTAVAIL_BG,
487 SSB_SPROM4_ANTAVAIL_BG_SHIFT);
Larry Fingerd3c319f2007-11-09 16:58:20 -0600488 SPEX(maxpwr_bg, SSB_SPROM4_MAXP_BG, SSB_SPROM4_MAXP_BG_MASK, 0);
489 SPEX(itssi_bg, SSB_SPROM4_MAXP_BG, SSB_SPROM4_ITSSI_BG,
490 SSB_SPROM4_ITSSI_BG_SHIFT);
491 SPEX(maxpwr_a, SSB_SPROM4_MAXP_A, SSB_SPROM4_MAXP_A_MASK, 0);
492 SPEX(itssi_a, SSB_SPROM4_MAXP_A, SSB_SPROM4_ITSSI_A,
493 SSB_SPROM4_ITSSI_A_SHIFT);
Larry Finger095f6952008-08-19 12:50:31 -0500494 if (out->revision == 4) {
495 SPEX(gpio0, SSB_SPROM4_GPIOA, SSB_SPROM4_GPIOA_P0, 0);
496 SPEX(gpio1, SSB_SPROM4_GPIOA, SSB_SPROM4_GPIOA_P1,
497 SSB_SPROM4_GPIOA_P1_SHIFT);
498 SPEX(gpio2, SSB_SPROM4_GPIOB, SSB_SPROM4_GPIOB_P2, 0);
499 SPEX(gpio3, SSB_SPROM4_GPIOB, SSB_SPROM4_GPIOB_P3,
500 SSB_SPROM4_GPIOB_P3_SHIFT);
501 } else {
502 SPEX(gpio0, SSB_SPROM5_GPIOA, SSB_SPROM5_GPIOA_P0, 0);
503 SPEX(gpio1, SSB_SPROM5_GPIOA, SSB_SPROM5_GPIOA_P1,
504 SSB_SPROM5_GPIOA_P1_SHIFT);
505 SPEX(gpio2, SSB_SPROM5_GPIOB, SSB_SPROM5_GPIOB_P2, 0);
506 SPEX(gpio3, SSB_SPROM5_GPIOB, SSB_SPROM5_GPIOB_P3,
507 SSB_SPROM5_GPIOB_P3_SHIFT);
508 }
Michael Buesche861b982007-12-22 21:51:30 +0100509
510 /* Extract the antenna gain values. */
Hauke Mehrtensf8f8a662012-02-28 00:56:05 +0100511 SPEX(antenna_gain.a0, SSB_SPROM4_AGAIN01,
Michael Buesche861b982007-12-22 21:51:30 +0100512 SSB_SPROM4_AGAIN0, SSB_SPROM4_AGAIN0_SHIFT);
Hauke Mehrtensf8f8a662012-02-28 00:56:05 +0100513 SPEX(antenna_gain.a1, SSB_SPROM4_AGAIN01,
Michael Buesche861b982007-12-22 21:51:30 +0100514 SSB_SPROM4_AGAIN1, SSB_SPROM4_AGAIN1_SHIFT);
Hauke Mehrtensf8f8a662012-02-28 00:56:05 +0100515 SPEX(antenna_gain.a2, SSB_SPROM4_AGAIN23,
Michael Buesche861b982007-12-22 21:51:30 +0100516 SSB_SPROM4_AGAIN2, SSB_SPROM4_AGAIN2_SHIFT);
Hauke Mehrtensf8f8a662012-02-28 00:56:05 +0100517 SPEX(antenna_gain.a3, SSB_SPROM4_AGAIN23,
Michael Buesche861b982007-12-22 21:51:30 +0100518 SSB_SPROM4_AGAIN3, SSB_SPROM4_AGAIN3_SHIFT);
Michael Buesche861b982007-12-22 21:51:30 +0100519
Rafał Miłecki172c69a2010-11-28 10:39:35 +0100520 sprom_extract_r458(out, in);
521
Larry Fingerc272ef42007-11-09 16:56:25 -0600522 /* TODO - get remaining rev 4 stuff needed */
Michael Buesch61e115a2007-09-18 15:12:50 -0400523}
524
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100525static void sprom_extract_r8(struct ssb_sprom *out, const u16 *in)
526{
527 int i;
Joe Perchese5652752013-02-20 12:11:05 -0800528 u16 o;
Rafał Miłeckib0f70292012-01-02 08:41:23 +0100529 u16 pwr_info_offset[] = {
530 SSB_SROM8_PWR_INFO_CORE0, SSB_SROM8_PWR_INFO_CORE1,
531 SSB_SROM8_PWR_INFO_CORE2, SSB_SROM8_PWR_INFO_CORE3
532 };
533 BUILD_BUG_ON(ARRAY_SIZE(pwr_info_offset) !=
534 ARRAY_SIZE(out->core_pwr_info));
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100535
536 /* extract the MAC address */
Joe Perchese5652752013-02-20 12:11:05 -0800537 sprom_get_mac(out->il0mac, &in[SPOFF(SSB_SPROM8_IL0MAC)]);
538
Hauke Mehrtens673335c2012-04-29 02:04:11 +0200539 SPEX(board_rev, SSB_SPROM8_BOARDREV, 0xFFFF, 0);
Rafał Miłecki3623b262013-03-19 13:18:43 +0100540 SPEX(board_type, SSB_SPROM1_SPID, 0xFFFF, 0);
Hauke Mehrtensbf7d4202012-04-29 02:04:10 +0200541 SPEX(alpha2[0], SSB_SPROM8_CCODE, 0xff00, 8);
542 SPEX(alpha2[1], SSB_SPROM8_CCODE, 0x00ff, 0);
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100543 SPEX(boardflags_lo, SSB_SPROM8_BFLLO, 0xFFFF, 0);
544 SPEX(boardflags_hi, SSB_SPROM8_BFLHI, 0xFFFF, 0);
Gábor Stefanikf6790562009-08-10 21:23:08 +0200545 SPEX(boardflags2_lo, SSB_SPROM8_BFL2LO, 0xFFFF, 0);
546 SPEX(boardflags2_hi, SSB_SPROM8_BFL2HI, 0xFFFF, 0);
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100547 SPEX(ant_available_a, SSB_SPROM8_ANTAVAIL, SSB_SPROM8_ANTAVAIL_A,
548 SSB_SPROM8_ANTAVAIL_A_SHIFT);
549 SPEX(ant_available_bg, SSB_SPROM8_ANTAVAIL, SSB_SPROM8_ANTAVAIL_BG,
550 SSB_SPROM8_ANTAVAIL_BG_SHIFT);
551 SPEX(maxpwr_bg, SSB_SPROM8_MAXP_BG, SSB_SPROM8_MAXP_BG_MASK, 0);
552 SPEX(itssi_bg, SSB_SPROM8_MAXP_BG, SSB_SPROM8_ITSSI_BG,
553 SSB_SPROM8_ITSSI_BG_SHIFT);
554 SPEX(maxpwr_a, SSB_SPROM8_MAXP_A, SSB_SPROM8_MAXP_A_MASK, 0);
555 SPEX(itssi_a, SSB_SPROM8_MAXP_A, SSB_SPROM8_ITSSI_A,
556 SSB_SPROM8_ITSSI_A_SHIFT);
Gábor Stefanikf6790562009-08-10 21:23:08 +0200557 SPEX(maxpwr_ah, SSB_SPROM8_MAXP_AHL, SSB_SPROM8_MAXP_AH_MASK, 0);
558 SPEX(maxpwr_al, SSB_SPROM8_MAXP_AHL, SSB_SPROM8_MAXP_AL_MASK,
559 SSB_SPROM8_MAXP_AL_SHIFT);
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100560 SPEX(gpio0, SSB_SPROM8_GPIOA, SSB_SPROM8_GPIOA_P0, 0);
561 SPEX(gpio1, SSB_SPROM8_GPIOA, SSB_SPROM8_GPIOA_P1,
562 SSB_SPROM8_GPIOA_P1_SHIFT);
563 SPEX(gpio2, SSB_SPROM8_GPIOB, SSB_SPROM8_GPIOB_P2, 0);
564 SPEX(gpio3, SSB_SPROM8_GPIOB, SSB_SPROM8_GPIOB_P3,
565 SSB_SPROM8_GPIOB_P3_SHIFT);
Gábor Stefanikf6790562009-08-10 21:23:08 +0200566 SPEX(tri2g, SSB_SPROM8_TRI25G, SSB_SPROM8_TRI2G, 0);
567 SPEX(tri5g, SSB_SPROM8_TRI25G, SSB_SPROM8_TRI5G,
568 SSB_SPROM8_TRI5G_SHIFT);
569 SPEX(tri5gl, SSB_SPROM8_TRI5GHL, SSB_SPROM8_TRI5GL, 0);
570 SPEX(tri5gh, SSB_SPROM8_TRI5GHL, SSB_SPROM8_TRI5GH,
571 SSB_SPROM8_TRI5GH_SHIFT);
572 SPEX(rxpo2g, SSB_SPROM8_RXPO, SSB_SPROM8_RXPO2G, 0);
573 SPEX(rxpo5g, SSB_SPROM8_RXPO, SSB_SPROM8_RXPO5G,
574 SSB_SPROM8_RXPO5G_SHIFT);
575 SPEX(rssismf2g, SSB_SPROM8_RSSIPARM2G, SSB_SPROM8_RSSISMF2G, 0);
576 SPEX(rssismc2g, SSB_SPROM8_RSSIPARM2G, SSB_SPROM8_RSSISMC2G,
577 SSB_SPROM8_RSSISMC2G_SHIFT);
578 SPEX(rssisav2g, SSB_SPROM8_RSSIPARM2G, SSB_SPROM8_RSSISAV2G,
579 SSB_SPROM8_RSSISAV2G_SHIFT);
580 SPEX(bxa2g, SSB_SPROM8_RSSIPARM2G, SSB_SPROM8_BXA2G,
581 SSB_SPROM8_BXA2G_SHIFT);
582 SPEX(rssismf5g, SSB_SPROM8_RSSIPARM5G, SSB_SPROM8_RSSISMF5G, 0);
583 SPEX(rssismc5g, SSB_SPROM8_RSSIPARM5G, SSB_SPROM8_RSSISMC5G,
584 SSB_SPROM8_RSSISMC5G_SHIFT);
585 SPEX(rssisav5g, SSB_SPROM8_RSSIPARM5G, SSB_SPROM8_RSSISAV5G,
586 SSB_SPROM8_RSSISAV5G_SHIFT);
587 SPEX(bxa5g, SSB_SPROM8_RSSIPARM5G, SSB_SPROM8_BXA5G,
588 SSB_SPROM8_BXA5G_SHIFT);
589 SPEX(pa0b0, SSB_SPROM8_PA0B0, 0xFFFF, 0);
590 SPEX(pa0b1, SSB_SPROM8_PA0B1, 0xFFFF, 0);
591 SPEX(pa0b2, SSB_SPROM8_PA0B2, 0xFFFF, 0);
592 SPEX(pa1b0, SSB_SPROM8_PA1B0, 0xFFFF, 0);
593 SPEX(pa1b1, SSB_SPROM8_PA1B1, 0xFFFF, 0);
594 SPEX(pa1b2, SSB_SPROM8_PA1B2, 0xFFFF, 0);
595 SPEX(pa1lob0, SSB_SPROM8_PA1LOB0, 0xFFFF, 0);
596 SPEX(pa1lob1, SSB_SPROM8_PA1LOB1, 0xFFFF, 0);
597 SPEX(pa1lob2, SSB_SPROM8_PA1LOB2, 0xFFFF, 0);
598 SPEX(pa1hib0, SSB_SPROM8_PA1HIB0, 0xFFFF, 0);
599 SPEX(pa1hib1, SSB_SPROM8_PA1HIB1, 0xFFFF, 0);
600 SPEX(pa1hib2, SSB_SPROM8_PA1HIB2, 0xFFFF, 0);
601 SPEX(cck2gpo, SSB_SPROM8_CCK2GPO, 0xFFFF, 0);
602 SPEX32(ofdm2gpo, SSB_SPROM8_OFDM2GPO, 0xFFFFFFFF, 0);
603 SPEX32(ofdm5glpo, SSB_SPROM8_OFDM5GLPO, 0xFFFFFFFF, 0);
604 SPEX32(ofdm5gpo, SSB_SPROM8_OFDM5GPO, 0xFFFFFFFF, 0);
605 SPEX32(ofdm5ghpo, SSB_SPROM8_OFDM5GHPO, 0xFFFFFFFF, 0);
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100606
607 /* Extract the antenna gain values. */
Hauke Mehrtensf8f8a662012-02-28 00:56:05 +0100608 SPEX(antenna_gain.a0, SSB_SPROM8_AGAIN01,
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100609 SSB_SPROM8_AGAIN0, SSB_SPROM8_AGAIN0_SHIFT);
Hauke Mehrtensf8f8a662012-02-28 00:56:05 +0100610 SPEX(antenna_gain.a1, SSB_SPROM8_AGAIN01,
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100611 SSB_SPROM8_AGAIN1, SSB_SPROM8_AGAIN1_SHIFT);
Hauke Mehrtensf8f8a662012-02-28 00:56:05 +0100612 SPEX(antenna_gain.a2, SSB_SPROM8_AGAIN23,
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100613 SSB_SPROM8_AGAIN2, SSB_SPROM8_AGAIN2_SHIFT);
Hauke Mehrtensf8f8a662012-02-28 00:56:05 +0100614 SPEX(antenna_gain.a3, SSB_SPROM8_AGAIN23,
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100615 SSB_SPROM8_AGAIN3, SSB_SPROM8_AGAIN3_SHIFT);
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100616
Rafał Miłeckib0f70292012-01-02 08:41:23 +0100617 /* Extract cores power info info */
618 for (i = 0; i < ARRAY_SIZE(pwr_info_offset); i++) {
619 o = pwr_info_offset[i];
620 SPEX(core_pwr_info[i].itssi_2g, o + SSB_SROM8_2G_MAXP_ITSSI,
621 SSB_SPROM8_2G_ITSSI, SSB_SPROM8_2G_ITSSI_SHIFT);
622 SPEX(core_pwr_info[i].maxpwr_2g, o + SSB_SROM8_2G_MAXP_ITSSI,
623 SSB_SPROM8_2G_MAXP, 0);
624
625 SPEX(core_pwr_info[i].pa_2g[0], o + SSB_SROM8_2G_PA_0, ~0, 0);
626 SPEX(core_pwr_info[i].pa_2g[1], o + SSB_SROM8_2G_PA_1, ~0, 0);
627 SPEX(core_pwr_info[i].pa_2g[2], o + SSB_SROM8_2G_PA_2, ~0, 0);
628
629 SPEX(core_pwr_info[i].itssi_5g, o + SSB_SROM8_5G_MAXP_ITSSI,
630 SSB_SPROM8_5G_ITSSI, SSB_SPROM8_5G_ITSSI_SHIFT);
631 SPEX(core_pwr_info[i].maxpwr_5g, o + SSB_SROM8_5G_MAXP_ITSSI,
632 SSB_SPROM8_5G_MAXP, 0);
633 SPEX(core_pwr_info[i].maxpwr_5gh, o + SSB_SPROM8_5GHL_MAXP,
634 SSB_SPROM8_5GH_MAXP, 0);
635 SPEX(core_pwr_info[i].maxpwr_5gl, o + SSB_SPROM8_5GHL_MAXP,
636 SSB_SPROM8_5GL_MAXP, SSB_SPROM8_5GL_MAXP_SHIFT);
637
638 SPEX(core_pwr_info[i].pa_5gl[0], o + SSB_SROM8_5GL_PA_0, ~0, 0);
639 SPEX(core_pwr_info[i].pa_5gl[1], o + SSB_SROM8_5GL_PA_1, ~0, 0);
640 SPEX(core_pwr_info[i].pa_5gl[2], o + SSB_SROM8_5GL_PA_2, ~0, 0);
641 SPEX(core_pwr_info[i].pa_5g[0], o + SSB_SROM8_5G_PA_0, ~0, 0);
642 SPEX(core_pwr_info[i].pa_5g[1], o + SSB_SROM8_5G_PA_1, ~0, 0);
643 SPEX(core_pwr_info[i].pa_5g[2], o + SSB_SROM8_5G_PA_2, ~0, 0);
644 SPEX(core_pwr_info[i].pa_5gh[0], o + SSB_SROM8_5GH_PA_0, ~0, 0);
645 SPEX(core_pwr_info[i].pa_5gh[1], o + SSB_SROM8_5GH_PA_1, ~0, 0);
646 SPEX(core_pwr_info[i].pa_5gh[2], o + SSB_SROM8_5GH_PA_2, ~0, 0);
647 }
648
Rafał Miłecki8a5ac6e2011-12-08 18:02:21 +0100649 /* Extract FEM info */
650 SPEX(fem.ghz2.tssipos, SSB_SPROM8_FEM2G,
651 SSB_SROM8_FEM_TSSIPOS, SSB_SROM8_FEM_TSSIPOS_SHIFT);
652 SPEX(fem.ghz2.extpa_gain, SSB_SPROM8_FEM2G,
653 SSB_SROM8_FEM_EXTPA_GAIN, SSB_SROM8_FEM_EXTPA_GAIN_SHIFT);
654 SPEX(fem.ghz2.pdet_range, SSB_SPROM8_FEM2G,
655 SSB_SROM8_FEM_PDET_RANGE, SSB_SROM8_FEM_PDET_RANGE_SHIFT);
656 SPEX(fem.ghz2.tr_iso, SSB_SPROM8_FEM2G,
657 SSB_SROM8_FEM_TR_ISO, SSB_SROM8_FEM_TR_ISO_SHIFT);
658 SPEX(fem.ghz2.antswlut, SSB_SPROM8_FEM2G,
659 SSB_SROM8_FEM_ANTSWLUT, SSB_SROM8_FEM_ANTSWLUT_SHIFT);
660
661 SPEX(fem.ghz5.tssipos, SSB_SPROM8_FEM5G,
662 SSB_SROM8_FEM_TSSIPOS, SSB_SROM8_FEM_TSSIPOS_SHIFT);
663 SPEX(fem.ghz5.extpa_gain, SSB_SPROM8_FEM5G,
664 SSB_SROM8_FEM_EXTPA_GAIN, SSB_SROM8_FEM_EXTPA_GAIN_SHIFT);
665 SPEX(fem.ghz5.pdet_range, SSB_SPROM8_FEM5G,
666 SSB_SROM8_FEM_PDET_RANGE, SSB_SROM8_FEM_PDET_RANGE_SHIFT);
667 SPEX(fem.ghz5.tr_iso, SSB_SPROM8_FEM5G,
668 SSB_SROM8_FEM_TR_ISO, SSB_SROM8_FEM_TR_ISO_SHIFT);
669 SPEX(fem.ghz5.antswlut, SSB_SPROM8_FEM5G,
670 SSB_SROM8_FEM_ANTSWLUT, SSB_SROM8_FEM_ANTSWLUT_SHIFT);
671
Hauke Mehrtense2da4bd2012-04-29 02:04:13 +0200672 SPEX(leddc_on_time, SSB_SPROM8_LEDDC, SSB_SPROM8_LEDDC_ON,
673 SSB_SPROM8_LEDDC_ON_SHIFT);
674 SPEX(leddc_off_time, SSB_SPROM8_LEDDC, SSB_SPROM8_LEDDC_OFF,
675 SSB_SPROM8_LEDDC_OFF_SHIFT);
676
677 SPEX(txchain, SSB_SPROM8_TXRXC, SSB_SPROM8_TXRXC_TXCHAIN,
678 SSB_SPROM8_TXRXC_TXCHAIN_SHIFT);
679 SPEX(rxchain, SSB_SPROM8_TXRXC, SSB_SPROM8_TXRXC_RXCHAIN,
680 SSB_SPROM8_TXRXC_RXCHAIN_SHIFT);
681 SPEX(antswitch, SSB_SPROM8_TXRXC, SSB_SPROM8_TXRXC_SWITCH,
682 SSB_SPROM8_TXRXC_SWITCH_SHIFT);
683
684 SPEX(opo, SSB_SPROM8_OFDM2GPO, 0x00ff, 0);
685
686 SPEX_ARRAY8(mcs2gpo, SSB_SPROM8_2G_MCSPO, ~0, 0);
687 SPEX_ARRAY8(mcs5gpo, SSB_SPROM8_5G_MCSPO, ~0, 0);
688 SPEX_ARRAY8(mcs5glpo, SSB_SPROM8_5GL_MCSPO, ~0, 0);
689 SPEX_ARRAY8(mcs5ghpo, SSB_SPROM8_5GH_MCSPO, ~0, 0);
690
691 SPEX(rawtempsense, SSB_SPROM8_RAWTS, SSB_SPROM8_RAWTS_RAWTEMP,
692 SSB_SPROM8_RAWTS_RAWTEMP_SHIFT);
693 SPEX(measpower, SSB_SPROM8_RAWTS, SSB_SPROM8_RAWTS_MEASPOWER,
694 SSB_SPROM8_RAWTS_MEASPOWER_SHIFT);
695 SPEX(tempsense_slope, SSB_SPROM8_OPT_CORRX,
696 SSB_SPROM8_OPT_CORRX_TEMP_SLOPE,
697 SSB_SPROM8_OPT_CORRX_TEMP_SLOPE_SHIFT);
698 SPEX(tempcorrx, SSB_SPROM8_OPT_CORRX, SSB_SPROM8_OPT_CORRX_TEMPCORRX,
699 SSB_SPROM8_OPT_CORRX_TEMPCORRX_SHIFT);
700 SPEX(tempsense_option, SSB_SPROM8_OPT_CORRX,
701 SSB_SPROM8_OPT_CORRX_TEMP_OPTION,
702 SSB_SPROM8_OPT_CORRX_TEMP_OPTION_SHIFT);
703 SPEX(freqoffset_corr, SSB_SPROM8_HWIQ_IQSWP,
704 SSB_SPROM8_HWIQ_IQSWP_FREQ_CORR,
705 SSB_SPROM8_HWIQ_IQSWP_FREQ_CORR_SHIFT);
706 SPEX(iqcal_swp_dis, SSB_SPROM8_HWIQ_IQSWP,
707 SSB_SPROM8_HWIQ_IQSWP_IQCAL_SWP,
708 SSB_SPROM8_HWIQ_IQSWP_IQCAL_SWP_SHIFT);
709 SPEX(hw_iqcal_en, SSB_SPROM8_HWIQ_IQSWP, SSB_SPROM8_HWIQ_IQSWP_HW_IQCAL,
710 SSB_SPROM8_HWIQ_IQSWP_HW_IQCAL_SHIFT);
711
712 SPEX(bw40po, SSB_SPROM8_BW40PO, ~0, 0);
713 SPEX(cddpo, SSB_SPROM8_CDDPO, ~0, 0);
714 SPEX(stbcpo, SSB_SPROM8_STBCPO, ~0, 0);
715 SPEX(bwduppo, SSB_SPROM8_BWDUPPO, ~0, 0);
716
717 SPEX(tempthresh, SSB_SPROM8_THERMAL, SSB_SPROM8_THERMAL_TRESH,
718 SSB_SPROM8_THERMAL_TRESH_SHIFT);
719 SPEX(tempoffset, SSB_SPROM8_THERMAL, SSB_SPROM8_THERMAL_OFFSET,
720 SSB_SPROM8_THERMAL_OFFSET_SHIFT);
721 SPEX(phycal_tempdelta, SSB_SPROM8_TEMPDELTA,
722 SSB_SPROM8_TEMPDELTA_PHYCAL,
723 SSB_SPROM8_TEMPDELTA_PHYCAL_SHIFT);
724 SPEX(temps_period, SSB_SPROM8_TEMPDELTA, SSB_SPROM8_TEMPDELTA_PERIOD,
725 SSB_SPROM8_TEMPDELTA_PERIOD_SHIFT);
726 SPEX(temps_hysteresis, SSB_SPROM8_TEMPDELTA,
727 SSB_SPROM8_TEMPDELTA_HYSTERESIS,
728 SSB_SPROM8_TEMPDELTA_HYSTERESIS_SHIFT);
Rafał Miłecki172c69a2010-11-28 10:39:35 +0100729 sprom_extract_r458(out, in);
730
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100731 /* TODO - get remaining rev 8 stuff needed */
732}
733
Larry Fingerc272ef42007-11-09 16:56:25 -0600734static int sprom_extract(struct ssb_bus *bus, struct ssb_sprom *out,
735 const u16 *in, u16 size)
Michael Buesch61e115a2007-09-18 15:12:50 -0400736{
737 memset(out, 0, sizeof(*out));
738
Larry Fingerc272ef42007-11-09 16:56:25 -0600739 out->revision = in[size - 1] & 0x00FF;
Joe Perches33a606a2013-02-20 12:16:13 -0800740 ssb_dbg("SPROM revision %d detected\n", out->revision);
Larry Finger31ce12f2008-08-20 17:45:06 -0500741 memset(out->et0mac, 0xFF, 6); /* preset et0 and et1 mac */
742 memset(out->et1mac, 0xFF, 6);
Rafał Miłecki54435f92010-11-03 22:06:26 +0100743
Michael Buesch61e115a2007-09-18 15:12:50 -0400744 if ((bus->chip_id & 0xFF00) == 0x4400) {
745 /* Workaround: The BCM44XX chip has a stupid revision
746 * number stored in the SPROM.
747 * Always extract r1. */
Larry Fingerc272ef42007-11-09 16:56:25 -0600748 out->revision = 1;
Joe Perches33a606a2013-02-20 12:16:13 -0800749 ssb_dbg("SPROM treated as revision %d\n", out->revision);
Rafał Miłecki54435f92010-11-03 22:06:26 +0100750 }
751
752 switch (out->revision) {
753 case 1:
754 case 2:
755 case 3:
756 sprom_extract_r123(out, in);
757 break;
758 case 4:
759 case 5:
Larry Finger095f6952008-08-19 12:50:31 -0500760 sprom_extract_r45(out, in);
Rafał Miłecki54435f92010-11-03 22:06:26 +0100761 break;
762 case 8:
763 sprom_extract_r8(out, in);
764 break;
765 default:
Joe Perches33a606a2013-02-20 12:16:13 -0800766 ssb_warn("Unsupported SPROM revision %d detected. Will extract v1\n",
767 out->revision);
Rafał Miłecki54435f92010-11-03 22:06:26 +0100768 out->revision = 1;
769 sprom_extract_r123(out, in);
Michael Buesch61e115a2007-09-18 15:12:50 -0400770 }
771
Larry Finger45031832008-04-19 17:52:12 +0200772 if (out->boardflags_lo == 0xFFFF)
773 out->boardflags_lo = 0; /* per specs */
774 if (out->boardflags_hi == 0xFFFF)
775 out->boardflags_hi = 0; /* per specs */
776
Michael Buesch61e115a2007-09-18 15:12:50 -0400777 return 0;
Michael Buesch61e115a2007-09-18 15:12:50 -0400778}
779
780static int ssb_pci_sprom_get(struct ssb_bus *bus,
781 struct ssb_sprom *sprom)
782{
Rafał Miłeckica4a0832010-11-03 23:28:45 +0100783 int err;
Michael Buesch61e115a2007-09-18 15:12:50 -0400784 u16 *buf;
785
John W. Linvilled53cdbb2010-03-31 21:39:35 +0200786 if (!ssb_is_sprom_available(bus)) {
Joe Perches33a606a2013-02-20 12:16:13 -0800787 ssb_err("No SPROM available!\n");
John W. Linvilled53cdbb2010-03-31 21:39:35 +0200788 return -ENODEV;
789 }
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300790 if (bus->chipco.dev) { /* can be unavailable! */
Larry Finger9d1ac342010-05-14 22:08:58 -0500791 /*
792 * get SPROM offset: SSB_SPROM_BASE1 except for
793 * chipcommon rev >= 31 or chip ID is 0x4312 and
794 * chipcommon status & 3 == 2
795 */
796 if (bus->chipco.dev->id.revision >= 31)
797 bus->sprom_offset = SSB_SPROM_BASE31;
798 else if (bus->chip_id == 0x4312 &&
799 (bus->chipco.status & 0x03) == 2)
800 bus->sprom_offset = SSB_SPROM_BASE31;
801 else
802 bus->sprom_offset = SSB_SPROM_BASE1;
Christoph Fritzda1fdb02010-05-28 10:45:59 +0200803 } else {
804 bus->sprom_offset = SSB_SPROM_BASE1;
805 }
Joe Perches33a606a2013-02-20 12:16:13 -0800806 ssb_dbg("SPROM offset is 0x%x\n", bus->sprom_offset);
Rafał Miłeckiea2db492010-03-31 21:59:21 +0200807
Larry Fingerc272ef42007-11-09 16:56:25 -0600808 buf = kcalloc(SSB_SPROMSIZE_WORDS_R123, sizeof(u16), GFP_KERNEL);
Michael Buesch61e115a2007-09-18 15:12:50 -0400809 if (!buf)
Rafał Miłeckica4a0832010-11-03 23:28:45 +0100810 return -ENOMEM;
Larry Fingerc272ef42007-11-09 16:56:25 -0600811 bus->sprom_size = SSB_SPROMSIZE_WORDS_R123;
Michael Buesch61e115a2007-09-18 15:12:50 -0400812 sprom_do_read(bus, buf);
Larry Fingerc272ef42007-11-09 16:56:25 -0600813 err = sprom_check_crc(buf, bus->sprom_size);
Michael Buesch61e115a2007-09-18 15:12:50 -0400814 if (err) {
Larry.Finger@lwfinger.net2afc4902008-04-19 16:24:09 +0200815 /* try for a 440 byte SPROM - revision 4 and higher */
816 kfree(buf);
817 buf = kcalloc(SSB_SPROMSIZE_WORDS_R4, sizeof(u16),
818 GFP_KERNEL);
819 if (!buf)
Rafał Miłeckica4a0832010-11-03 23:28:45 +0100820 return -ENOMEM;
Larry.Finger@lwfinger.net2afc4902008-04-19 16:24:09 +0200821 bus->sprom_size = SSB_SPROMSIZE_WORDS_R4;
822 sprom_do_read(bus, buf);
823 err = sprom_check_crc(buf, bus->sprom_size);
Michael Buesche79c1ba2009-02-27 16:59:05 +0100824 if (err) {
825 /* All CRC attempts failed.
826 * Maybe there is no SPROM on the device?
Hauke Mehrtensb3ae52b2011-05-10 23:31:30 +0200827 * Now we ask the arch code if there is some sprom
828 * available for this device in some other storage */
829 err = ssb_fill_sprom_with_fallback(bus, sprom);
830 if (err) {
Joe Perches33a606a2013-02-20 12:16:13 -0800831 ssb_warn("WARNING: Using fallback SPROM failed (err %d)\n",
832 err);
Hauke Mehrtensb3ae52b2011-05-10 23:31:30 +0200833 } else {
Joe Perches33a606a2013-02-20 12:16:13 -0800834 ssb_dbg("Using SPROM revision %d provided by platform\n",
835 sprom->revision);
Michael Buesche79c1ba2009-02-27 16:59:05 +0100836 err = 0;
837 goto out_free;
838 }
Joe Perches33a606a2013-02-20 12:16:13 -0800839 ssb_warn("WARNING: Invalid SPROM CRC (corrupt SPROM)\n");
Michael Buesche79c1ba2009-02-27 16:59:05 +0100840 }
Michael Buesch61e115a2007-09-18 15:12:50 -0400841 }
Larry Fingerc272ef42007-11-09 16:56:25 -0600842 err = sprom_extract(bus, sprom, buf, bus->sprom_size);
Michael Buesch61e115a2007-09-18 15:12:50 -0400843
Michael Buesche79c1ba2009-02-27 16:59:05 +0100844out_free:
Michael Buesch61e115a2007-09-18 15:12:50 -0400845 kfree(buf);
Michael Buesch61e115a2007-09-18 15:12:50 -0400846 return err;
847}
848
849static void ssb_pci_get_boardinfo(struct ssb_bus *bus,
850 struct ssb_boardinfo *bi)
851{
Sergei Shtylyov115f9452011-07-01 22:34:42 +0400852 bi->vendor = bus->host_pci->subsystem_vendor;
853 bi->type = bus->host_pci->subsystem_device;
Michael Buesch61e115a2007-09-18 15:12:50 -0400854}
855
856int ssb_pci_get_invariants(struct ssb_bus *bus,
857 struct ssb_init_invariants *iv)
858{
859 int err;
860
861 err = ssb_pci_sprom_get(bus, &iv->sprom);
862 if (err)
863 goto out;
864 ssb_pci_get_boardinfo(bus, &iv->boardinfo);
865
866out:
867 return err;
868}
869
870#ifdef CONFIG_SSB_DEBUG
871static int ssb_pci_assert_buspower(struct ssb_bus *bus)
872{
873 if (likely(bus->powered_up))
874 return 0;
875
876 printk(KERN_ERR PFX "FATAL ERROR: Bus powered down "
877 "while accessing PCI MMIO space\n");
878 if (bus->power_warn_count <= 10) {
879 bus->power_warn_count++;
880 dump_stack();
881 }
882
883 return -ENODEV;
884}
885#else /* DEBUG */
886static inline int ssb_pci_assert_buspower(struct ssb_bus *bus)
887{
888 return 0;
889}
890#endif /* DEBUG */
891
Michael Bueschffc76892008-02-20 19:08:10 +0100892static u8 ssb_pci_read8(struct ssb_device *dev, u16 offset)
893{
894 struct ssb_bus *bus = dev->bus;
895
896 if (unlikely(ssb_pci_assert_buspower(bus)))
897 return 0xFF;
898 if (unlikely(bus->mapped_device != dev)) {
899 if (unlikely(ssb_pci_switch_core(bus, dev)))
900 return 0xFF;
901 }
902 return ioread8(bus->mmio + offset);
903}
904
Michael Buesch61e115a2007-09-18 15:12:50 -0400905static u16 ssb_pci_read16(struct ssb_device *dev, u16 offset)
906{
907 struct ssb_bus *bus = dev->bus;
908
909 if (unlikely(ssb_pci_assert_buspower(bus)))
910 return 0xFFFF;
911 if (unlikely(bus->mapped_device != dev)) {
912 if (unlikely(ssb_pci_switch_core(bus, dev)))
913 return 0xFFFF;
914 }
Michael Buesch4b402c62007-09-19 18:53:44 +0200915 return ioread16(bus->mmio + offset);
Michael Buesch61e115a2007-09-18 15:12:50 -0400916}
917
918static u32 ssb_pci_read32(struct ssb_device *dev, u16 offset)
919{
920 struct ssb_bus *bus = dev->bus;
921
922 if (unlikely(ssb_pci_assert_buspower(bus)))
923 return 0xFFFFFFFF;
924 if (unlikely(bus->mapped_device != dev)) {
925 if (unlikely(ssb_pci_switch_core(bus, dev)))
926 return 0xFFFFFFFF;
927 }
Michael Buesch4b402c62007-09-19 18:53:44 +0200928 return ioread32(bus->mmio + offset);
Michael Buesch61e115a2007-09-18 15:12:50 -0400929}
930
Michael Bueschd625a292008-04-02 19:46:56 +0200931#ifdef CONFIG_SSB_BLOCKIO
932static void ssb_pci_block_read(struct ssb_device *dev, void *buffer,
933 size_t count, u16 offset, u8 reg_width)
934{
935 struct ssb_bus *bus = dev->bus;
936 void __iomem *addr = bus->mmio + offset;
937
938 if (unlikely(ssb_pci_assert_buspower(bus)))
939 goto error;
940 if (unlikely(bus->mapped_device != dev)) {
941 if (unlikely(ssb_pci_switch_core(bus, dev)))
942 goto error;
943 }
944 switch (reg_width) {
945 case sizeof(u8):
946 ioread8_rep(addr, buffer, count);
947 break;
948 case sizeof(u16):
949 SSB_WARN_ON(count & 1);
950 ioread16_rep(addr, buffer, count >> 1);
951 break;
952 case sizeof(u32):
953 SSB_WARN_ON(count & 3);
954 ioread32_rep(addr, buffer, count >> 2);
955 break;
956 default:
957 SSB_WARN_ON(1);
958 }
959
960 return;
961error:
962 memset(buffer, 0xFF, count);
963}
964#endif /* CONFIG_SSB_BLOCKIO */
965
Michael Bueschffc76892008-02-20 19:08:10 +0100966static void ssb_pci_write8(struct ssb_device *dev, u16 offset, u8 value)
967{
968 struct ssb_bus *bus = dev->bus;
969
970 if (unlikely(ssb_pci_assert_buspower(bus)))
971 return;
972 if (unlikely(bus->mapped_device != dev)) {
973 if (unlikely(ssb_pci_switch_core(bus, dev)))
974 return;
975 }
976 iowrite8(value, bus->mmio + offset);
977}
978
Michael Buesch61e115a2007-09-18 15:12:50 -0400979static void ssb_pci_write16(struct ssb_device *dev, u16 offset, u16 value)
980{
981 struct ssb_bus *bus = dev->bus;
982
983 if (unlikely(ssb_pci_assert_buspower(bus)))
984 return;
985 if (unlikely(bus->mapped_device != dev)) {
986 if (unlikely(ssb_pci_switch_core(bus, dev)))
987 return;
988 }
Michael Buesch4b402c62007-09-19 18:53:44 +0200989 iowrite16(value, bus->mmio + offset);
Michael Buesch61e115a2007-09-18 15:12:50 -0400990}
991
992static void ssb_pci_write32(struct ssb_device *dev, u16 offset, u32 value)
993{
994 struct ssb_bus *bus = dev->bus;
995
996 if (unlikely(ssb_pci_assert_buspower(bus)))
997 return;
998 if (unlikely(bus->mapped_device != dev)) {
999 if (unlikely(ssb_pci_switch_core(bus, dev)))
1000 return;
1001 }
Michael Buesch4b402c62007-09-19 18:53:44 +02001002 iowrite32(value, bus->mmio + offset);
Michael Buesch61e115a2007-09-18 15:12:50 -04001003}
1004
Michael Bueschd625a292008-04-02 19:46:56 +02001005#ifdef CONFIG_SSB_BLOCKIO
1006static void ssb_pci_block_write(struct ssb_device *dev, const void *buffer,
1007 size_t count, u16 offset, u8 reg_width)
1008{
1009 struct ssb_bus *bus = dev->bus;
1010 void __iomem *addr = bus->mmio + offset;
1011
1012 if (unlikely(ssb_pci_assert_buspower(bus)))
1013 return;
1014 if (unlikely(bus->mapped_device != dev)) {
1015 if (unlikely(ssb_pci_switch_core(bus, dev)))
1016 return;
1017 }
1018 switch (reg_width) {
1019 case sizeof(u8):
1020 iowrite8_rep(addr, buffer, count);
1021 break;
1022 case sizeof(u16):
1023 SSB_WARN_ON(count & 1);
1024 iowrite16_rep(addr, buffer, count >> 1);
1025 break;
1026 case sizeof(u32):
1027 SSB_WARN_ON(count & 3);
1028 iowrite32_rep(addr, buffer, count >> 2);
1029 break;
1030 default:
1031 SSB_WARN_ON(1);
1032 }
1033}
1034#endif /* CONFIG_SSB_BLOCKIO */
1035
Michael Buesch61e115a2007-09-18 15:12:50 -04001036/* Not "static", as it's used in main.c */
1037const struct ssb_bus_ops ssb_pci_ops = {
Michael Bueschffc76892008-02-20 19:08:10 +01001038 .read8 = ssb_pci_read8,
Michael Buesch61e115a2007-09-18 15:12:50 -04001039 .read16 = ssb_pci_read16,
1040 .read32 = ssb_pci_read32,
Michael Bueschffc76892008-02-20 19:08:10 +01001041 .write8 = ssb_pci_write8,
Michael Buesch61e115a2007-09-18 15:12:50 -04001042 .write16 = ssb_pci_write16,
1043 .write32 = ssb_pci_write32,
Michael Bueschd625a292008-04-02 19:46:56 +02001044#ifdef CONFIG_SSB_BLOCKIO
1045 .block_read = ssb_pci_block_read,
1046 .block_write = ssb_pci_block_write,
1047#endif
Michael Buesch61e115a2007-09-18 15:12:50 -04001048};
1049
Michael Buesch61e115a2007-09-18 15:12:50 -04001050static ssize_t ssb_pci_attr_sprom_show(struct device *pcidev,
1051 struct device_attribute *attr,
1052 char *buf)
1053{
1054 struct pci_dev *pdev = container_of(pcidev, struct pci_dev, dev);
1055 struct ssb_bus *bus;
Michael Buesch61e115a2007-09-18 15:12:50 -04001056
1057 bus = ssb_pci_dev_to_bus(pdev);
1058 if (!bus)
Michael Buesche7ec2e32008-03-10 17:26:32 +01001059 return -ENODEV;
Michael Buesch61e115a2007-09-18 15:12:50 -04001060
Michael Buesche7ec2e32008-03-10 17:26:32 +01001061 return ssb_attr_sprom_show(bus, buf, sprom_do_read);
Michael Buesch61e115a2007-09-18 15:12:50 -04001062}
1063
1064static ssize_t ssb_pci_attr_sprom_store(struct device *pcidev,
1065 struct device_attribute *attr,
1066 const char *buf, size_t count)
1067{
1068 struct pci_dev *pdev = container_of(pcidev, struct pci_dev, dev);
1069 struct ssb_bus *bus;
Michael Buesch61e115a2007-09-18 15:12:50 -04001070
1071 bus = ssb_pci_dev_to_bus(pdev);
1072 if (!bus)
Michael Buesche7ec2e32008-03-10 17:26:32 +01001073 return -ENODEV;
Michael Buesch61e115a2007-09-18 15:12:50 -04001074
Michael Buesche7ec2e32008-03-10 17:26:32 +01001075 return ssb_attr_sprom_store(bus, buf, count,
1076 sprom_check_crc, sprom_do_write);
Michael Buesch61e115a2007-09-18 15:12:50 -04001077}
1078
1079static DEVICE_ATTR(ssb_sprom, 0600,
1080 ssb_pci_attr_sprom_show,
1081 ssb_pci_attr_sprom_store);
1082
1083void ssb_pci_exit(struct ssb_bus *bus)
1084{
1085 struct pci_dev *pdev;
1086
1087 if (bus->bustype != SSB_BUSTYPE_PCI)
1088 return;
1089
1090 pdev = bus->host_pci;
1091 device_remove_file(&pdev->dev, &dev_attr_ssb_sprom);
1092}
1093
1094int ssb_pci_init(struct ssb_bus *bus)
1095{
1096 struct pci_dev *pdev;
1097 int err;
1098
1099 if (bus->bustype != SSB_BUSTYPE_PCI)
1100 return 0;
1101
1102 pdev = bus->host_pci;
Michael Buesche7ec2e32008-03-10 17:26:32 +01001103 mutex_init(&bus->sprom_mutex);
Michael Buesch61e115a2007-09-18 15:12:50 -04001104 err = device_create_file(&pdev->dev, &dev_attr_ssb_sprom);
1105 if (err)
1106 goto out;
1107
1108out:
1109 return err;
1110}