blob: d36fa80aaa5256d072224366d0ffffc6d7932483 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Fenghua Yu5b6985c2008-10-16 18:02:32 -070021 * Author: Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070022 */
23
24#include <linux/init.h>
25#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080026#include <linux/debugfs.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
mark gross5e0d2a62008-03-04 15:22:08 -080035#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010037#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030038#include <linux/intel-iommu.h>
Fenghua Yuf59c7b62009-03-27 14:22:42 -070039#include <linux/sysdev.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070040#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090041#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070042#include "pci.h"
43
Fenghua Yu5b6985c2008-10-16 18:02:32 -070044#define ROOT_SIZE VTD_PAGE_SIZE
45#define CONTEXT_SIZE VTD_PAGE_SIZE
46
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070047#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
48#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
49
50#define IOAPIC_RANGE_START (0xfee00000)
51#define IOAPIC_RANGE_END (0xfeefffff)
52#define IOVA_START_ADDR (0x1000)
53
54#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
55
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070056#define MAX_AGAW_WIDTH 64
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define DOMAIN_MAX_ADDR(gaw) ((((u64)1) << gaw) - 1)
David Woodhouse595badf2009-06-27 22:09:11 +010059#define DOMAIN_MAX_PFN(gaw) ((((u64)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060
Mark McLoughlinf27be032008-11-20 15:49:43 +000061#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a92009-04-06 19:01:15 -070062#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070063#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080064
David Woodhousefd18de52009-05-10 23:57:41 +010065
David Woodhousedd4e8312009-06-27 16:21:20 +010066/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
67 are never going to work. */
68static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
69{
70 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
71}
72
73static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
74{
75 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
76}
77static inline unsigned long page_to_dma_pfn(struct page *pg)
78{
79 return mm_to_dma_pfn(page_to_pfn(pg));
80}
81static inline unsigned long virt_to_dma_pfn(void *p)
82{
83 return page_to_dma_pfn(virt_to_page(p));
84}
85
Weidong Hand9630fe2008-12-08 11:06:32 +080086/* global iommu list, set NULL for ignored DMAR units */
87static struct intel_iommu **g_iommus;
88
David Woodhouse9af88142009-02-13 23:18:03 +000089static int rwbf_quirk;
90
Mark McLoughlin46b08e12008-11-20 15:49:44 +000091/*
92 * 0: Present
93 * 1-11: Reserved
94 * 12-63: Context Ptr (12 - (haw-1))
95 * 64-127: Reserved
96 */
97struct root_entry {
98 u64 val;
99 u64 rsvd1;
100};
101#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
102static inline bool root_present(struct root_entry *root)
103{
104 return (root->val & 1);
105}
106static inline void set_root_present(struct root_entry *root)
107{
108 root->val |= 1;
109}
110static inline void set_root_value(struct root_entry *root, unsigned long value)
111{
112 root->val |= value & VTD_PAGE_MASK;
113}
114
115static inline struct context_entry *
116get_context_addr_from_root(struct root_entry *root)
117{
118 return (struct context_entry *)
119 (root_present(root)?phys_to_virt(
120 root->val & VTD_PAGE_MASK) :
121 NULL);
122}
123
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000124/*
125 * low 64 bits:
126 * 0: present
127 * 1: fault processing disable
128 * 2-3: translation type
129 * 12-63: address space root
130 * high 64 bits:
131 * 0-2: address width
132 * 3-6: aval
133 * 8-23: domain id
134 */
135struct context_entry {
136 u64 lo;
137 u64 hi;
138};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000139
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000140static inline bool context_present(struct context_entry *context)
141{
142 return (context->lo & 1);
143}
144static inline void context_set_present(struct context_entry *context)
145{
146 context->lo |= 1;
147}
148
149static inline void context_set_fault_enable(struct context_entry *context)
150{
151 context->lo &= (((u64)-1) << 2) | 1;
152}
153
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000154static inline void context_set_translation_type(struct context_entry *context,
155 unsigned long value)
156{
157 context->lo &= (((u64)-1) << 4) | 3;
158 context->lo |= (value & 3) << 2;
159}
160
161static inline void context_set_address_root(struct context_entry *context,
162 unsigned long value)
163{
164 context->lo |= value & VTD_PAGE_MASK;
165}
166
167static inline void context_set_address_width(struct context_entry *context,
168 unsigned long value)
169{
170 context->hi |= value & 7;
171}
172
173static inline void context_set_domain_id(struct context_entry *context,
174 unsigned long value)
175{
176 context->hi |= (value & ((1 << 16) - 1)) << 8;
177}
178
179static inline void context_clear_entry(struct context_entry *context)
180{
181 context->lo = 0;
182 context->hi = 0;
183}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000184
Mark McLoughlin622ba122008-11-20 15:49:46 +0000185/*
186 * 0: readable
187 * 1: writable
188 * 2-6: reserved
189 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800190 * 8-10: available
191 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000192 * 12-63: Host physcial address
193 */
194struct dma_pte {
195 u64 val;
196};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000197
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000198static inline void dma_clear_pte(struct dma_pte *pte)
199{
200 pte->val = 0;
201}
202
203static inline void dma_set_pte_readable(struct dma_pte *pte)
204{
205 pte->val |= DMA_PTE_READ;
206}
207
208static inline void dma_set_pte_writable(struct dma_pte *pte)
209{
210 pte->val |= DMA_PTE_WRITE;
211}
212
Sheng Yang9cf06692009-03-18 15:33:07 +0800213static inline void dma_set_pte_snp(struct dma_pte *pte)
214{
215 pte->val |= DMA_PTE_SNP;
216}
217
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000218static inline void dma_set_pte_prot(struct dma_pte *pte, unsigned long prot)
219{
220 pte->val = (pte->val & ~3) | (prot & 3);
221}
222
223static inline u64 dma_pte_addr(struct dma_pte *pte)
224{
David Woodhousec85994e2009-07-01 19:21:24 +0100225#ifdef CONFIG_64BIT
226 return pte->val & VTD_PAGE_MASK;
227#else
228 /* Must have a full atomic 64-bit read */
229 return __cmpxchg64(pte, 0ULL, 0ULL) & VTD_PAGE_MASK;
230#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000231}
232
David Woodhousedd4e8312009-06-27 16:21:20 +0100233static inline void dma_set_pte_pfn(struct dma_pte *pte, unsigned long pfn)
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000234{
David Woodhousedd4e8312009-06-27 16:21:20 +0100235 pte->val |= (uint64_t)pfn << VTD_PAGE_SHIFT;
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000236}
237
238static inline bool dma_pte_present(struct dma_pte *pte)
239{
240 return (pte->val & 3) != 0;
241}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000242
David Woodhouse75e6bf92009-07-02 11:21:16 +0100243static inline int first_pte_in_page(struct dma_pte *pte)
244{
245 return !((unsigned long)pte & ~VTD_PAGE_MASK);
246}
247
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700248/*
249 * This domain is a statically identity mapping domain.
250 * 1. This domain creats a static 1:1 mapping to all usable memory.
251 * 2. It maps to each iommu if successful.
252 * 3. Each iommu mapps to this domain if successful.
253 */
David Woodhouse19943b02009-08-04 16:19:20 +0100254static struct dmar_domain *si_domain;
255static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700256
Weidong Han3b5410e2008-12-08 09:17:15 +0800257/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100258#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800259
Weidong Han1ce28fe2008-12-08 16:35:39 +0800260/* domain represents a virtual machine, more than one devices
261 * across iommus may be owned in one domain, e.g. kvm guest.
262 */
263#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
264
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700265/* si_domain contains mulitple devices */
266#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
267
Mark McLoughlin99126f72008-11-20 15:49:47 +0000268struct dmar_domain {
269 int id; /* domain id */
Weidong Han8c11e792008-12-08 15:29:22 +0800270 unsigned long iommu_bmp; /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000271
272 struct list_head devices; /* all devices' list */
273 struct iova_domain iovad; /* iova's that belong to this domain */
274
275 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000276 int gaw; /* max guest address width */
277
278 /* adjusted guest address width, 0 is level 2 30-bit */
279 int agaw;
280
Weidong Han3b5410e2008-12-08 09:17:15 +0800281 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800282
283 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800284 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800285 int iommu_count; /* reference count of iommu */
286 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800287 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000288};
289
Mark McLoughlina647dac2008-11-20 15:49:48 +0000290/* PCI domain-device relationship */
291struct device_domain_info {
292 struct list_head link; /* link to domain siblings */
293 struct list_head global; /* link to global list */
David Woodhouse276dbf92009-04-04 01:45:37 +0100294 int segment; /* PCI domain */
295 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000296 u8 devfn; /* PCI devfn number */
297 struct pci_dev *dev; /* it's NULL for PCIE-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800298 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000299 struct dmar_domain *domain; /* pointer to domain */
300};
301
mark gross5e0d2a62008-03-04 15:22:08 -0800302static void flush_unmaps_timeout(unsigned long data);
303
304DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
305
mark gross80b20dd2008-04-18 13:53:58 -0700306#define HIGH_WATER_MARK 250
307struct deferred_flush_tables {
308 int next;
309 struct iova *iova[HIGH_WATER_MARK];
310 struct dmar_domain *domain[HIGH_WATER_MARK];
311};
312
313static struct deferred_flush_tables *deferred_flush;
314
mark gross5e0d2a62008-03-04 15:22:08 -0800315/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800316static int g_num_of_iommus;
317
318static DEFINE_SPINLOCK(async_umap_flush_lock);
319static LIST_HEAD(unmaps_to_do);
320
321static int timer_on;
322static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800323
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700324static void domain_remove_dev_info(struct dmar_domain *domain);
325
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800326#ifdef CONFIG_DMAR_DEFAULT_ON
327int dmar_disabled = 0;
328#else
329int dmar_disabled = 1;
330#endif /*CONFIG_DMAR_DEFAULT_ON*/
331
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700332static int __initdata dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700333static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800334static int intel_iommu_strict;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700335
336#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
337static DEFINE_SPINLOCK(device_domain_lock);
338static LIST_HEAD(device_domain_list);
339
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100340static struct iommu_ops intel_iommu_ops;
341
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700342static int __init intel_iommu_setup(char *str)
343{
344 if (!str)
345 return -EINVAL;
346 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800347 if (!strncmp(str, "on", 2)) {
348 dmar_disabled = 0;
349 printk(KERN_INFO "Intel-IOMMU: enabled\n");
350 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700351 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800352 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700353 } else if (!strncmp(str, "igfx_off", 8)) {
354 dmar_map_gfx = 0;
355 printk(KERN_INFO
356 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700357 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800358 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700359 "Intel-IOMMU: Forcing DAC for PCI devices\n");
360 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800361 } else if (!strncmp(str, "strict", 6)) {
362 printk(KERN_INFO
363 "Intel-IOMMU: disable batched IOTLB flush\n");
364 intel_iommu_strict = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700365 }
366
367 str += strcspn(str, ",");
368 while (*str == ',')
369 str++;
370 }
371 return 0;
372}
373__setup("intel_iommu=", intel_iommu_setup);
374
375static struct kmem_cache *iommu_domain_cache;
376static struct kmem_cache *iommu_devinfo_cache;
377static struct kmem_cache *iommu_iova_cache;
378
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700379static inline void *iommu_kmem_cache_alloc(struct kmem_cache *cachep)
380{
381 unsigned int flags;
382 void *vaddr;
383
384 /* trying to avoid low memory issues */
385 flags = current->flags & PF_MEMALLOC;
386 current->flags |= PF_MEMALLOC;
387 vaddr = kmem_cache_alloc(cachep, GFP_ATOMIC);
388 current->flags &= (~PF_MEMALLOC | flags);
389 return vaddr;
390}
391
392
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700393static inline void *alloc_pgtable_page(void)
394{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700395 unsigned int flags;
396 void *vaddr;
397
398 /* trying to avoid low memory issues */
399 flags = current->flags & PF_MEMALLOC;
400 current->flags |= PF_MEMALLOC;
401 vaddr = (void *)get_zeroed_page(GFP_ATOMIC);
402 current->flags &= (~PF_MEMALLOC | flags);
403 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700404}
405
406static inline void free_pgtable_page(void *vaddr)
407{
408 free_page((unsigned long)vaddr);
409}
410
411static inline void *alloc_domain_mem(void)
412{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700413 return iommu_kmem_cache_alloc(iommu_domain_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700414}
415
Kay, Allen M38717942008-09-09 18:37:29 +0300416static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700417{
418 kmem_cache_free(iommu_domain_cache, vaddr);
419}
420
421static inline void * alloc_devinfo_mem(void)
422{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700423 return iommu_kmem_cache_alloc(iommu_devinfo_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700424}
425
426static inline void free_devinfo_mem(void *vaddr)
427{
428 kmem_cache_free(iommu_devinfo_cache, vaddr);
429}
430
431struct iova *alloc_iova_mem(void)
432{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700433 return iommu_kmem_cache_alloc(iommu_iova_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700434}
435
436void free_iova_mem(struct iova *iova)
437{
438 kmem_cache_free(iommu_iova_cache, iova);
439}
440
Weidong Han1b573682008-12-08 15:34:06 +0800441
442static inline int width_to_agaw(int width);
443
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700444static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800445{
446 unsigned long sagaw;
447 int agaw = -1;
448
449 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700450 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800451 agaw >= 0; agaw--) {
452 if (test_bit(agaw, &sagaw))
453 break;
454 }
455
456 return agaw;
457}
458
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700459/*
460 * Calculate max SAGAW for each iommu.
461 */
462int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
463{
464 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
465}
466
467/*
468 * calculate agaw for each iommu.
469 * "SAGAW" may be different across iommus, use a default agaw, and
470 * get a supported less agaw for iommus that don't support the default agaw.
471 */
472int iommu_calculate_agaw(struct intel_iommu *iommu)
473{
474 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
475}
476
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700477/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800478static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
479{
480 int iommu_id;
481
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700482 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800483 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700484 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800485
Weidong Han8c11e792008-12-08 15:29:22 +0800486 iommu_id = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
487 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
488 return NULL;
489
490 return g_iommus[iommu_id];
491}
492
Weidong Han8e6040972008-12-08 15:49:06 +0800493static void domain_update_iommu_coherency(struct dmar_domain *domain)
494{
495 int i;
496
497 domain->iommu_coherency = 1;
498
499 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
500 for (; i < g_num_of_iommus; ) {
501 if (!ecap_coherent(g_iommus[i]->ecap)) {
502 domain->iommu_coherency = 0;
503 break;
504 }
505 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
506 }
507}
508
Sheng Yang58c610b2009-03-18 15:33:05 +0800509static void domain_update_iommu_snooping(struct dmar_domain *domain)
510{
511 int i;
512
513 domain->iommu_snooping = 1;
514
515 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
516 for (; i < g_num_of_iommus; ) {
517 if (!ecap_sc_support(g_iommus[i]->ecap)) {
518 domain->iommu_snooping = 0;
519 break;
520 }
521 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
522 }
523}
524
525/* Some capabilities may be different across iommus */
526static void domain_update_iommu_cap(struct dmar_domain *domain)
527{
528 domain_update_iommu_coherency(domain);
529 domain_update_iommu_snooping(domain);
530}
531
David Woodhouse276dbf92009-04-04 01:45:37 +0100532static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800533{
534 struct dmar_drhd_unit *drhd = NULL;
535 int i;
536
537 for_each_drhd_unit(drhd) {
538 if (drhd->ignored)
539 continue;
David Woodhouse276dbf92009-04-04 01:45:37 +0100540 if (segment != drhd->segment)
541 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800542
David Woodhouse924b6232009-04-04 00:39:25 +0100543 for (i = 0; i < drhd->devices_cnt; i++) {
Dirk Hohndel288e4872009-01-11 15:33:51 +0000544 if (drhd->devices[i] &&
545 drhd->devices[i]->bus->number == bus &&
Weidong Hanc7151a82008-12-08 22:51:37 +0800546 drhd->devices[i]->devfn == devfn)
547 return drhd->iommu;
David Woodhouse4958c5d2009-04-06 13:30:01 -0700548 if (drhd->devices[i] &&
549 drhd->devices[i]->subordinate &&
David Woodhouse924b6232009-04-04 00:39:25 +0100550 drhd->devices[i]->subordinate->number <= bus &&
551 drhd->devices[i]->subordinate->subordinate >= bus)
552 return drhd->iommu;
553 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800554
555 if (drhd->include_all)
556 return drhd->iommu;
557 }
558
559 return NULL;
560}
561
Weidong Han5331fe62008-12-08 23:00:00 +0800562static void domain_flush_cache(struct dmar_domain *domain,
563 void *addr, int size)
564{
565 if (!domain->iommu_coherency)
566 clflush_cache_range(addr, size);
567}
568
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700569/* Gets context entry for a given bus and devfn */
570static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
571 u8 bus, u8 devfn)
572{
573 struct root_entry *root;
574 struct context_entry *context;
575 unsigned long phy_addr;
576 unsigned long flags;
577
578 spin_lock_irqsave(&iommu->lock, flags);
579 root = &iommu->root_entry[bus];
580 context = get_context_addr_from_root(root);
581 if (!context) {
582 context = (struct context_entry *)alloc_pgtable_page();
583 if (!context) {
584 spin_unlock_irqrestore(&iommu->lock, flags);
585 return NULL;
586 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700587 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700588 phy_addr = virt_to_phys((void *)context);
589 set_root_value(root, phy_addr);
590 set_root_present(root);
591 __iommu_flush_cache(iommu, root, sizeof(*root));
592 }
593 spin_unlock_irqrestore(&iommu->lock, flags);
594 return &context[devfn];
595}
596
597static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
598{
599 struct root_entry *root;
600 struct context_entry *context;
601 int ret;
602 unsigned long flags;
603
604 spin_lock_irqsave(&iommu->lock, flags);
605 root = &iommu->root_entry[bus];
606 context = get_context_addr_from_root(root);
607 if (!context) {
608 ret = 0;
609 goto out;
610 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000611 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700612out:
613 spin_unlock_irqrestore(&iommu->lock, flags);
614 return ret;
615}
616
617static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
618{
619 struct root_entry *root;
620 struct context_entry *context;
621 unsigned long flags;
622
623 spin_lock_irqsave(&iommu->lock, flags);
624 root = &iommu->root_entry[bus];
625 context = get_context_addr_from_root(root);
626 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000627 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700628 __iommu_flush_cache(iommu, &context[devfn], \
629 sizeof(*context));
630 }
631 spin_unlock_irqrestore(&iommu->lock, flags);
632}
633
634static void free_context_table(struct intel_iommu *iommu)
635{
636 struct root_entry *root;
637 int i;
638 unsigned long flags;
639 struct context_entry *context;
640
641 spin_lock_irqsave(&iommu->lock, flags);
642 if (!iommu->root_entry) {
643 goto out;
644 }
645 for (i = 0; i < ROOT_ENTRY_NR; i++) {
646 root = &iommu->root_entry[i];
647 context = get_context_addr_from_root(root);
648 if (context)
649 free_pgtable_page(context);
650 }
651 free_pgtable_page(iommu->root_entry);
652 iommu->root_entry = NULL;
653out:
654 spin_unlock_irqrestore(&iommu->lock, flags);
655}
656
657/* page table handling */
658#define LEVEL_STRIDE (9)
659#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
660
661static inline int agaw_to_level(int agaw)
662{
663 return agaw + 2;
664}
665
666static inline int agaw_to_width(int agaw)
667{
668 return 30 + agaw * LEVEL_STRIDE;
669
670}
671
672static inline int width_to_agaw(int width)
673{
674 return (width - 30) / LEVEL_STRIDE;
675}
676
677static inline unsigned int level_to_offset_bits(int level)
678{
David Woodhouse6660c632009-06-27 22:41:00 +0100679 return (level - 1) * LEVEL_STRIDE;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700680}
681
David Woodhouse77dfa562009-06-27 16:40:08 +0100682static inline int pfn_level_offset(unsigned long pfn, int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700683{
David Woodhouse6660c632009-06-27 22:41:00 +0100684 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700685}
686
David Woodhouse6660c632009-06-27 22:41:00 +0100687static inline unsigned long level_mask(int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700688{
David Woodhouse6660c632009-06-27 22:41:00 +0100689 return -1UL << level_to_offset_bits(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700690}
691
David Woodhouse6660c632009-06-27 22:41:00 +0100692static inline unsigned long level_size(int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700693{
David Woodhouse6660c632009-06-27 22:41:00 +0100694 return 1UL << level_to_offset_bits(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700695}
696
David Woodhouse6660c632009-06-27 22:41:00 +0100697static inline unsigned long align_to_level(unsigned long pfn, int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700698{
David Woodhouse6660c632009-06-27 22:41:00 +0100699 return (pfn + level_size(level) - 1) & level_mask(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700700}
701
David Woodhouseb026fd22009-06-28 10:37:25 +0100702static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
703 unsigned long pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700704{
David Woodhouseb026fd22009-06-28 10:37:25 +0100705 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700706 struct dma_pte *parent, *pte = NULL;
707 int level = agaw_to_level(domain->agaw);
708 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700709
710 BUG_ON(!domain->pgd);
David Woodhouseb026fd22009-06-28 10:37:25 +0100711 BUG_ON(addr_width < BITS_PER_LONG && pfn >> addr_width);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700712 parent = domain->pgd;
713
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700714 while (level > 0) {
715 void *tmp_page;
716
David Woodhouseb026fd22009-06-28 10:37:25 +0100717 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700718 pte = &parent[offset];
719 if (level == 1)
720 break;
721
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000722 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100723 uint64_t pteval;
724
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700725 tmp_page = alloc_pgtable_page();
726
David Woodhouse206a73c12009-07-01 19:30:28 +0100727 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700728 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +0100729
David Woodhousec85994e2009-07-01 19:21:24 +0100730 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
731 pteval = (virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
732 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
733 /* Someone else set it while we were thinking; use theirs. */
734 free_pgtable_page(tmp_page);
735 } else {
736 dma_pte_addr(pte);
737 domain_flush_cache(domain, pte, sizeof(*pte));
738 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700739 }
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000740 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700741 level--;
742 }
743
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700744 return pte;
745}
746
747/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100748static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
749 unsigned long pfn,
750 int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700751{
752 struct dma_pte *parent, *pte = NULL;
753 int total = agaw_to_level(domain->agaw);
754 int offset;
755
756 parent = domain->pgd;
757 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100758 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700759 pte = &parent[offset];
760 if (level == total)
761 return pte;
762
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000763 if (!dma_pte_present(pte))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700764 break;
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000765 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700766 total--;
767 }
768 return NULL;
769}
770
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700771/* clear last level pte, a tlb flush should be followed */
David Woodhouse595badf2009-06-27 22:09:11 +0100772static void dma_pte_clear_range(struct dmar_domain *domain,
773 unsigned long start_pfn,
774 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700775{
David Woodhouse04b18e62009-06-27 19:15:01 +0100776 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100777 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700778
David Woodhouse04b18e62009-06-27 19:15:01 +0100779 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100780 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse66eae842009-06-27 19:00:32 +0100781
David Woodhouse04b18e62009-06-27 19:15:01 +0100782 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse595badf2009-06-27 22:09:11 +0100783 while (start_pfn <= last_pfn) {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100784 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1);
785 if (!pte) {
786 start_pfn = align_to_level(start_pfn + 1, 2);
787 continue;
788 }
David Woodhouse75e6bf92009-07-02 11:21:16 +0100789 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100790 dma_clear_pte(pte);
791 start_pfn++;
792 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100793 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
794
David Woodhouse310a5ab2009-06-28 18:52:20 +0100795 domain_flush_cache(domain, first_pte,
796 (void *)pte - (void *)first_pte);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700797 }
798}
799
800/* free page table pages. last level pte should already be cleared */
801static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100802 unsigned long start_pfn,
803 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700804{
David Woodhouse6660c632009-06-27 22:41:00 +0100805 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhousef3a0a522009-06-30 03:40:07 +0100806 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700807 int total = agaw_to_level(domain->agaw);
808 int level;
David Woodhouse6660c632009-06-27 22:41:00 +0100809 unsigned long tmp;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700810
David Woodhouse6660c632009-06-27 22:41:00 +0100811 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
812 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700813
David Woodhousef3a0a522009-06-30 03:40:07 +0100814 /* We don't need lock here; nobody else touches the iova range */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700815 level = 2;
816 while (level <= total) {
David Woodhouse6660c632009-06-27 22:41:00 +0100817 tmp = align_to_level(start_pfn, level);
818
David Woodhousef3a0a522009-06-30 03:40:07 +0100819 /* If we can't even clear one PTE at this level, we're done */
David Woodhouse6660c632009-06-27 22:41:00 +0100820 if (tmp + level_size(level) - 1 > last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700821 return;
822
David Woodhouse3d7b0e42009-06-30 03:38:09 +0100823 while (tmp + level_size(level) - 1 <= last_pfn) {
David Woodhousef3a0a522009-06-30 03:40:07 +0100824 first_pte = pte = dma_pfn_level_pte(domain, tmp, level);
825 if (!pte) {
826 tmp = align_to_level(tmp + 1, level + 1);
827 continue;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700828 }
David Woodhouse75e6bf92009-07-02 11:21:16 +0100829 do {
David Woodhouse6a43e572009-07-02 12:02:34 +0100830 if (dma_pte_present(pte)) {
831 free_pgtable_page(phys_to_virt(dma_pte_addr(pte)));
832 dma_clear_pte(pte);
833 }
David Woodhousef3a0a522009-06-30 03:40:07 +0100834 pte++;
835 tmp += level_size(level);
David Woodhouse75e6bf92009-07-02 11:21:16 +0100836 } while (!first_pte_in_page(pte) &&
837 tmp + level_size(level) - 1 <= last_pfn);
838
David Woodhousef3a0a522009-06-30 03:40:07 +0100839 domain_flush_cache(domain, first_pte,
840 (void *)pte - (void *)first_pte);
841
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700842 }
843 level++;
844 }
845 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100846 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700847 free_pgtable_page(domain->pgd);
848 domain->pgd = NULL;
849 }
850}
851
852/* iommu handling */
853static int iommu_alloc_root_entry(struct intel_iommu *iommu)
854{
855 struct root_entry *root;
856 unsigned long flags;
857
858 root = (struct root_entry *)alloc_pgtable_page();
859 if (!root)
860 return -ENOMEM;
861
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700862 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700863
864 spin_lock_irqsave(&iommu->lock, flags);
865 iommu->root_entry = root;
866 spin_unlock_irqrestore(&iommu->lock, flags);
867
868 return 0;
869}
870
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700871static void iommu_set_root_entry(struct intel_iommu *iommu)
872{
873 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +0100874 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700875 unsigned long flag;
876
877 addr = iommu->root_entry;
878
879 spin_lock_irqsave(&iommu->register_lock, flag);
880 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
881
David Woodhousec416daa2009-05-10 20:30:58 +0100882 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700883
884 /* Make sure hardware complete it */
885 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100886 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700887
888 spin_unlock_irqrestore(&iommu->register_lock, flag);
889}
890
891static void iommu_flush_write_buffer(struct intel_iommu *iommu)
892{
893 u32 val;
894 unsigned long flag;
895
David Woodhouse9af88142009-02-13 23:18:03 +0000896 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700897 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700898
899 spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +0100900 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700901
902 /* Make sure hardware complete it */
903 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100904 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700905
906 spin_unlock_irqrestore(&iommu->register_lock, flag);
907}
908
909/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100910static void __iommu_flush_context(struct intel_iommu *iommu,
911 u16 did, u16 source_id, u8 function_mask,
912 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700913{
914 u64 val = 0;
915 unsigned long flag;
916
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700917 switch (type) {
918 case DMA_CCMD_GLOBAL_INVL:
919 val = DMA_CCMD_GLOBAL_INVL;
920 break;
921 case DMA_CCMD_DOMAIN_INVL:
922 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
923 break;
924 case DMA_CCMD_DEVICE_INVL:
925 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
926 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
927 break;
928 default:
929 BUG();
930 }
931 val |= DMA_CCMD_ICC;
932
933 spin_lock_irqsave(&iommu->register_lock, flag);
934 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
935
936 /* Make sure hardware complete it */
937 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
938 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
939
940 spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700941}
942
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700943/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +0100944static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
945 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700946{
947 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
948 u64 val = 0, val_iva = 0;
949 unsigned long flag;
950
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700951 switch (type) {
952 case DMA_TLB_GLOBAL_FLUSH:
953 /* global flush doesn't need set IVA_REG */
954 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
955 break;
956 case DMA_TLB_DSI_FLUSH:
957 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
958 break;
959 case DMA_TLB_PSI_FLUSH:
960 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
961 /* Note: always flush non-leaf currently */
962 val_iva = size_order | addr;
963 break;
964 default:
965 BUG();
966 }
967 /* Note: set drain read/write */
968#if 0
969 /*
970 * This is probably to be super secure.. Looks like we can
971 * ignore it without any impact.
972 */
973 if (cap_read_drain(iommu->cap))
974 val |= DMA_TLB_READ_DRAIN;
975#endif
976 if (cap_write_drain(iommu->cap))
977 val |= DMA_TLB_WRITE_DRAIN;
978
979 spin_lock_irqsave(&iommu->register_lock, flag);
980 /* Note: Only uses first TLB reg currently */
981 if (val_iva)
982 dmar_writeq(iommu->reg + tlb_offset, val_iva);
983 dmar_writeq(iommu->reg + tlb_offset + 8, val);
984
985 /* Make sure hardware complete it */
986 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
987 dmar_readq, (!(val & DMA_TLB_IVT)), val);
988
989 spin_unlock_irqrestore(&iommu->register_lock, flag);
990
991 /* check IOTLB invalidation granularity */
992 if (DMA_TLB_IAIG(val) == 0)
993 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
994 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
995 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700996 (unsigned long long)DMA_TLB_IIRG(type),
997 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700998}
999
Yu Zhao93a23a72009-05-18 13:51:37 +08001000static struct device_domain_info *iommu_support_dev_iotlb(
1001 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001002{
Yu Zhao93a23a72009-05-18 13:51:37 +08001003 int found = 0;
1004 unsigned long flags;
1005 struct device_domain_info *info;
1006 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
1007
1008 if (!ecap_dev_iotlb_support(iommu->ecap))
1009 return NULL;
1010
1011 if (!iommu->qi)
1012 return NULL;
1013
1014 spin_lock_irqsave(&device_domain_lock, flags);
1015 list_for_each_entry(info, &domain->devices, link)
1016 if (info->bus == bus && info->devfn == devfn) {
1017 found = 1;
1018 break;
1019 }
1020 spin_unlock_irqrestore(&device_domain_lock, flags);
1021
1022 if (!found || !info->dev)
1023 return NULL;
1024
1025 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
1026 return NULL;
1027
1028 if (!dmar_find_matched_atsr_unit(info->dev))
1029 return NULL;
1030
1031 info->iommu = iommu;
1032
1033 return info;
1034}
1035
1036static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1037{
1038 if (!info)
1039 return;
1040
1041 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1042}
1043
1044static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1045{
1046 if (!info->dev || !pci_ats_enabled(info->dev))
1047 return;
1048
1049 pci_disable_ats(info->dev);
1050}
1051
1052static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1053 u64 addr, unsigned mask)
1054{
1055 u16 sid, qdep;
1056 unsigned long flags;
1057 struct device_domain_info *info;
1058
1059 spin_lock_irqsave(&device_domain_lock, flags);
1060 list_for_each_entry(info, &domain->devices, link) {
1061 if (!info->dev || !pci_ats_enabled(info->dev))
1062 continue;
1063
1064 sid = info->bus << 8 | info->devfn;
1065 qdep = pci_ats_queue_depth(info->dev);
1066 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1067 }
1068 spin_unlock_irqrestore(&device_domain_lock, flags);
1069}
1070
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001071static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouse03d6a242009-06-28 15:33:46 +01001072 unsigned long pfn, unsigned int pages)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001073{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001074 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001075 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001076
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001077 BUG_ON(pages == 0);
1078
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001079 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001080 * Fallback to domain selective flush if no PSI support or the size is
1081 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001082 * PSI requires page size to be 2 ^ x, and the base address is naturally
1083 * aligned to the size
1084 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001085 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1086 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001087 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001088 else
1089 iommu->flush.flush_iotlb(iommu, did, addr, mask,
1090 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001091
1092 /*
1093 * In caching mode, domain ID 0 is reserved for non-present to present
1094 * mapping flush. Device IOTLB doesn't need to be flushed in this case.
1095 */
1096 if (!cap_caching_mode(iommu->cap) || did)
Yu Zhao93a23a72009-05-18 13:51:37 +08001097 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001098}
1099
mark grossf8bab732008-02-08 04:18:38 -08001100static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1101{
1102 u32 pmen;
1103 unsigned long flags;
1104
1105 spin_lock_irqsave(&iommu->register_lock, flags);
1106 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1107 pmen &= ~DMA_PMEN_EPM;
1108 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1109
1110 /* wait for the protected region status bit to clear */
1111 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1112 readl, !(pmen & DMA_PMEN_PRS), pmen);
1113
1114 spin_unlock_irqrestore(&iommu->register_lock, flags);
1115}
1116
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001117static int iommu_enable_translation(struct intel_iommu *iommu)
1118{
1119 u32 sts;
1120 unsigned long flags;
1121
1122 spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001123 iommu->gcmd |= DMA_GCMD_TE;
1124 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001125
1126 /* Make sure hardware complete it */
1127 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001128 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001129
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001130 spin_unlock_irqrestore(&iommu->register_lock, flags);
1131 return 0;
1132}
1133
1134static int iommu_disable_translation(struct intel_iommu *iommu)
1135{
1136 u32 sts;
1137 unsigned long flag;
1138
1139 spin_lock_irqsave(&iommu->register_lock, flag);
1140 iommu->gcmd &= ~DMA_GCMD_TE;
1141 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1142
1143 /* Make sure hardware complete it */
1144 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001145 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001146
1147 spin_unlock_irqrestore(&iommu->register_lock, flag);
1148 return 0;
1149}
1150
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001151
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001152static int iommu_init_domains(struct intel_iommu *iommu)
1153{
1154 unsigned long ndomains;
1155 unsigned long nlongs;
1156
1157 ndomains = cap_ndoms(iommu->cap);
1158 pr_debug("Number of Domains supportd <%ld>\n", ndomains);
1159 nlongs = BITS_TO_LONGS(ndomains);
1160
Donald Dutile94a91b52009-08-20 16:51:34 -04001161 spin_lock_init(&iommu->lock);
1162
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001163 /* TBD: there might be 64K domains,
1164 * consider other allocation for future chip
1165 */
1166 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1167 if (!iommu->domain_ids) {
1168 printk(KERN_ERR "Allocating domain id array failed\n");
1169 return -ENOMEM;
1170 }
1171 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1172 GFP_KERNEL);
1173 if (!iommu->domains) {
1174 printk(KERN_ERR "Allocating domain array failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001175 return -ENOMEM;
1176 }
1177
1178 /*
1179 * if Caching mode is set, then invalid translations are tagged
1180 * with domainid 0. Hence we need to pre-allocate it.
1181 */
1182 if (cap_caching_mode(iommu->cap))
1183 set_bit(0, iommu->domain_ids);
1184 return 0;
1185}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001186
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001187
1188static void domain_exit(struct dmar_domain *domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001189static void vm_domain_exit(struct dmar_domain *domain);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001190
1191void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001192{
1193 struct dmar_domain *domain;
1194 int i;
Weidong Hanc7151a82008-12-08 22:51:37 +08001195 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001196
Donald Dutile94a91b52009-08-20 16:51:34 -04001197 if ((iommu->domains) && (iommu->domain_ids)) {
1198 i = find_first_bit(iommu->domain_ids, cap_ndoms(iommu->cap));
1199 for (; i < cap_ndoms(iommu->cap); ) {
1200 domain = iommu->domains[i];
1201 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001202
Donald Dutile94a91b52009-08-20 16:51:34 -04001203 spin_lock_irqsave(&domain->iommu_lock, flags);
1204 if (--domain->iommu_count == 0) {
1205 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1206 vm_domain_exit(domain);
1207 else
1208 domain_exit(domain);
1209 }
1210 spin_unlock_irqrestore(&domain->iommu_lock, flags);
1211
1212 i = find_next_bit(iommu->domain_ids,
1213 cap_ndoms(iommu->cap), i+1);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001214 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001215 }
1216
1217 if (iommu->gcmd & DMA_GCMD_TE)
1218 iommu_disable_translation(iommu);
1219
1220 if (iommu->irq) {
1221 set_irq_data(iommu->irq, NULL);
1222 /* This will mask the irq */
1223 free_irq(iommu->irq, iommu);
1224 destroy_irq(iommu->irq);
1225 }
1226
1227 kfree(iommu->domains);
1228 kfree(iommu->domain_ids);
1229
Weidong Hand9630fe2008-12-08 11:06:32 +08001230 g_iommus[iommu->seq_id] = NULL;
1231
1232 /* if all iommus are freed, free g_iommus */
1233 for (i = 0; i < g_num_of_iommus; i++) {
1234 if (g_iommus[i])
1235 break;
1236 }
1237
1238 if (i == g_num_of_iommus)
1239 kfree(g_iommus);
1240
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001241 /* free context mapping */
1242 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001243}
1244
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001245static struct dmar_domain *alloc_domain(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001246{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001247 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001248
1249 domain = alloc_domain_mem();
1250 if (!domain)
1251 return NULL;
1252
Weidong Han8c11e792008-12-08 15:29:22 +08001253 memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
Weidong Hand71a2f32008-12-07 21:13:41 +08001254 domain->flags = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001255
1256 return domain;
1257}
1258
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001259static int iommu_attach_domain(struct dmar_domain *domain,
1260 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001261{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001262 int num;
1263 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001264 unsigned long flags;
1265
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001266 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001267
1268 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001269
1270 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1271 if (num >= ndomains) {
1272 spin_unlock_irqrestore(&iommu->lock, flags);
1273 printk(KERN_ERR "IOMMU: no free domain ids\n");
1274 return -ENOMEM;
1275 }
1276
1277 domain->id = num;
1278 set_bit(num, iommu->domain_ids);
1279 set_bit(iommu->seq_id, &domain->iommu_bmp);
1280 iommu->domains[num] = domain;
1281 spin_unlock_irqrestore(&iommu->lock, flags);
1282
1283 return 0;
1284}
1285
1286static void iommu_detach_domain(struct dmar_domain *domain,
1287 struct intel_iommu *iommu)
1288{
1289 unsigned long flags;
1290 int num, ndomains;
1291 int found = 0;
1292
1293 spin_lock_irqsave(&iommu->lock, flags);
1294 ndomains = cap_ndoms(iommu->cap);
1295 num = find_first_bit(iommu->domain_ids, ndomains);
1296 for (; num < ndomains; ) {
1297 if (iommu->domains[num] == domain) {
1298 found = 1;
1299 break;
1300 }
1301 num = find_next_bit(iommu->domain_ids,
1302 cap_ndoms(iommu->cap), num+1);
1303 }
1304
1305 if (found) {
1306 clear_bit(num, iommu->domain_ids);
1307 clear_bit(iommu->seq_id, &domain->iommu_bmp);
1308 iommu->domains[num] = NULL;
1309 }
Weidong Han8c11e792008-12-08 15:29:22 +08001310 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001311}
1312
1313static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001314static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001315
1316static void dmar_init_reserved_ranges(void)
1317{
1318 struct pci_dev *pdev = NULL;
1319 struct iova *iova;
1320 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001321
David Millerf6611972008-02-06 01:36:23 -08001322 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001323
Mark Gross8a443df2008-03-04 14:59:31 -08001324 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1325 &reserved_rbtree_key);
1326
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001327 /* IOAPIC ranges shouldn't be accessed by DMA */
1328 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1329 IOVA_PFN(IOAPIC_RANGE_END));
1330 if (!iova)
1331 printk(KERN_ERR "Reserve IOAPIC range failed\n");
1332
1333 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1334 for_each_pci_dev(pdev) {
1335 struct resource *r;
1336
1337 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1338 r = &pdev->resource[i];
1339 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1340 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001341 iova = reserve_iova(&reserved_iova_list,
1342 IOVA_PFN(r->start),
1343 IOVA_PFN(r->end));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001344 if (!iova)
1345 printk(KERN_ERR "Reserve iova failed\n");
1346 }
1347 }
1348
1349}
1350
1351static void domain_reserve_special_ranges(struct dmar_domain *domain)
1352{
1353 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1354}
1355
1356static inline int guestwidth_to_adjustwidth(int gaw)
1357{
1358 int agaw;
1359 int r = (gaw - 12) % 9;
1360
1361 if (r == 0)
1362 agaw = gaw;
1363 else
1364 agaw = gaw + 9 - r;
1365 if (agaw > 64)
1366 agaw = 64;
1367 return agaw;
1368}
1369
1370static int domain_init(struct dmar_domain *domain, int guest_width)
1371{
1372 struct intel_iommu *iommu;
1373 int adjust_width, agaw;
1374 unsigned long sagaw;
1375
David Millerf6611972008-02-06 01:36:23 -08001376 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Hanc7151a82008-12-08 22:51:37 +08001377 spin_lock_init(&domain->iommu_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001378
1379 domain_reserve_special_ranges(domain);
1380
1381 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001382 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001383 if (guest_width > cap_mgaw(iommu->cap))
1384 guest_width = cap_mgaw(iommu->cap);
1385 domain->gaw = guest_width;
1386 adjust_width = guestwidth_to_adjustwidth(guest_width);
1387 agaw = width_to_agaw(adjust_width);
1388 sagaw = cap_sagaw(iommu->cap);
1389 if (!test_bit(agaw, &sagaw)) {
1390 /* hardware doesn't support it, choose a bigger one */
1391 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1392 agaw = find_next_bit(&sagaw, 5, agaw);
1393 if (agaw >= 5)
1394 return -ENODEV;
1395 }
1396 domain->agaw = agaw;
1397 INIT_LIST_HEAD(&domain->devices);
1398
Weidong Han8e6040972008-12-08 15:49:06 +08001399 if (ecap_coherent(iommu->ecap))
1400 domain->iommu_coherency = 1;
1401 else
1402 domain->iommu_coherency = 0;
1403
Sheng Yang58c610b2009-03-18 15:33:05 +08001404 if (ecap_sc_support(iommu->ecap))
1405 domain->iommu_snooping = 1;
1406 else
1407 domain->iommu_snooping = 0;
1408
Weidong Hanc7151a82008-12-08 22:51:37 +08001409 domain->iommu_count = 1;
1410
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001411 /* always allocate the top pgd */
1412 domain->pgd = (struct dma_pte *)alloc_pgtable_page();
1413 if (!domain->pgd)
1414 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001415 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001416 return 0;
1417}
1418
1419static void domain_exit(struct dmar_domain *domain)
1420{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001421 struct dmar_drhd_unit *drhd;
1422 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001423
1424 /* Domain 0 is reserved, so dont process it */
1425 if (!domain)
1426 return;
1427
1428 domain_remove_dev_info(domain);
1429 /* destroy iovas */
1430 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001431
1432 /* clear ptes */
David Woodhouse595badf2009-06-27 22:09:11 +01001433 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001434
1435 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01001436 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001437
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001438 for_each_active_iommu(iommu, drhd)
1439 if (test_bit(iommu->seq_id, &domain->iommu_bmp))
1440 iommu_detach_domain(domain, iommu);
1441
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001442 free_domain_mem(domain);
1443}
1444
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001445static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1446 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001447{
1448 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001449 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001450 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001451 struct dma_pte *pgd;
1452 unsigned long num;
1453 unsigned long ndomains;
1454 int id;
1455 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001456 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001457
1458 pr_debug("Set context mapping for %02x:%02x.%d\n",
1459 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001460
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001461 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001462 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1463 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001464
David Woodhouse276dbf92009-04-04 01:45:37 +01001465 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001466 if (!iommu)
1467 return -ENODEV;
1468
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001469 context = device_to_context_entry(iommu, bus, devfn);
1470 if (!context)
1471 return -ENOMEM;
1472 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001473 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001474 spin_unlock_irqrestore(&iommu->lock, flags);
1475 return 0;
1476 }
1477
Weidong Hanea6606b2008-12-08 23:08:15 +08001478 id = domain->id;
1479 pgd = domain->pgd;
1480
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001481 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1482 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001483 int found = 0;
1484
1485 /* find an available domain id for this device in iommu */
1486 ndomains = cap_ndoms(iommu->cap);
1487 num = find_first_bit(iommu->domain_ids, ndomains);
1488 for (; num < ndomains; ) {
1489 if (iommu->domains[num] == domain) {
1490 id = num;
1491 found = 1;
1492 break;
1493 }
1494 num = find_next_bit(iommu->domain_ids,
1495 cap_ndoms(iommu->cap), num+1);
1496 }
1497
1498 if (found == 0) {
1499 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1500 if (num >= ndomains) {
1501 spin_unlock_irqrestore(&iommu->lock, flags);
1502 printk(KERN_ERR "IOMMU: no free domain ids\n");
1503 return -EFAULT;
1504 }
1505
1506 set_bit(num, iommu->domain_ids);
1507 iommu->domains[num] = domain;
1508 id = num;
1509 }
1510
1511 /* Skip top levels of page tables for
1512 * iommu which has less agaw than default.
1513 */
1514 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1515 pgd = phys_to_virt(dma_pte_addr(pgd));
1516 if (!dma_pte_present(pgd)) {
1517 spin_unlock_irqrestore(&iommu->lock, flags);
1518 return -ENOMEM;
1519 }
1520 }
1521 }
1522
1523 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001524
Yu Zhao93a23a72009-05-18 13:51:37 +08001525 if (translation != CONTEXT_TT_PASS_THROUGH) {
1526 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1527 translation = info ? CONTEXT_TT_DEV_IOTLB :
1528 CONTEXT_TT_MULTI_LEVEL;
1529 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001530 /*
1531 * In pass through mode, AW must be programmed to indicate the largest
1532 * AGAW value supported by hardware. And ASR is ignored by hardware.
1533 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001534 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001535 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001536 else {
1537 context_set_address_root(context, virt_to_phys(pgd));
1538 context_set_address_width(context, iommu->agaw);
1539 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001540
1541 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001542 context_set_fault_enable(context);
1543 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001544 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001545
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001546 /*
1547 * It's a non-present to present mapping. If hardware doesn't cache
1548 * non-present entry we only need to flush the write-buffer. If the
1549 * _does_ cache non-present entries, then it does so in the special
1550 * domain #0, which we have to flush:
1551 */
1552 if (cap_caching_mode(iommu->cap)) {
1553 iommu->flush.flush_context(iommu, 0,
1554 (((u16)bus) << 8) | devfn,
1555 DMA_CCMD_MASK_NOBIT,
1556 DMA_CCMD_DEVICE_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001557 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001558 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001559 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001560 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001561 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001562 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001563
1564 spin_lock_irqsave(&domain->iommu_lock, flags);
1565 if (!test_and_set_bit(iommu->seq_id, &domain->iommu_bmp)) {
1566 domain->iommu_count++;
Sheng Yang58c610b2009-03-18 15:33:05 +08001567 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001568 }
1569 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001570 return 0;
1571}
1572
1573static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001574domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1575 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001576{
1577 int ret;
1578 struct pci_dev *tmp, *parent;
1579
David Woodhouse276dbf92009-04-04 01:45:37 +01001580 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001581 pdev->bus->number, pdev->devfn,
1582 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001583 if (ret)
1584 return ret;
1585
1586 /* dependent device mapping */
1587 tmp = pci_find_upstream_pcie_bridge(pdev);
1588 if (!tmp)
1589 return 0;
1590 /* Secondary interface's bus number and devfn 0 */
1591 parent = pdev->bus->self;
1592 while (parent != tmp) {
David Woodhouse276dbf92009-04-04 01:45:37 +01001593 ret = domain_context_mapping_one(domain,
1594 pci_domain_nr(parent->bus),
1595 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001596 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001597 if (ret)
1598 return ret;
1599 parent = parent->bus->self;
1600 }
1601 if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
1602 return domain_context_mapping_one(domain,
David Woodhouse276dbf92009-04-04 01:45:37 +01001603 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001604 tmp->subordinate->number, 0,
1605 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001606 else /* this is a legacy PCI bridge */
1607 return domain_context_mapping_one(domain,
David Woodhouse276dbf92009-04-04 01:45:37 +01001608 pci_domain_nr(tmp->bus),
1609 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001610 tmp->devfn,
1611 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001612}
1613
Weidong Han5331fe62008-12-08 23:00:00 +08001614static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001615{
1616 int ret;
1617 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001618 struct intel_iommu *iommu;
1619
David Woodhouse276dbf92009-04-04 01:45:37 +01001620 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1621 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001622 if (!iommu)
1623 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001624
David Woodhouse276dbf92009-04-04 01:45:37 +01001625 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001626 if (!ret)
1627 return ret;
1628 /* dependent device mapping */
1629 tmp = pci_find_upstream_pcie_bridge(pdev);
1630 if (!tmp)
1631 return ret;
1632 /* Secondary interface's bus number and devfn 0 */
1633 parent = pdev->bus->self;
1634 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001635 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf92009-04-04 01:45:37 +01001636 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001637 if (!ret)
1638 return ret;
1639 parent = parent->bus->self;
1640 }
1641 if (tmp->is_pcie)
David Woodhouse276dbf92009-04-04 01:45:37 +01001642 return device_context_mapped(iommu, tmp->subordinate->number,
1643 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001644 else
David Woodhouse276dbf92009-04-04 01:45:37 +01001645 return device_context_mapped(iommu, tmp->bus->number,
1646 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001647}
1648
Fenghua Yuf5329592009-08-04 15:09:37 -07001649/* Returns a number of VTD pages, but aligned to MM page size */
1650static inline unsigned long aligned_nrpages(unsigned long host_addr,
1651 size_t size)
1652{
1653 host_addr &= ~PAGE_MASK;
1654 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1655}
1656
David Woodhouse9051aa02009-06-29 12:30:54 +01001657static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1658 struct scatterlist *sg, unsigned long phys_pfn,
1659 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001660{
1661 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001662 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001663 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001664 unsigned long sg_res;
David Woodhousee1605492009-06-29 11:17:38 +01001665
1666 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1667
1668 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1669 return -EINVAL;
1670
1671 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1672
David Woodhouse9051aa02009-06-29 12:30:54 +01001673 if (sg)
1674 sg_res = 0;
1675 else {
1676 sg_res = nr_pages + 1;
1677 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1678 }
1679
David Woodhousee1605492009-06-29 11:17:38 +01001680 while (nr_pages--) {
David Woodhousec85994e2009-07-01 19:21:24 +01001681 uint64_t tmp;
1682
David Woodhousee1605492009-06-29 11:17:38 +01001683 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001684 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001685 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1686 sg->dma_length = sg->length;
1687 pteval = page_to_phys(sg_page(sg)) | prot;
1688 }
1689 if (!pte) {
1690 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn);
1691 if (!pte)
1692 return -ENOMEM;
1693 }
1694 /* We don't need lock here, nobody else
1695 * touches the iova range
1696 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01001697 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01001698 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01001699 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01001700 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
1701 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01001702 if (dumps) {
1703 dumps--;
1704 debug_dma_dump_mappings(NULL);
1705 }
1706 WARN_ON(1);
1707 }
David Woodhousee1605492009-06-29 11:17:38 +01001708 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001709 if (!nr_pages || first_pte_in_page(pte)) {
David Woodhousee1605492009-06-29 11:17:38 +01001710 domain_flush_cache(domain, first_pte,
1711 (void *)pte - (void *)first_pte);
1712 pte = NULL;
1713 }
1714 iov_pfn++;
1715 pteval += VTD_PAGE_SIZE;
1716 sg_res--;
1717 if (!sg_res)
1718 sg = sg_next(sg);
1719 }
1720 return 0;
1721}
1722
David Woodhouse9051aa02009-06-29 12:30:54 +01001723static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1724 struct scatterlist *sg, unsigned long nr_pages,
1725 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001726{
David Woodhouse9051aa02009-06-29 12:30:54 +01001727 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
1728}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001729
David Woodhouse9051aa02009-06-29 12:30:54 +01001730static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1731 unsigned long phys_pfn, unsigned long nr_pages,
1732 int prot)
1733{
1734 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001735}
1736
Weidong Hanc7151a82008-12-08 22:51:37 +08001737static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001738{
Weidong Hanc7151a82008-12-08 22:51:37 +08001739 if (!iommu)
1740 return;
Weidong Han8c11e792008-12-08 15:29:22 +08001741
1742 clear_context_table(iommu, bus, devfn);
1743 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001744 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001745 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001746}
1747
1748static void domain_remove_dev_info(struct dmar_domain *domain)
1749{
1750 struct device_domain_info *info;
1751 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08001752 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001753
1754 spin_lock_irqsave(&device_domain_lock, flags);
1755 while (!list_empty(&domain->devices)) {
1756 info = list_entry(domain->devices.next,
1757 struct device_domain_info, link);
1758 list_del(&info->link);
1759 list_del(&info->global);
1760 if (info->dev)
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001761 info->dev->dev.archdata.iommu = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001762 spin_unlock_irqrestore(&device_domain_lock, flags);
1763
Yu Zhao93a23a72009-05-18 13:51:37 +08001764 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf92009-04-04 01:45:37 +01001765 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08001766 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001767 free_devinfo_mem(info);
1768
1769 spin_lock_irqsave(&device_domain_lock, flags);
1770 }
1771 spin_unlock_irqrestore(&device_domain_lock, flags);
1772}
1773
1774/*
1775 * find_domain
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001776 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001777 */
Kay, Allen M38717942008-09-09 18:37:29 +03001778static struct dmar_domain *
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001779find_domain(struct pci_dev *pdev)
1780{
1781 struct device_domain_info *info;
1782
1783 /* No lock here, assumes no domain exit in normal case */
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001784 info = pdev->dev.archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001785 if (info)
1786 return info->domain;
1787 return NULL;
1788}
1789
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001790/* domain is initialized */
1791static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
1792{
1793 struct dmar_domain *domain, *found = NULL;
1794 struct intel_iommu *iommu;
1795 struct dmar_drhd_unit *drhd;
1796 struct device_domain_info *info, *tmp;
1797 struct pci_dev *dev_tmp;
1798 unsigned long flags;
1799 int bus = 0, devfn = 0;
David Woodhouse276dbf92009-04-04 01:45:37 +01001800 int segment;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001801 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001802
1803 domain = find_domain(pdev);
1804 if (domain)
1805 return domain;
1806
David Woodhouse276dbf92009-04-04 01:45:37 +01001807 segment = pci_domain_nr(pdev->bus);
1808
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001809 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
1810 if (dev_tmp) {
1811 if (dev_tmp->is_pcie) {
1812 bus = dev_tmp->subordinate->number;
1813 devfn = 0;
1814 } else {
1815 bus = dev_tmp->bus->number;
1816 devfn = dev_tmp->devfn;
1817 }
1818 spin_lock_irqsave(&device_domain_lock, flags);
1819 list_for_each_entry(info, &device_domain_list, global) {
David Woodhouse276dbf92009-04-04 01:45:37 +01001820 if (info->segment == segment &&
1821 info->bus == bus && info->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001822 found = info->domain;
1823 break;
1824 }
1825 }
1826 spin_unlock_irqrestore(&device_domain_lock, flags);
1827 /* pcie-pci bridge already has a domain, uses it */
1828 if (found) {
1829 domain = found;
1830 goto found_domain;
1831 }
1832 }
1833
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001834 domain = alloc_domain();
1835 if (!domain)
1836 goto error;
1837
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001838 /* Allocate new domain for the device */
1839 drhd = dmar_find_matched_drhd_unit(pdev);
1840 if (!drhd) {
1841 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
1842 pci_name(pdev));
1843 return NULL;
1844 }
1845 iommu = drhd->iommu;
1846
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001847 ret = iommu_attach_domain(domain, iommu);
1848 if (ret) {
1849 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001850 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001851 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001852
1853 if (domain_init(domain, gaw)) {
1854 domain_exit(domain);
1855 goto error;
1856 }
1857
1858 /* register pcie-to-pci device */
1859 if (dev_tmp) {
1860 info = alloc_devinfo_mem();
1861 if (!info) {
1862 domain_exit(domain);
1863 goto error;
1864 }
David Woodhouse276dbf92009-04-04 01:45:37 +01001865 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001866 info->bus = bus;
1867 info->devfn = devfn;
1868 info->dev = NULL;
1869 info->domain = domain;
1870 /* This domain is shared by devices under p2p bridge */
Weidong Han3b5410e2008-12-08 09:17:15 +08001871 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001872
1873 /* pcie-to-pci bridge already has a domain, uses it */
1874 found = NULL;
1875 spin_lock_irqsave(&device_domain_lock, flags);
1876 list_for_each_entry(tmp, &device_domain_list, global) {
David Woodhouse276dbf92009-04-04 01:45:37 +01001877 if (tmp->segment == segment &&
1878 tmp->bus == bus && tmp->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001879 found = tmp->domain;
1880 break;
1881 }
1882 }
1883 if (found) {
1884 free_devinfo_mem(info);
1885 domain_exit(domain);
1886 domain = found;
1887 } else {
1888 list_add(&info->link, &domain->devices);
1889 list_add(&info->global, &device_domain_list);
1890 }
1891 spin_unlock_irqrestore(&device_domain_lock, flags);
1892 }
1893
1894found_domain:
1895 info = alloc_devinfo_mem();
1896 if (!info)
1897 goto error;
David Woodhouse276dbf92009-04-04 01:45:37 +01001898 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001899 info->bus = pdev->bus->number;
1900 info->devfn = pdev->devfn;
1901 info->dev = pdev;
1902 info->domain = domain;
1903 spin_lock_irqsave(&device_domain_lock, flags);
1904 /* somebody is fast */
1905 found = find_domain(pdev);
1906 if (found != NULL) {
1907 spin_unlock_irqrestore(&device_domain_lock, flags);
1908 if (found != domain) {
1909 domain_exit(domain);
1910 domain = found;
1911 }
1912 free_devinfo_mem(info);
1913 return domain;
1914 }
1915 list_add(&info->link, &domain->devices);
1916 list_add(&info->global, &device_domain_list);
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001917 pdev->dev.archdata.iommu = info;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001918 spin_unlock_irqrestore(&device_domain_lock, flags);
1919 return domain;
1920error:
1921 /* recheck it here, maybe others set it */
1922 return find_domain(pdev);
1923}
1924
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001925static int iommu_identity_mapping;
1926
David Woodhouseb2132032009-06-26 18:50:28 +01001927static int iommu_domain_identity_map(struct dmar_domain *domain,
1928 unsigned long long start,
1929 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001930{
David Woodhousec5395d52009-06-28 16:35:56 +01001931 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
1932 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001933
David Woodhousec5395d52009-06-28 16:35:56 +01001934 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
1935 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001936 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01001937 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001938 }
1939
David Woodhousec5395d52009-06-28 16:35:56 +01001940 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
1941 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001942 /*
1943 * RMRR range might have overlap with physical memory range,
1944 * clear it first
1945 */
David Woodhousec5395d52009-06-28 16:35:56 +01001946 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001947
David Woodhousec5395d52009-06-28 16:35:56 +01001948 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
1949 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01001950 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01001951}
1952
1953static int iommu_prepare_identity_map(struct pci_dev *pdev,
1954 unsigned long long start,
1955 unsigned long long end)
1956{
1957 struct dmar_domain *domain;
1958 int ret;
1959
David Woodhousec7ab48d2009-06-26 19:10:36 +01001960 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01001961 if (!domain)
1962 return -ENOMEM;
1963
David Woodhouse19943b02009-08-04 16:19:20 +01001964 /* For _hardware_ passthrough, don't bother. But for software
1965 passthrough, we do it anyway -- it may indicate a memory
1966 range which is reserved in E820, so which didn't get set
1967 up to start with in si_domain */
1968 if (domain == si_domain && hw_pass_through) {
1969 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
1970 pci_name(pdev), start, end);
1971 return 0;
1972 }
1973
1974 printk(KERN_INFO
1975 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
1976 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01001977
1978 if (end >> agaw_to_width(domain->agaw)) {
1979 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
1980 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
1981 agaw_to_width(domain->agaw),
1982 dmi_get_system_info(DMI_BIOS_VENDOR),
1983 dmi_get_system_info(DMI_BIOS_VERSION),
1984 dmi_get_system_info(DMI_PRODUCT_VERSION));
1985 ret = -EIO;
1986 goto error;
1987 }
David Woodhouse19943b02009-08-04 16:19:20 +01001988
David Woodhouseb2132032009-06-26 18:50:28 +01001989 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001990 if (ret)
1991 goto error;
1992
1993 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001994 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01001995 if (ret)
1996 goto error;
1997
1998 return 0;
1999
2000 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002001 domain_exit(domain);
2002 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002003}
2004
2005static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2006 struct pci_dev *pdev)
2007{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002008 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002009 return 0;
2010 return iommu_prepare_identity_map(pdev, rmrr->base_address,
2011 rmrr->end_address + 1);
2012}
2013
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002014#ifdef CONFIG_DMAR_FLOPPY_WA
2015static inline void iommu_prepare_isa(void)
2016{
2017 struct pci_dev *pdev;
2018 int ret;
2019
2020 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2021 if (!pdev)
2022 return;
2023
David Woodhousec7ab48d2009-06-26 19:10:36 +01002024 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002025 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024);
2026
2027 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002028 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2029 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002030
2031}
2032#else
2033static inline void iommu_prepare_isa(void)
2034{
2035 return;
2036}
2037#endif /* !CONFIG_DMAR_FLPY_WA */
2038
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002039static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002040
2041static int __init si_domain_work_fn(unsigned long start_pfn,
2042 unsigned long end_pfn, void *datax)
2043{
2044 int *ret = datax;
2045
2046 *ret = iommu_domain_identity_map(si_domain,
2047 (uint64_t)start_pfn << PAGE_SHIFT,
2048 (uint64_t)end_pfn << PAGE_SHIFT);
2049 return *ret;
2050
2051}
2052
Matt Kraai071e1372009-08-23 22:30:22 -07002053static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002054{
2055 struct dmar_drhd_unit *drhd;
2056 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002057 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002058
2059 si_domain = alloc_domain();
2060 if (!si_domain)
2061 return -EFAULT;
2062
David Woodhousec7ab48d2009-06-26 19:10:36 +01002063 pr_debug("Identity mapping domain is domain %d\n", si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002064
2065 for_each_active_iommu(iommu, drhd) {
2066 ret = iommu_attach_domain(si_domain, iommu);
2067 if (ret) {
2068 domain_exit(si_domain);
2069 return -EFAULT;
2070 }
2071 }
2072
2073 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2074 domain_exit(si_domain);
2075 return -EFAULT;
2076 }
2077
2078 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2079
David Woodhouse19943b02009-08-04 16:19:20 +01002080 if (hw)
2081 return 0;
2082
David Woodhousec7ab48d2009-06-26 19:10:36 +01002083 for_each_online_node(nid) {
2084 work_with_active_regions(nid, si_domain_work_fn, &ret);
2085 if (ret)
2086 return ret;
2087 }
2088
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002089 return 0;
2090}
2091
2092static void domain_remove_one_dev_info(struct dmar_domain *domain,
2093 struct pci_dev *pdev);
2094static int identity_mapping(struct pci_dev *pdev)
2095{
2096 struct device_domain_info *info;
2097
2098 if (likely(!iommu_identity_mapping))
2099 return 0;
2100
2101
2102 list_for_each_entry(info, &si_domain->devices, link)
2103 if (info->dev == pdev)
2104 return 1;
2105 return 0;
2106}
2107
2108static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002109 struct pci_dev *pdev,
2110 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002111{
2112 struct device_domain_info *info;
2113 unsigned long flags;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002114 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002115
2116 info = alloc_devinfo_mem();
2117 if (!info)
2118 return -ENOMEM;
2119
David Woodhouse5fe60f42009-08-09 10:53:41 +01002120 ret = domain_context_mapping(domain, pdev, translation);
2121 if (ret) {
2122 free_devinfo_mem(info);
2123 return ret;
2124 }
2125
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002126 info->segment = pci_domain_nr(pdev->bus);
2127 info->bus = pdev->bus->number;
2128 info->devfn = pdev->devfn;
2129 info->dev = pdev;
2130 info->domain = domain;
2131
2132 spin_lock_irqsave(&device_domain_lock, flags);
2133 list_add(&info->link, &domain->devices);
2134 list_add(&info->global, &device_domain_list);
2135 pdev->dev.archdata.iommu = info;
2136 spin_unlock_irqrestore(&device_domain_lock, flags);
2137
2138 return 0;
2139}
2140
David Woodhouse6941af22009-07-04 18:24:27 +01002141static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2142{
2143 if (iommu_identity_mapping == 2)
2144 return IS_GFX_DEVICE(pdev);
2145
David Woodhouse3dfc8132009-07-04 19:11:08 +01002146 /*
2147 * We want to start off with all devices in the 1:1 domain, and
2148 * take them out later if we find they can't access all of memory.
2149 *
2150 * However, we can't do this for PCI devices behind bridges,
2151 * because all PCI devices behind the same bridge will end up
2152 * with the same source-id on their transactions.
2153 *
2154 * Practically speaking, we can't change things around for these
2155 * devices at run-time, because we can't be sure there'll be no
2156 * DMA transactions in flight for any of their siblings.
2157 *
2158 * So PCI devices (unless they're on the root bus) as well as
2159 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2160 * the 1:1 domain, just in _case_ one of their siblings turns out
2161 * not to be able to map all of memory.
2162 */
2163 if (!pdev->is_pcie) {
2164 if (!pci_is_root_bus(pdev->bus))
2165 return 0;
2166 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2167 return 0;
2168 } else if (pdev->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
2169 return 0;
2170
2171 /*
2172 * At boot time, we don't yet know if devices will be 64-bit capable.
2173 * Assume that they will -- if they turn out not to be, then we can
2174 * take them out of the 1:1 domain later.
2175 */
David Woodhouse6941af22009-07-04 18:24:27 +01002176 if (!startup)
2177 return pdev->dma_mask > DMA_BIT_MASK(32);
2178
2179 return 1;
2180}
2181
Matt Kraai071e1372009-08-23 22:30:22 -07002182static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002183{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002184 struct pci_dev *pdev = NULL;
2185 int ret;
2186
David Woodhouse19943b02009-08-04 16:19:20 +01002187 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002188 if (ret)
2189 return -EFAULT;
2190
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002191 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002192 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse19943b02009-08-04 16:19:20 +01002193 printk(KERN_INFO "IOMMU: %s identity mapping for device %s\n",
2194 hw ? "hardware" : "software", pci_name(pdev));
David Woodhousec7ab48d2009-06-26 19:10:36 +01002195
David Woodhouse5fe60f42009-08-09 10:53:41 +01002196 ret = domain_add_dev_info(si_domain, pdev,
David Woodhouse19943b02009-08-04 16:19:20 +01002197 hw ? CONTEXT_TT_PASS_THROUGH :
David Woodhouse62edf5d2009-07-04 10:59:46 +01002198 CONTEXT_TT_MULTI_LEVEL);
2199 if (ret)
2200 return ret;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002201 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002202 }
2203
2204 return 0;
2205}
2206
2207int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002208{
2209 struct dmar_drhd_unit *drhd;
2210 struct dmar_rmrr_unit *rmrr;
2211 struct pci_dev *pdev;
2212 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002213 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002214
2215 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002216 * for each drhd
2217 * allocate root
2218 * initialize and program root entry to not present
2219 * endfor
2220 */
2221 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002222 g_num_of_iommus++;
2223 /*
2224 * lock not needed as this is only incremented in the single
2225 * threaded kernel __init code path all other access are read
2226 * only
2227 */
2228 }
2229
Weidong Hand9630fe2008-12-08 11:06:32 +08002230 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2231 GFP_KERNEL);
2232 if (!g_iommus) {
2233 printk(KERN_ERR "Allocating global iommu array failed\n");
2234 ret = -ENOMEM;
2235 goto error;
2236 }
2237
mark gross80b20dd2008-04-18 13:53:58 -07002238 deferred_flush = kzalloc(g_num_of_iommus *
2239 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2240 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002241 ret = -ENOMEM;
2242 goto error;
2243 }
2244
mark gross5e0d2a62008-03-04 15:22:08 -08002245 for_each_drhd_unit(drhd) {
2246 if (drhd->ignored)
2247 continue;
Suresh Siddha1886e8a2008-07-10 11:16:37 -07002248
2249 iommu = drhd->iommu;
Weidong Hand9630fe2008-12-08 11:06:32 +08002250 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002251
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002252 ret = iommu_init_domains(iommu);
2253 if (ret)
2254 goto error;
2255
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002256 /*
2257 * TBD:
2258 * we could share the same root & context tables
2259 * amoung all IOMMU's. Need to Split it later.
2260 */
2261 ret = iommu_alloc_root_entry(iommu);
2262 if (ret) {
2263 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2264 goto error;
2265 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002266 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002267 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002268 }
2269
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002270 /*
2271 * Start from the sane iommu hardware state.
2272 */
Youquan Songa77b67d2008-10-16 16:31:56 -07002273 for_each_drhd_unit(drhd) {
2274 if (drhd->ignored)
2275 continue;
2276
2277 iommu = drhd->iommu;
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002278
2279 /*
2280 * If the queued invalidation is already initialized by us
2281 * (for example, while enabling interrupt-remapping) then
2282 * we got the things already rolling from a sane state.
2283 */
2284 if (iommu->qi)
2285 continue;
2286
2287 /*
2288 * Clear any previous faults.
2289 */
2290 dmar_fault(-1, iommu);
2291 /*
2292 * Disable queued invalidation if supported and already enabled
2293 * before OS handover.
2294 */
2295 dmar_disable_qi(iommu);
2296 }
2297
2298 for_each_drhd_unit(drhd) {
2299 if (drhd->ignored)
2300 continue;
2301
2302 iommu = drhd->iommu;
2303
Youquan Songa77b67d2008-10-16 16:31:56 -07002304 if (dmar_enable_qi(iommu)) {
2305 /*
2306 * Queued Invalidate not enabled, use Register Based
2307 * Invalidate
2308 */
2309 iommu->flush.flush_context = __iommu_flush_context;
2310 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
2311 printk(KERN_INFO "IOMMU 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002312 "invalidation\n",
2313 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002314 } else {
2315 iommu->flush.flush_context = qi_flush_context;
2316 iommu->flush.flush_iotlb = qi_flush_iotlb;
2317 printk(KERN_INFO "IOMMU 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002318 "invalidation\n",
2319 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002320 }
2321 }
2322
David Woodhouse19943b02009-08-04 16:19:20 +01002323 if (iommu_pass_through)
2324 iommu_identity_mapping = 1;
2325#ifdef CONFIG_DMAR_BROKEN_GFX_WA
2326 else
2327 iommu_identity_mapping = 2;
2328#endif
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002329 /*
2330 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002331 * identity mappings for rmrr, gfx, and isa and may fall back to static
2332 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002333 */
David Woodhouse19943b02009-08-04 16:19:20 +01002334 if (iommu_identity_mapping) {
2335 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2336 if (ret) {
2337 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2338 goto error;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002339 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002340 }
David Woodhouse19943b02009-08-04 16:19:20 +01002341 /*
2342 * For each rmrr
2343 * for each dev attached to rmrr
2344 * do
2345 * locate drhd for dev, alloc domain for dev
2346 * allocate free domain
2347 * allocate page table entries for rmrr
2348 * if context not allocated for bus
2349 * allocate and init context
2350 * set present in root table for this bus
2351 * init context with domain, translation etc
2352 * endfor
2353 * endfor
2354 */
2355 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2356 for_each_rmrr_units(rmrr) {
2357 for (i = 0; i < rmrr->devices_cnt; i++) {
2358 pdev = rmrr->devices[i];
2359 /*
2360 * some BIOS lists non-exist devices in DMAR
2361 * table.
2362 */
2363 if (!pdev)
2364 continue;
2365 ret = iommu_prepare_rmrr_dev(rmrr, pdev);
2366 if (ret)
2367 printk(KERN_ERR
2368 "IOMMU: mapping reserved region failed\n");
2369 }
2370 }
2371
2372 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002373
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002374 /*
2375 * for each drhd
2376 * enable fault log
2377 * global invalidate context cache
2378 * global invalidate iotlb
2379 * enable translation
2380 */
2381 for_each_drhd_unit(drhd) {
2382 if (drhd->ignored)
2383 continue;
2384 iommu = drhd->iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002385
2386 iommu_flush_write_buffer(iommu);
2387
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002388 ret = dmar_set_interrupt(iommu);
2389 if (ret)
2390 goto error;
2391
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002392 iommu_set_root_entry(iommu);
2393
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002394 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002395 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002396 iommu_disable_protect_mem_regions(iommu);
2397
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002398 ret = iommu_enable_translation(iommu);
2399 if (ret)
2400 goto error;
2401 }
2402
2403 return 0;
2404error:
2405 for_each_drhd_unit(drhd) {
2406 if (drhd->ignored)
2407 continue;
2408 iommu = drhd->iommu;
2409 free_iommu(iommu);
2410 }
Weidong Hand9630fe2008-12-08 11:06:32 +08002411 kfree(g_iommus);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002412 return ret;
2413}
2414
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002415/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002416static struct iova *intel_alloc_iova(struct device *dev,
2417 struct dmar_domain *domain,
2418 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002419{
2420 struct pci_dev *pdev = to_pci_dev(dev);
2421 struct iova *iova = NULL;
2422
David Woodhouse875764d2009-06-28 21:20:51 +01002423 /* Restrict dma_mask to the width that the iommu can handle */
2424 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2425
2426 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002427 /*
2428 * First try to allocate an io virtual address in
Yang Hongyang284901a92009-04-06 19:01:15 -07002429 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002430 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002431 */
David Woodhouse875764d2009-06-28 21:20:51 +01002432 iova = alloc_iova(&domain->iovad, nrpages,
2433 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2434 if (iova)
2435 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002436 }
David Woodhouse875764d2009-06-28 21:20:51 +01002437 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2438 if (unlikely(!iova)) {
2439 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2440 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002441 return NULL;
2442 }
2443
2444 return iova;
2445}
2446
David Woodhouse147202a2009-07-07 19:43:20 +01002447static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002448{
2449 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002450 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002451
2452 domain = get_domain_for_dev(pdev,
2453 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2454 if (!domain) {
2455 printk(KERN_ERR
2456 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002457 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002458 }
2459
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002460 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002461 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002462 ret = domain_context_mapping(domain, pdev,
2463 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002464 if (ret) {
2465 printk(KERN_ERR
2466 "Domain context map for %s failed",
2467 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002468 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002469 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002470 }
2471
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002472 return domain;
2473}
2474
David Woodhouse147202a2009-07-07 19:43:20 +01002475static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2476{
2477 struct device_domain_info *info;
2478
2479 /* No lock here, assumes no domain exit in normal case */
2480 info = dev->dev.archdata.iommu;
2481 if (likely(info))
2482 return info->domain;
2483
2484 return __get_valid_domain_for_dev(dev);
2485}
2486
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002487static int iommu_dummy(struct pci_dev *pdev)
2488{
2489 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2490}
2491
2492/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002493static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002494{
David Woodhouse73676832009-07-04 14:08:36 +01002495 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002496 int found;
2497
David Woodhouse73676832009-07-04 14:08:36 +01002498 if (unlikely(dev->bus != &pci_bus_type))
2499 return 1;
2500
2501 pdev = to_pci_dev(dev);
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002502 if (iommu_dummy(pdev))
2503 return 1;
2504
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002505 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002506 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002507
2508 found = identity_mapping(pdev);
2509 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002510 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002511 return 1;
2512 else {
2513 /*
2514 * 32 bit DMA is removed from si_domain and fall back
2515 * to non-identity mapping.
2516 */
2517 domain_remove_one_dev_info(si_domain, pdev);
2518 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2519 pci_name(pdev));
2520 return 0;
2521 }
2522 } else {
2523 /*
2524 * In case of a detached 64 bit DMA device from vm, the device
2525 * is put into si_domain for identity mapping.
2526 */
David Woodhouse6941af22009-07-04 18:24:27 +01002527 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002528 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002529 ret = domain_add_dev_info(si_domain, pdev,
2530 hw_pass_through ?
2531 CONTEXT_TT_PASS_THROUGH :
2532 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002533 if (!ret) {
2534 printk(KERN_INFO "64bit %s uses identity mapping\n",
2535 pci_name(pdev));
2536 return 1;
2537 }
2538 }
2539 }
2540
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002541 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002542}
2543
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002544static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2545 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002546{
2547 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002548 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002549 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002550 struct iova *iova;
2551 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002552 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002553 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002554 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002555
2556 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002557
David Woodhouse73676832009-07-04 14:08:36 +01002558 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002559 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002560
2561 domain = get_valid_domain_for_dev(pdev);
2562 if (!domain)
2563 return 0;
2564
Weidong Han8c11e792008-12-08 15:29:22 +08002565 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002566 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002567
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002568 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
2569 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002570 if (!iova)
2571 goto error;
2572
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002573 /*
2574 * Check if DMAR supports zero-length reads on write only
2575 * mappings..
2576 */
2577 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002578 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002579 prot |= DMA_PTE_READ;
2580 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2581 prot |= DMA_PTE_WRITE;
2582 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002583 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002584 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002585 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002586 * is not a big problem
2587 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002588 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002589 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002590 if (ret)
2591 goto error;
2592
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002593 /* it's a non-present to present mapping. Only flush if caching mode */
2594 if (cap_caching_mode(iommu->cap))
David Woodhouse03d6a242009-06-28 15:33:46 +01002595 iommu_flush_iotlb_psi(iommu, 0, mm_to_dma_pfn(iova->pfn_lo), size);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002596 else
Weidong Han8c11e792008-12-08 15:29:22 +08002597 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002598
David Woodhouse03d6a242009-06-28 15:33:46 +01002599 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2600 start_paddr += paddr & ~PAGE_MASK;
2601 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002602
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002603error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002604 if (iova)
2605 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00002606 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002607 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002608 return 0;
2609}
2610
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002611static dma_addr_t intel_map_page(struct device *dev, struct page *page,
2612 unsigned long offset, size_t size,
2613 enum dma_data_direction dir,
2614 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002615{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002616 return __intel_map_single(dev, page_to_phys(page) + offset, size,
2617 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002618}
2619
mark gross5e0d2a62008-03-04 15:22:08 -08002620static void flush_unmaps(void)
2621{
mark gross80b20dd2008-04-18 13:53:58 -07002622 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08002623
mark gross5e0d2a62008-03-04 15:22:08 -08002624 timer_on = 0;
2625
2626 /* just flush them all */
2627 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08002628 struct intel_iommu *iommu = g_iommus[i];
2629 if (!iommu)
2630 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002631
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002632 if (!deferred_flush[i].next)
2633 continue;
2634
2635 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08002636 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002637 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08002638 unsigned long mask;
2639 struct iova *iova = deferred_flush[i].iova[j];
2640
2641 mask = (iova->pfn_hi - iova->pfn_lo + 1) << PAGE_SHIFT;
2642 mask = ilog2(mask >> VTD_PAGE_SHIFT);
2643 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
2644 iova->pfn_lo << PAGE_SHIFT, mask);
2645 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
mark gross80b20dd2008-04-18 13:53:58 -07002646 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002647 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002648 }
2649
mark gross5e0d2a62008-03-04 15:22:08 -08002650 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002651}
2652
2653static void flush_unmaps_timeout(unsigned long data)
2654{
mark gross80b20dd2008-04-18 13:53:58 -07002655 unsigned long flags;
2656
2657 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002658 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07002659 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002660}
2661
2662static void add_unmap(struct dmar_domain *dom, struct iova *iova)
2663{
2664 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07002665 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08002666 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08002667
2668 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07002669 if (list_size == HIGH_WATER_MARK)
2670 flush_unmaps();
2671
Weidong Han8c11e792008-12-08 15:29:22 +08002672 iommu = domain_get_iommu(dom);
2673 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002674
mark gross80b20dd2008-04-18 13:53:58 -07002675 next = deferred_flush[iommu_id].next;
2676 deferred_flush[iommu_id].domain[next] = dom;
2677 deferred_flush[iommu_id].iova[next] = iova;
2678 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08002679
2680 if (!timer_on) {
2681 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
2682 timer_on = 1;
2683 }
2684 list_size++;
2685 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
2686}
2687
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002688static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
2689 size_t size, enum dma_data_direction dir,
2690 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002691{
2692 struct pci_dev *pdev = to_pci_dev(dev);
2693 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01002694 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002695 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08002696 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002697
David Woodhouse73676832009-07-04 14:08:36 +01002698 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002699 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002700
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002701 domain = find_domain(pdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002702 BUG_ON(!domain);
2703
Weidong Han8c11e792008-12-08 15:29:22 +08002704 iommu = domain_get_iommu(domain);
2705
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002706 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01002707 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
2708 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002709 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002710
David Woodhoused794dc92009-06-28 00:27:49 +01002711 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
2712 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002713
David Woodhoused794dc92009-06-28 00:27:49 +01002714 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
2715 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002716
2717 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01002718 dma_pte_clear_range(domain, start_pfn, last_pfn);
2719
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002720 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01002721 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2722
mark gross5e0d2a62008-03-04 15:22:08 -08002723 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01002724 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhoused794dc92009-06-28 00:27:49 +01002725 last_pfn - start_pfn + 1);
mark gross5e0d2a62008-03-04 15:22:08 -08002726 /* free iova */
2727 __free_iova(&domain->iovad, iova);
2728 } else {
2729 add_unmap(domain, iova);
2730 /*
2731 * queue up the release of the unmap to save the 1/6th of the
2732 * cpu used up by the iotlb flush operation...
2733 */
mark gross5e0d2a62008-03-04 15:22:08 -08002734 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002735}
2736
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002737static void *intel_alloc_coherent(struct device *hwdev, size_t size,
2738 dma_addr_t *dma_handle, gfp_t flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002739{
2740 void *vaddr;
2741 int order;
2742
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002743 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002744 order = get_order(size);
2745 flags &= ~(GFP_DMA | GFP_DMA32);
2746
2747 vaddr = (void *)__get_free_pages(flags, order);
2748 if (!vaddr)
2749 return NULL;
2750 memset(vaddr, 0, size);
2751
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002752 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
2753 DMA_BIDIRECTIONAL,
2754 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002755 if (*dma_handle)
2756 return vaddr;
2757 free_pages((unsigned long)vaddr, order);
2758 return NULL;
2759}
2760
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002761static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
2762 dma_addr_t dma_handle)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002763{
2764 int order;
2765
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002766 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002767 order = get_order(size);
2768
David Woodhouse0db9b7a2009-07-14 02:01:57 +01002769 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002770 free_pages((unsigned long)vaddr, order);
2771}
2772
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002773static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
2774 int nelems, enum dma_data_direction dir,
2775 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002776{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002777 struct pci_dev *pdev = to_pci_dev(hwdev);
2778 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01002779 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002780 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08002781 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002782
David Woodhouse73676832009-07-04 14:08:36 +01002783 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002784 return;
2785
2786 domain = find_domain(pdev);
Weidong Han8c11e792008-12-08 15:29:22 +08002787 BUG_ON(!domain);
2788
2789 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002790
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002791 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01002792 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
2793 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002794 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002795
David Woodhoused794dc92009-06-28 00:27:49 +01002796 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
2797 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002798
2799 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01002800 dma_pte_clear_range(domain, start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002801
David Woodhoused794dc92009-06-28 00:27:49 +01002802 /* free page tables */
2803 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2804
David Woodhouseacea0012009-07-14 01:55:11 +01002805 if (intel_iommu_strict) {
2806 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
2807 last_pfn - start_pfn + 1);
2808 /* free iova */
2809 __free_iova(&domain->iovad, iova);
2810 } else {
2811 add_unmap(domain, iova);
2812 /*
2813 * queue up the release of the unmap to save the 1/6th of the
2814 * cpu used up by the iotlb flush operation...
2815 */
2816 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002817}
2818
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002819static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002820 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002821{
2822 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002823 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002824
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002825 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02002826 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00002827 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002828 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002829 }
2830 return nelems;
2831}
2832
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002833static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
2834 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002835{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002836 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002837 struct pci_dev *pdev = to_pci_dev(hwdev);
2838 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002839 size_t size = 0;
2840 int prot = 0;
David Woodhouseb536d242009-06-28 14:49:31 +01002841 size_t offset_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002842 struct iova *iova = NULL;
2843 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002844 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01002845 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08002846 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002847
2848 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01002849 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002850 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002851
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002852 domain = get_valid_domain_for_dev(pdev);
2853 if (!domain)
2854 return 0;
2855
Weidong Han8c11e792008-12-08 15:29:22 +08002856 iommu = domain_get_iommu(domain);
2857
David Woodhouseb536d242009-06-28 14:49:31 +01002858 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01002859 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002860
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002861 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
2862 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002863 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002864 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002865 return 0;
2866 }
2867
2868 /*
2869 * Check if DMAR supports zero-length reads on write only
2870 * mappings..
2871 */
2872 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002873 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002874 prot |= DMA_PTE_READ;
2875 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2876 prot |= DMA_PTE_WRITE;
2877
David Woodhouseb536d242009-06-28 14:49:31 +01002878 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01002879
Fenghua Yuf5329592009-08-04 15:09:37 -07002880 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01002881 if (unlikely(ret)) {
2882 /* clear the page */
2883 dma_pte_clear_range(domain, start_vpfn,
2884 start_vpfn + size - 1);
2885 /* free page tables */
2886 dma_pte_free_pagetable(domain, start_vpfn,
2887 start_vpfn + size - 1);
2888 /* free iova */
2889 __free_iova(&domain->iovad, iova);
2890 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002891 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002892
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002893 /* it's a non-present to present mapping. Only flush if caching mode */
2894 if (cap_caching_mode(iommu->cap))
David Woodhouse03d6a242009-06-28 15:33:46 +01002895 iommu_flush_iotlb_psi(iommu, 0, start_vpfn, offset_pfn);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002896 else
Weidong Han8c11e792008-12-08 15:29:22 +08002897 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002898
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002899 return nelems;
2900}
2901
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09002902static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
2903{
2904 return !dma_addr;
2905}
2906
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002907struct dma_map_ops intel_dma_ops = {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002908 .alloc_coherent = intel_alloc_coherent,
2909 .free_coherent = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002910 .map_sg = intel_map_sg,
2911 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002912 .map_page = intel_map_page,
2913 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09002914 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002915};
2916
2917static inline int iommu_domain_cache_init(void)
2918{
2919 int ret = 0;
2920
2921 iommu_domain_cache = kmem_cache_create("iommu_domain",
2922 sizeof(struct dmar_domain),
2923 0,
2924 SLAB_HWCACHE_ALIGN,
2925
2926 NULL);
2927 if (!iommu_domain_cache) {
2928 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
2929 ret = -ENOMEM;
2930 }
2931
2932 return ret;
2933}
2934
2935static inline int iommu_devinfo_cache_init(void)
2936{
2937 int ret = 0;
2938
2939 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
2940 sizeof(struct device_domain_info),
2941 0,
2942 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002943 NULL);
2944 if (!iommu_devinfo_cache) {
2945 printk(KERN_ERR "Couldn't create devinfo cache\n");
2946 ret = -ENOMEM;
2947 }
2948
2949 return ret;
2950}
2951
2952static inline int iommu_iova_cache_init(void)
2953{
2954 int ret = 0;
2955
2956 iommu_iova_cache = kmem_cache_create("iommu_iova",
2957 sizeof(struct iova),
2958 0,
2959 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002960 NULL);
2961 if (!iommu_iova_cache) {
2962 printk(KERN_ERR "Couldn't create iova cache\n");
2963 ret = -ENOMEM;
2964 }
2965
2966 return ret;
2967}
2968
2969static int __init iommu_init_mempool(void)
2970{
2971 int ret;
2972 ret = iommu_iova_cache_init();
2973 if (ret)
2974 return ret;
2975
2976 ret = iommu_domain_cache_init();
2977 if (ret)
2978 goto domain_error;
2979
2980 ret = iommu_devinfo_cache_init();
2981 if (!ret)
2982 return ret;
2983
2984 kmem_cache_destroy(iommu_domain_cache);
2985domain_error:
2986 kmem_cache_destroy(iommu_iova_cache);
2987
2988 return -ENOMEM;
2989}
2990
2991static void __init iommu_exit_mempool(void)
2992{
2993 kmem_cache_destroy(iommu_devinfo_cache);
2994 kmem_cache_destroy(iommu_domain_cache);
2995 kmem_cache_destroy(iommu_iova_cache);
2996
2997}
2998
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002999static void __init init_no_remapping_devices(void)
3000{
3001 struct dmar_drhd_unit *drhd;
3002
3003 for_each_drhd_unit(drhd) {
3004 if (!drhd->include_all) {
3005 int i;
3006 for (i = 0; i < drhd->devices_cnt; i++)
3007 if (drhd->devices[i] != NULL)
3008 break;
3009 /* ignore DMAR unit if no pci devices exist */
3010 if (i == drhd->devices_cnt)
3011 drhd->ignored = 1;
3012 }
3013 }
3014
3015 if (dmar_map_gfx)
3016 return;
3017
3018 for_each_drhd_unit(drhd) {
3019 int i;
3020 if (drhd->ignored || drhd->include_all)
3021 continue;
3022
3023 for (i = 0; i < drhd->devices_cnt; i++)
3024 if (drhd->devices[i] &&
3025 !IS_GFX_DEVICE(drhd->devices[i]))
3026 break;
3027
3028 if (i < drhd->devices_cnt)
3029 continue;
3030
3031 /* bypass IOMMU if it is just for gfx devices */
3032 drhd->ignored = 1;
3033 for (i = 0; i < drhd->devices_cnt; i++) {
3034 if (!drhd->devices[i])
3035 continue;
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07003036 drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003037 }
3038 }
3039}
3040
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003041#ifdef CONFIG_SUSPEND
3042static int init_iommu_hw(void)
3043{
3044 struct dmar_drhd_unit *drhd;
3045 struct intel_iommu *iommu = NULL;
3046
3047 for_each_active_iommu(iommu, drhd)
3048 if (iommu->qi)
3049 dmar_reenable_qi(iommu);
3050
3051 for_each_active_iommu(iommu, drhd) {
3052 iommu_flush_write_buffer(iommu);
3053
3054 iommu_set_root_entry(iommu);
3055
3056 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003057 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003058 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003059 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003060 iommu_disable_protect_mem_regions(iommu);
3061 iommu_enable_translation(iommu);
3062 }
3063
3064 return 0;
3065}
3066
3067static void iommu_flush_all(void)
3068{
3069 struct dmar_drhd_unit *drhd;
3070 struct intel_iommu *iommu;
3071
3072 for_each_active_iommu(iommu, drhd) {
3073 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003074 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003075 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003076 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003077 }
3078}
3079
3080static int iommu_suspend(struct sys_device *dev, pm_message_t state)
3081{
3082 struct dmar_drhd_unit *drhd;
3083 struct intel_iommu *iommu = NULL;
3084 unsigned long flag;
3085
3086 for_each_active_iommu(iommu, drhd) {
3087 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3088 GFP_ATOMIC);
3089 if (!iommu->iommu_state)
3090 goto nomem;
3091 }
3092
3093 iommu_flush_all();
3094
3095 for_each_active_iommu(iommu, drhd) {
3096 iommu_disable_translation(iommu);
3097
3098 spin_lock_irqsave(&iommu->register_lock, flag);
3099
3100 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3101 readl(iommu->reg + DMAR_FECTL_REG);
3102 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3103 readl(iommu->reg + DMAR_FEDATA_REG);
3104 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3105 readl(iommu->reg + DMAR_FEADDR_REG);
3106 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3107 readl(iommu->reg + DMAR_FEUADDR_REG);
3108
3109 spin_unlock_irqrestore(&iommu->register_lock, flag);
3110 }
3111 return 0;
3112
3113nomem:
3114 for_each_active_iommu(iommu, drhd)
3115 kfree(iommu->iommu_state);
3116
3117 return -ENOMEM;
3118}
3119
3120static int iommu_resume(struct sys_device *dev)
3121{
3122 struct dmar_drhd_unit *drhd;
3123 struct intel_iommu *iommu = NULL;
3124 unsigned long flag;
3125
3126 if (init_iommu_hw()) {
3127 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3128 return -EIO;
3129 }
3130
3131 for_each_active_iommu(iommu, drhd) {
3132
3133 spin_lock_irqsave(&iommu->register_lock, flag);
3134
3135 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3136 iommu->reg + DMAR_FECTL_REG);
3137 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3138 iommu->reg + DMAR_FEDATA_REG);
3139 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3140 iommu->reg + DMAR_FEADDR_REG);
3141 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3142 iommu->reg + DMAR_FEUADDR_REG);
3143
3144 spin_unlock_irqrestore(&iommu->register_lock, flag);
3145 }
3146
3147 for_each_active_iommu(iommu, drhd)
3148 kfree(iommu->iommu_state);
3149
3150 return 0;
3151}
3152
3153static struct sysdev_class iommu_sysclass = {
3154 .name = "iommu",
3155 .resume = iommu_resume,
3156 .suspend = iommu_suspend,
3157};
3158
3159static struct sys_device device_iommu = {
3160 .cls = &iommu_sysclass,
3161};
3162
3163static int __init init_iommu_sysfs(void)
3164{
3165 int error;
3166
3167 error = sysdev_class_register(&iommu_sysclass);
3168 if (error)
3169 return error;
3170
3171 error = sysdev_register(&device_iommu);
3172 if (error)
3173 sysdev_class_unregister(&iommu_sysclass);
3174
3175 return error;
3176}
3177
3178#else
3179static int __init init_iommu_sysfs(void)
3180{
3181 return 0;
3182}
3183#endif /* CONFIG_PM */
3184
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003185int __init intel_iommu_init(void)
3186{
3187 int ret = 0;
3188
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003189 if (dmar_table_init())
3190 return -ENODEV;
3191
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003192 if (dmar_dev_scope_init())
3193 return -ENODEV;
3194
Suresh Siddha2ae21012008-07-10 11:16:43 -07003195 /*
3196 * Check the need for DMA-remapping initialization now.
3197 * Above initialization will also be used by Interrupt-remapping.
3198 */
David Woodhouse19943b02009-08-04 16:19:20 +01003199 if (no_iommu || swiotlb || dmar_disabled)
Suresh Siddha2ae21012008-07-10 11:16:43 -07003200 return -ENODEV;
3201
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003202 iommu_init_mempool();
3203 dmar_init_reserved_ranges();
3204
3205 init_no_remapping_devices();
3206
3207 ret = init_dmars();
3208 if (ret) {
3209 printk(KERN_ERR "IOMMU: dmar init failed\n");
3210 put_iova_domain(&reserved_iova_list);
3211 iommu_exit_mempool();
3212 return ret;
3213 }
3214 printk(KERN_INFO
3215 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3216
mark gross5e0d2a62008-03-04 15:22:08 -08003217 init_timer(&unmap_timer);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003218 force_iommu = 1;
David Woodhouse19943b02009-08-04 16:19:20 +01003219 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003220
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003221 init_iommu_sysfs();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003222
3223 register_iommu(&intel_iommu_ops);
3224
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003225 return 0;
3226}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003227
Han, Weidong3199aa62009-02-26 17:31:12 +08003228static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3229 struct pci_dev *pdev)
3230{
3231 struct pci_dev *tmp, *parent;
3232
3233 if (!iommu || !pdev)
3234 return;
3235
3236 /* dependent device detach */
3237 tmp = pci_find_upstream_pcie_bridge(pdev);
3238 /* Secondary interface's bus number and devfn 0 */
3239 if (tmp) {
3240 parent = pdev->bus->self;
3241 while (parent != tmp) {
3242 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf92009-04-04 01:45:37 +01003243 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003244 parent = parent->bus->self;
3245 }
3246 if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
3247 iommu_detach_dev(iommu,
3248 tmp->subordinate->number, 0);
3249 else /* this is a legacy PCI bridge */
David Woodhouse276dbf92009-04-04 01:45:37 +01003250 iommu_detach_dev(iommu, tmp->bus->number,
3251 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003252 }
3253}
3254
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003255static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08003256 struct pci_dev *pdev)
3257{
3258 struct device_domain_info *info;
3259 struct intel_iommu *iommu;
3260 unsigned long flags;
3261 int found = 0;
3262 struct list_head *entry, *tmp;
3263
David Woodhouse276dbf92009-04-04 01:45:37 +01003264 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3265 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003266 if (!iommu)
3267 return;
3268
3269 spin_lock_irqsave(&device_domain_lock, flags);
3270 list_for_each_safe(entry, tmp, &domain->devices) {
3271 info = list_entry(entry, struct device_domain_info, link);
David Woodhouse276dbf92009-04-04 01:45:37 +01003272 /* No need to compare PCI domain; it has to be the same */
Weidong Hanc7151a82008-12-08 22:51:37 +08003273 if (info->bus == pdev->bus->number &&
3274 info->devfn == pdev->devfn) {
3275 list_del(&info->link);
3276 list_del(&info->global);
3277 if (info->dev)
3278 info->dev->dev.archdata.iommu = NULL;
3279 spin_unlock_irqrestore(&device_domain_lock, flags);
3280
Yu Zhao93a23a72009-05-18 13:51:37 +08003281 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003282 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003283 iommu_detach_dependent_devices(iommu, pdev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003284 free_devinfo_mem(info);
3285
3286 spin_lock_irqsave(&device_domain_lock, flags);
3287
3288 if (found)
3289 break;
3290 else
3291 continue;
3292 }
3293
3294 /* if there is no other devices under the same iommu
3295 * owned by this domain, clear this iommu in iommu_bmp
3296 * update iommu count and coherency
3297 */
David Woodhouse276dbf92009-04-04 01:45:37 +01003298 if (iommu == device_to_iommu(info->segment, info->bus,
3299 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08003300 found = 1;
3301 }
3302
3303 if (found == 0) {
3304 unsigned long tmp_flags;
3305 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
3306 clear_bit(iommu->seq_id, &domain->iommu_bmp);
3307 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003308 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003309 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
3310 }
3311
3312 spin_unlock_irqrestore(&device_domain_lock, flags);
3313}
3314
3315static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
3316{
3317 struct device_domain_info *info;
3318 struct intel_iommu *iommu;
3319 unsigned long flags1, flags2;
3320
3321 spin_lock_irqsave(&device_domain_lock, flags1);
3322 while (!list_empty(&domain->devices)) {
3323 info = list_entry(domain->devices.next,
3324 struct device_domain_info, link);
3325 list_del(&info->link);
3326 list_del(&info->global);
3327 if (info->dev)
3328 info->dev->dev.archdata.iommu = NULL;
3329
3330 spin_unlock_irqrestore(&device_domain_lock, flags1);
3331
Yu Zhao93a23a72009-05-18 13:51:37 +08003332 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf92009-04-04 01:45:37 +01003333 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003334 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003335 iommu_detach_dependent_devices(iommu, info->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003336
3337 /* clear this iommu in iommu_bmp, update iommu count
Sheng Yang58c610b2009-03-18 15:33:05 +08003338 * and capabilities
Weidong Hanc7151a82008-12-08 22:51:37 +08003339 */
3340 spin_lock_irqsave(&domain->iommu_lock, flags2);
3341 if (test_and_clear_bit(iommu->seq_id,
3342 &domain->iommu_bmp)) {
3343 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003344 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003345 }
3346 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
3347
3348 free_devinfo_mem(info);
3349 spin_lock_irqsave(&device_domain_lock, flags1);
3350 }
3351 spin_unlock_irqrestore(&device_domain_lock, flags1);
3352}
3353
Weidong Han5e98c4b2008-12-08 23:03:27 +08003354/* domain id for virtual machine, it won't be set in context */
3355static unsigned long vm_domid;
3356
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003357static int vm_domain_min_agaw(struct dmar_domain *domain)
3358{
3359 int i;
3360 int min_agaw = domain->agaw;
3361
3362 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
3363 for (; i < g_num_of_iommus; ) {
3364 if (min_agaw > g_iommus[i]->agaw)
3365 min_agaw = g_iommus[i]->agaw;
3366
3367 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
3368 }
3369
3370 return min_agaw;
3371}
3372
Weidong Han5e98c4b2008-12-08 23:03:27 +08003373static struct dmar_domain *iommu_alloc_vm_domain(void)
3374{
3375 struct dmar_domain *domain;
3376
3377 domain = alloc_domain_mem();
3378 if (!domain)
3379 return NULL;
3380
3381 domain->id = vm_domid++;
3382 memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
3383 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
3384
3385 return domain;
3386}
3387
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003388static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08003389{
3390 int adjust_width;
3391
3392 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003393 spin_lock_init(&domain->iommu_lock);
3394
3395 domain_reserve_special_ranges(domain);
3396
3397 /* calculate AGAW */
3398 domain->gaw = guest_width;
3399 adjust_width = guestwidth_to_adjustwidth(guest_width);
3400 domain->agaw = width_to_agaw(adjust_width);
3401
3402 INIT_LIST_HEAD(&domain->devices);
3403
3404 domain->iommu_count = 0;
3405 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08003406 domain->iommu_snooping = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003407 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08003408
3409 /* always allocate the top pgd */
3410 domain->pgd = (struct dma_pte *)alloc_pgtable_page();
3411 if (!domain->pgd)
3412 return -ENOMEM;
3413 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
3414 return 0;
3415}
3416
3417static void iommu_free_vm_domain(struct dmar_domain *domain)
3418{
3419 unsigned long flags;
3420 struct dmar_drhd_unit *drhd;
3421 struct intel_iommu *iommu;
3422 unsigned long i;
3423 unsigned long ndomains;
3424
3425 for_each_drhd_unit(drhd) {
3426 if (drhd->ignored)
3427 continue;
3428 iommu = drhd->iommu;
3429
3430 ndomains = cap_ndoms(iommu->cap);
3431 i = find_first_bit(iommu->domain_ids, ndomains);
3432 for (; i < ndomains; ) {
3433 if (iommu->domains[i] == domain) {
3434 spin_lock_irqsave(&iommu->lock, flags);
3435 clear_bit(i, iommu->domain_ids);
3436 iommu->domains[i] = NULL;
3437 spin_unlock_irqrestore(&iommu->lock, flags);
3438 break;
3439 }
3440 i = find_next_bit(iommu->domain_ids, ndomains, i+1);
3441 }
3442 }
3443}
3444
3445static void vm_domain_exit(struct dmar_domain *domain)
3446{
Weidong Han5e98c4b2008-12-08 23:03:27 +08003447 /* Domain 0 is reserved, so dont process it */
3448 if (!domain)
3449 return;
3450
3451 vm_domain_remove_all_dev_info(domain);
3452 /* destroy iovas */
3453 put_iova_domain(&domain->iovad);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003454
3455 /* clear ptes */
David Woodhouse595badf2009-06-27 22:09:11 +01003456 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003457
3458 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01003459 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003460
3461 iommu_free_vm_domain(domain);
3462 free_domain_mem(domain);
3463}
3464
Joerg Roedel5d450802008-12-03 14:52:32 +01003465static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003466{
Joerg Roedel5d450802008-12-03 14:52:32 +01003467 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03003468
Joerg Roedel5d450802008-12-03 14:52:32 +01003469 dmar_domain = iommu_alloc_vm_domain();
3470 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03003471 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003472 "intel_iommu_domain_init: dmar_domain == NULL\n");
3473 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003474 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003475 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03003476 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003477 "intel_iommu_domain_init() failed\n");
3478 vm_domain_exit(dmar_domain);
3479 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003480 }
Joerg Roedel5d450802008-12-03 14:52:32 +01003481 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003482
Joerg Roedel5d450802008-12-03 14:52:32 +01003483 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003484}
Kay, Allen M38717942008-09-09 18:37:29 +03003485
Joerg Roedel5d450802008-12-03 14:52:32 +01003486static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003487{
Joerg Roedel5d450802008-12-03 14:52:32 +01003488 struct dmar_domain *dmar_domain = domain->priv;
3489
3490 domain->priv = NULL;
3491 vm_domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03003492}
Kay, Allen M38717942008-09-09 18:37:29 +03003493
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003494static int intel_iommu_attach_device(struct iommu_domain *domain,
3495 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003496{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003497 struct dmar_domain *dmar_domain = domain->priv;
3498 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003499 struct intel_iommu *iommu;
3500 int addr_width;
3501 u64 end;
Kay, Allen M38717942008-09-09 18:37:29 +03003502
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003503 /* normally pdev is not mapped */
3504 if (unlikely(domain_context_mapped(pdev))) {
3505 struct dmar_domain *old_domain;
3506
3507 old_domain = find_domain(pdev);
3508 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003509 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
3510 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
3511 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003512 else
3513 domain_remove_dev_info(old_domain);
3514 }
3515 }
3516
David Woodhouse276dbf92009-04-04 01:45:37 +01003517 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3518 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003519 if (!iommu)
3520 return -ENODEV;
3521
3522 /* check if this iommu agaw is sufficient for max mapped address */
3523 addr_width = agaw_to_width(iommu->agaw);
3524 end = DOMAIN_MAX_ADDR(addr_width);
3525 end = end & VTD_PAGE_MASK;
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003526 if (end < dmar_domain->max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003527 printk(KERN_ERR "%s: iommu agaw (%d) is not "
3528 "sufficient for the mapped address (%llx)\n",
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003529 __func__, iommu->agaw, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003530 return -EFAULT;
3531 }
3532
David Woodhouse5fe60f42009-08-09 10:53:41 +01003533 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003534}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003535
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003536static void intel_iommu_detach_device(struct iommu_domain *domain,
3537 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003538{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003539 struct dmar_domain *dmar_domain = domain->priv;
3540 struct pci_dev *pdev = to_pci_dev(dev);
3541
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003542 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03003543}
Kay, Allen M38717942008-09-09 18:37:29 +03003544
Joerg Roedeldde57a22008-12-03 15:04:09 +01003545static int intel_iommu_map_range(struct iommu_domain *domain,
3546 unsigned long iova, phys_addr_t hpa,
3547 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03003548{
Joerg Roedeldde57a22008-12-03 15:04:09 +01003549 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003550 u64 max_addr;
3551 int addr_width;
Joerg Roedeldde57a22008-12-03 15:04:09 +01003552 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003553 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003554
Joerg Roedeldde57a22008-12-03 15:04:09 +01003555 if (iommu_prot & IOMMU_READ)
3556 prot |= DMA_PTE_READ;
3557 if (iommu_prot & IOMMU_WRITE)
3558 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08003559 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
3560 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01003561
David Woodhouse163cc522009-06-28 00:51:17 +01003562 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01003563 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003564 int min_agaw;
3565 u64 end;
3566
3567 /* check if minimum agaw is sufficient for mapped address */
Joerg Roedeldde57a22008-12-03 15:04:09 +01003568 min_agaw = vm_domain_min_agaw(dmar_domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003569 addr_width = agaw_to_width(min_agaw);
3570 end = DOMAIN_MAX_ADDR(addr_width);
3571 end = end & VTD_PAGE_MASK;
3572 if (end < max_addr) {
3573 printk(KERN_ERR "%s: iommu agaw (%d) is not "
3574 "sufficient for the mapped address (%llx)\n",
3575 __func__, min_agaw, max_addr);
3576 return -EFAULT;
3577 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01003578 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003579 }
David Woodhousead051222009-06-28 14:22:28 +01003580 /* Round up size to next multiple of PAGE_SIZE, if it and
3581 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01003582 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01003583 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
3584 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003585 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03003586}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003587
Joerg Roedeldde57a22008-12-03 15:04:09 +01003588static void intel_iommu_unmap_range(struct iommu_domain *domain,
3589 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003590{
Joerg Roedeldde57a22008-12-03 15:04:09 +01003591 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003592
Sheng Yang4b99d352009-07-08 11:52:52 +01003593 if (!size)
3594 return;
3595
David Woodhouse163cc522009-06-28 00:51:17 +01003596 dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
3597 (iova + size - 1) >> VTD_PAGE_SHIFT);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003598
David Woodhouse163cc522009-06-28 00:51:17 +01003599 if (dmar_domain->max_addr == iova + size)
3600 dmar_domain->max_addr = iova;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003601}
Kay, Allen M38717942008-09-09 18:37:29 +03003602
Joerg Roedeld14d6572008-12-03 15:06:57 +01003603static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
3604 unsigned long iova)
Kay, Allen M38717942008-09-09 18:37:29 +03003605{
Joerg Roedeld14d6572008-12-03 15:06:57 +01003606 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03003607 struct dma_pte *pte;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003608 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003609
David Woodhouseb026fd22009-06-28 10:37:25 +01003610 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT);
Kay, Allen M38717942008-09-09 18:37:29 +03003611 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003612 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03003613
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003614 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03003615}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003616
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003617static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
3618 unsigned long cap)
3619{
3620 struct dmar_domain *dmar_domain = domain->priv;
3621
3622 if (cap == IOMMU_CAP_CACHE_COHERENCY)
3623 return dmar_domain->iommu_snooping;
3624
3625 return 0;
3626}
3627
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003628static struct iommu_ops intel_iommu_ops = {
3629 .domain_init = intel_iommu_domain_init,
3630 .domain_destroy = intel_iommu_domain_destroy,
3631 .attach_dev = intel_iommu_attach_device,
3632 .detach_dev = intel_iommu_detach_device,
3633 .map = intel_iommu_map_range,
3634 .unmap = intel_iommu_unmap_range,
3635 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003636 .domain_has_cap = intel_iommu_domain_has_cap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003637};
David Woodhouse9af88142009-02-13 23:18:03 +00003638
3639static void __devinit quirk_iommu_rwbf(struct pci_dev *dev)
3640{
3641 /*
3642 * Mobile 4 Series Chipset neglects to set RWBF capability,
3643 * but needs it:
3644 */
3645 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
3646 rwbf_quirk = 1;
3647}
3648
3649DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);