blob: 0fecd95ba2715d5c1dca4990c8155d86c1ed999e [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070018#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020019#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080020#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020021#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010022#include <linux/wait.h>
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080023#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#include <asm/irq.h>
26#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010027#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010029struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040030struct module;
David Howells57a58a92006-10-05 13:06:34 +010031struct irq_desc;
Thomas Gleixner78129572011-02-10 15:14:20 +010032struct irq_data;
Harvey Harrisonec701582008-02-08 04:19:55 -080033typedef void (*irq_flow_handler_t)(unsigned int irq,
David Howells7d12e782006-10-05 14:55:46 +010034 struct irq_desc *desc);
Thomas Gleixner78129572011-02-10 15:14:20 +010035typedef void (*irq_preflow_handler_t)(struct irq_data *data);
David Howells57a58a92006-10-05 13:06:34 +010036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/*
38 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070039 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010040 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070041 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010042 * IRQ_TYPE_NONE - default, unspecified type
43 * IRQ_TYPE_EDGE_RISING - rising edge triggered
44 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
45 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
46 * IRQ_TYPE_LEVEL_HIGH - high level triggered
47 * IRQ_TYPE_LEVEL_LOW - low level triggered
48 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
49 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000050 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
51 * to setup the HW to a sane default (used
52 * by irqdomain map() callbacks to synchronize
53 * the HW state and SW flags for a newly
54 * allocated descriptor).
55 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010056 * IRQ_TYPE_PROBE - Special flag for probing in progress
57 *
58 * Bits which can be modified via irq_set/clear/modify_status_flags()
59 * IRQ_LEVEL - Interrupt is level type. Will be also
60 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020061 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010062 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
63 * it from affinity setting
64 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
65 * IRQ_NOREQUEST - Interrupt cannot be requested via
66 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090067 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010068 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
69 * request/setup_irq()
70 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
71 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
72 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010073 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010074 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
75 * it from the spurious interrupt detection
76 * mechanism and from core side polling.
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010078enum {
79 IRQ_TYPE_NONE = 0x00000000,
80 IRQ_TYPE_EDGE_RISING = 0x00000001,
81 IRQ_TYPE_EDGE_FALLING = 0x00000002,
82 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
83 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
84 IRQ_TYPE_LEVEL_LOW = 0x00000008,
85 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
86 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000087 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010088
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010089 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070090
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010091 IRQ_LEVEL = (1 << 8),
92 IRQ_PER_CPU = (1 << 9),
93 IRQ_NOPROBE = (1 << 10),
94 IRQ_NOREQUEST = (1 << 11),
95 IRQ_NOAUTOEN = (1 << 12),
96 IRQ_NO_BALANCING = (1 << 13),
97 IRQ_MOVE_PCNTXT = (1 << 14),
98 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090099 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100100 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100101 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100102};
Thomas Gleixner950f4422007-02-16 01:27:24 -0800103
Thomas Gleixner44247182010-09-28 10:40:18 +0200104#define IRQF_MODIFY_MASK \
105 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100106 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100107 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
108 IRQ_IS_POLLED)
Thomas Gleixner44247182010-09-28 10:40:18 +0200109
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100110#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
111
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100112/*
113 * Return value for chip->irq_set_affinity()
114 *
115 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
116 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
117 */
118enum {
119 IRQ_SET_MASK_OK = 0,
120 IRQ_SET_MASK_OK_NOCOPY,
121};
122
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700123struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600124struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700125
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700126/**
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000127 * struct irq_data - per irq and irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000128 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000129 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600130 * @hwirq: hardware interrupt number, local to the interrupt domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000131 * @node: node index useful for balancing
Randy Dunlap30398bf2011-03-18 09:33:56 -0700132 * @state_use_accessors: status information for irq chip functions.
Thomas Gleixner91c49912011-02-03 20:48:29 +0100133 * Use accessor functions to deal with it
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000134 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600135 * @domain: Interrupt translation domain; responsible for mapping
136 * between hwirq number and linux irq number.
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000137 * @handler_data: per-IRQ data for the irq_chip methods
138 * @chip_data: platform-specific per-chip private data for the chip
139 * methods, to allow shared chip implementations
140 * @msi_desc: MSI descriptor
141 * @affinity: IRQ affinity on SMP
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000142 *
143 * The fields here need to overlay the ones in irq_desc until we
144 * cleaned up the direct references and switched everything over to
145 * irq_data.
146 */
147struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000148 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000149 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600150 unsigned long hwirq;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000151 unsigned int node;
Thomas Gleixner91c49912011-02-03 20:48:29 +0100152 unsigned int state_use_accessors;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000153 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600154 struct irq_domain *domain;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000155 void *handler_data;
156 void *chip_data;
157 struct msi_desc *msi_desc;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000158 cpumask_var_t affinity;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000159};
160
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100161/*
162 * Bit masks for irq_data.state
163 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100164 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100165 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Thomas Gleixnera0056772011-02-08 17:11:03 +0100166 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
167 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100168 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100169 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100170 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
171 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100172 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
173 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200174 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
175 * IRQD_IRQ_MASKED - Masked state of the interrupt
176 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200177 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100178 */
179enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100180 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100181 IRQD_SETAFFINITY_PENDING = (1 << 8),
182 IRQD_NO_BALANCING = (1 << 10),
183 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100184 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100185 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100186 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100187 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200188 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200189 IRQD_IRQ_MASKED = (1 << 17),
190 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200191 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100192};
193
194static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
195{
196 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
197}
198
Thomas Gleixnera0056772011-02-08 17:11:03 +0100199static inline bool irqd_is_per_cpu(struct irq_data *d)
200{
201 return d->state_use_accessors & IRQD_PER_CPU;
202}
203
204static inline bool irqd_can_balance(struct irq_data *d)
205{
206 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
207}
208
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100209static inline bool irqd_affinity_was_set(struct irq_data *d)
210{
211 return d->state_use_accessors & IRQD_AFFINITY_SET;
212}
213
Thomas Gleixneree38c042011-03-28 17:11:13 +0200214static inline void irqd_mark_affinity_was_set(struct irq_data *d)
215{
216 d->state_use_accessors |= IRQD_AFFINITY_SET;
217}
218
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100219static inline u32 irqd_get_trigger_type(struct irq_data *d)
220{
221 return d->state_use_accessors & IRQD_TRIGGER_MASK;
222}
223
224/*
225 * Must only be called inside irq_chip.irq_set_type() functions.
226 */
227static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
228{
229 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
230 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
231}
232
233static inline bool irqd_is_level_type(struct irq_data *d)
234{
235 return d->state_use_accessors & IRQD_LEVEL;
236}
237
Thomas Gleixner7f942262011-02-10 19:46:26 +0100238static inline bool irqd_is_wakeup_set(struct irq_data *d)
239{
240 return d->state_use_accessors & IRQD_WAKEUP_STATE;
241}
242
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100243static inline bool irqd_can_move_in_process_context(struct irq_data *d)
244{
245 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
246}
247
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200248static inline bool irqd_irq_disabled(struct irq_data *d)
249{
250 return d->state_use_accessors & IRQD_IRQ_DISABLED;
251}
252
Thomas Gleixner32f41252011-03-28 14:10:52 +0200253static inline bool irqd_irq_masked(struct irq_data *d)
254{
255 return d->state_use_accessors & IRQD_IRQ_MASKED;
256}
257
258static inline bool irqd_irq_inprogress(struct irq_data *d)
259{
260 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
261}
262
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200263static inline bool irqd_is_wakeup_armed(struct irq_data *d)
264{
265 return d->state_use_accessors & IRQD_WAKEUP_ARMED;
266}
267
268
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200269/*
270 * Functions for chained handlers which can be enabled/disabled by the
271 * standard disable_irq/enable_irq calls. Must be called with
272 * irq_desc->lock held.
273 */
274static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
275{
276 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
277}
278
279static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
280{
281 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
282}
283
Grant Likelya699e4e2012-04-03 07:11:04 -0600284static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
285{
286 return d->hwirq;
287}
288
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000289/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700290 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700291 *
292 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000293 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
294 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
295 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
296 * @irq_disable: disable the interrupt
297 * @irq_ack: start of a new interrupt
298 * @irq_mask: mask an interrupt source
299 * @irq_mask_ack: ack and mask an interrupt source
300 * @irq_unmask: unmask an interrupt source
301 * @irq_eoi: end of interrupt
302 * @irq_set_affinity: set the CPU affinity on SMP machines
303 * @irq_retrigger: resend an IRQ to the CPU
304 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
305 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
306 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
307 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700308 * @irq_cpu_online: configure an interrupt source for a secondary CPU
309 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200310 * @irq_suspend: function called from core code on suspend once per chip
311 * @irq_resume: function called from core code on resume once per chip
312 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000313 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100314 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100315 * @irq_request_resources: optional to request resources before calling
316 * any other callback related to this irq
317 * @irq_release_resources: optional to release resources acquired with
318 * irq_request_resources
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100319 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700321struct irq_chip {
322 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000323 unsigned int (*irq_startup)(struct irq_data *data);
324 void (*irq_shutdown)(struct irq_data *data);
325 void (*irq_enable)(struct irq_data *data);
326 void (*irq_disable)(struct irq_data *data);
327
328 void (*irq_ack)(struct irq_data *data);
329 void (*irq_mask)(struct irq_data *data);
330 void (*irq_mask_ack)(struct irq_data *data);
331 void (*irq_unmask)(struct irq_data *data);
332 void (*irq_eoi)(struct irq_data *data);
333
334 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
335 int (*irq_retrigger)(struct irq_data *data);
336 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
337 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
338
339 void (*irq_bus_lock)(struct irq_data *data);
340 void (*irq_bus_sync_unlock)(struct irq_data *data);
341
David Daney0fdb4b22011-03-25 12:38:49 -0700342 void (*irq_cpu_online)(struct irq_data *data);
343 void (*irq_cpu_offline)(struct irq_data *data);
344
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200345 void (*irq_suspend)(struct irq_data *data);
346 void (*irq_resume)(struct irq_data *data);
347 void (*irq_pm_shutdown)(struct irq_data *data);
348
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000349 void (*irq_calc_mask)(struct irq_data *data);
350
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100351 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100352 int (*irq_request_resources)(struct irq_data *data);
353 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100354
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100355 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356};
357
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100358/*
359 * irq_chip specific flags
360 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100361 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
362 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100363 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200364 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
365 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530366 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100367 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100368 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100369 */
370enum {
371 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100372 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100373 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200374 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530375 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200376 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100377 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100378};
379
Thomas Gleixnere1447102010-10-01 16:03:45 +0200380/* This include will go away once we isolated irq_desc usage to core code */
381#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200382
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700383/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700384 * Pick up the arch-dependent methods:
385 */
386#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200388#ifndef NR_IRQS_LEGACY
389# define NR_IRQS_LEGACY 0
390#endif
391
Thomas Gleixner1318a482010-09-27 21:01:37 +0200392#ifndef ARCH_IRQ_INIT_FLAGS
393# define ARCH_IRQ_INIT_FLAGS 0
394#endif
395
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100396#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200397
Thomas Gleixnere1447102010-10-01 16:03:45 +0200398struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700399extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900400extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100401extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
402extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
David Daney0fdb4b22011-03-25 12:38:49 -0700404extern void irq_cpu_online(void);
405extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000406extern int irq_set_affinity_locked(struct irq_data *data,
407 const struct cpumask *cpumask, bool force);
David Daney0fdb4b22011-03-25 12:38:49 -0700408
Thomas Gleixner3a3856d2010-10-04 13:47:12 +0200409#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100410void irq_move_irq(struct irq_data *data);
411void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200412#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100413static inline void irq_move_irq(struct irq_data *data) { }
414static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200415#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700419#ifdef CONFIG_HARDIRQS_SW_RESEND
420int irq_set_parent(int irq, int parent_irq);
421#else
422static inline int irq_set_parent(int irq, int parent_irq)
423{
424 return 0;
425}
426#endif
427
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700428/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700429 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100430 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700431 */
Harvey Harrisonec701582008-02-08 04:19:55 -0800432extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
433extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
434extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
Thomas Gleixner0521c8f2011-03-28 16:13:24 +0200435extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800436extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
437extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100438extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800439extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100440extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700441
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700442/* Handling of unhandled and spurious interrupts: */
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700443extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
Thomas Gleixnerbedd30d2008-09-30 23:14:27 +0200444 irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Thomas Gleixnera4633ad2006-06-29 02:24:48 -0700446
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700447/* Enable/disable irq debugging output: */
448extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700450/* Checks whether the interrupt can be requested by request_irq(): */
451extern int can_request_irq(unsigned int irq, unsigned long irqflags);
452
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100453/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700454extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100455extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700456
457extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100458irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700459 irq_flow_handler_t handle, const char *name);
460
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100461static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
462 irq_flow_handler_t handle)
463{
464 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
465}
466
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100467extern int irq_set_percpu_devid(unsigned int irq);
468
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700469extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100470__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700471 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700472
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700473static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100474irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700475{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100476 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700477}
478
479/*
480 * Set a highlevel chained flow handler for a given IRQ.
481 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900482 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700483 */
484static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100485irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700486{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100487 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700488}
489
Thomas Gleixner44247182010-09-28 10:40:18 +0200490void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
491
492static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
493{
494 irq_modify_status(irq, 0, set);
495}
496
497static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
498{
499 irq_modify_status(irq, clr, 0);
500}
501
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100502static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200503{
504 irq_modify_status(irq, 0, IRQ_NOPROBE);
505}
506
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100507static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200508{
509 irq_modify_status(irq, IRQ_NOPROBE, 0);
510}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800511
Paul Mundt7f1b1242011-04-07 06:01:44 +0900512static inline void irq_set_nothread(unsigned int irq)
513{
514 irq_modify_status(irq, 0, IRQ_NOTHREAD);
515}
516
517static inline void irq_set_thread(unsigned int irq)
518{
519 irq_modify_status(irq, IRQ_NOTHREAD, 0);
520}
521
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100522static inline void irq_set_nested_thread(unsigned int irq, bool nest)
523{
524 if (nest)
525 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
526 else
527 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
528}
529
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100530static inline void irq_set_percpu_devid_flags(unsigned int irq)
531{
532 irq_set_status_flags(irq,
533 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
534 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
535}
536
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700537/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100538extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
539extern int irq_set_handler_data(unsigned int irq, void *data);
540extern int irq_set_chip_data(unsigned int irq, void *data);
541extern int irq_set_irq_type(unsigned int irq, unsigned int type);
542extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100543extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
544 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200545extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700546
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100547static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200548{
549 struct irq_data *d = irq_get_irq_data(irq);
550 return d ? d->chip : NULL;
551}
552
553static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
554{
555 return d->chip;
556}
557
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100558static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200559{
560 struct irq_data *d = irq_get_irq_data(irq);
561 return d ? d->chip_data : NULL;
562}
563
564static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
565{
566 return d->chip_data;
567}
568
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100569static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200570{
571 struct irq_data *d = irq_get_irq_data(irq);
572 return d ? d->handler_data : NULL;
573}
574
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100575static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200576{
577 return d->handler_data;
578}
579
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100580static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200581{
582 struct irq_data *d = irq_get_irq_data(irq);
583 return d ? d->msi_desc : NULL;
584}
585
586static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
587{
588 return d->msi_desc;
589}
590
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200591static inline u32 irq_get_trigger_type(unsigned int irq)
592{
593 struct irq_data *d = irq_get_irq_data(irq);
594 return d ? irqd_get_trigger_type(d) : 0;
595}
596
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200597unsigned int arch_dynirq_lower_bound(unsigned int from);
598
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200599int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
600 struct module *owner);
601
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400602/* use macros to avoid needing export.h for THIS_MODULE */
603#define irq_alloc_descs(irq, from, cnt, node) \
604 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
605
606#define irq_alloc_desc(node) \
607 irq_alloc_descs(-1, 0, 1, node)
608
609#define irq_alloc_desc_at(at, node) \
610 irq_alloc_descs(at, at, 1, node)
611
612#define irq_alloc_desc_from(from, node) \
613 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200614
Alexander Gordeev51906e72012-11-19 16:01:29 +0100615#define irq_alloc_descs_from(from, cnt, node) \
616 irq_alloc_descs(-1, from, cnt, node)
617
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200618void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200619static inline void irq_free_desc(unsigned int irq)
620{
621 irq_free_descs(irq, 1);
622}
623
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000624#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
625unsigned int irq_alloc_hwirqs(int cnt, int node);
626static inline unsigned int irq_alloc_hwirq(int node)
627{
628 return irq_alloc_hwirqs(1, node);
629}
630void irq_free_hwirqs(unsigned int from, int cnt);
631static inline void irq_free_hwirq(unsigned int irq)
632{
633 return irq_free_hwirqs(irq, 1);
634}
635int arch_setup_hwirq(unsigned int irq, int node);
636void arch_teardown_hwirq(unsigned int irq);
637#endif
638
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000639#ifdef CONFIG_GENERIC_IRQ_LEGACY
640void irq_init_desc(unsigned int irq);
641#endif
642
Thomas Gleixner7d828062011-04-03 11:42:53 +0200643/**
644 * struct irq_chip_regs - register offsets for struct irq_gci
645 * @enable: Enable register offset to reg_base
646 * @disable: Disable register offset to reg_base
647 * @mask: Mask register offset to reg_base
648 * @ack: Ack register offset to reg_base
649 * @eoi: Eoi register offset to reg_base
650 * @type: Type configuration register offset to reg_base
651 * @polarity: Polarity configuration register offset to reg_base
652 */
653struct irq_chip_regs {
654 unsigned long enable;
655 unsigned long disable;
656 unsigned long mask;
657 unsigned long ack;
658 unsigned long eoi;
659 unsigned long type;
660 unsigned long polarity;
661};
662
663/**
664 * struct irq_chip_type - Generic interrupt chip instance for a flow type
665 * @chip: The real interrupt chip which provides the callbacks
666 * @regs: Register offsets for this chip
667 * @handler: Flow handler associated with this chip
668 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000669 * @mask_cache_priv: Cached mask register private to the chip type
670 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200671 *
672 * A irq_generic_chip can have several instances of irq_chip_type when
673 * it requires different functions and register offsets for different
674 * flow types.
675 */
676struct irq_chip_type {
677 struct irq_chip chip;
678 struct irq_chip_regs regs;
679 irq_flow_handler_t handler;
680 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000681 u32 mask_cache_priv;
682 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200683};
684
685/**
686 * struct irq_chip_generic - Generic irq chip data structure
687 * @lock: Lock to protect register and cache data access
688 * @reg_base: Register base address (virtual)
Kevin Cernekee2b280372014-11-06 22:44:18 -0800689 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
690 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200691 * @irq_base: Interrupt base nr for this chip
692 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000693 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200694 * @type_cache: Cached type register
695 * @polarity_cache: Cached polarity register
696 * @wake_enabled: Interrupt can wakeup from suspend
697 * @wake_active: Interrupt is marked as an wakeup from suspend source
698 * @num_ct: Number of available irq_chip_type instances (usually 1)
699 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000700 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100701 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000702 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200703 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200704 * @chip_types: Array of interrupt irq_chip_types
705 *
706 * Note, that irq_chip_generic can have multiple irq_chip_type
707 * implementations which can be associated to a particular irq line of
708 * an irq_chip_generic instance. That allows to share and protect
709 * state in an irq_chip_generic instance when we need to implement
710 * different flow mechanisms (level/edge) for it.
711 */
712struct irq_chip_generic {
713 raw_spinlock_t lock;
714 void __iomem *reg_base;
Kevin Cernekee2b280372014-11-06 22:44:18 -0800715 u32 (*reg_readl)(void __iomem *addr);
716 void (*reg_writel)(u32 val, void __iomem *addr);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200717 unsigned int irq_base;
718 unsigned int irq_cnt;
719 u32 mask_cache;
720 u32 type_cache;
721 u32 polarity_cache;
722 u32 wake_enabled;
723 u32 wake_active;
724 unsigned int num_ct;
725 void *private;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000726 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100727 unsigned long unused;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000728 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200729 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200730 struct irq_chip_type chip_types[0];
731};
732
733/**
734 * enum irq_gc_flags - Initialization flags for generic irq chips
735 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
736 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
737 * irq chips which need to call irq_set_wake() on
738 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000739 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000740 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Thomas Gleixner7d828062011-04-03 11:42:53 +0200741 */
742enum irq_gc_flags {
743 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
744 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000745 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000746 IRQ_GC_NO_MASK = 1 << 3,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200747};
748
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000749/*
750 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
751 * @irqs_per_chip: Number of interrupts per chip
752 * @num_chips: Number of chips
753 * @irq_flags_to_set: IRQ* flags to set on irq setup
754 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
755 * @gc_flags: Generic chip specific setup flags
756 * @gc: Array of pointers to generic interrupt chips
757 */
758struct irq_domain_chip_generic {
759 unsigned int irqs_per_chip;
760 unsigned int num_chips;
761 unsigned int irq_flags_to_clear;
762 unsigned int irq_flags_to_set;
763 enum irq_gc_flags gc_flags;
764 struct irq_chip_generic *gc[0];
765};
766
Thomas Gleixner7d828062011-04-03 11:42:53 +0200767/* Generic chip callback functions */
768void irq_gc_noop(struct irq_data *d);
769void irq_gc_mask_disable_reg(struct irq_data *d);
770void irq_gc_mask_set_bit(struct irq_data *d);
771void irq_gc_mask_clr_bit(struct irq_data *d);
772void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400773void irq_gc_ack_set_bit(struct irq_data *d);
774void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200775void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
776void irq_gc_eoi(struct irq_data *d);
777int irq_gc_set_wake(struct irq_data *d, unsigned int on);
778
779/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200780int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
781 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200782struct irq_chip_generic *
783irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
784 void __iomem *reg_base, irq_flow_handler_t handler);
785void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
786 enum irq_gc_flags flags, unsigned int clr,
787 unsigned int set);
788int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200789void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
790 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200791
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000792struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
793int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
794 int num_ct, const char *name,
795 irq_flow_handler_t handler,
796 unsigned int clr, unsigned int set,
797 enum irq_gc_flags flags);
798
799
Thomas Gleixner7d828062011-04-03 11:42:53 +0200800static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
801{
802 return container_of(d->chip, struct irq_chip_type, chip);
803}
804
805#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
806
807#ifdef CONFIG_SMP
808static inline void irq_gc_lock(struct irq_chip_generic *gc)
809{
810 raw_spin_lock(&gc->lock);
811}
812
813static inline void irq_gc_unlock(struct irq_chip_generic *gc)
814{
815 raw_spin_unlock(&gc->lock);
816}
817#else
818static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
819static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
820#endif
821
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800822static inline void irq_reg_writel(struct irq_chip_generic *gc,
823 u32 val, int reg_offset)
824{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800825 if (gc->reg_writel)
826 gc->reg_writel(val, gc->reg_base + reg_offset);
827 else
828 writel(val, gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800829}
830
831static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
832 int reg_offset)
833{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800834 if (gc->reg_readl)
835 return gc->reg_readl(gc->reg_base + reg_offset);
836 else
837 return readl(gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800838}
839
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700840#endif /* _LINUX_IRQ_H */