blob: 77be2d0558bd9710ba4cacf7ccf393d09b80dcf5 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf2016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
57#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
58
Joerg Roedel815b33f2011-04-06 17:26:49 +020059#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020060
Joerg Roedel307d5852016-07-05 11:54:04 +020061/* IO virtual address start page frame number */
62#define IOVA_START_PFN (1)
63#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
64#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
65
Joerg Roedel81cd07b2016-07-07 18:01:10 +020066/* Reserved IOVA ranges */
67#define MSI_RANGE_START (0xfee00000)
68#define MSI_RANGE_END (0xfeefffff)
69#define HT_RANGE_START (0xfd00000000ULL)
70#define HT_RANGE_END (0xffffffffffULL)
71
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020072/*
73 * This bitmap is used to advertise the page sizes our hardware support
74 * to the IOMMU core, which will then use this information to split
75 * physically contiguous memory regions it is mapping into page sizes
76 * that we support.
77 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010078 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020079 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081
Joerg Roedelb6c02712008-06-26 21:27:53 +020082static DEFINE_RWLOCK(amd_iommu_devtable_lock);
83
Joerg Roedel8fa5f802011-06-09 12:24:45 +020084/* List of all available dev_data structures */
85static LIST_HEAD(dev_data_list);
86static DEFINE_SPINLOCK(dev_data_list_lock);
87
Joerg Roedel6efed632012-06-14 15:52:58 +020088LIST_HEAD(ioapic_map);
89LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040090LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020091
Joerg Roedel0feae532009-08-26 15:26:30 +020092/*
93 * Domain for untranslated devices - only allocated
94 * if iommu=pt passed on kernel cmd line.
95 */
Thierry Redingb22f6432014-06-27 09:03:12 +020096static const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010097
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010098static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010099int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100
Joerg Roedelac1534a2012-06-21 14:52:40 +0200101static struct dma_map_ops amd_iommu_dma_ops;
102
Joerg Roedel431b2a22008-07-11 17:14:22 +0200103/*
Joerg Roedel50917e22014-08-05 16:38:38 +0200104 * This struct contains device specific data for the IOMMU
105 */
106struct iommu_dev_data {
107 struct list_head list; /* For domain->dev_list */
108 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +0200109 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200110 u16 devid; /* PCI Device ID */
Joerg Roedele3156042016-04-08 15:12:24 +0200111 u16 alias; /* Alias Device ID */
Joerg Roedel50917e22014-08-05 16:38:38 +0200112 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +0200113 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +0200114 struct {
115 bool enabled;
116 int qdep;
117 } ats; /* ATS state */
118 bool pri_tlp; /* PASID TLB required for
119 PPR completions */
120 u32 errata; /* Bitmap for errata to apply */
121};
122
123/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200124 * general struct to manage commands send to an IOMMU
125 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200126struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200127 u32 data[4];
128};
129
Joerg Roedel05152a02012-06-15 16:53:51 +0200130struct kmem_cache *amd_iommu_irq_cache;
131
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200132static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200133static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100134static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700135
Joerg Roedel007b74b2015-12-21 12:53:54 +0100136/*
137 * For dynamic growth the aperture size is split into ranges of 128MB of
138 * DMA address space each. This struct represents one such range.
139 */
140struct aperture_range {
141
Joerg Roedel08c5fb92015-12-21 13:04:49 +0100142 spinlock_t bitmap_lock;
143
Joerg Roedel007b74b2015-12-21 12:53:54 +0100144 /* address allocation bitmap */
145 unsigned long *bitmap;
Joerg Roedelae62d492015-12-21 16:28:45 +0100146 unsigned long offset;
Joerg Roedel60e6a7c2015-12-21 16:53:17 +0100147 unsigned long next_bit;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100148
149 /*
150 * Array of PTE pages for the aperture. In this array we save all the
151 * leaf pages of the domain page table used for the aperture. This way
152 * we don't need to walk the page table to find a specific PTE. We can
153 * just calculate its address in constant time.
154 */
155 u64 *pte_pages[64];
Joerg Roedel007b74b2015-12-21 12:53:54 +0100156};
157
158/*
159 * Data container for a dma_ops specific protection domain
160 */
161struct dma_ops_domain {
162 /* generic protection domain information */
163 struct protection_domain domain;
164
165 /* size of the aperture for the mappings */
166 unsigned long aperture_size;
167
Joerg Roedelebaecb42015-12-21 18:11:32 +0100168 /* aperture index we start searching for free addresses */
Joerg Roedel5f6bed52015-12-22 13:34:22 +0100169 u32 __percpu *next_index;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100170
171 /* address space relevant data */
172 struct aperture_range *aperture[APERTURE_MAX_RANGES];
Joerg Roedel307d5852016-07-05 11:54:04 +0200173
174 /* IOVA RB-Tree */
175 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100176};
177
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200178static struct iova_domain reserved_iova_ranges;
179static struct lock_class_key reserved_rbtree_key;
180
Joerg Roedel15898bb2009-11-24 15:39:42 +0100181/****************************************************************************
182 *
183 * Helper functions
184 *
185 ****************************************************************************/
186
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400187static inline int match_hid_uid(struct device *dev,
188 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100189{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400190 const char *hid, *uid;
191
192 hid = acpi_device_hid(ACPI_COMPANION(dev));
193 uid = acpi_device_uid(ACPI_COMPANION(dev));
194
195 if (!hid || !(*hid))
196 return -ENODEV;
197
198 if (!uid || !(*uid))
199 return strcmp(hid, entry->hid);
200
201 if (!(*entry->uid))
202 return strcmp(hid, entry->hid);
203
204 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100205}
206
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400207static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200208{
209 struct pci_dev *pdev = to_pci_dev(dev);
210
211 return PCI_DEVID(pdev->bus->number, pdev->devfn);
212}
213
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400214static inline int get_acpihid_device_id(struct device *dev,
215 struct acpihid_map_entry **entry)
216{
217 struct acpihid_map_entry *p;
218
219 list_for_each_entry(p, &acpihid_map, list) {
220 if (!match_hid_uid(dev, p)) {
221 if (entry)
222 *entry = p;
223 return p->devid;
224 }
225 }
226 return -EINVAL;
227}
228
229static inline int get_device_id(struct device *dev)
230{
231 int devid;
232
233 if (dev_is_pci(dev))
234 devid = get_pci_device_id(dev);
235 else
236 devid = get_acpihid_device_id(dev, NULL);
237
238 return devid;
239}
240
Joerg Roedel15898bb2009-11-24 15:39:42 +0100241static struct protection_domain *to_pdomain(struct iommu_domain *dom)
242{
243 return container_of(dom, struct protection_domain, domain);
244}
245
Joerg Roedelf62dda62011-06-09 12:55:35 +0200246static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200247{
248 struct iommu_dev_data *dev_data;
249 unsigned long flags;
250
251 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
252 if (!dev_data)
253 return NULL;
254
Joerg Roedelf62dda62011-06-09 12:55:35 +0200255 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200256
257 spin_lock_irqsave(&dev_data_list_lock, flags);
258 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
259 spin_unlock_irqrestore(&dev_data_list_lock, flags);
260
261 return dev_data;
262}
263
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200264static struct iommu_dev_data *search_dev_data(u16 devid)
265{
266 struct iommu_dev_data *dev_data;
267 unsigned long flags;
268
269 spin_lock_irqsave(&dev_data_list_lock, flags);
270 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
271 if (dev_data->devid == devid)
272 goto out_unlock;
273 }
274
275 dev_data = NULL;
276
277out_unlock:
278 spin_unlock_irqrestore(&dev_data_list_lock, flags);
279
280 return dev_data;
281}
282
Joerg Roedele3156042016-04-08 15:12:24 +0200283static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
284{
285 *(u16 *)data = alias;
286 return 0;
287}
288
289static u16 get_alias(struct device *dev)
290{
291 struct pci_dev *pdev = to_pci_dev(dev);
292 u16 devid, ivrs_alias, pci_alias;
293
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200294 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200295 devid = get_device_id(dev);
296 ivrs_alias = amd_iommu_alias_table[devid];
297 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
298
299 if (ivrs_alias == pci_alias)
300 return ivrs_alias;
301
302 /*
303 * DMA alias showdown
304 *
305 * The IVRS is fairly reliable in telling us about aliases, but it
306 * can't know about every screwy device. If we don't have an IVRS
307 * reported alias, use the PCI reported alias. In that case we may
308 * still need to initialize the rlookup and dev_table entries if the
309 * alias is to a non-existent device.
310 */
311 if (ivrs_alias == devid) {
312 if (!amd_iommu_rlookup_table[pci_alias]) {
313 amd_iommu_rlookup_table[pci_alias] =
314 amd_iommu_rlookup_table[devid];
315 memcpy(amd_iommu_dev_table[pci_alias].data,
316 amd_iommu_dev_table[devid].data,
317 sizeof(amd_iommu_dev_table[pci_alias].data));
318 }
319
320 return pci_alias;
321 }
322
323 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
324 "for device %s[%04x:%04x], kernel reported alias "
325 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
326 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
327 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
328 PCI_FUNC(pci_alias));
329
330 /*
331 * If we don't have a PCI DMA alias and the IVRS alias is on the same
332 * bus, then the IVRS table may know about a quirk that we don't.
333 */
334 if (pci_alias == devid &&
335 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700336 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200337 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
338 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
339 dev_name(dev));
340 }
341
342 return ivrs_alias;
343}
344
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200345static struct iommu_dev_data *find_dev_data(u16 devid)
346{
347 struct iommu_dev_data *dev_data;
348
349 dev_data = search_dev_data(devid);
350
351 if (dev_data == NULL)
352 dev_data = alloc_dev_data(devid);
353
354 return dev_data;
355}
356
Joerg Roedel657cbb62009-11-23 15:26:46 +0100357static struct iommu_dev_data *get_dev_data(struct device *dev)
358{
359 return dev->archdata.iommu;
360}
361
Wan Zongshunb097d112016-04-01 09:06:04 -0400362/*
363* Find or create an IOMMU group for a acpihid device.
364*/
365static struct iommu_group *acpihid_device_group(struct device *dev)
366{
367 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300368 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400369
370 devid = get_acpihid_device_id(dev, &entry);
371 if (devid < 0)
372 return ERR_PTR(devid);
373
374 list_for_each_entry(p, &acpihid_map, list) {
375 if ((devid == p->devid) && p->group)
376 entry->group = p->group;
377 }
378
379 if (!entry->group)
380 entry->group = generic_device_group(dev);
381
382 return entry->group;
383}
384
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100385static bool pci_iommuv2_capable(struct pci_dev *pdev)
386{
387 static const int caps[] = {
388 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100389 PCI_EXT_CAP_ID_PRI,
390 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100391 };
392 int i, pos;
393
394 for (i = 0; i < 3; ++i) {
395 pos = pci_find_ext_capability(pdev, caps[i]);
396 if (pos == 0)
397 return false;
398 }
399
400 return true;
401}
402
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100403static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
404{
405 struct iommu_dev_data *dev_data;
406
407 dev_data = get_dev_data(&pdev->dev);
408
409 return dev_data->errata & (1 << erratum) ? true : false;
410}
411
Joerg Roedel71c70982009-11-24 16:43:06 +0100412/*
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200413 * This function actually applies the mapping to the page table of the
414 * dma_ops domain.
Joerg Roedel71c70982009-11-24 16:43:06 +0100415 */
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200416static void alloc_unity_mapping(struct dma_ops_domain *dma_dom,
417 struct unity_map_entry *e)
Joerg Roedel71c70982009-11-24 16:43:06 +0100418{
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200419 u64 addr;
Joerg Roedel71c70982009-11-24 16:43:06 +0100420
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200421 for (addr = e->address_start; addr < e->address_end;
422 addr += PAGE_SIZE) {
423 if (addr < dma_dom->aperture_size)
424 __set_bit(addr >> PAGE_SHIFT,
425 dma_dom->aperture[0]->bitmap);
Joerg Roedel71c70982009-11-24 16:43:06 +0100426 }
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200427}
Joerg Roedel71c70982009-11-24 16:43:06 +0100428
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200429/*
430 * Inits the unity mappings required for a specific device
431 */
432static void init_unity_mappings_for_device(struct device *dev,
433 struct dma_ops_domain *dma_dom)
434{
435 struct unity_map_entry *e;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400436 int devid;
Joerg Roedel71c70982009-11-24 16:43:06 +0100437
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200438 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200439 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400440 return;
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200441
442 list_for_each_entry(e, &amd_iommu_unity_map, list) {
443 if (!(devid >= e->devid_start && devid <= e->devid_end))
444 continue;
445 alloc_unity_mapping(dma_dom, e);
446 }
Joerg Roedel71c70982009-11-24 16:43:06 +0100447}
448
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100449/*
450 * This function checks if the driver got a valid device from the caller to
451 * avoid dereferencing invalid pointers.
452 */
453static bool check_device(struct device *dev)
454{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400455 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100456
457 if (!dev || !dev->dma_mask)
458 return false;
459
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100460 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200461 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400462 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100463
464 /* Out of our scope? */
465 if (devid > amd_iommu_last_bdf)
466 return false;
467
468 if (amd_iommu_rlookup_table[devid] == NULL)
469 return false;
470
471 return true;
472}
473
Alex Williamson25b11ce2014-09-19 10:03:13 -0600474static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600475{
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200476 struct dma_ops_domain *dma_domain;
477 struct iommu_domain *domain;
Alex Williamson2851db22012-10-08 22:49:41 -0600478 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600479
Alex Williamson65d53522014-07-03 09:51:30 -0600480 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200481 if (IS_ERR(group))
482 return;
483
484 domain = iommu_group_default_domain(group);
485 if (!domain)
486 goto out;
487
Joerg Roedelb548e782016-07-13 12:35:24 +0200488 if (to_pdomain(domain)->flags == PD_DMA_OPS_MASK) {
489 dma_domain = to_pdomain(domain)->priv;
490 init_unity_mappings_for_device(dev, dma_domain);
491 }
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200492
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200493out:
494 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600495}
496
497static int iommu_init_device(struct device *dev)
498{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600499 struct iommu_dev_data *dev_data;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400500 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600501
502 if (dev->archdata.iommu)
503 return 0;
504
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400505 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200506 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400507 return devid;
508
509 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600510 if (!dev_data)
511 return -ENOMEM;
512
Joerg Roedele3156042016-04-08 15:12:24 +0200513 dev_data->alias = get_alias(dev);
514
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400515 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100516 struct amd_iommu *iommu;
517
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400518 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100519 dev_data->iommu_v2 = iommu->is_iommu_v2;
520 }
521
Joerg Roedel657cbb62009-11-23 15:26:46 +0100522 dev->archdata.iommu = dev_data;
523
Alex Williamson066f2e92014-06-12 16:12:37 -0600524 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
525 dev);
526
Joerg Roedel657cbb62009-11-23 15:26:46 +0100527 return 0;
528}
529
Joerg Roedel26018872011-06-06 16:50:14 +0200530static void iommu_ignore_device(struct device *dev)
531{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400532 u16 alias;
533 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200534
535 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200536 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400537 return;
538
Joerg Roedele3156042016-04-08 15:12:24 +0200539 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200540
541 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
542 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
543
544 amd_iommu_rlookup_table[devid] = NULL;
545 amd_iommu_rlookup_table[alias] = NULL;
546}
547
Joerg Roedel657cbb62009-11-23 15:26:46 +0100548static void iommu_uninit_device(struct device *dev)
549{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400550 int devid;
551 struct iommu_dev_data *dev_data;
Alex Williamsonc1931092014-07-03 09:51:24 -0600552
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400553 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200554 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400555 return;
556
557 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600558 if (!dev_data)
559 return;
560
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100561 if (dev_data->domain)
562 detach_device(dev);
563
Alex Williamson066f2e92014-06-12 16:12:37 -0600564 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
565 dev);
566
Alex Williamson9dcd6132012-05-30 14:19:07 -0600567 iommu_group_remove_device(dev);
568
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200569 /* Remove dma-ops */
570 dev->archdata.dma_ops = NULL;
571
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200572 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600573 * We keep dev_data around for unplugged devices and reuse it when the
574 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200575 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100576}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100577
Joerg Roedel431b2a22008-07-11 17:14:22 +0200578/****************************************************************************
579 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200580 * Interrupt handling functions
581 *
582 ****************************************************************************/
583
Joerg Roedele3e59872009-09-03 14:02:10 +0200584static void dump_dte_entry(u16 devid)
585{
586 int i;
587
Joerg Roedelee6c2862011-11-09 12:06:03 +0100588 for (i = 0; i < 4; ++i)
589 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200590 amd_iommu_dev_table[devid].data[i]);
591}
592
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200593static void dump_command(unsigned long phys_addr)
594{
595 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
596 int i;
597
598 for (i = 0; i < 4; ++i)
599 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
600}
601
Joerg Roedela345b232009-09-03 15:01:43 +0200602static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200603{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200604 int type, devid, domid, flags;
605 volatile u32 *event = __evt;
606 int count = 0;
607 u64 address;
608
609retry:
610 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
611 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
612 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
613 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
614 address = (u64)(((u64)event[3]) << 32) | event[2];
615
616 if (type == 0) {
617 /* Did we hit the erratum? */
618 if (++count == LOOP_TIMEOUT) {
619 pr_err("AMD-Vi: No event written to event log\n");
620 return;
621 }
622 udelay(1);
623 goto retry;
624 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200625
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200626 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200627
628 switch (type) {
629 case EVENT_TYPE_ILL_DEV:
630 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
631 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700632 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200633 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200634 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200635 break;
636 case EVENT_TYPE_IO_FAULT:
637 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
638 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700639 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200640 domid, address, flags);
641 break;
642 case EVENT_TYPE_DEV_TAB_ERR:
643 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
644 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700645 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200646 address, flags);
647 break;
648 case EVENT_TYPE_PAGE_TAB_ERR:
649 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
650 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700651 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200652 domid, address, flags);
653 break;
654 case EVENT_TYPE_ILL_CMD:
655 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200656 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200657 break;
658 case EVENT_TYPE_CMD_HARD_ERR:
659 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
660 "flags=0x%04x]\n", address, flags);
661 break;
662 case EVENT_TYPE_IOTLB_INV_TO:
663 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
664 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700665 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200666 address);
667 break;
668 case EVENT_TYPE_INV_DEV_REQ:
669 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
670 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700671 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200672 address, flags);
673 break;
674 default:
675 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
676 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200677
678 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200679}
680
681static void iommu_poll_events(struct amd_iommu *iommu)
682{
683 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200684
685 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
686 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
687
688 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200689 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200690 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200691 }
692
693 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200694}
695
Joerg Roedeleee53532012-06-01 15:20:23 +0200696static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100697{
698 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100699
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100700 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
701 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
702 return;
703 }
704
705 fault.address = raw[1];
706 fault.pasid = PPR_PASID(raw[0]);
707 fault.device_id = PPR_DEVID(raw[0]);
708 fault.tag = PPR_TAG(raw[0]);
709 fault.flags = PPR_FLAGS(raw[0]);
710
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100711 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
712}
713
714static void iommu_poll_ppr_log(struct amd_iommu *iommu)
715{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100716 u32 head, tail;
717
718 if (iommu->ppr_log == NULL)
719 return;
720
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100721 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
722 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
723
724 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200725 volatile u64 *raw;
726 u64 entry[2];
727 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100728
Joerg Roedeleee53532012-06-01 15:20:23 +0200729 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100730
Joerg Roedeleee53532012-06-01 15:20:23 +0200731 /*
732 * Hardware bug: Interrupt may arrive before the entry is
733 * written to memory. If this happens we need to wait for the
734 * entry to arrive.
735 */
736 for (i = 0; i < LOOP_TIMEOUT; ++i) {
737 if (PPR_REQ_TYPE(raw[0]) != 0)
738 break;
739 udelay(1);
740 }
741
742 /* Avoid memcpy function-call overhead */
743 entry[0] = raw[0];
744 entry[1] = raw[1];
745
746 /*
747 * To detect the hardware bug we need to clear the entry
748 * back to zero.
749 */
750 raw[0] = raw[1] = 0UL;
751
752 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100753 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
754 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200755
Joerg Roedeleee53532012-06-01 15:20:23 +0200756 /* Handle PPR entry */
757 iommu_handle_ppr_entry(iommu, entry);
758
Joerg Roedeleee53532012-06-01 15:20:23 +0200759 /* Refresh ring-buffer information */
760 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100761 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
762 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100763}
764
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200765irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200766{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500767 struct amd_iommu *iommu = (struct amd_iommu *) data;
768 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200769
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500770 while (status & (MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK)) {
771 /* Enable EVT and PPR interrupts again */
772 writel((MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK),
773 iommu->mmio_base + MMIO_STATUS_OFFSET);
774
775 if (status & MMIO_STATUS_EVT_INT_MASK) {
776 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
777 iommu_poll_events(iommu);
778 }
779
780 if (status & MMIO_STATUS_PPR_INT_MASK) {
781 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
782 iommu_poll_ppr_log(iommu);
783 }
784
785 /*
786 * Hardware bug: ERBT1312
787 * When re-enabling interrupt (by writing 1
788 * to clear the bit), the hardware might also try to set
789 * the interrupt bit in the event status register.
790 * In this scenario, the bit will be set, and disable
791 * subsequent interrupts.
792 *
793 * Workaround: The IOMMU driver should read back the
794 * status register and check if the interrupt bits are cleared.
795 * If not, driver will need to go through the interrupt handler
796 * again and re-clear the bits
797 */
798 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100799 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200800 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200801}
802
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200803irqreturn_t amd_iommu_int_handler(int irq, void *data)
804{
805 return IRQ_WAKE_THREAD;
806}
807
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200808/****************************************************************************
809 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200810 * IOMMU command queuing functions
811 *
812 ****************************************************************************/
813
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200814static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200815{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200816 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200817
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200818 while (*sem == 0 && i < LOOP_TIMEOUT) {
819 udelay(1);
820 i += 1;
821 }
822
823 if (i == LOOP_TIMEOUT) {
824 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
825 return -EIO;
826 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200827
828 return 0;
829}
830
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200831static void copy_cmd_to_buffer(struct amd_iommu *iommu,
832 struct iommu_cmd *cmd,
833 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200834{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200835 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200836
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200837 target = iommu->cmd_buf + tail;
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200838 tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200839
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200840 /* Copy command to buffer */
841 memcpy(target, cmd, sizeof(*cmd));
842
843 /* Tell the IOMMU about it */
844 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
845}
846
Joerg Roedel815b33f2011-04-06 17:26:49 +0200847static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200848{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200849 WARN_ON(address & 0x7ULL);
850
Joerg Roedelded46732011-04-06 10:53:48 +0200851 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200852 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
853 cmd->data[1] = upper_32_bits(__pa(address));
854 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200855 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
856}
857
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200858static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
859{
860 memset(cmd, 0, sizeof(*cmd));
861 cmd->data[0] = devid;
862 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
863}
864
Joerg Roedel11b64022011-04-06 11:49:28 +0200865static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
866 size_t size, u16 domid, int pde)
867{
868 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100869 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200870
871 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100872 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200873
874 if (pages > 1) {
875 /*
876 * If we have to flush more than one page, flush all
877 * TLB entries for this domain
878 */
879 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100880 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200881 }
882
883 address &= PAGE_MASK;
884
885 memset(cmd, 0, sizeof(*cmd));
886 cmd->data[1] |= domid;
887 cmd->data[2] = lower_32_bits(address);
888 cmd->data[3] = upper_32_bits(address);
889 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
890 if (s) /* size bit - we flush more than one 4kb page */
891 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200892 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200893 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
894}
895
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200896static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
897 u64 address, size_t size)
898{
899 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100900 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200901
902 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100903 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200904
905 if (pages > 1) {
906 /*
907 * If we have to flush more than one page, flush all
908 * TLB entries for this domain
909 */
910 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100911 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200912 }
913
914 address &= PAGE_MASK;
915
916 memset(cmd, 0, sizeof(*cmd));
917 cmd->data[0] = devid;
918 cmd->data[0] |= (qdep & 0xff) << 24;
919 cmd->data[1] = devid;
920 cmd->data[2] = lower_32_bits(address);
921 cmd->data[3] = upper_32_bits(address);
922 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
923 if (s)
924 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
925}
926
Joerg Roedel22e266c2011-11-21 15:59:08 +0100927static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
928 u64 address, bool size)
929{
930 memset(cmd, 0, sizeof(*cmd));
931
932 address &= ~(0xfffULL);
933
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600934 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100935 cmd->data[1] = domid;
936 cmd->data[2] = lower_32_bits(address);
937 cmd->data[3] = upper_32_bits(address);
938 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
939 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
940 if (size)
941 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
942 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
943}
944
945static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
946 int qdep, u64 address, bool size)
947{
948 memset(cmd, 0, sizeof(*cmd));
949
950 address &= ~(0xfffULL);
951
952 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600953 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100954 cmd->data[0] |= (qdep & 0xff) << 24;
955 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600956 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100957 cmd->data[2] = lower_32_bits(address);
958 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
959 cmd->data[3] = upper_32_bits(address);
960 if (size)
961 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
962 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
963}
964
Joerg Roedelc99afa22011-11-21 18:19:25 +0100965static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
966 int status, int tag, bool gn)
967{
968 memset(cmd, 0, sizeof(*cmd));
969
970 cmd->data[0] = devid;
971 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600972 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100973 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
974 }
975 cmd->data[3] = tag & 0x1ff;
976 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
977
978 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
979}
980
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200981static void build_inv_all(struct iommu_cmd *cmd)
982{
983 memset(cmd, 0, sizeof(*cmd));
984 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200985}
986
Joerg Roedel7ef27982012-06-21 16:46:04 +0200987static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
988{
989 memset(cmd, 0, sizeof(*cmd));
990 cmd->data[0] = devid;
991 CMD_SET_TYPE(cmd, CMD_INV_IRT);
992}
993
Joerg Roedel431b2a22008-07-11 17:14:22 +0200994/*
Joerg Roedelb6c02712008-06-26 21:27:53 +0200995 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200996 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200997 */
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200998static int iommu_queue_command_sync(struct amd_iommu *iommu,
999 struct iommu_cmd *cmd,
1000 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001001{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001002 u32 left, tail, head, next_tail;
Joerg Roedel815b33f2011-04-06 17:26:49 +02001003 unsigned long flags;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001004
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001005again:
Joerg Roedel815b33f2011-04-06 17:26:49 +02001006 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001007
1008 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
1009 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +02001010 next_tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
1011 left = (head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001012
1013 if (left <= 2) {
1014 struct iommu_cmd sync_cmd;
1015 volatile u64 sem = 0;
1016 int ret;
1017
1018 build_completion_wait(&sync_cmd, (u64)&sem);
1019 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
1020
1021 spin_unlock_irqrestore(&iommu->lock, flags);
1022
1023 if ((ret = wait_on_sem(&sem)) != 0)
1024 return ret;
1025
1026 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001027 }
1028
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001029 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001030
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001031 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001032 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001033
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001034 spin_unlock_irqrestore(&iommu->lock, flags);
1035
Joerg Roedel815b33f2011-04-06 17:26:49 +02001036 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001037}
1038
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001039static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1040{
1041 return iommu_queue_command_sync(iommu, cmd, true);
1042}
1043
Joerg Roedel8d201962008-12-02 20:34:41 +01001044/*
1045 * This function queues a completion wait command into the command
1046 * buffer of an IOMMU
1047 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001048static int iommu_completion_wait(struct amd_iommu *iommu)
1049{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001050 struct iommu_cmd cmd;
1051 volatile u64 sem = 0;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001052 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001053
1054 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001055 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001056
Joerg Roedel815b33f2011-04-06 17:26:49 +02001057 build_completion_wait(&cmd, (u64)&sem);
Joerg Roedel8d201962008-12-02 20:34:41 +01001058
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001059 ret = iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001060 if (ret)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001061 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001062
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001063 return wait_on_sem(&sem);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001064}
1065
Joerg Roedeld8c13082011-04-06 18:51:26 +02001066static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001067{
1068 struct iommu_cmd cmd;
1069
Joerg Roedeld8c13082011-04-06 18:51:26 +02001070 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001071
Joerg Roedeld8c13082011-04-06 18:51:26 +02001072 return iommu_queue_command(iommu, &cmd);
1073}
1074
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001075static void iommu_flush_dte_all(struct amd_iommu *iommu)
1076{
1077 u32 devid;
1078
1079 for (devid = 0; devid <= 0xffff; ++devid)
1080 iommu_flush_dte(iommu, devid);
1081
1082 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001083}
1084
1085/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001086 * This function uses heavy locking and may disable irqs for some time. But
1087 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001088 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001089static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001090{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001091 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001092
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001093 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1094 struct iommu_cmd cmd;
1095 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1096 dom_id, 1);
1097 iommu_queue_command(iommu, &cmd);
1098 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001099
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001100 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001101}
1102
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001103static void iommu_flush_all(struct amd_iommu *iommu)
1104{
1105 struct iommu_cmd cmd;
1106
1107 build_inv_all(&cmd);
1108
1109 iommu_queue_command(iommu, &cmd);
1110 iommu_completion_wait(iommu);
1111}
1112
Joerg Roedel7ef27982012-06-21 16:46:04 +02001113static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1114{
1115 struct iommu_cmd cmd;
1116
1117 build_inv_irt(&cmd, devid);
1118
1119 iommu_queue_command(iommu, &cmd);
1120}
1121
1122static void iommu_flush_irt_all(struct amd_iommu *iommu)
1123{
1124 u32 devid;
1125
1126 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1127 iommu_flush_irt(iommu, devid);
1128
1129 iommu_completion_wait(iommu);
1130}
1131
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001132void iommu_flush_all_caches(struct amd_iommu *iommu)
1133{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001134 if (iommu_feature(iommu, FEATURE_IA)) {
1135 iommu_flush_all(iommu);
1136 } else {
1137 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001138 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001139 iommu_flush_tlb_all(iommu);
1140 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001141}
1142
Joerg Roedel431b2a22008-07-11 17:14:22 +02001143/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001144 * Command send function for flushing on-device TLB
1145 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001146static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1147 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001148{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001149 struct amd_iommu *iommu;
1150 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001151 int qdep;
1152
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001153 qdep = dev_data->ats.qdep;
1154 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001155
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001156 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001157
1158 return iommu_queue_command(iommu, &cmd);
1159}
1160
1161/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001162 * Command send function for invalidating a device table entry
1163 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001164static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001165{
1166 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001167 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001168 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001169
Joerg Roedel6c542042011-06-09 17:07:31 +02001170 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001171 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001172
Joerg Roedelf62dda62011-06-09 12:55:35 +02001173 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001174 if (!ret && alias != dev_data->devid)
1175 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001176 if (ret)
1177 return ret;
1178
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001179 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001180 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001181
1182 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001183}
1184
Joerg Roedel431b2a22008-07-11 17:14:22 +02001185/*
1186 * TLB invalidation function which is called from the mapping functions.
1187 * It invalidates a single PTE if the range to flush is within a single
1188 * page. Otherwise it flushes the whole TLB of the IOMMU.
1189 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001190static void __domain_flush_pages(struct protection_domain *domain,
1191 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001192{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001193 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001194 struct iommu_cmd cmd;
1195 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001196
Joerg Roedel11b64022011-04-06 11:49:28 +02001197 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001198
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001199 for (i = 0; i < amd_iommus_present; ++i) {
1200 if (!domain->dev_iommu[i])
1201 continue;
1202
1203 /*
1204 * Devices of this domain are behind this IOMMU
1205 * We need a TLB flush
1206 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001207 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001208 }
1209
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001210 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001211
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001212 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001213 continue;
1214
Joerg Roedel6c542042011-06-09 17:07:31 +02001215 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001216 }
1217
Joerg Roedel11b64022011-04-06 11:49:28 +02001218 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001219}
1220
Joerg Roedel17b124b2011-04-06 18:01:35 +02001221static void domain_flush_pages(struct protection_domain *domain,
1222 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001223{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001224 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001225}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001226
Joerg Roedel1c655772008-09-04 18:40:05 +02001227/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001228static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001229{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001230 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001231}
1232
Chris Wright42a49f92009-06-15 15:42:00 +02001233/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001234static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001235{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001236 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1237}
1238
1239static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001240{
1241 int i;
1242
1243 for (i = 0; i < amd_iommus_present; ++i) {
1244 if (!domain->dev_iommu[i])
1245 continue;
1246
1247 /*
1248 * Devices of this domain are behind this IOMMU
1249 * We need to wait for completion of all commands.
1250 */
1251 iommu_completion_wait(amd_iommus[i]);
1252 }
1253}
1254
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001255
Joerg Roedel43f49602008-12-02 21:01:12 +01001256/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001257 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001258 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001259static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001260{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001261 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001262
1263 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001264 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001265}
1266
Joerg Roedel431b2a22008-07-11 17:14:22 +02001267/****************************************************************************
1268 *
1269 * The functions below are used the create the page table mappings for
1270 * unity mapped regions.
1271 *
1272 ****************************************************************************/
1273
1274/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001275 * This function is used to add another level to an IO page table. Adding
1276 * another level increases the size of the address space by 9 bits to a size up
1277 * to 64 bits.
1278 */
1279static bool increase_address_space(struct protection_domain *domain,
1280 gfp_t gfp)
1281{
1282 u64 *pte;
1283
1284 if (domain->mode == PAGE_MODE_6_LEVEL)
1285 /* address space already 64 bit large */
1286 return false;
1287
1288 pte = (void *)get_zeroed_page(gfp);
1289 if (!pte)
1290 return false;
1291
1292 *pte = PM_LEVEL_PDE(domain->mode,
1293 virt_to_phys(domain->pt_root));
1294 domain->pt_root = pte;
1295 domain->mode += 1;
1296 domain->updated = true;
1297
1298 return true;
1299}
1300
1301static u64 *alloc_pte(struct protection_domain *domain,
1302 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001303 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001304 u64 **pte_page,
1305 gfp_t gfp)
1306{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001307 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001308 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001309
1310 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001311
1312 while (address > PM_LEVEL_SIZE(domain->mode))
1313 increase_address_space(domain, gfp);
1314
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001315 level = domain->mode - 1;
1316 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1317 address = PAGE_SIZE_ALIGN(address, page_size);
1318 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001319
1320 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001321 u64 __pte, __npte;
1322
1323 __pte = *pte;
1324
1325 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001326 page = (u64 *)get_zeroed_page(gfp);
1327 if (!page)
1328 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001329
1330 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1331
1332 if (cmpxchg64(pte, __pte, __npte)) {
1333 free_page((unsigned long)page);
1334 continue;
1335 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001336 }
1337
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001338 /* No level skipping support yet */
1339 if (PM_PTE_LEVEL(*pte) != level)
1340 return NULL;
1341
Joerg Roedel308973d2009-11-24 17:43:32 +01001342 level -= 1;
1343
1344 pte = IOMMU_PTE_PAGE(*pte);
1345
1346 if (pte_page && level == end_lvl)
1347 *pte_page = pte;
1348
1349 pte = &pte[PM_LEVEL_INDEX(level, address)];
1350 }
1351
1352 return pte;
1353}
1354
1355/*
1356 * This function checks if there is a PTE for a given dma address. If
1357 * there is one, it returns the pointer to it.
1358 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001359static u64 *fetch_pte(struct protection_domain *domain,
1360 unsigned long address,
1361 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001362{
1363 int level;
1364 u64 *pte;
1365
Joerg Roedel24cd7722010-01-19 17:27:39 +01001366 if (address > PM_LEVEL_SIZE(domain->mode))
1367 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001368
Joerg Roedel3039ca12015-04-01 14:58:48 +02001369 level = domain->mode - 1;
1370 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1371 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001372
1373 while (level > 0) {
1374
1375 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001376 if (!IOMMU_PTE_PRESENT(*pte))
1377 return NULL;
1378
Joerg Roedel24cd7722010-01-19 17:27:39 +01001379 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001380 if (PM_PTE_LEVEL(*pte) == 7 ||
1381 PM_PTE_LEVEL(*pte) == 0)
1382 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001383
1384 /* No level skipping support yet */
1385 if (PM_PTE_LEVEL(*pte) != level)
1386 return NULL;
1387
Joerg Roedel308973d2009-11-24 17:43:32 +01001388 level -= 1;
1389
Joerg Roedel24cd7722010-01-19 17:27:39 +01001390 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001391 pte = IOMMU_PTE_PAGE(*pte);
1392 pte = &pte[PM_LEVEL_INDEX(level, address)];
1393 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1394 }
1395
1396 if (PM_PTE_LEVEL(*pte) == 0x07) {
1397 unsigned long pte_mask;
1398
1399 /*
1400 * If we have a series of large PTEs, make
1401 * sure to return a pointer to the first one.
1402 */
1403 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1404 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1405 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001406 }
1407
1408 return pte;
1409}
1410
1411/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001412 * Generic mapping functions. It maps a physical address into a DMA
1413 * address space. It allocates the page table pages if necessary.
1414 * In the future it can be extended to a generic mapping function
1415 * supporting all features of AMD IOMMU page tables like level skipping
1416 * and full 64 bit address spaces.
1417 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001418static int iommu_map_page(struct protection_domain *dom,
1419 unsigned long bus_addr,
1420 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001421 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001422 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001423 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001424{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001425 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001426 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001427
Joerg Roedeld4b03662015-04-01 14:58:52 +02001428 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1429 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1430
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001431 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001432 return -EINVAL;
1433
Joerg Roedeld4b03662015-04-01 14:58:52 +02001434 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001435 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001436
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001437 if (!pte)
1438 return -ENOMEM;
1439
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001440 for (i = 0; i < count; ++i)
1441 if (IOMMU_PTE_PRESENT(pte[i]))
1442 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001443
Joerg Roedeld4b03662015-04-01 14:58:52 +02001444 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001445 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1446 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1447 } else
1448 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1449
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001450 if (prot & IOMMU_PROT_IR)
1451 __pte |= IOMMU_PTE_IR;
1452 if (prot & IOMMU_PROT_IW)
1453 __pte |= IOMMU_PTE_IW;
1454
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001455 for (i = 0; i < count; ++i)
1456 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001457
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001458 update_domain(dom);
1459
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001460 return 0;
1461}
1462
Joerg Roedel24cd7722010-01-19 17:27:39 +01001463static unsigned long iommu_unmap_page(struct protection_domain *dom,
1464 unsigned long bus_addr,
1465 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001466{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001467 unsigned long long unmapped;
1468 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001469 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001470
Joerg Roedel24cd7722010-01-19 17:27:39 +01001471 BUG_ON(!is_power_of_2(page_size));
1472
1473 unmapped = 0;
1474
1475 while (unmapped < page_size) {
1476
Joerg Roedel71b390e2015-04-01 14:58:49 +02001477 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001478
Joerg Roedel71b390e2015-04-01 14:58:49 +02001479 if (pte) {
1480 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001481
Joerg Roedel71b390e2015-04-01 14:58:49 +02001482 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001483 for (i = 0; i < count; i++)
1484 pte[i] = 0ULL;
1485 }
1486
1487 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1488 unmapped += unmap_size;
1489 }
1490
Alex Williamson60d0ca32013-06-21 14:33:19 -06001491 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001492
1493 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001494}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001495
Joerg Roedel431b2a22008-07-11 17:14:22 +02001496/****************************************************************************
1497 *
1498 * The next functions belong to the address allocator for the dma_ops
1499 * interface functions. They work like the allocators in the other IOMMU
1500 * drivers. Its basically a bitmap which marks the allocated pages in
1501 * the aperture. Maybe it could be enhanced in the future to a more
1502 * efficient allocator.
1503 *
1504 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001505
Joerg Roedel431b2a22008-07-11 17:14:22 +02001506/*
Joerg Roedel384de722009-05-15 12:30:05 +02001507 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001508 *
1509 * called with domain->lock held
1510 */
Joerg Roedel384de722009-05-15 12:30:05 +02001511
Joerg Roedel9cabe892009-05-18 16:38:55 +02001512/*
Joerg Roedel171e7b32009-11-24 17:47:56 +01001513 * Used to reserve address ranges in the aperture (e.g. for exclusion
1514 * ranges.
1515 */
1516static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1517 unsigned long start_page,
1518 unsigned int pages)
1519{
1520 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
1521
1522 if (start_page + pages > last_page)
1523 pages = last_page - start_page;
1524
1525 for (i = start_page; i < start_page + pages; ++i) {
1526 int index = i / APERTURE_RANGE_PAGES;
1527 int page = i % APERTURE_RANGE_PAGES;
1528 __set_bit(page, dom->aperture[index]->bitmap);
1529 }
1530}
1531
1532/*
Joerg Roedel9cabe892009-05-18 16:38:55 +02001533 * This function is used to add a new aperture range to an existing
1534 * aperture in case of dma_ops domain allocation or address allocation
1535 * failure.
1536 */
Joerg Roedel576175c2009-11-23 19:08:46 +01001537static int alloc_new_range(struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001538 bool populate, gfp_t gfp)
1539{
1540 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001541 unsigned long i, old_size, pte_pgsize;
Joerg Roedela73c1562015-12-21 19:25:56 +01001542 struct aperture_range *range;
1543 struct amd_iommu *iommu;
1544 unsigned long flags;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001545
Joerg Roedelf5e97052009-05-22 12:31:53 +02001546#ifdef CONFIG_IOMMU_STRESS
1547 populate = false;
1548#endif
1549
Joerg Roedel9cabe892009-05-18 16:38:55 +02001550 if (index >= APERTURE_MAX_RANGES)
1551 return -ENOMEM;
1552
Joerg Roedela73c1562015-12-21 19:25:56 +01001553 range = kzalloc(sizeof(struct aperture_range), gfp);
1554 if (!range)
Joerg Roedel9cabe892009-05-18 16:38:55 +02001555 return -ENOMEM;
1556
Joerg Roedela73c1562015-12-21 19:25:56 +01001557 range->bitmap = (void *)get_zeroed_page(gfp);
1558 if (!range->bitmap)
Joerg Roedel9cabe892009-05-18 16:38:55 +02001559 goto out_free;
1560
Joerg Roedela73c1562015-12-21 19:25:56 +01001561 range->offset = dma_dom->aperture_size;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001562
Joerg Roedela73c1562015-12-21 19:25:56 +01001563 spin_lock_init(&range->bitmap_lock);
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001564
Joerg Roedel9cabe892009-05-18 16:38:55 +02001565 if (populate) {
1566 unsigned long address = dma_dom->aperture_size;
1567 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
1568 u64 *pte, *pte_page;
1569
1570 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001571 pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001572 &pte_page, gfp);
1573 if (!pte)
1574 goto out_free;
1575
Joerg Roedela73c1562015-12-21 19:25:56 +01001576 range->pte_pages[i] = pte_page;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001577
1578 address += APERTURE_RANGE_SIZE / 64;
1579 }
1580 }
1581
Joerg Roedel92d420e2015-12-21 19:31:33 +01001582 spin_lock_irqsave(&dma_dom->domain.lock, flags);
1583
Joerg Roedela73c1562015-12-21 19:25:56 +01001584 /* First take the bitmap_lock and then publish the range */
Joerg Roedel92d420e2015-12-21 19:31:33 +01001585 spin_lock(&range->bitmap_lock);
Joerg Roedela73c1562015-12-21 19:25:56 +01001586
1587 old_size = dma_dom->aperture_size;
1588 dma_dom->aperture[index] = range;
1589 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001590
Joerg Roedel17f5b562011-07-06 17:14:44 +02001591 /* Reserve address range used for MSI messages */
1592 if (old_size < MSI_ADDR_BASE_LO &&
1593 dma_dom->aperture_size > MSI_ADDR_BASE_LO) {
1594 unsigned long spage;
1595 int pages;
1596
1597 pages = iommu_num_pages(MSI_ADDR_BASE_LO, 0x10000, PAGE_SIZE);
1598 spage = MSI_ADDR_BASE_LO >> PAGE_SHIFT;
1599
1600 dma_ops_reserve_addresses(dma_dom, spage, pages);
1601 }
1602
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001603 /* Initialize the exclusion range if necessary */
Joerg Roedel576175c2009-11-23 19:08:46 +01001604 for_each_iommu(iommu) {
1605 if (iommu->exclusion_start &&
1606 iommu->exclusion_start >= dma_dom->aperture[index]->offset
1607 && iommu->exclusion_start < dma_dom->aperture_size) {
1608 unsigned long startpage;
1609 int pages = iommu_num_pages(iommu->exclusion_start,
1610 iommu->exclusion_length,
1611 PAGE_SIZE);
1612 startpage = iommu->exclusion_start >> PAGE_SHIFT;
1613 dma_ops_reserve_addresses(dma_dom, startpage, pages);
1614 }
Joerg Roedel00cd1222009-05-19 09:52:40 +02001615 }
1616
1617 /*
1618 * Check for areas already mapped as present in the new aperture
1619 * range and mark those pages as reserved in the allocator. Such
1620 * mappings may already exist as a result of requested unity
1621 * mappings for devices.
1622 */
1623 for (i = dma_dom->aperture[index]->offset;
1624 i < dma_dom->aperture_size;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001625 i += pte_pgsize) {
Joerg Roedel3039ca12015-04-01 14:58:48 +02001626 u64 *pte = fetch_pte(&dma_dom->domain, i, &pte_pgsize);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001627 if (!pte || !IOMMU_PTE_PRESENT(*pte))
1628 continue;
1629
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001630 dma_ops_reserve_addresses(dma_dom, i >> PAGE_SHIFT,
1631 pte_pgsize >> 12);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001632 }
1633
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001634 update_domain(&dma_dom->domain);
1635
Joerg Roedel92d420e2015-12-21 19:31:33 +01001636 spin_unlock(&range->bitmap_lock);
1637
1638 spin_unlock_irqrestore(&dma_dom->domain.lock, flags);
Joerg Roedela73c1562015-12-21 19:25:56 +01001639
Joerg Roedel9cabe892009-05-18 16:38:55 +02001640 return 0;
1641
1642out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001643 update_domain(&dma_dom->domain);
1644
Joerg Roedela73c1562015-12-21 19:25:56 +01001645 free_page((unsigned long)range->bitmap);
Joerg Roedel9cabe892009-05-18 16:38:55 +02001646
Joerg Roedela73c1562015-12-21 19:25:56 +01001647 kfree(range);
Joerg Roedel9cabe892009-05-18 16:38:55 +02001648
1649 return -ENOMEM;
1650}
1651
Joerg Roedel256e4622016-07-05 14:23:01 +02001652static unsigned long dma_ops_alloc_iova(struct device *dev,
1653 struct dma_ops_domain *dma_dom,
1654 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001655{
Joerg Roedel256e4622016-07-05 14:23:01 +02001656 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001657
Joerg Roedel256e4622016-07-05 14:23:01 +02001658 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001659
Joerg Roedel256e4622016-07-05 14:23:01 +02001660 if (dma_mask > DMA_BIT_MASK(32))
1661 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1662 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001663
Joerg Roedel256e4622016-07-05 14:23:01 +02001664 if (!pfn)
1665 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001666
Joerg Roedel256e4622016-07-05 14:23:01 +02001667 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001668}
1669
Joerg Roedel256e4622016-07-05 14:23:01 +02001670static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1671 unsigned long address,
1672 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001673{
Joerg Roedel256e4622016-07-05 14:23:01 +02001674 pages = __roundup_pow_of_two(pages);
1675 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001676
Joerg Roedel256e4622016-07-05 14:23:01 +02001677 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001678}
1679
Joerg Roedel431b2a22008-07-11 17:14:22 +02001680/****************************************************************************
1681 *
1682 * The next functions belong to the domain allocation. A domain is
1683 * allocated for every IOMMU as the default domain. If device isolation
1684 * is enabled, every device get its own domain. The most important thing
1685 * about domains is the page table mapping the DMA address space they
1686 * contain.
1687 *
1688 ****************************************************************************/
1689
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001690/*
1691 * This function adds a protection domain to the global protection domain list
1692 */
1693static void add_domain_to_list(struct protection_domain *domain)
1694{
1695 unsigned long flags;
1696
1697 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1698 list_add(&domain->list, &amd_iommu_pd_list);
1699 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1700}
1701
1702/*
1703 * This function removes a protection domain to the global
1704 * protection domain list
1705 */
1706static void del_domain_from_list(struct protection_domain *domain)
1707{
1708 unsigned long flags;
1709
1710 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1711 list_del(&domain->list);
1712 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1713}
1714
Joerg Roedelec487d12008-06-26 21:27:58 +02001715static u16 domain_id_alloc(void)
1716{
1717 unsigned long flags;
1718 int id;
1719
1720 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1721 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1722 BUG_ON(id == 0);
1723 if (id > 0 && id < MAX_DOMAIN_ID)
1724 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1725 else
1726 id = 0;
1727 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1728
1729 return id;
1730}
1731
Joerg Roedela2acfb72008-12-02 18:28:53 +01001732static void domain_id_free(int id)
1733{
1734 unsigned long flags;
1735
1736 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1737 if (id > 0 && id < MAX_DOMAIN_ID)
1738 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1739 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1740}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001741
Joerg Roedel5c34c402013-06-20 20:22:58 +02001742#define DEFINE_FREE_PT_FN(LVL, FN) \
1743static void free_pt_##LVL (unsigned long __pt) \
1744{ \
1745 unsigned long p; \
1746 u64 *pt; \
1747 int i; \
1748 \
1749 pt = (u64 *)__pt; \
1750 \
1751 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001752 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001753 if (!IOMMU_PTE_PRESENT(pt[i])) \
1754 continue; \
1755 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001756 /* Large PTE? */ \
1757 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1758 PM_PTE_LEVEL(pt[i]) == 7) \
1759 continue; \
1760 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001761 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1762 FN(p); \
1763 } \
1764 free_page((unsigned long)pt); \
1765}
1766
1767DEFINE_FREE_PT_FN(l2, free_page)
1768DEFINE_FREE_PT_FN(l3, free_pt_l2)
1769DEFINE_FREE_PT_FN(l4, free_pt_l3)
1770DEFINE_FREE_PT_FN(l5, free_pt_l4)
1771DEFINE_FREE_PT_FN(l6, free_pt_l5)
1772
Joerg Roedel86db2e52008-12-02 18:20:21 +01001773static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001774{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001775 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001776
Joerg Roedel5c34c402013-06-20 20:22:58 +02001777 switch (domain->mode) {
1778 case PAGE_MODE_NONE:
1779 break;
1780 case PAGE_MODE_1_LEVEL:
1781 free_page(root);
1782 break;
1783 case PAGE_MODE_2_LEVEL:
1784 free_pt_l2(root);
1785 break;
1786 case PAGE_MODE_3_LEVEL:
1787 free_pt_l3(root);
1788 break;
1789 case PAGE_MODE_4_LEVEL:
1790 free_pt_l4(root);
1791 break;
1792 case PAGE_MODE_5_LEVEL:
1793 free_pt_l5(root);
1794 break;
1795 case PAGE_MODE_6_LEVEL:
1796 free_pt_l6(root);
1797 break;
1798 default:
1799 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001800 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001801}
1802
Joerg Roedelb16137b2011-11-21 16:50:23 +01001803static void free_gcr3_tbl_level1(u64 *tbl)
1804{
1805 u64 *ptr;
1806 int i;
1807
1808 for (i = 0; i < 512; ++i) {
1809 if (!(tbl[i] & GCR3_VALID))
1810 continue;
1811
1812 ptr = __va(tbl[i] & PAGE_MASK);
1813
1814 free_page((unsigned long)ptr);
1815 }
1816}
1817
1818static void free_gcr3_tbl_level2(u64 *tbl)
1819{
1820 u64 *ptr;
1821 int i;
1822
1823 for (i = 0; i < 512; ++i) {
1824 if (!(tbl[i] & GCR3_VALID))
1825 continue;
1826
1827 ptr = __va(tbl[i] & PAGE_MASK);
1828
1829 free_gcr3_tbl_level1(ptr);
1830 }
1831}
1832
Joerg Roedel52815b72011-11-17 17:24:28 +01001833static void free_gcr3_table(struct protection_domain *domain)
1834{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001835 if (domain->glx == 2)
1836 free_gcr3_tbl_level2(domain->gcr3_tbl);
1837 else if (domain->glx == 1)
1838 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001839 else
1840 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001841
Joerg Roedel52815b72011-11-17 17:24:28 +01001842 free_page((unsigned long)domain->gcr3_tbl);
1843}
1844
Joerg Roedel431b2a22008-07-11 17:14:22 +02001845/*
1846 * Free a domain, only used if something went wrong in the
1847 * allocation path and we need to free an already allocated page table
1848 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001849static void dma_ops_domain_free(struct dma_ops_domain *dom)
1850{
Joerg Roedel384de722009-05-15 12:30:05 +02001851 int i;
1852
Joerg Roedelec487d12008-06-26 21:27:58 +02001853 if (!dom)
1854 return;
1855
Joerg Roedel307d5852016-07-05 11:54:04 +02001856 put_iova_domain(&dom->iovad);
1857
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001858 free_percpu(dom->next_index);
1859
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001860 del_domain_from_list(&dom->domain);
1861
Joerg Roedel86db2e52008-12-02 18:20:21 +01001862 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001863
Joerg Roedel384de722009-05-15 12:30:05 +02001864 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1865 if (!dom->aperture[i])
1866 continue;
1867 free_page((unsigned long)dom->aperture[i]->bitmap);
1868 kfree(dom->aperture[i]);
1869 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001870
1871 kfree(dom);
1872}
1873
Joerg Roedela639a8e2015-12-22 16:06:49 +01001874static int dma_ops_domain_alloc_apertures(struct dma_ops_domain *dma_dom,
1875 int max_apertures)
1876{
1877 int ret, i, apertures;
1878
1879 apertures = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
1880 ret = 0;
1881
1882 for (i = apertures; i < max_apertures; ++i) {
1883 ret = alloc_new_range(dma_dom, false, GFP_KERNEL);
1884 if (ret)
1885 break;
1886 }
1887
1888 return ret;
1889}
1890
Joerg Roedel431b2a22008-07-11 17:14:22 +02001891/*
1892 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001893 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001894 * structures required for the dma_ops interface
1895 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001896static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001897{
1898 struct dma_ops_domain *dma_dom;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001899 int cpu;
Joerg Roedelec487d12008-06-26 21:27:58 +02001900
1901 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1902 if (!dma_dom)
1903 return NULL;
1904
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001905 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001906 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001907
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001908 dma_dom->next_index = alloc_percpu(u32);
1909 if (!dma_dom->next_index)
1910 goto free_dma_dom;
1911
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001912 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001913 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001914 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001915 dma_dom->domain.priv = dma_dom;
1916 if (!dma_dom->domain.pt_root)
1917 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001918
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001919 add_domain_to_list(&dma_dom->domain);
1920
Joerg Roedel576175c2009-11-23 19:08:46 +01001921 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001922 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001923
Joerg Roedel431b2a22008-07-11 17:14:22 +02001924 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001925 * mark the first page as allocated so we never return 0 as
1926 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001927 */
Joerg Roedel384de722009-05-15 12:30:05 +02001928 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedelec487d12008-06-26 21:27:58 +02001929
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001930 for_each_possible_cpu(cpu)
1931 *per_cpu_ptr(dma_dom->next_index, cpu) = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001932
Joerg Roedel307d5852016-07-05 11:54:04 +02001933 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
1934 IOVA_START_PFN, DMA_32BIT_PFN);
1935
Joerg Roedel81cd07b2016-07-07 18:01:10 +02001936 /* Initialize reserved ranges */
1937 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
1938
Joerg Roedelec487d12008-06-26 21:27:58 +02001939 return dma_dom;
1940
1941free_dma_dom:
1942 dma_ops_domain_free(dma_dom);
1943
1944 return NULL;
1945}
1946
Joerg Roedel431b2a22008-07-11 17:14:22 +02001947/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001948 * little helper function to check whether a given protection domain is a
1949 * dma_ops domain
1950 */
1951static bool dma_ops_domain(struct protection_domain *domain)
1952{
1953 return domain->flags & PD_DMA_OPS_MASK;
1954}
1955
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001956static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001957{
Joerg Roedel132bd682011-11-17 14:18:46 +01001958 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001959 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001960
Joerg Roedel132bd682011-11-17 14:18:46 +01001961 if (domain->mode != PAGE_MODE_NONE)
1962 pte_root = virt_to_phys(domain->pt_root);
1963
Joerg Roedel38ddf412008-09-11 10:38:32 +02001964 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1965 << DEV_ENTRY_MODE_SHIFT;
1966 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001967
Joerg Roedelee6c2862011-11-09 12:06:03 +01001968 flags = amd_iommu_dev_table[devid].data[1];
1969
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001970 if (ats)
1971 flags |= DTE_FLAG_IOTLB;
1972
Joerg Roedel52815b72011-11-17 17:24:28 +01001973 if (domain->flags & PD_IOMMUV2_MASK) {
1974 u64 gcr3 = __pa(domain->gcr3_tbl);
1975 u64 glx = domain->glx;
1976 u64 tmp;
1977
1978 pte_root |= DTE_FLAG_GV;
1979 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1980
1981 /* First mask out possible old values for GCR3 table */
1982 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1983 flags &= ~tmp;
1984
1985 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1986 flags &= ~tmp;
1987
1988 /* Encode GCR3 table into DTE */
1989 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1990 pte_root |= tmp;
1991
1992 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1993 flags |= tmp;
1994
1995 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1996 flags |= tmp;
1997 }
1998
Joerg Roedelee6c2862011-11-09 12:06:03 +01001999 flags &= ~(0xffffUL);
2000 flags |= domain->id;
2001
2002 amd_iommu_dev_table[devid].data[1] = flags;
2003 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002004}
2005
Joerg Roedel15898bb2009-11-24 15:39:42 +01002006static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01002007{
Joerg Roedel355bf552008-12-08 12:02:41 +01002008 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02002009 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
2010 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01002011
Joerg Roedelc5cca142009-10-09 18:31:20 +02002012 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002013}
2014
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002015static void do_attach(struct iommu_dev_data *dev_data,
2016 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002017{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002018 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002019 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002020 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002021
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002022 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002023 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002024 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002025
2026 /* Update data structures */
2027 dev_data->domain = domain;
2028 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002029
2030 /* Do reference counting */
2031 domain->dev_iommu[iommu->index] += 1;
2032 domain->dev_cnt += 1;
2033
Joerg Roedele25bfb52015-10-20 17:33:38 +02002034 /* Update device table */
2035 set_dte_entry(dev_data->devid, domain, ats);
2036 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08002037 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002038
Joerg Roedel6c542042011-06-09 17:07:31 +02002039 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002040}
2041
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002042static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002043{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002044 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002045 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002046
Joerg Roedel5adad992015-10-09 16:23:33 +02002047 /*
2048 * First check if the device is still attached. It might already
2049 * be detached from its domain because the generic
2050 * iommu_detach_group code detached it and we try again here in
2051 * our alias handling.
2052 */
2053 if (!dev_data->domain)
2054 return;
2055
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002056 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002057 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02002058
Joerg Roedelc4596112009-11-20 14:57:32 +01002059 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002060 dev_data->domain->dev_iommu[iommu->index] -= 1;
2061 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002062
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002063 /* Update data structures */
2064 dev_data->domain = NULL;
2065 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002066 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002067 if (alias != dev_data->devid)
2068 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002069
2070 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002071 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002072}
2073
2074/*
2075 * If a device is not yet associated with a domain, this function does
2076 * assigns it visible for the hardware
2077 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002078static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002079 struct protection_domain *domain)
2080{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002081 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002082
Joerg Roedel272e4f92015-10-20 17:33:37 +02002083 /*
2084 * Must be called with IRQs disabled. Warn here to detect early
2085 * when its not.
2086 */
2087 WARN_ON(!irqs_disabled());
2088
Joerg Roedel15898bb2009-11-24 15:39:42 +01002089 /* lock domain */
2090 spin_lock(&domain->lock);
2091
Joerg Roedel397111a2014-08-05 17:31:51 +02002092 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002093 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002094 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002095
Joerg Roedel397111a2014-08-05 17:31:51 +02002096 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002097 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002098
Julia Lawall84fe6c12010-05-27 12:31:51 +02002099 ret = 0;
2100
2101out_unlock:
2102
Joerg Roedel355bf552008-12-08 12:02:41 +01002103 /* ready */
2104 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002105
Julia Lawall84fe6c12010-05-27 12:31:51 +02002106 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002107}
2108
Joerg Roedel52815b72011-11-17 17:24:28 +01002109
2110static void pdev_iommuv2_disable(struct pci_dev *pdev)
2111{
2112 pci_disable_ats(pdev);
2113 pci_disable_pri(pdev);
2114 pci_disable_pasid(pdev);
2115}
2116
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002117/* FIXME: Change generic reset-function to do the same */
2118static int pri_reset_while_enabled(struct pci_dev *pdev)
2119{
2120 u16 control;
2121 int pos;
2122
Joerg Roedel46277b72011-12-07 14:34:02 +01002123 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002124 if (!pos)
2125 return -EINVAL;
2126
Joerg Roedel46277b72011-12-07 14:34:02 +01002127 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2128 control |= PCI_PRI_CTRL_RESET;
2129 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002130
2131 return 0;
2132}
2133
Joerg Roedel52815b72011-11-17 17:24:28 +01002134static int pdev_iommuv2_enable(struct pci_dev *pdev)
2135{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002136 bool reset_enable;
2137 int reqs, ret;
2138
2139 /* FIXME: Hardcode number of outstanding requests for now */
2140 reqs = 32;
2141 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2142 reqs = 1;
2143 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002144
2145 /* Only allow access to user-accessible pages */
2146 ret = pci_enable_pasid(pdev, 0);
2147 if (ret)
2148 goto out_err;
2149
2150 /* First reset the PRI state of the device */
2151 ret = pci_reset_pri(pdev);
2152 if (ret)
2153 goto out_err;
2154
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002155 /* Enable PRI */
2156 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002157 if (ret)
2158 goto out_err;
2159
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002160 if (reset_enable) {
2161 ret = pri_reset_while_enabled(pdev);
2162 if (ret)
2163 goto out_err;
2164 }
2165
Joerg Roedel52815b72011-11-17 17:24:28 +01002166 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2167 if (ret)
2168 goto out_err;
2169
2170 return 0;
2171
2172out_err:
2173 pci_disable_pri(pdev);
2174 pci_disable_pasid(pdev);
2175
2176 return ret;
2177}
2178
Joerg Roedelc99afa22011-11-21 18:19:25 +01002179/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002180#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002181
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002182static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002183{
Joerg Roedela3b93122012-04-12 12:49:26 +02002184 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002185 int pos;
2186
Joerg Roedel46277b72011-12-07 14:34:02 +01002187 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002188 if (!pos)
2189 return false;
2190
Joerg Roedela3b93122012-04-12 12:49:26 +02002191 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002192
Joerg Roedela3b93122012-04-12 12:49:26 +02002193 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002194}
2195
Joerg Roedel15898bb2009-11-24 15:39:42 +01002196/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002197 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002198 * assigns it visible for the hardware
2199 */
2200static int attach_device(struct device *dev,
2201 struct protection_domain *domain)
2202{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002203 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002204 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002205 unsigned long flags;
2206 int ret;
2207
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002208 dev_data = get_dev_data(dev);
2209
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002210 if (!dev_is_pci(dev))
2211 goto skip_ats_check;
2212
2213 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002214 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002215 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002216 return -EINVAL;
2217
Joerg Roedel02ca2022015-07-28 16:58:49 +02002218 if (dev_data->iommu_v2) {
2219 if (pdev_iommuv2_enable(pdev) != 0)
2220 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002221
Joerg Roedel02ca2022015-07-28 16:58:49 +02002222 dev_data->ats.enabled = true;
2223 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2224 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2225 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002226 } else if (amd_iommu_iotlb_sup &&
2227 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002228 dev_data->ats.enabled = true;
2229 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2230 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002231
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002232skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002233 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002234 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002235 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2236
2237 /*
2238 * We might boot into a crash-kernel here. The crashed kernel
2239 * left the caches in the IOMMU dirty. So we have to flush
2240 * here to evict all dirty stuff.
2241 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002242 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002243
2244 return ret;
2245}
2246
2247/*
2248 * Removes a device from a protection domain (unlocked)
2249 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002250static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002251{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002252 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002253
Joerg Roedel272e4f92015-10-20 17:33:37 +02002254 /*
2255 * Must be called with IRQs disabled. Warn here to detect early
2256 * when its not.
2257 */
2258 WARN_ON(!irqs_disabled());
2259
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002260 if (WARN_ON(!dev_data->domain))
2261 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002262
Joerg Roedel2ca76272010-01-22 16:45:31 +01002263 domain = dev_data->domain;
2264
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002265 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002266
Joerg Roedel150952f2015-10-20 17:33:35 +02002267 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002268
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002269 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002270}
2271
2272/*
2273 * Removes a device from a protection domain (with devtable_lock held)
2274 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002275static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002276{
Joerg Roedel52815b72011-11-17 17:24:28 +01002277 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002278 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002279 unsigned long flags;
2280
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002281 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002282 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002283
Joerg Roedel355bf552008-12-08 12:02:41 +01002284 /* lock device table */
2285 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002286 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002287 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002288
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002289 if (!dev_is_pci(dev))
2290 return;
2291
Joerg Roedel02ca2022015-07-28 16:58:49 +02002292 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002293 pdev_iommuv2_disable(to_pci_dev(dev));
2294 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002295 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002296
2297 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002298}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002299
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002300static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002301{
Joerg Roedel71f77582011-06-09 19:03:15 +02002302 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002303 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002304 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002305 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002306
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002307 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002308 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002309
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002310 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002311 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002312 return devid;
2313
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002314 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002315
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002316 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002317 if (ret) {
2318 if (ret != -ENOTSUPP)
2319 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2320 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002321
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002322 iommu_ignore_device(dev);
Joerg Roedel343e9ca2015-05-28 18:41:43 +02002323 dev->archdata.dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002324 goto out;
2325 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002326 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002327
Joerg Roedel07ee8692015-05-28 18:41:42 +02002328 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002329
2330 BUG_ON(!dev_data);
2331
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002332 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002333 iommu_request_dm_for_dev(dev);
2334
2335 /* Domains are initialized for this device - have a look what we ended up with */
2336 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002337 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002338 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002339 else
Joerg Roedel07ee8692015-05-28 18:41:42 +02002340 dev->archdata.dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002341
2342out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002343 iommu_completion_wait(iommu);
2344
Joerg Roedele275a2a2008-12-10 18:27:25 +01002345 return 0;
2346}
2347
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002348static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002349{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002350 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002351 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002352
2353 if (!check_device(dev))
2354 return;
2355
2356 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002357 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002358 return;
2359
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002360 iommu = amd_iommu_rlookup_table[devid];
2361
2362 iommu_uninit_device(dev);
2363 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002364}
2365
Wan Zongshunb097d112016-04-01 09:06:04 -04002366static struct iommu_group *amd_iommu_device_group(struct device *dev)
2367{
2368 if (dev_is_pci(dev))
2369 return pci_device_group(dev);
2370
2371 return acpihid_device_group(dev);
2372}
2373
Joerg Roedel431b2a22008-07-11 17:14:22 +02002374/*****************************************************************************
2375 *
2376 * The next functions belong to the dma_ops mapping/unmapping code.
2377 *
2378 *****************************************************************************/
2379
2380/*
2381 * In the dma_ops path we only have the struct device. This function
2382 * finds the corresponding IOMMU, the protection domain and the
2383 * requestor id for a given device.
2384 * If the device is not yet associated with a domain this is also done
2385 * in this function.
2386 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002387static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002388{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002389 struct protection_domain *domain;
Joerg Roedel063071d2015-05-28 18:41:38 +02002390 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002391
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002392 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002393 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002394
Joerg Roedel063071d2015-05-28 18:41:38 +02002395 io_domain = iommu_get_domain_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002396 if (!io_domain)
2397 return NULL;
Joerg Roedel063071d2015-05-28 18:41:38 +02002398
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002399 domain = to_pdomain(io_domain);
2400 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002401 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002402
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002403 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002404}
2405
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002406static void update_device_table(struct protection_domain *domain)
2407{
Joerg Roedel492667d2009-11-27 13:25:47 +01002408 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002409
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002410 list_for_each_entry(dev_data, &domain->dev_list, list)
2411 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002412}
2413
2414static void update_domain(struct protection_domain *domain)
2415{
2416 if (!domain->updated)
2417 return;
2418
2419 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002420
2421 domain_flush_devices(domain);
2422 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002423
2424 domain->updated = false;
2425}
2426
Joerg Roedel431b2a22008-07-11 17:14:22 +02002427/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002428 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002429 * contiguous memory region into DMA address space. It is used by all
2430 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002431 * Must be called with the domain lock held.
2432 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002433static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002434 struct dma_ops_domain *dma_dom,
2435 phys_addr_t paddr,
2436 size_t size,
Joerg Roedel518d9b42016-07-05 14:39:47 +02002437 int direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002438 bool align,
2439 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002440{
2441 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002442 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002443 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002444 unsigned long align_mask = 0;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002445 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002446 int i;
2447
Joerg Roedele3c449f2008-10-15 22:02:11 -07002448 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002449 paddr &= PAGE_MASK;
2450
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002451 if (align)
2452 align_mask = (1UL << get_order(size)) - 1;
2453
Joerg Roedel256e4622016-07-05 14:23:01 +02002454 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002455 if (address == DMA_ERROR_CODE)
2456 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002457
Joerg Roedel518d9b42016-07-05 14:39:47 +02002458 if (direction == DMA_TO_DEVICE)
2459 prot = IOMMU_PROT_IR;
2460 else if (direction == DMA_FROM_DEVICE)
2461 prot = IOMMU_PROT_IW;
2462 else if (direction == DMA_BIDIRECTIONAL)
2463 prot = IOMMU_PROT_IW | IOMMU_PROT_IR;
2464
Joerg Roedelcb76c322008-06-26 21:28:00 +02002465 start = address;
2466 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002467 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2468 PAGE_SIZE, prot, GFP_ATOMIC);
2469 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002470 goto out_unmap;
2471
Joerg Roedelcb76c322008-06-26 21:28:00 +02002472 paddr += PAGE_SIZE;
2473 start += PAGE_SIZE;
2474 }
2475 address += offset;
2476
Joerg Roedelab7032b2015-12-21 18:47:11 +01002477 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002478 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002479 domain_flush_complete(&dma_dom->domain);
2480 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002481
Joerg Roedelcb76c322008-06-26 21:28:00 +02002482out:
2483 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002484
2485out_unmap:
2486
2487 for (--i; i >= 0; --i) {
2488 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002489 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002490 }
2491
Joerg Roedel256e4622016-07-05 14:23:01 +02002492 domain_flush_tlb(&dma_dom->domain);
2493 domain_flush_complete(&dma_dom->domain);
2494
2495 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002496
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002497 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002498}
2499
Joerg Roedel431b2a22008-07-11 17:14:22 +02002500/*
2501 * Does the reverse of the __map_single function. Must be called with
2502 * the domain lock held too
2503 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002504static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002505 dma_addr_t dma_addr,
2506 size_t size,
2507 int dir)
2508{
Joerg Roedel04e04632010-09-23 16:12:48 +02002509 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002510 dma_addr_t i, start;
2511 unsigned int pages;
2512
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002513 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01002514 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02002515 return;
2516
Joerg Roedel04e04632010-09-23 16:12:48 +02002517 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002518 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002519 dma_addr &= PAGE_MASK;
2520 start = dma_addr;
2521
2522 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002523 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002524 start += PAGE_SIZE;
2525 }
2526
Joerg Roedel256e4622016-07-05 14:23:01 +02002527 domain_flush_tlb(&dma_dom->domain);
2528 domain_flush_complete(&dma_dom->domain);
2529
2530 dma_ops_free_iova(dma_dom, dma_addr, pages);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002531}
2532
Joerg Roedel431b2a22008-07-11 17:14:22 +02002533/*
2534 * The exported map_single function for dma_ops.
2535 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002536static dma_addr_t map_page(struct device *dev, struct page *page,
2537 unsigned long offset, size_t size,
2538 enum dma_data_direction dir,
2539 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002540{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002541 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002542 struct protection_domain *domain;
2543 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002544
Joerg Roedel94f6d192009-11-24 16:40:02 +01002545 domain = get_domain(dev);
2546 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002547 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002548 else if (IS_ERR(domain))
2549 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002550
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002551 dma_mask = *dev->dma_mask;
2552
Joerg Roedel92d420e2015-12-21 19:31:33 +01002553 return __map_single(dev, domain->priv, paddr, size, dir, false,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002554 dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002555}
2556
Joerg Roedel431b2a22008-07-11 17:14:22 +02002557/*
2558 * The exported unmap_single function for dma_ops.
2559 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002560static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
2561 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002562{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002563 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002564
Joerg Roedel94f6d192009-11-24 16:40:02 +01002565 domain = get_domain(dev);
2566 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002567 return;
2568
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002569 __unmap_single(domain->priv, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002570}
2571
Joerg Roedel431b2a22008-07-11 17:14:22 +02002572/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002573 * The exported map_sg function for dma_ops (handles scatter-gather
2574 * lists).
2575 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002576static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002577 int nelems, enum dma_data_direction dir,
2578 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002579{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002580 struct protection_domain *domain;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002581 int i;
2582 struct scatterlist *s;
2583 phys_addr_t paddr;
2584 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002585 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002586
Joerg Roedel94f6d192009-11-24 16:40:02 +01002587 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002588 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002589 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002590
Joerg Roedel832a90c2008-09-18 15:54:23 +02002591 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002592
Joerg Roedel65b050a2008-06-26 21:28:02 +02002593 for_each_sg(sglist, s, nelems, i) {
2594 paddr = sg_phys(s);
2595
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002596 s->dma_address = __map_single(dev, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002597 paddr, s->length, dir, false,
2598 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002599
2600 if (s->dma_address) {
2601 s->dma_length = s->length;
2602 mapped_elems++;
2603 } else
2604 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002605 }
2606
Joerg Roedel65b050a2008-06-26 21:28:02 +02002607 return mapped_elems;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002608
Joerg Roedel65b050a2008-06-26 21:28:02 +02002609unmap:
2610 for_each_sg(sglist, s, mapped_elems, i) {
2611 if (s->dma_address)
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002612 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002613 s->dma_length, dir);
2614 s->dma_address = s->dma_length = 0;
2615 }
2616
Joerg Roedel92d420e2015-12-21 19:31:33 +01002617 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002618}
2619
Joerg Roedel431b2a22008-07-11 17:14:22 +02002620/*
2621 * The exported map_sg function for dma_ops (handles scatter-gather
2622 * lists).
2623 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002624static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002625 int nelems, enum dma_data_direction dir,
2626 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002627{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002628 struct protection_domain *domain;
2629 struct scatterlist *s;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002630 int i;
2631
Joerg Roedel94f6d192009-11-24 16:40:02 +01002632 domain = get_domain(dev);
2633 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002634 return;
2635
Joerg Roedel65b050a2008-06-26 21:28:02 +02002636 for_each_sg(sglist, s, nelems, i) {
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002637 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002638 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002639 s->dma_address = s->dma_length = 0;
2640 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002641}
2642
Joerg Roedel431b2a22008-07-11 17:14:22 +02002643/*
2644 * The exported alloc_coherent function for dma_ops.
2645 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002646static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002647 dma_addr_t *dma_addr, gfp_t flag,
2648 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002649{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002650 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002651 struct protection_domain *domain;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002652 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002653
Joerg Roedel94f6d192009-11-24 16:40:02 +01002654 domain = get_domain(dev);
2655 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002656 page = alloc_pages(flag, get_order(size));
2657 *dma_addr = page_to_phys(page);
2658 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002659 } else if (IS_ERR(domain))
2660 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002661
Joerg Roedel3b839a52015-04-01 14:58:47 +02002662 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002663 dma_mask = dev->coherent_dma_mask;
2664 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002665 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002666
Joerg Roedel3b839a52015-04-01 14:58:47 +02002667 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2668 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002669 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002670 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002671
Joerg Roedel3b839a52015-04-01 14:58:47 +02002672 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
2673 get_order(size));
2674 if (!page)
2675 return NULL;
2676 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002677
Joerg Roedel832a90c2008-09-18 15:54:23 +02002678 if (!dma_mask)
2679 dma_mask = *dev->dma_mask;
2680
Joerg Roedel3b839a52015-04-01 14:58:47 +02002681 *dma_addr = __map_single(dev, domain->priv, page_to_phys(page),
Joerg Roedel832a90c2008-09-18 15:54:23 +02002682 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002683
Joerg Roedel92d420e2015-12-21 19:31:33 +01002684 if (*dma_addr == DMA_ERROR_CODE)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002685 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002686
Joerg Roedel3b839a52015-04-01 14:58:47 +02002687 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002688
2689out_free:
2690
Joerg Roedel3b839a52015-04-01 14:58:47 +02002691 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2692 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002693
2694 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002695}
2696
Joerg Roedel431b2a22008-07-11 17:14:22 +02002697/*
2698 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002699 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002700static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002701 void *virt_addr, dma_addr_t dma_addr,
2702 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002703{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002704 struct protection_domain *domain;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002705 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002706
Joerg Roedel3b839a52015-04-01 14:58:47 +02002707 page = virt_to_page(virt_addr);
2708 size = PAGE_ALIGN(size);
2709
Joerg Roedel94f6d192009-11-24 16:40:02 +01002710 domain = get_domain(dev);
2711 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002712 goto free_mem;
2713
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002714 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002715
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002716free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002717 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2718 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002719}
2720
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002721/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002722 * This function is called by the DMA layer to find out if we can handle a
2723 * particular device. It is part of the dma_ops.
2724 */
2725static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2726{
Joerg Roedel420aef82009-11-23 16:14:57 +01002727 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002728}
2729
Joerg Roedela639a8e2015-12-22 16:06:49 +01002730static int set_dma_mask(struct device *dev, u64 mask)
2731{
2732 struct protection_domain *domain;
2733 int max_apertures = 1;
2734
2735 domain = get_domain(dev);
2736 if (IS_ERR(domain))
2737 return PTR_ERR(domain);
2738
2739 if (mask == DMA_BIT_MASK(64))
2740 max_apertures = 8;
2741 else if (mask > DMA_BIT_MASK(32))
2742 max_apertures = 4;
2743
2744 /*
2745 * To prevent lock contention it doesn't make sense to allocate more
2746 * apertures than online cpus
2747 */
2748 if (max_apertures > num_online_cpus())
2749 max_apertures = num_online_cpus();
2750
2751 if (dma_ops_domain_alloc_apertures(domain->priv, max_apertures))
2752 dev_err(dev, "Can't allocate %d iommu apertures\n",
2753 max_apertures);
2754
2755 return 0;
2756}
2757
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002758static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002759 .alloc = alloc_coherent,
2760 .free = free_coherent,
2761 .map_page = map_page,
2762 .unmap_page = unmap_page,
2763 .map_sg = map_sg,
2764 .unmap_sg = unmap_sg,
2765 .dma_supported = amd_iommu_dma_supported,
2766 .set_dma_mask = set_dma_mask,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002767};
2768
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002769static int init_reserved_iova_ranges(void)
2770{
2771 struct pci_dev *pdev = NULL;
2772 struct iova *val;
2773
2774 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2775 IOVA_START_PFN, DMA_32BIT_PFN);
2776
2777 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2778 &reserved_rbtree_key);
2779
2780 /* MSI memory range */
2781 val = reserve_iova(&reserved_iova_ranges,
2782 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2783 if (!val) {
2784 pr_err("Reserving MSI range failed\n");
2785 return -ENOMEM;
2786 }
2787
2788 /* HT memory range */
2789 val = reserve_iova(&reserved_iova_ranges,
2790 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2791 if (!val) {
2792 pr_err("Reserving HT range failed\n");
2793 return -ENOMEM;
2794 }
2795
2796 /*
2797 * Memory used for PCI resources
2798 * FIXME: Check whether we can reserve the PCI-hole completly
2799 */
2800 for_each_pci_dev(pdev) {
2801 int i;
2802
2803 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2804 struct resource *r = &pdev->resource[i];
2805
2806 if (!(r->flags & IORESOURCE_MEM))
2807 continue;
2808
2809 val = reserve_iova(&reserved_iova_ranges,
2810 IOVA_PFN(r->start),
2811 IOVA_PFN(r->end));
2812 if (!val) {
2813 pr_err("Reserve pci-resource range failed\n");
2814 return -ENOMEM;
2815 }
2816 }
2817 }
2818
2819 return 0;
2820}
2821
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002822int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002823{
Joerg Roedel307d5852016-07-05 11:54:04 +02002824 int ret, err = 0;
2825
2826 ret = iova_cache_get();
2827 if (ret)
2828 return ret;
Wan Zongshun9a4d3bf2016-04-01 09:06:05 -04002829
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002830 ret = init_reserved_iova_ranges();
2831 if (ret)
2832 return ret;
2833
Wan Zongshun9a4d3bf2016-04-01 09:06:05 -04002834 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2835 if (err)
2836 return err;
2837#ifdef CONFIG_ARM_AMBA
2838 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2839 if (err)
2840 return err;
2841#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002842 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2843 if (err)
2844 return err;
Wan Zongshun9a4d3bf2016-04-01 09:06:05 -04002845 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002846}
2847
Joerg Roedel6631ee92008-06-26 21:28:05 +02002848int __init amd_iommu_init_dma_ops(void)
2849{
Joerg Roedel32302322015-07-28 16:58:50 +02002850 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002851 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002852
Joerg Roedel52717822015-07-28 16:58:51 +02002853 /*
2854 * In case we don't initialize SWIOTLB (actually the common case
2855 * when AMD IOMMU is enabled), make sure there are global
2856 * dma_ops set as a fall-back for devices not handled by this
2857 * driver (for example non-PCI devices).
2858 */
2859 if (!swiotlb)
2860 dma_ops = &nommu_dma_ops;
2861
Joerg Roedel62410ee2012-06-12 16:42:43 +02002862 if (amd_iommu_unmap_flush)
2863 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2864 else
2865 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2866
Joerg Roedel6631ee92008-06-26 21:28:05 +02002867 return 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002868}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002869
2870/*****************************************************************************
2871 *
2872 * The following functions belong to the exported interface of AMD IOMMU
2873 *
2874 * This interface allows access to lower level functions of the IOMMU
2875 * like protection domain handling and assignement of devices to domains
2876 * which is not possible with the dma_ops interface.
2877 *
2878 *****************************************************************************/
2879
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002880static void cleanup_domain(struct protection_domain *domain)
2881{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002882 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002883 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002884
2885 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2886
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002887 while (!list_empty(&domain->dev_list)) {
2888 entry = list_first_entry(&domain->dev_list,
2889 struct iommu_dev_data, list);
2890 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002891 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002892
2893 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2894}
2895
Joerg Roedel26508152009-08-26 16:52:40 +02002896static void protection_domain_free(struct protection_domain *domain)
2897{
2898 if (!domain)
2899 return;
2900
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002901 del_domain_from_list(domain);
2902
Joerg Roedel26508152009-08-26 16:52:40 +02002903 if (domain->id)
2904 domain_id_free(domain->id);
2905
2906 kfree(domain);
2907}
2908
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002909static int protection_domain_init(struct protection_domain *domain)
2910{
2911 spin_lock_init(&domain->lock);
2912 mutex_init(&domain->api_lock);
2913 domain->id = domain_id_alloc();
2914 if (!domain->id)
2915 return -ENOMEM;
2916 INIT_LIST_HEAD(&domain->dev_list);
2917
2918 return 0;
2919}
2920
Joerg Roedel26508152009-08-26 16:52:40 +02002921static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002922{
2923 struct protection_domain *domain;
2924
2925 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2926 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002927 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002928
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002929 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002930 goto out_err;
2931
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002932 add_domain_to_list(domain);
2933
Joerg Roedel26508152009-08-26 16:52:40 +02002934 return domain;
2935
2936out_err:
2937 kfree(domain);
2938
2939 return NULL;
2940}
2941
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002942static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2943{
2944 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002945 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002946
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002947 switch (type) {
2948 case IOMMU_DOMAIN_UNMANAGED:
2949 pdomain = protection_domain_alloc();
2950 if (!pdomain)
2951 return NULL;
2952
2953 pdomain->mode = PAGE_MODE_3_LEVEL;
2954 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2955 if (!pdomain->pt_root) {
2956 protection_domain_free(pdomain);
2957 return NULL;
2958 }
2959
2960 pdomain->domain.geometry.aperture_start = 0;
2961 pdomain->domain.geometry.aperture_end = ~0ULL;
2962 pdomain->domain.geometry.force_aperture = true;
2963
2964 break;
2965 case IOMMU_DOMAIN_DMA:
2966 dma_domain = dma_ops_domain_alloc();
2967 if (!dma_domain) {
2968 pr_err("AMD-Vi: Failed to allocate\n");
2969 return NULL;
2970 }
2971 pdomain = &dma_domain->domain;
2972 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002973 case IOMMU_DOMAIN_IDENTITY:
2974 pdomain = protection_domain_alloc();
2975 if (!pdomain)
2976 return NULL;
2977
2978 pdomain->mode = PAGE_MODE_NONE;
2979 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002980 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002981 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002982 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002983
2984 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002985}
2986
2987static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002988{
2989 struct protection_domain *domain;
2990
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002991 if (!dom)
Joerg Roedel98383fc2008-12-02 18:34:12 +01002992 return;
2993
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002994 domain = to_pdomain(dom);
2995
Joerg Roedel98383fc2008-12-02 18:34:12 +01002996 if (domain->dev_cnt > 0)
2997 cleanup_domain(domain);
2998
2999 BUG_ON(domain->dev_cnt != 0);
3000
Joerg Roedel132bd682011-11-17 14:18:46 +01003001 if (domain->mode != PAGE_MODE_NONE)
3002 free_pagetable(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003003
Joerg Roedel52815b72011-11-17 17:24:28 +01003004 if (domain->flags & PD_IOMMUV2_MASK)
3005 free_gcr3_table(domain);
3006
Joerg Roedel8b408fe2010-03-08 14:20:07 +01003007 protection_domain_free(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01003008}
3009
Joerg Roedel684f2882008-12-08 12:07:44 +01003010static void amd_iommu_detach_device(struct iommu_domain *dom,
3011 struct device *dev)
3012{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003013 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003014 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003015 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003016
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003017 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003018 return;
3019
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003020 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003021 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003022 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003023
Joerg Roedel657cbb62009-11-23 15:26:46 +01003024 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003025 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003026
3027 iommu = amd_iommu_rlookup_table[devid];
3028 if (!iommu)
3029 return;
3030
Joerg Roedel684f2882008-12-08 12:07:44 +01003031 iommu_completion_wait(iommu);
3032}
3033
Joerg Roedel01106062008-12-02 19:34:11 +01003034static int amd_iommu_attach_device(struct iommu_domain *dom,
3035 struct device *dev)
3036{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003037 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003038 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003039 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003040 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003041
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003042 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003043 return -EINVAL;
3044
Joerg Roedel657cbb62009-11-23 15:26:46 +01003045 dev_data = dev->archdata.iommu;
3046
Joerg Roedelf62dda62011-06-09 12:55:35 +02003047 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003048 if (!iommu)
3049 return -EINVAL;
3050
Joerg Roedel657cbb62009-11-23 15:26:46 +01003051 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003052 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003053
Joerg Roedel15898bb2009-11-24 15:39:42 +01003054 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003055
3056 iommu_completion_wait(iommu);
3057
Joerg Roedel15898bb2009-11-24 15:39:42 +01003058 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003059}
3060
Joerg Roedel468e2362010-01-21 16:37:36 +01003061static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003062 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003063{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003064 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003065 int prot = 0;
3066 int ret;
3067
Joerg Roedel132bd682011-11-17 14:18:46 +01003068 if (domain->mode == PAGE_MODE_NONE)
3069 return -EINVAL;
3070
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003071 if (iommu_prot & IOMMU_READ)
3072 prot |= IOMMU_PROT_IR;
3073 if (iommu_prot & IOMMU_WRITE)
3074 prot |= IOMMU_PROT_IW;
3075
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003076 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003077 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003078 mutex_unlock(&domain->api_lock);
3079
Joerg Roedel795e74f2010-05-11 17:40:57 +02003080 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003081}
3082
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003083static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3084 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003085{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003086 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003087 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003088
Joerg Roedel132bd682011-11-17 14:18:46 +01003089 if (domain->mode == PAGE_MODE_NONE)
3090 return -EINVAL;
3091
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003092 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003093 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f2010-05-11 17:40:57 +02003094 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003095
Joerg Roedel17b124b2011-04-06 18:01:35 +02003096 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003097
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003098 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003099}
3100
Joerg Roedel645c4c82008-12-02 20:05:50 +01003101static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547ac2013-03-29 01:23:58 +05303102 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003103{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003104 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003105 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003106 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003107
Joerg Roedel132bd682011-11-17 14:18:46 +01003108 if (domain->mode == PAGE_MODE_NONE)
3109 return iova;
3110
Joerg Roedel3039ca12015-04-01 14:58:48 +02003111 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003112
Joerg Roedela6d41a42009-09-02 17:08:55 +02003113 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003114 return 0;
3115
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003116 offset_mask = pte_pgsize - 1;
3117 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003118
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003119 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003120}
3121
Joerg Roedelab636482014-09-05 10:48:21 +02003122static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003123{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003124 switch (cap) {
3125 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003126 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003127 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003128 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003129 case IOMMU_CAP_NOEXEC:
3130 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003131 }
3132
Joerg Roedelab636482014-09-05 10:48:21 +02003133 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003134}
3135
Joerg Roedel35cf2482015-05-28 18:41:37 +02003136static void amd_iommu_get_dm_regions(struct device *dev,
3137 struct list_head *head)
3138{
3139 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003140 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003141
3142 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003143 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003144 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003145
3146 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
3147 struct iommu_dm_region *region;
3148
3149 if (devid < entry->devid_start || devid > entry->devid_end)
3150 continue;
3151
3152 region = kzalloc(sizeof(*region), GFP_KERNEL);
3153 if (!region) {
3154 pr_err("Out of memory allocating dm-regions for %s\n",
3155 dev_name(dev));
3156 return;
3157 }
3158
3159 region->start = entry->address_start;
3160 region->length = entry->address_end - entry->address_start;
3161 if (entry->prot & IOMMU_PROT_IR)
3162 region->prot |= IOMMU_READ;
3163 if (entry->prot & IOMMU_PROT_IW)
3164 region->prot |= IOMMU_WRITE;
3165
3166 list_add_tail(&region->list, head);
3167 }
3168}
3169
3170static void amd_iommu_put_dm_regions(struct device *dev,
3171 struct list_head *head)
3172{
3173 struct iommu_dm_region *entry, *next;
3174
3175 list_for_each_entry_safe(entry, next, head, list)
3176 kfree(entry);
3177}
3178
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003179static void amd_iommu_apply_dm_region(struct device *dev,
3180 struct iommu_domain *domain,
3181 struct iommu_dm_region *region)
3182{
3183 struct protection_domain *pdomain = to_pdomain(domain);
3184 struct dma_ops_domain *dma_dom = pdomain->priv;
3185 unsigned long start, end;
3186
3187 start = IOVA_PFN(region->start);
3188 end = IOVA_PFN(region->start + region->length);
3189
3190 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3191}
3192
Thierry Redingb22f6432014-06-27 09:03:12 +02003193static const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003194 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003195 .domain_alloc = amd_iommu_domain_alloc,
3196 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003197 .attach_dev = amd_iommu_attach_device,
3198 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003199 .map = amd_iommu_map,
3200 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003201 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003202 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003203 .add_device = amd_iommu_add_device,
3204 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003205 .device_group = amd_iommu_device_group,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003206 .get_dm_regions = amd_iommu_get_dm_regions,
3207 .put_dm_regions = amd_iommu_put_dm_regions,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003208 .apply_dm_region = amd_iommu_apply_dm_region,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003209 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003210};
3211
Joerg Roedel0feae532009-08-26 15:26:30 +02003212/*****************************************************************************
3213 *
3214 * The next functions do a basic initialization of IOMMU for pass through
3215 * mode
3216 *
3217 * In passthrough mode the IOMMU is initialized and enabled but not used for
3218 * DMA-API translation.
3219 *
3220 *****************************************************************************/
3221
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003222/* IOMMUv2 specific functions */
3223int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3224{
3225 return atomic_notifier_chain_register(&ppr_notifier, nb);
3226}
3227EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3228
3229int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3230{
3231 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3232}
3233EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003234
3235void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3236{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003237 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003238 unsigned long flags;
3239
3240 spin_lock_irqsave(&domain->lock, flags);
3241
3242 /* Update data structure */
3243 domain->mode = PAGE_MODE_NONE;
3244 domain->updated = true;
3245
3246 /* Make changes visible to IOMMUs */
3247 update_domain(domain);
3248
3249 /* Page-table is not visible to IOMMU anymore, so free it */
3250 free_pagetable(domain);
3251
3252 spin_unlock_irqrestore(&domain->lock, flags);
3253}
3254EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003255
3256int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3257{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003258 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003259 unsigned long flags;
3260 int levels, ret;
3261
3262 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3263 return -EINVAL;
3264
3265 /* Number of GCR3 table levels required */
3266 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3267 levels += 1;
3268
3269 if (levels > amd_iommu_max_glx_val)
3270 return -EINVAL;
3271
3272 spin_lock_irqsave(&domain->lock, flags);
3273
3274 /*
3275 * Save us all sanity checks whether devices already in the
3276 * domain support IOMMUv2. Just force that the domain has no
3277 * devices attached when it is switched into IOMMUv2 mode.
3278 */
3279 ret = -EBUSY;
3280 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3281 goto out;
3282
3283 ret = -ENOMEM;
3284 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3285 if (domain->gcr3_tbl == NULL)
3286 goto out;
3287
3288 domain->glx = levels;
3289 domain->flags |= PD_IOMMUV2_MASK;
3290 domain->updated = true;
3291
3292 update_domain(domain);
3293
3294 ret = 0;
3295
3296out:
3297 spin_unlock_irqrestore(&domain->lock, flags);
3298
3299 return ret;
3300}
3301EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003302
3303static int __flush_pasid(struct protection_domain *domain, int pasid,
3304 u64 address, bool size)
3305{
3306 struct iommu_dev_data *dev_data;
3307 struct iommu_cmd cmd;
3308 int i, ret;
3309
3310 if (!(domain->flags & PD_IOMMUV2_MASK))
3311 return -EINVAL;
3312
3313 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3314
3315 /*
3316 * IOMMU TLB needs to be flushed before Device TLB to
3317 * prevent device TLB refill from IOMMU TLB
3318 */
3319 for (i = 0; i < amd_iommus_present; ++i) {
3320 if (domain->dev_iommu[i] == 0)
3321 continue;
3322
3323 ret = iommu_queue_command(amd_iommus[i], &cmd);
3324 if (ret != 0)
3325 goto out;
3326 }
3327
3328 /* Wait until IOMMU TLB flushes are complete */
3329 domain_flush_complete(domain);
3330
3331 /* Now flush device TLBs */
3332 list_for_each_entry(dev_data, &domain->dev_list, list) {
3333 struct amd_iommu *iommu;
3334 int qdep;
3335
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003336 /*
3337 There might be non-IOMMUv2 capable devices in an IOMMUv2
3338 * domain.
3339 */
3340 if (!dev_data->ats.enabled)
3341 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003342
3343 qdep = dev_data->ats.qdep;
3344 iommu = amd_iommu_rlookup_table[dev_data->devid];
3345
3346 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3347 qdep, address, size);
3348
3349 ret = iommu_queue_command(iommu, &cmd);
3350 if (ret != 0)
3351 goto out;
3352 }
3353
3354 /* Wait until all device TLBs are flushed */
3355 domain_flush_complete(domain);
3356
3357 ret = 0;
3358
3359out:
3360
3361 return ret;
3362}
3363
3364static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3365 u64 address)
3366{
3367 return __flush_pasid(domain, pasid, address, false);
3368}
3369
3370int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3371 u64 address)
3372{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003373 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003374 unsigned long flags;
3375 int ret;
3376
3377 spin_lock_irqsave(&domain->lock, flags);
3378 ret = __amd_iommu_flush_page(domain, pasid, address);
3379 spin_unlock_irqrestore(&domain->lock, flags);
3380
3381 return ret;
3382}
3383EXPORT_SYMBOL(amd_iommu_flush_page);
3384
3385static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3386{
3387 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3388 true);
3389}
3390
3391int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3392{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003393 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003394 unsigned long flags;
3395 int ret;
3396
3397 spin_lock_irqsave(&domain->lock, flags);
3398 ret = __amd_iommu_flush_tlb(domain, pasid);
3399 spin_unlock_irqrestore(&domain->lock, flags);
3400
3401 return ret;
3402}
3403EXPORT_SYMBOL(amd_iommu_flush_tlb);
3404
Joerg Roedelb16137b2011-11-21 16:50:23 +01003405static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3406{
3407 int index;
3408 u64 *pte;
3409
3410 while (true) {
3411
3412 index = (pasid >> (9 * level)) & 0x1ff;
3413 pte = &root[index];
3414
3415 if (level == 0)
3416 break;
3417
3418 if (!(*pte & GCR3_VALID)) {
3419 if (!alloc)
3420 return NULL;
3421
3422 root = (void *)get_zeroed_page(GFP_ATOMIC);
3423 if (root == NULL)
3424 return NULL;
3425
3426 *pte = __pa(root) | GCR3_VALID;
3427 }
3428
3429 root = __va(*pte & PAGE_MASK);
3430
3431 level -= 1;
3432 }
3433
3434 return pte;
3435}
3436
3437static int __set_gcr3(struct protection_domain *domain, int pasid,
3438 unsigned long cr3)
3439{
3440 u64 *pte;
3441
3442 if (domain->mode != PAGE_MODE_NONE)
3443 return -EINVAL;
3444
3445 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3446 if (pte == NULL)
3447 return -ENOMEM;
3448
3449 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3450
3451 return __amd_iommu_flush_tlb(domain, pasid);
3452}
3453
3454static int __clear_gcr3(struct protection_domain *domain, int pasid)
3455{
3456 u64 *pte;
3457
3458 if (domain->mode != PAGE_MODE_NONE)
3459 return -EINVAL;
3460
3461 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3462 if (pte == NULL)
3463 return 0;
3464
3465 *pte = 0;
3466
3467 return __amd_iommu_flush_tlb(domain, pasid);
3468}
3469
3470int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3471 unsigned long cr3)
3472{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003473 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003474 unsigned long flags;
3475 int ret;
3476
3477 spin_lock_irqsave(&domain->lock, flags);
3478 ret = __set_gcr3(domain, pasid, cr3);
3479 spin_unlock_irqrestore(&domain->lock, flags);
3480
3481 return ret;
3482}
3483EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3484
3485int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3486{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003487 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003488 unsigned long flags;
3489 int ret;
3490
3491 spin_lock_irqsave(&domain->lock, flags);
3492 ret = __clear_gcr3(domain, pasid);
3493 spin_unlock_irqrestore(&domain->lock, flags);
3494
3495 return ret;
3496}
3497EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003498
3499int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3500 int status, int tag)
3501{
3502 struct iommu_dev_data *dev_data;
3503 struct amd_iommu *iommu;
3504 struct iommu_cmd cmd;
3505
3506 dev_data = get_dev_data(&pdev->dev);
3507 iommu = amd_iommu_rlookup_table[dev_data->devid];
3508
3509 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3510 tag, dev_data->pri_tlp);
3511
3512 return iommu_queue_command(iommu, &cmd);
3513}
3514EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003515
3516struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3517{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003518 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003519
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003520 pdomain = get_domain(&pdev->dev);
3521 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003522 return NULL;
3523
3524 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003525 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003526 return NULL;
3527
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003528 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003529}
3530EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003531
3532void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3533{
3534 struct iommu_dev_data *dev_data;
3535
3536 if (!amd_iommu_v2_supported())
3537 return;
3538
3539 dev_data = get_dev_data(&pdev->dev);
3540 dev_data->errata |= (1 << erratum);
3541}
3542EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003543
3544int amd_iommu_device_info(struct pci_dev *pdev,
3545 struct amd_iommu_device_info *info)
3546{
3547 int max_pasids;
3548 int pos;
3549
3550 if (pdev == NULL || info == NULL)
3551 return -EINVAL;
3552
3553 if (!amd_iommu_v2_supported())
3554 return -EINVAL;
3555
3556 memset(info, 0, sizeof(*info));
3557
3558 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3559 if (pos)
3560 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3561
3562 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3563 if (pos)
3564 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3565
3566 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3567 if (pos) {
3568 int features;
3569
3570 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3571 max_pasids = min(max_pasids, (1 << 20));
3572
3573 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3574 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3575
3576 features = pci_pasid_features(pdev);
3577 if (features & PCI_PASID_CAP_EXEC)
3578 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3579 if (features & PCI_PASID_CAP_PRIV)
3580 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3581 }
3582
3583 return 0;
3584}
3585EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003586
3587#ifdef CONFIG_IRQ_REMAP
3588
3589/*****************************************************************************
3590 *
3591 * Interrupt Remapping Implementation
3592 *
3593 *****************************************************************************/
3594
3595union irte {
3596 u32 val;
3597 struct {
3598 u32 valid : 1,
3599 no_fault : 1,
3600 int_type : 3,
3601 rq_eoi : 1,
3602 dm : 1,
3603 rsvd_1 : 1,
3604 destination : 8,
3605 vector : 8,
3606 rsvd_2 : 8;
3607 } fields;
3608};
3609
Jiang Liu9c724962015-04-14 10:29:52 +08003610struct irq_2_irte {
3611 u16 devid; /* Device ID for IRTE table */
3612 u16 index; /* Index into IRTE table*/
3613};
3614
Jiang Liu7c71d302015-04-13 14:11:33 +08003615struct amd_ir_data {
3616 struct irq_2_irte irq_2_irte;
3617 union irte irte_entry;
3618 union {
3619 struct msi_msg msi_entry;
3620 };
3621};
3622
3623static struct irq_chip amd_ir_chip;
3624
Joerg Roedel2b324502012-06-21 16:29:10 +02003625#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3626#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3627#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3628#define DTE_IRQ_REMAP_ENABLE 1ULL
3629
3630static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3631{
3632 u64 dte;
3633
3634 dte = amd_iommu_dev_table[devid].data[2];
3635 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3636 dte |= virt_to_phys(table->table);
3637 dte |= DTE_IRQ_REMAP_INTCTL;
3638 dte |= DTE_IRQ_TABLE_LEN;
3639 dte |= DTE_IRQ_REMAP_ENABLE;
3640
3641 amd_iommu_dev_table[devid].data[2] = dte;
3642}
3643
3644#define IRTE_ALLOCATED (~1U)
3645
3646static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3647{
3648 struct irq_remap_table *table = NULL;
3649 struct amd_iommu *iommu;
3650 unsigned long flags;
3651 u16 alias;
3652
3653 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3654
3655 iommu = amd_iommu_rlookup_table[devid];
3656 if (!iommu)
3657 goto out_unlock;
3658
3659 table = irq_lookup_table[devid];
3660 if (table)
3661 goto out;
3662
3663 alias = amd_iommu_alias_table[devid];
3664 table = irq_lookup_table[alias];
3665 if (table) {
3666 irq_lookup_table[devid] = table;
3667 set_dte_irq_entry(devid, table);
3668 iommu_flush_dte(iommu, devid);
3669 goto out;
3670 }
3671
3672 /* Nothing there yet, allocate new irq remapping table */
3673 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3674 if (!table)
3675 goto out;
3676
Joerg Roedel197887f2013-04-09 21:14:08 +02003677 /* Initialize table spin-lock */
3678 spin_lock_init(&table->lock);
3679
Joerg Roedel2b324502012-06-21 16:29:10 +02003680 if (ioapic)
3681 /* Keep the first 32 indexes free for IOAPIC interrupts */
3682 table->min_index = 32;
3683
3684 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3685 if (!table->table) {
3686 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003687 table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003688 goto out;
3689 }
3690
3691 memset(table->table, 0, MAX_IRQS_PER_TABLE * sizeof(u32));
3692
3693 if (ioapic) {
3694 int i;
3695
3696 for (i = 0; i < 32; ++i)
3697 table->table[i] = IRTE_ALLOCATED;
3698 }
3699
3700 irq_lookup_table[devid] = table;
3701 set_dte_irq_entry(devid, table);
3702 iommu_flush_dte(iommu, devid);
3703 if (devid != alias) {
3704 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003705 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003706 iommu_flush_dte(iommu, alias);
3707 }
3708
3709out:
3710 iommu_completion_wait(iommu);
3711
3712out_unlock:
3713 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3714
3715 return table;
3716}
3717
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003718static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003719{
3720 struct irq_remap_table *table;
3721 unsigned long flags;
3722 int index, c;
3723
3724 table = get_irq_table(devid, false);
3725 if (!table)
3726 return -ENODEV;
3727
3728 spin_lock_irqsave(&table->lock, flags);
3729
3730 /* Scan table for free entries */
3731 for (c = 0, index = table->min_index;
3732 index < MAX_IRQS_PER_TABLE;
3733 ++index) {
3734 if (table->table[index] == 0)
3735 c += 1;
3736 else
3737 c = 0;
3738
3739 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003740 for (; c != 0; --c)
3741 table->table[index - c + 1] = IRTE_ALLOCATED;
3742
3743 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003744 goto out;
3745 }
3746 }
3747
3748 index = -ENOSPC;
3749
3750out:
3751 spin_unlock_irqrestore(&table->lock, flags);
3752
3753 return index;
3754}
3755
Joerg Roedel2b324502012-06-21 16:29:10 +02003756static int modify_irte(u16 devid, int index, union irte irte)
3757{
3758 struct irq_remap_table *table;
3759 struct amd_iommu *iommu;
3760 unsigned long flags;
3761
3762 iommu = amd_iommu_rlookup_table[devid];
3763 if (iommu == NULL)
3764 return -EINVAL;
3765
3766 table = get_irq_table(devid, false);
3767 if (!table)
3768 return -ENOMEM;
3769
3770 spin_lock_irqsave(&table->lock, flags);
3771 table->table[index] = irte.val;
3772 spin_unlock_irqrestore(&table->lock, flags);
3773
3774 iommu_flush_irt(iommu, devid);
3775 iommu_completion_wait(iommu);
3776
3777 return 0;
3778}
3779
3780static void free_irte(u16 devid, int index)
3781{
3782 struct irq_remap_table *table;
3783 struct amd_iommu *iommu;
3784 unsigned long flags;
3785
3786 iommu = amd_iommu_rlookup_table[devid];
3787 if (iommu == NULL)
3788 return;
3789
3790 table = get_irq_table(devid, false);
3791 if (!table)
3792 return;
3793
3794 spin_lock_irqsave(&table->lock, flags);
3795 table->table[index] = 0;
3796 spin_unlock_irqrestore(&table->lock, flags);
3797
3798 iommu_flush_irt(iommu, devid);
3799 iommu_completion_wait(iommu);
3800}
3801
Jiang Liu7c71d302015-04-13 14:11:33 +08003802static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003803{
Jiang Liu7c71d302015-04-13 14:11:33 +08003804 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02003805
Jiang Liu7c71d302015-04-13 14:11:33 +08003806 switch (info->type) {
3807 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3808 devid = get_ioapic_devid(info->ioapic_id);
3809 break;
3810 case X86_IRQ_ALLOC_TYPE_HPET:
3811 devid = get_hpet_devid(info->hpet_id);
3812 break;
3813 case X86_IRQ_ALLOC_TYPE_MSI:
3814 case X86_IRQ_ALLOC_TYPE_MSIX:
3815 devid = get_device_id(&info->msi_dev->dev);
3816 break;
3817 default:
3818 BUG_ON(1);
3819 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02003820 }
3821
Jiang Liu7c71d302015-04-13 14:11:33 +08003822 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003823}
3824
Jiang Liu7c71d302015-04-13 14:11:33 +08003825static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003826{
Jiang Liu7c71d302015-04-13 14:11:33 +08003827 struct amd_iommu *iommu;
3828 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003829
Jiang Liu7c71d302015-04-13 14:11:33 +08003830 if (!info)
3831 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003832
Jiang Liu7c71d302015-04-13 14:11:33 +08003833 devid = get_devid(info);
3834 if (devid >= 0) {
3835 iommu = amd_iommu_rlookup_table[devid];
3836 if (iommu)
3837 return iommu->ir_domain;
3838 }
Joerg Roedel5527de72012-06-26 11:17:32 +02003839
Jiang Liu7c71d302015-04-13 14:11:33 +08003840 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003841}
3842
Jiang Liu7c71d302015-04-13 14:11:33 +08003843static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003844{
Jiang Liu7c71d302015-04-13 14:11:33 +08003845 struct amd_iommu *iommu;
3846 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003847
Jiang Liu7c71d302015-04-13 14:11:33 +08003848 if (!info)
3849 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003850
Jiang Liu7c71d302015-04-13 14:11:33 +08003851 switch (info->type) {
3852 case X86_IRQ_ALLOC_TYPE_MSI:
3853 case X86_IRQ_ALLOC_TYPE_MSIX:
3854 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003855 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003856 return NULL;
3857
Dan Carpenter1fb260b2016-01-07 12:36:06 +03003858 iommu = amd_iommu_rlookup_table[devid];
3859 if (iommu)
3860 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08003861 break;
3862 default:
3863 break;
3864 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003865
Jiang Liu7c71d302015-04-13 14:11:33 +08003866 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02003867}
3868
Joerg Roedel6b474b82012-06-26 16:46:04 +02003869struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02003870 .prepare = amd_iommu_prepare,
3871 .enable = amd_iommu_enable,
3872 .disable = amd_iommu_disable,
3873 .reenable = amd_iommu_reenable,
3874 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08003875 .get_ir_irq_domain = get_ir_irq_domain,
3876 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02003877};
Jiang Liu7c71d302015-04-13 14:11:33 +08003878
3879static void irq_remapping_prepare_irte(struct amd_ir_data *data,
3880 struct irq_cfg *irq_cfg,
3881 struct irq_alloc_info *info,
3882 int devid, int index, int sub_handle)
3883{
3884 struct irq_2_irte *irte_info = &data->irq_2_irte;
3885 struct msi_msg *msg = &data->msi_entry;
3886 union irte *irte = &data->irte_entry;
3887 struct IO_APIC_route_entry *entry;
3888
Jiang Liu7c71d302015-04-13 14:11:33 +08003889 data->irq_2_irte.devid = devid;
3890 data->irq_2_irte.index = index + sub_handle;
3891
3892 /* Setup IRTE for IOMMU */
3893 irte->val = 0;
3894 irte->fields.vector = irq_cfg->vector;
3895 irte->fields.int_type = apic->irq_delivery_mode;
3896 irte->fields.destination = irq_cfg->dest_apicid;
3897 irte->fields.dm = apic->irq_dest_mode;
3898 irte->fields.valid = 1;
3899
3900 switch (info->type) {
3901 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3902 /* Setup IOAPIC entry */
3903 entry = info->ioapic_entry;
3904 info->ioapic_entry = NULL;
3905 memset(entry, 0, sizeof(*entry));
3906 entry->vector = index;
3907 entry->mask = 0;
3908 entry->trigger = info->ioapic_trigger;
3909 entry->polarity = info->ioapic_polarity;
3910 /* Mask level triggered irqs. */
3911 if (info->ioapic_trigger)
3912 entry->mask = 1;
3913 break;
3914
3915 case X86_IRQ_ALLOC_TYPE_HPET:
3916 case X86_IRQ_ALLOC_TYPE_MSI:
3917 case X86_IRQ_ALLOC_TYPE_MSIX:
3918 msg->address_hi = MSI_ADDR_BASE_HI;
3919 msg->address_lo = MSI_ADDR_BASE_LO;
3920 msg->data = irte_info->index;
3921 break;
3922
3923 default:
3924 BUG_ON(1);
3925 break;
3926 }
3927}
3928
3929static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
3930 unsigned int nr_irqs, void *arg)
3931{
3932 struct irq_alloc_info *info = arg;
3933 struct irq_data *irq_data;
3934 struct amd_ir_data *data;
3935 struct irq_cfg *cfg;
3936 int i, ret, devid;
3937 int index = -1;
3938
3939 if (!info)
3940 return -EINVAL;
3941 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
3942 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
3943 return -EINVAL;
3944
3945 /*
3946 * With IRQ remapping enabled, don't need contiguous CPU vectors
3947 * to support multiple MSI interrupts.
3948 */
3949 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
3950 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
3951
3952 devid = get_devid(info);
3953 if (devid < 0)
3954 return -EINVAL;
3955
3956 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
3957 if (ret < 0)
3958 return ret;
3959
Jiang Liu7c71d302015-04-13 14:11:33 +08003960 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
3961 if (get_irq_table(devid, true))
3962 index = info->ioapic_pin;
3963 else
3964 ret = -ENOMEM;
3965 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003966 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08003967 }
3968 if (index < 0) {
3969 pr_warn("Failed to allocate IRTE\n");
Jiang Liu7c71d302015-04-13 14:11:33 +08003970 goto out_free_parent;
3971 }
3972
3973 for (i = 0; i < nr_irqs; i++) {
3974 irq_data = irq_domain_get_irq_data(domain, virq + i);
3975 cfg = irqd_cfg(irq_data);
3976 if (!irq_data || !cfg) {
3977 ret = -EINVAL;
3978 goto out_free_data;
3979 }
3980
Joerg Roedela130e692015-08-13 11:07:25 +02003981 ret = -ENOMEM;
3982 data = kzalloc(sizeof(*data), GFP_KERNEL);
3983 if (!data)
3984 goto out_free_data;
3985
Jiang Liu7c71d302015-04-13 14:11:33 +08003986 irq_data->hwirq = (devid << 16) + i;
3987 irq_data->chip_data = data;
3988 irq_data->chip = &amd_ir_chip;
3989 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
3990 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
3991 }
Joerg Roedela130e692015-08-13 11:07:25 +02003992
Jiang Liu7c71d302015-04-13 14:11:33 +08003993 return 0;
3994
3995out_free_data:
3996 for (i--; i >= 0; i--) {
3997 irq_data = irq_domain_get_irq_data(domain, virq + i);
3998 if (irq_data)
3999 kfree(irq_data->chip_data);
4000 }
4001 for (i = 0; i < nr_irqs; i++)
4002 free_irte(devid, index + i);
4003out_free_parent:
4004 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4005 return ret;
4006}
4007
4008static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4009 unsigned int nr_irqs)
4010{
4011 struct irq_2_irte *irte_info;
4012 struct irq_data *irq_data;
4013 struct amd_ir_data *data;
4014 int i;
4015
4016 for (i = 0; i < nr_irqs; i++) {
4017 irq_data = irq_domain_get_irq_data(domain, virq + i);
4018 if (irq_data && irq_data->chip_data) {
4019 data = irq_data->chip_data;
4020 irte_info = &data->irq_2_irte;
4021 free_irte(irte_info->devid, irte_info->index);
4022 kfree(data);
4023 }
4024 }
4025 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4026}
4027
4028static void irq_remapping_activate(struct irq_domain *domain,
4029 struct irq_data *irq_data)
4030{
4031 struct amd_ir_data *data = irq_data->chip_data;
4032 struct irq_2_irte *irte_info = &data->irq_2_irte;
4033
4034 modify_irte(irte_info->devid, irte_info->index, data->irte_entry);
4035}
4036
4037static void irq_remapping_deactivate(struct irq_domain *domain,
4038 struct irq_data *irq_data)
4039{
4040 struct amd_ir_data *data = irq_data->chip_data;
4041 struct irq_2_irte *irte_info = &data->irq_2_irte;
4042 union irte entry;
4043
4044 entry.val = 0;
4045 modify_irte(irte_info->devid, irte_info->index, data->irte_entry);
4046}
4047
4048static struct irq_domain_ops amd_ir_domain_ops = {
4049 .alloc = irq_remapping_alloc,
4050 .free = irq_remapping_free,
4051 .activate = irq_remapping_activate,
4052 .deactivate = irq_remapping_deactivate,
4053};
4054
4055static int amd_ir_set_affinity(struct irq_data *data,
4056 const struct cpumask *mask, bool force)
4057{
4058 struct amd_ir_data *ir_data = data->chip_data;
4059 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4060 struct irq_cfg *cfg = irqd_cfg(data);
4061 struct irq_data *parent = data->parent_data;
4062 int ret;
4063
4064 ret = parent->chip->irq_set_affinity(parent, mask, force);
4065 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4066 return ret;
4067
4068 /*
4069 * Atomically updates the IRTE with the new destination, vector
4070 * and flushes the interrupt entry cache.
4071 */
4072 ir_data->irte_entry.fields.vector = cfg->vector;
4073 ir_data->irte_entry.fields.destination = cfg->dest_apicid;
4074 modify_irte(irte_info->devid, irte_info->index, ir_data->irte_entry);
4075
4076 /*
4077 * After this point, all the interrupts will start arriving
4078 * at the new destination. So, time to cleanup the previous
4079 * vector allocation.
4080 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004081 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004082
4083 return IRQ_SET_MASK_OK_DONE;
4084}
4085
4086static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4087{
4088 struct amd_ir_data *ir_data = irq_data->chip_data;
4089
4090 *msg = ir_data->msi_entry;
4091}
4092
4093static struct irq_chip amd_ir_chip = {
4094 .irq_ack = ir_ack_apic_edge,
4095 .irq_set_affinity = amd_ir_set_affinity,
4096 .irq_compose_msi_msg = ir_compose_msi_msg,
4097};
4098
4099int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4100{
4101 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4102 if (!iommu->ir_domain)
4103 return -ENOMEM;
4104
4105 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4106 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4107
4108 return 0;
4109}
Joerg Roedel2b324502012-06-21 16:29:10 +02004110#endif