blob: 50ca8052bc8e8718152cb2005d00df130062274d [file] [log] [blame]
Petr Mladek37ebb542014-09-19 17:32:23 +02001
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +03002/*
3 * Texas Instruments AM35x "glue layer"
4 *
5 * Copyright (c) 2010, by Texas Instruments
6 *
7 * Based on the DA8xx "glue layer" code.
8 * Copyright (c) 2008-2009, MontaVista Software, Inc. <source@mvista.com>
9 *
10 * This file is part of the Inventra Controller Driver for Linux.
11 *
12 * The Inventra Controller Driver for Linux is free software; you
13 * can redistribute it and/or modify it under the terms of the GNU
14 * General Public License version 2 as published by the Free Software
15 * Foundation.
16 *
17 * The Inventra Controller Driver for Linux is distributed in
18 * the hope that it will be useful, but WITHOUT ANY WARRANTY;
19 * without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
21 * License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with The Inventra Controller Driver for Linux ; if not,
25 * write to the Free Software Foundation, Inc., 59 Temple Place,
26 * Suite 330, Boston, MA 02111-1307 USA
27 *
28 */
29
Felipe Balbiab570da2011-11-10 09:58:04 +020030#include <linux/module.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030031#include <linux/clk.h>
Kishon Vijay Abraham Ided017e2012-06-26 17:40:32 +053032#include <linux/err.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030033#include <linux/io.h>
Felipe Balbice40c572010-12-02 09:06:51 +020034#include <linux/platform_device.h>
35#include <linux/dma-mapping.h>
Felipe Balbid7078df2014-04-16 15:28:32 -050036#include <linux/usb/usb_phy_generic.h>
Felipe Balbie8c4a7a2012-10-24 14:26:19 -070037#include <linux/platform_data/usb-omap.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030038
39#include "musb_core.h"
40
41/*
42 * AM35x specific definitions
43 */
44/* USB 2.0 OTG module registers */
45#define USB_REVISION_REG 0x00
46#define USB_CTRL_REG 0x04
47#define USB_STAT_REG 0x08
48#define USB_EMULATION_REG 0x0c
49/* 0x10 Reserved */
50#define USB_AUTOREQ_REG 0x14
51#define USB_SRP_FIX_TIME_REG 0x18
52#define USB_TEARDOWN_REG 0x1c
53#define EP_INTR_SRC_REG 0x20
54#define EP_INTR_SRC_SET_REG 0x24
55#define EP_INTR_SRC_CLEAR_REG 0x28
56#define EP_INTR_MASK_REG 0x2c
57#define EP_INTR_MASK_SET_REG 0x30
58#define EP_INTR_MASK_CLEAR_REG 0x34
59#define EP_INTR_SRC_MASKED_REG 0x38
60#define CORE_INTR_SRC_REG 0x40
61#define CORE_INTR_SRC_SET_REG 0x44
62#define CORE_INTR_SRC_CLEAR_REG 0x48
63#define CORE_INTR_MASK_REG 0x4c
64#define CORE_INTR_MASK_SET_REG 0x50
65#define CORE_INTR_MASK_CLEAR_REG 0x54
66#define CORE_INTR_SRC_MASKED_REG 0x58
67/* 0x5c Reserved */
68#define USB_END_OF_INTR_REG 0x60
69
70/* Control register bits */
71#define AM35X_SOFT_RESET_MASK 1
72
73/* USB interrupt register bits */
74#define AM35X_INTR_USB_SHIFT 16
75#define AM35X_INTR_USB_MASK (0x1ff << AM35X_INTR_USB_SHIFT)
76#define AM35X_INTR_DRVVBUS 0x100
77#define AM35X_INTR_RX_SHIFT 16
78#define AM35X_INTR_TX_SHIFT 0
79#define AM35X_TX_EP_MASK 0xffff /* EP0 + 15 Tx EPs */
80#define AM35X_RX_EP_MASK 0xfffe /* 15 Rx EPs */
81#define AM35X_TX_INTR_MASK (AM35X_TX_EP_MASK << AM35X_INTR_TX_SHIFT)
82#define AM35X_RX_INTR_MASK (AM35X_RX_EP_MASK << AM35X_INTR_RX_SHIFT)
83
84#define USB_MENTOR_CORE_OFFSET 0x400
85
Felipe Balbi0919dfc2010-12-02 09:33:24 +020086struct am35x_glue {
87 struct device *dev;
88 struct platform_device *musb;
Felipe Balbi2f36ff62014-04-16 16:16:33 -050089 struct platform_device *phy;
Felipe Balbi03491762010-12-02 09:57:08 +020090 struct clk *phy_clk;
91 struct clk *clk;
Felipe Balbi0919dfc2010-12-02 09:33:24 +020092};
93
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030094/*
Felipe Balbi743411b2010-12-01 13:22:05 +020095 * am35x_musb_enable - enable interrupts
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030096 */
Felipe Balbi743411b2010-12-01 13:22:05 +020097static void am35x_musb_enable(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030098{
99 void __iomem *reg_base = musb->ctrl_base;
100 u32 epmask;
101
102 /* Workaround: setup IRQs through both register sets. */
103 epmask = ((musb->epmask & AM35X_TX_EP_MASK) << AM35X_INTR_TX_SHIFT) |
104 ((musb->epmask & AM35X_RX_EP_MASK) << AM35X_INTR_RX_SHIFT);
105
106 musb_writel(reg_base, EP_INTR_MASK_SET_REG, epmask);
107 musb_writel(reg_base, CORE_INTR_MASK_SET_REG, AM35X_INTR_USB_MASK);
108
109 /* Force the DRVVBUS IRQ so we can start polling for ID change. */
Felipe Balbi032ec492011-11-24 15:46:26 +0200110 musb_writel(reg_base, CORE_INTR_SRC_SET_REG,
111 AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300112}
113
114/*
Felipe Balbi743411b2010-12-01 13:22:05 +0200115 * am35x_musb_disable - disable HDRC and flush interrupts
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300116 */
Felipe Balbi743411b2010-12-01 13:22:05 +0200117static void am35x_musb_disable(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300118{
119 void __iomem *reg_base = musb->ctrl_base;
120
121 musb_writel(reg_base, CORE_INTR_MASK_CLEAR_REG, AM35X_INTR_USB_MASK);
122 musb_writel(reg_base, EP_INTR_MASK_CLEAR_REG,
123 AM35X_TX_INTR_MASK | AM35X_RX_INTR_MASK);
124 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
125 musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
126}
127
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300128#define portstate(stmt) stmt
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300129
Felipe Balbi743411b2010-12-01 13:22:05 +0200130static void am35x_musb_set_vbus(struct musb *musb, int is_on)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300131{
132 WARN_ON(is_on && is_peripheral_active(musb));
133}
134
135#define POLL_SECONDS 2
136
137static struct timer_list otg_workaround;
138
139static void otg_timer(unsigned long _musb)
140{
141 struct musb *musb = (void *)_musb;
142 void __iomem *mregs = musb->mregs;
143 u8 devctl;
144 unsigned long flags;
145
146 /*
147 * We poll because AM35x's won't expose several OTG-critical
148 * status change events (from the transceiver) otherwise.
149 */
150 devctl = musb_readb(mregs, MUSB_DEVCTL);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300151 dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
Antoine Tenarte47d9252014-10-30 18:41:13 +0100152 usb_otg_state_string(musb->xceiv->otg->state));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300153
154 spin_lock_irqsave(&musb->lock, flags);
Antoine Tenarte47d9252014-10-30 18:41:13 +0100155 switch (musb->xceiv->otg->state) {
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300156 case OTG_STATE_A_WAIT_BCON:
157 devctl &= ~MUSB_DEVCTL_SESSION;
158 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
159
160 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
161 if (devctl & MUSB_DEVCTL_BDEVICE) {
Antoine Tenarte47d9252014-10-30 18:41:13 +0100162 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300163 MUSB_DEV_MODE(musb);
164 } else {
Antoine Tenarte47d9252014-10-30 18:41:13 +0100165 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300166 MUSB_HST_MODE(musb);
167 }
168 break;
169 case OTG_STATE_A_WAIT_VFALL:
Antoine Tenarte47d9252014-10-30 18:41:13 +0100170 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300171 musb_writel(musb->ctrl_base, CORE_INTR_SRC_SET_REG,
172 MUSB_INTR_VBUSERROR << AM35X_INTR_USB_SHIFT);
173 break;
174 case OTG_STATE_B_IDLE:
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300175 devctl = musb_readb(mregs, MUSB_DEVCTL);
176 if (devctl & MUSB_DEVCTL_BDEVICE)
177 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
178 else
Antoine Tenarte47d9252014-10-30 18:41:13 +0100179 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300180 break;
181 default:
182 break;
183 }
184 spin_unlock_irqrestore(&musb->lock, flags);
185}
186
Felipe Balbi743411b2010-12-01 13:22:05 +0200187static void am35x_musb_try_idle(struct musb *musb, unsigned long timeout)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300188{
189 static unsigned long last_timer;
190
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300191 if (timeout == 0)
192 timeout = jiffies + msecs_to_jiffies(3);
193
194 /* Never idle if active, or when VBUS timeout is not set as host */
195 if (musb->is_active || (musb->a_wait_bcon == 0 &&
Antoine Tenarte47d9252014-10-30 18:41:13 +0100196 musb->xceiv->otg->state == OTG_STATE_A_WAIT_BCON)) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300197 dev_dbg(musb->controller, "%s active, deleting timer\n",
Antoine Tenarte47d9252014-10-30 18:41:13 +0100198 usb_otg_state_string(musb->xceiv->otg->state));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300199 del_timer(&otg_workaround);
200 last_timer = jiffies;
201 return;
202 }
203
204 if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300205 dev_dbg(musb->controller, "Longer idle timer already pending, ignoring...\n");
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300206 return;
207 }
208 last_timer = timeout;
209
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300210 dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
Antoine Tenarte47d9252014-10-30 18:41:13 +0100211 usb_otg_state_string(musb->xceiv->otg->state),
Anatolij Gustschin3df00452011-05-05 12:11:21 +0200212 jiffies_to_msecs(timeout - jiffies));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300213 mod_timer(&otg_workaround, timeout);
214}
215
Felipe Balbi743411b2010-12-01 13:22:05 +0200216static irqreturn_t am35x_musb_interrupt(int irq, void *hci)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300217{
218 struct musb *musb = hci;
219 void __iomem *reg_base = musb->ctrl_base;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530220 struct device *dev = musb->controller;
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900221 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530222 struct omap_musb_board_data *data = plat->board_data;
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200223 struct usb_otg *otg = musb->xceiv->otg;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300224 unsigned long flags;
225 irqreturn_t ret = IRQ_NONE;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530226 u32 epintr, usbintr;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300227
228 spin_lock_irqsave(&musb->lock, flags);
229
230 /* Get endpoint interrupts */
231 epintr = musb_readl(reg_base, EP_INTR_SRC_MASKED_REG);
232
233 if (epintr) {
234 musb_writel(reg_base, EP_INTR_SRC_CLEAR_REG, epintr);
235
236 musb->int_rx =
237 (epintr & AM35X_RX_INTR_MASK) >> AM35X_INTR_RX_SHIFT;
238 musb->int_tx =
239 (epintr & AM35X_TX_INTR_MASK) >> AM35X_INTR_TX_SHIFT;
240 }
241
242 /* Get usb core interrupts */
243 usbintr = musb_readl(reg_base, CORE_INTR_SRC_MASKED_REG);
244 if (!usbintr && !epintr)
245 goto eoi;
246
247 if (usbintr) {
248 musb_writel(reg_base, CORE_INTR_SRC_CLEAR_REG, usbintr);
249
250 musb->int_usb =
251 (usbintr & AM35X_INTR_USB_MASK) >> AM35X_INTR_USB_SHIFT;
252 }
253 /*
254 * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
255 * AM35x's missing ID change IRQ. We need an ID change IRQ to
256 * switch appropriately between halves of the OTG state machine.
257 * Managing DEVCTL.SESSION per Mentor docs requires that we know its
258 * value but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
259 * Also, DRVVBUS pulses for SRP (but not at 5V) ...
260 */
261 if (usbintr & (AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT)) {
262 int drvvbus = musb_readl(reg_base, USB_STAT_REG);
263 void __iomem *mregs = musb->mregs;
264 u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
265 int err;
266
Felipe Balbi032ec492011-11-24 15:46:26 +0200267 err = musb->int_usb & MUSB_INTR_VBUSERROR;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300268 if (err) {
269 /*
270 * The Mentor core doesn't debounce VBUS as needed
271 * to cope with device connect current spikes. This
272 * means it's not uncommon for bus-powered devices
273 * to get VBUS errors during enumeration.
274 *
275 * This is a workaround, but newer RTL from Mentor
276 * seems to allow a better one: "re"-starting sessions
277 * without waiting for VBUS to stop registering in
278 * devctl.
279 */
280 musb->int_usb &= ~MUSB_INTR_VBUSERROR;
Antoine Tenarte47d9252014-10-30 18:41:13 +0100281 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VFALL;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300282 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
283 WARNING("VBUS error workaround (delay coming)\n");
Felipe Balbi032ec492011-11-24 15:46:26 +0200284 } else if (drvvbus) {
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300285 MUSB_HST_MODE(musb);
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200286 otg->default_a = 1;
Antoine Tenarte47d9252014-10-30 18:41:13 +0100287 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300288 portstate(musb->port1_status |= USB_PORT_STAT_POWER);
289 del_timer(&otg_workaround);
290 } else {
291 musb->is_active = 0;
292 MUSB_DEV_MODE(musb);
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200293 otg->default_a = 0;
Antoine Tenarte47d9252014-10-30 18:41:13 +0100294 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300295 portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
296 }
297
298 /* NOTE: this must complete power-on within 100 ms. */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300299 dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300300 drvvbus ? "on" : "off",
Antoine Tenarte47d9252014-10-30 18:41:13 +0100301 usb_otg_state_string(musb->xceiv->otg->state),
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300302 err ? " ERROR" : "",
303 devctl);
304 ret = IRQ_HANDLED;
305 }
306
Stefano Babic6ff1f3d2012-10-15 11:20:22 +0200307 /* Drop spurious RX and TX if device is disconnected */
308 if (musb->int_usb & MUSB_INTR_DISCONNECT) {
309 musb->int_tx = 0;
310 musb->int_rx = 0;
311 }
312
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300313 if (musb->int_tx || musb->int_rx || musb->int_usb)
314 ret |= musb_interrupt(musb);
315
316eoi:
317 /* EOI needs to be written for the IRQ to be re-asserted. */
318 if (ret == IRQ_HANDLED || epintr || usbintr) {
319 /* clear level interrupt */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530320 if (data->clear_irq)
321 data->clear_irq();
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300322 /* write EOI */
323 musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
324 }
325
326 /* Poll for ID change */
Antoine Tenarte47d9252014-10-30 18:41:13 +0100327 if (musb->xceiv->otg->state == OTG_STATE_B_IDLE)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300328 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
329
330 spin_unlock_irqrestore(&musb->lock, flags);
331
332 return ret;
333}
334
Felipe Balbi743411b2010-12-01 13:22:05 +0200335static int am35x_musb_set_mode(struct musb *musb, u8 musb_mode)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300336{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530337 struct device *dev = musb->controller;
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900338 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530339 struct omap_musb_board_data *data = plat->board_data;
340 int retval = 0;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300341
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530342 if (data->set_mode)
343 data->set_mode(musb_mode);
344 else
345 retval = -EIO;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300346
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530347 return retval;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300348}
349
Felipe Balbi743411b2010-12-01 13:22:05 +0200350static int am35x_musb_init(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300351{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530352 struct device *dev = musb->controller;
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900353 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530354 struct omap_musb_board_data *data = plat->board_data;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300355 void __iomem *reg_base = musb->ctrl_base;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530356 u32 rev;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300357
358 musb->mregs += USB_MENTOR_CORE_OFFSET;
359
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300360 /* Returns zero if e.g. not clocked */
361 rev = musb_readl(reg_base, USB_REVISION_REG);
Felipe Balbi03491762010-12-02 09:57:08 +0200362 if (!rev)
363 return -ENODEV;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300364
Kishon Vijay Abraham I662dca52012-06-22 17:02:46 +0530365 musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
Kishon Vijay Abraham Ided017e2012-06-26 17:40:32 +0530366 if (IS_ERR_OR_NULL(musb->xceiv))
Ming Lei25736e02013-01-04 23:13:58 +0800367 return -EPROBE_DEFER;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300368
Felipe Balbi032ec492011-11-24 15:46:26 +0200369 setup_timer(&otg_workaround, otg_timer, (unsigned long) musb);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300370
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530371 /* Reset the musb */
372 if (data->reset)
373 data->reset();
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300374
375 /* Reset the controller */
376 musb_writel(reg_base, USB_CTRL_REG, AM35X_SOFT_RESET_MASK);
377
378 /* Start the on-chip PHY and its PLL. */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530379 if (data->set_phy_power)
380 data->set_phy_power(1);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300381
382 msleep(5);
383
Felipe Balbi743411b2010-12-01 13:22:05 +0200384 musb->isr = am35x_musb_interrupt;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300385
386 /* clear level interrupt */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530387 if (data->clear_irq)
388 data->clear_irq();
Felipe Balbi03491762010-12-02 09:57:08 +0200389
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300390 return 0;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300391}
392
Felipe Balbi743411b2010-12-01 13:22:05 +0200393static int am35x_musb_exit(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300394{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530395 struct device *dev = musb->controller;
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900396 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530397 struct omap_musb_board_data *data = plat->board_data;
398
Felipe Balbi032ec492011-11-24 15:46:26 +0200399 del_timer_sync(&otg_workaround);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300400
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530401 /* Shutdown the on-chip PHY and its PLL. */
402 if (data->set_phy_power)
403 data->set_phy_power(0);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300404
Kishon Vijay Abraham I721002e2012-06-22 17:02:45 +0530405 usb_put_phy(musb->xceiv);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300406
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300407 return 0;
408}
409
Ajay Kumar Gupta843bb1d2010-10-19 10:08:13 +0300410/* AM35x supports only 32bit read operation */
Tony Lindgren1b40fc52014-11-24 11:05:02 -0800411static void am35x_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
Ajay Kumar Gupta843bb1d2010-10-19 10:08:13 +0300412{
413 void __iomem *fifo = hw_ep->fifo;
414 u32 val;
415 int i;
416
417 /* Read for 32bit-aligned destination address */
418 if (likely((0x03 & (unsigned long) dst) == 0) && len >= 4) {
419 readsl(fifo, dst, len >> 2);
420 dst += len & ~0x03;
421 len &= 0x03;
422 }
423 /*
424 * Now read the remaining 1 to 3 byte or complete length if
425 * unaligned address.
426 */
427 if (len > 4) {
428 for (i = 0; i < (len >> 2); i++) {
429 *(u32 *) dst = musb_readl(fifo, 0);
430 dst += 4;
431 }
432 len &= 0x03;
433 }
434 if (len > 0) {
435 val = musb_readl(fifo, 0);
436 memcpy(dst, &val, len);
437 }
438}
Felipe Balbi743411b2010-12-01 13:22:05 +0200439
Felipe Balbif7ec9432010-12-02 09:48:58 +0200440static const struct musb_platform_ops am35x_ops = {
Tony Lindgrenf8e9f34f2015-05-01 12:29:27 -0700441 .quirks = MUSB_DMA_INVENTRA | MUSB_INDEXED_EP,
Felipe Balbi743411b2010-12-01 13:22:05 +0200442 .init = am35x_musb_init,
443 .exit = am35x_musb_exit,
444
Tony Lindgren1b40fc52014-11-24 11:05:02 -0800445 .read_fifo = am35x_read_fifo,
Tony Lindgren7f6283e2015-05-01 12:29:28 -0700446#ifdef CONFIG_USB_INVENTRA_DMA
447 .dma_init = musbhs_dma_controller_create,
448 .dma_exit = musbhs_dma_controller_destroy,
449#endif
Felipe Balbi743411b2010-12-01 13:22:05 +0200450 .enable = am35x_musb_enable,
451 .disable = am35x_musb_disable,
452
453 .set_mode = am35x_musb_set_mode,
454 .try_idle = am35x_musb_try_idle,
455
456 .set_vbus = am35x_musb_set_vbus,
457};
Felipe Balbice40c572010-12-02 09:06:51 +0200458
Russell Kingaf384872013-09-20 00:14:38 +0100459static const struct platform_device_info am35x_dev_info = {
460 .name = "musb-hdrc",
461 .id = PLATFORM_DEVID_AUTO,
462 .dma_mask = DMA_BIT_MASK(32),
463};
Felipe Balbice40c572010-12-02 09:06:51 +0200464
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500465static int am35x_probe(struct platform_device *pdev)
Felipe Balbice40c572010-12-02 09:06:51 +0200466{
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900467 struct musb_hdrc_platform_data *pdata = dev_get_platdata(&pdev->dev);
Felipe Balbice40c572010-12-02 09:06:51 +0200468 struct platform_device *musb;
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200469 struct am35x_glue *glue;
Russell Kingaf384872013-09-20 00:14:38 +0100470 struct platform_device_info pinfo;
Felipe Balbi03491762010-12-02 09:57:08 +0200471 struct clk *phy_clk;
472 struct clk *clk;
473
Felipe Balbice40c572010-12-02 09:06:51 +0200474 int ret = -ENOMEM;
475
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200476 glue = kzalloc(sizeof(*glue), GFP_KERNEL);
Wolfram Sang906f5dc2016-08-25 19:39:26 +0200477 if (!glue)
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200478 goto err0;
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200479
Felipe Balbi03491762010-12-02 09:57:08 +0200480 phy_clk = clk_get(&pdev->dev, "fck");
481 if (IS_ERR(phy_clk)) {
482 dev_err(&pdev->dev, "failed to get PHY clock\n");
483 ret = PTR_ERR(phy_clk);
B, Ravi65b3d522012-08-31 11:09:49 +0000484 goto err3;
Felipe Balbi03491762010-12-02 09:57:08 +0200485 }
486
487 clk = clk_get(&pdev->dev, "ick");
488 if (IS_ERR(clk)) {
489 dev_err(&pdev->dev, "failed to get clock\n");
490 ret = PTR_ERR(clk);
B, Ravi65b3d522012-08-31 11:09:49 +0000491 goto err4;
Felipe Balbi03491762010-12-02 09:57:08 +0200492 }
493
494 ret = clk_enable(phy_clk);
495 if (ret) {
496 dev_err(&pdev->dev, "failed to enable PHY clock\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000497 goto err5;
Felipe Balbi03491762010-12-02 09:57:08 +0200498 }
499
500 ret = clk_enable(clk);
501 if (ret) {
502 dev_err(&pdev->dev, "failed to enable clock\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000503 goto err6;
Felipe Balbi03491762010-12-02 09:57:08 +0200504 }
505
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200506 glue->dev = &pdev->dev;
Felipe Balbi03491762010-12-02 09:57:08 +0200507 glue->phy_clk = phy_clk;
508 glue->clk = clk;
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200509
Felipe Balbif7ec9432010-12-02 09:48:58 +0200510 pdata->platform_ops = &am35x_ops;
511
Felipe Balbi2f36ff62014-04-16 16:16:33 -0500512 glue->phy = usb_phy_generic_register();
Wei Yongjun48fed032016-09-12 21:48:35 -0500513 if (IS_ERR(glue->phy)) {
514 ret = PTR_ERR(glue->phy);
Felipe Balbi2f36ff62014-04-16 16:16:33 -0500515 goto err7;
Wei Yongjun48fed032016-09-12 21:48:35 -0500516 }
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200517 platform_set_drvdata(pdev, glue);
Felipe Balbice40c572010-12-02 09:06:51 +0200518
Russell Kingaf384872013-09-20 00:14:38 +0100519 pinfo = am35x_dev_info;
520 pinfo.parent = &pdev->dev;
521 pinfo.res = pdev->resource;
522 pinfo.num_res = pdev->num_resources;
523 pinfo.data = pdata;
524 pinfo.size_data = sizeof(*pdata);
Felipe Balbice40c572010-12-02 09:06:51 +0200525
Russell Kingaf384872013-09-20 00:14:38 +0100526 glue->musb = musb = platform_device_register_full(&pinfo);
527 if (IS_ERR(musb)) {
528 ret = PTR_ERR(musb);
529 dev_err(&pdev->dev, "failed to register musb device: %d\n", ret);
Felipe Balbi2f36ff62014-04-16 16:16:33 -0500530 goto err8;
Felipe Balbice40c572010-12-02 09:06:51 +0200531 }
532
533 return 0;
534
Felipe Balbi2f36ff62014-04-16 16:16:33 -0500535err8:
536 usb_phy_generic_unregister(glue->phy);
537
B, Ravi65b3d522012-08-31 11:09:49 +0000538err7:
Felipe Balbi03491762010-12-02 09:57:08 +0200539 clk_disable(clk);
540
B, Ravi65b3d522012-08-31 11:09:49 +0000541err6:
Felipe Balbi03491762010-12-02 09:57:08 +0200542 clk_disable(phy_clk);
543
B, Ravi65b3d522012-08-31 11:09:49 +0000544err5:
Felipe Balbi03491762010-12-02 09:57:08 +0200545 clk_put(clk);
546
B, Ravi65b3d522012-08-31 11:09:49 +0000547err4:
Felipe Balbi03491762010-12-02 09:57:08 +0200548 clk_put(phy_clk);
549
B, Ravi65b3d522012-08-31 11:09:49 +0000550err3:
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200551 kfree(glue);
552
Felipe Balbice40c572010-12-02 09:06:51 +0200553err0:
554 return ret;
555}
556
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500557static int am35x_remove(struct platform_device *pdev)
Felipe Balbice40c572010-12-02 09:06:51 +0200558{
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200559 struct am35x_glue *glue = platform_get_drvdata(pdev);
Felipe Balbice40c572010-12-02 09:06:51 +0200560
Wei Yongjun56291512012-10-23 13:24:51 +0800561 platform_device_unregister(glue->musb);
Felipe Balbi2f36ff62014-04-16 16:16:33 -0500562 usb_phy_generic_unregister(glue->phy);
Felipe Balbi03491762010-12-02 09:57:08 +0200563 clk_disable(glue->clk);
564 clk_disable(glue->phy_clk);
565 clk_put(glue->clk);
566 clk_put(glue->phy_clk);
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200567 kfree(glue);
Felipe Balbice40c572010-12-02 09:06:51 +0200568
569 return 0;
570}
571
Felipe Balbifea2fc62015-05-27 12:24:23 -0500572#ifdef CONFIG_PM_SLEEP
Felipe Balbi6f783e22010-12-02 12:53:22 +0200573static int am35x_suspend(struct device *dev)
574{
575 struct am35x_glue *glue = dev_get_drvdata(dev);
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900576 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530577 struct omap_musb_board_data *data = plat->board_data;
Felipe Balbi6f783e22010-12-02 12:53:22 +0200578
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530579 /* Shutdown the on-chip PHY and its PLL. */
580 if (data->set_phy_power)
581 data->set_phy_power(0);
582
Felipe Balbi6f783e22010-12-02 12:53:22 +0200583 clk_disable(glue->phy_clk);
584 clk_disable(glue->clk);
585
586 return 0;
587}
588
589static int am35x_resume(struct device *dev)
590{
591 struct am35x_glue *glue = dev_get_drvdata(dev);
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900592 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530593 struct omap_musb_board_data *data = plat->board_data;
Felipe Balbi6f783e22010-12-02 12:53:22 +0200594 int ret;
595
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530596 /* Start the on-chip PHY and its PLL. */
597 if (data->set_phy_power)
598 data->set_phy_power(1);
599
Felipe Balbi6f783e22010-12-02 12:53:22 +0200600 ret = clk_enable(glue->phy_clk);
601 if (ret) {
602 dev_err(dev, "failed to enable PHY clock\n");
603 return ret;
604 }
605
606 ret = clk_enable(glue->clk);
607 if (ret) {
608 dev_err(dev, "failed to enable clock\n");
609 return ret;
610 }
611
612 return 0;
613}
Felipe Balbi6f783e22010-12-02 12:53:22 +0200614#endif
615
Daniel Macka49be8f2013-09-30 21:02:07 +0200616static SIMPLE_DEV_PM_OPS(am35x_pm_ops, am35x_suspend, am35x_resume);
617
Felipe Balbice40c572010-12-02 09:06:51 +0200618static struct platform_driver am35x_driver = {
Felipe Balbie9e8c852012-01-26 12:40:23 +0200619 .probe = am35x_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500620 .remove = am35x_remove,
Felipe Balbice40c572010-12-02 09:06:51 +0200621 .driver = {
622 .name = "musb-am35x",
Daniel Macka49be8f2013-09-30 21:02:07 +0200623 .pm = &am35x_pm_ops,
Felipe Balbice40c572010-12-02 09:06:51 +0200624 },
625};
626
627MODULE_DESCRIPTION("AM35x MUSB Glue Layer");
628MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
629MODULE_LICENSE("GPL v2");
Srinivas Kandagatlaa0a83eb2012-10-10 19:36:46 +0100630module_platform_driver(am35x_driver);