Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1 | /* bnx2x_main.c: Broadcom Everest network driver. |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2 | * |
Eilon Greenstein | d05c26c | 2009-01-17 23:26:13 -0800 | [diff] [blame] | 3 | * Copyright (c) 2007-2009 Broadcom Corporation |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
Eilon Greenstein | 24e3fce | 2008-06-12 14:30:28 -0700 | [diff] [blame] | 9 | * Maintained by: Eilon Greenstein <eilong@broadcom.com> |
| 10 | * Written by: Eliezer Tamir |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11 | * Based on code from Michael Chan's bnx2 driver |
| 12 | * UDP CSUM errata workaround by Arik Gendelman |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 13 | * Slowpath and fastpath rework by Vladislav Zolotarov |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 14 | * Statistics and Link management by Yitchak Gertner |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 15 | * |
| 16 | */ |
| 17 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 18 | #include <linux/module.h> |
| 19 | #include <linux/moduleparam.h> |
| 20 | #include <linux/kernel.h> |
| 21 | #include <linux/device.h> /* for dev_info() */ |
| 22 | #include <linux/timer.h> |
| 23 | #include <linux/errno.h> |
| 24 | #include <linux/ioport.h> |
| 25 | #include <linux/slab.h> |
| 26 | #include <linux/vmalloc.h> |
| 27 | #include <linux/interrupt.h> |
| 28 | #include <linux/pci.h> |
| 29 | #include <linux/init.h> |
| 30 | #include <linux/netdevice.h> |
| 31 | #include <linux/etherdevice.h> |
| 32 | #include <linux/skbuff.h> |
| 33 | #include <linux/dma-mapping.h> |
| 34 | #include <linux/bitops.h> |
| 35 | #include <linux/irq.h> |
| 36 | #include <linux/delay.h> |
| 37 | #include <asm/byteorder.h> |
| 38 | #include <linux/time.h> |
| 39 | #include <linux/ethtool.h> |
| 40 | #include <linux/mii.h> |
Eilon Greenstein | 0c6671b | 2009-01-14 21:26:51 -0800 | [diff] [blame] | 41 | #include <linux/if_vlan.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 42 | #include <net/ip.h> |
| 43 | #include <net/tcp.h> |
| 44 | #include <net/checksum.h> |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 45 | #include <net/ip6_checksum.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 46 | #include <linux/workqueue.h> |
| 47 | #include <linux/crc32.h> |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 48 | #include <linux/crc32c.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 49 | #include <linux/prefetch.h> |
| 50 | #include <linux/zlib.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 51 | #include <linux/io.h> |
Ben Hutchings | 45229b4 | 2009-11-07 11:53:39 +0000 | [diff] [blame] | 52 | #include <linux/stringify.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 53 | |
Eilon Greenstein | 359d8b1 | 2009-02-12 08:38:25 +0000 | [diff] [blame] | 54 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 55 | #include "bnx2x.h" |
| 56 | #include "bnx2x_init.h" |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 57 | #include "bnx2x_init_ops.h" |
Eilon Greenstein | 0a64ea5 | 2009-03-02 08:01:12 +0000 | [diff] [blame] | 58 | #include "bnx2x_dump.h" |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 59 | |
Eilon Greenstein | 0ab365f | 2009-11-09 06:09:37 +0000 | [diff] [blame^] | 60 | #define DRV_MODULE_VERSION "1.52.1-4" |
| 61 | #define DRV_MODULE_RELDATE "2009/11/09" |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 62 | #define BNX2X_BC_VER 0x040200 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 63 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 64 | #include <linux/firmware.h> |
| 65 | #include "bnx2x_fw_file_hdr.h" |
| 66 | /* FW files */ |
Ben Hutchings | 45229b4 | 2009-11-07 11:53:39 +0000 | [diff] [blame] | 67 | #define FW_FILE_VERSION \ |
| 68 | __stringify(BCM_5710_FW_MAJOR_VERSION) "." \ |
| 69 | __stringify(BCM_5710_FW_MINOR_VERSION) "." \ |
| 70 | __stringify(BCM_5710_FW_REVISION_VERSION) "." \ |
| 71 | __stringify(BCM_5710_FW_ENGINEERING_VERSION) |
| 72 | #define FW_FILE_NAME_E1 "bnx2x-e1-" FW_FILE_VERSION ".fw" |
| 73 | #define FW_FILE_NAME_E1H "bnx2x-e1h-" FW_FILE_VERSION ".fw" |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 74 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 75 | /* Time in jiffies before concluding the transmitter is hung */ |
| 76 | #define TX_TIMEOUT (5*HZ) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 77 | |
Andrew Morton | 53a1056 | 2008-02-09 23:16:41 -0800 | [diff] [blame] | 78 | static char version[] __devinitdata = |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 79 | "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver " |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 80 | DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n"; |
| 81 | |
Eilon Greenstein | 24e3fce | 2008-06-12 14:30:28 -0700 | [diff] [blame] | 82 | MODULE_AUTHOR("Eliezer Tamir"); |
Eilon Greenstein | e47d7e6 | 2009-01-14 06:44:28 +0000 | [diff] [blame] | 83 | MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 84 | MODULE_LICENSE("GPL"); |
| 85 | MODULE_VERSION(DRV_MODULE_VERSION); |
Ben Hutchings | 45229b4 | 2009-11-07 11:53:39 +0000 | [diff] [blame] | 86 | MODULE_FIRMWARE(FW_FILE_NAME_E1); |
| 87 | MODULE_FIRMWARE(FW_FILE_NAME_E1H); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 88 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 89 | static int multi_mode = 1; |
| 90 | module_param(multi_mode, int, 0); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 91 | MODULE_PARM_DESC(multi_mode, " Multi queue mode " |
| 92 | "(0 Disable; 1 Enable (default))"); |
| 93 | |
| 94 | static int num_rx_queues; |
| 95 | module_param(num_rx_queues, int, 0); |
| 96 | MODULE_PARM_DESC(num_rx_queues, " Number of Rx queues for multi_mode=1" |
| 97 | " (default is half number of CPUs)"); |
| 98 | |
| 99 | static int num_tx_queues; |
| 100 | module_param(num_tx_queues, int, 0); |
| 101 | MODULE_PARM_DESC(num_tx_queues, " Number of Tx queues for multi_mode=1" |
| 102 | " (default is half number of CPUs)"); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 103 | |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 104 | static int disable_tpa; |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 105 | module_param(disable_tpa, int, 0); |
Eilon Greenstein | 9898f86 | 2009-02-12 08:38:27 +0000 | [diff] [blame] | 106 | MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature"); |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 107 | |
| 108 | static int int_mode; |
| 109 | module_param(int_mode, int, 0); |
| 110 | MODULE_PARM_DESC(int_mode, " Force interrupt mode (1 INT#x; 2 MSI)"); |
| 111 | |
Eilon Greenstein | a18f512 | 2009-08-12 08:23:26 +0000 | [diff] [blame] | 112 | static int dropless_fc; |
| 113 | module_param(dropless_fc, int, 0); |
| 114 | MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring"); |
| 115 | |
Eilon Greenstein | 9898f86 | 2009-02-12 08:38:27 +0000 | [diff] [blame] | 116 | static int poll; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 117 | module_param(poll, int, 0); |
Eilon Greenstein | 9898f86 | 2009-02-12 08:38:27 +0000 | [diff] [blame] | 118 | MODULE_PARM_DESC(poll, " Use polling (for debug)"); |
Eilon Greenstein | 8d5726c | 2009-02-12 08:37:19 +0000 | [diff] [blame] | 119 | |
| 120 | static int mrrs = -1; |
| 121 | module_param(mrrs, int, 0); |
| 122 | MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)"); |
| 123 | |
Eilon Greenstein | 9898f86 | 2009-02-12 08:38:27 +0000 | [diff] [blame] | 124 | static int debug; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 125 | module_param(debug, int, 0); |
Eilon Greenstein | 9898f86 | 2009-02-12 08:38:27 +0000 | [diff] [blame] | 126 | MODULE_PARM_DESC(debug, " Default debug msglevel"); |
| 127 | |
| 128 | static int load_count[3]; /* 0-common, 1-port0, 2-port1 */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 129 | |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 130 | static struct workqueue_struct *bnx2x_wq; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 131 | |
| 132 | enum bnx2x_board_type { |
| 133 | BCM57710 = 0, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 134 | BCM57711 = 1, |
| 135 | BCM57711E = 2, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 136 | }; |
| 137 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 138 | /* indexed by board_type, above */ |
Andrew Morton | 53a1056 | 2008-02-09 23:16:41 -0800 | [diff] [blame] | 139 | static struct { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 140 | char *name; |
| 141 | } board_info[] __devinitdata = { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 142 | { "Broadcom NetXtreme II BCM57710 XGb" }, |
| 143 | { "Broadcom NetXtreme II BCM57711 XGb" }, |
| 144 | { "Broadcom NetXtreme II BCM57711E XGb" } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 145 | }; |
| 146 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 147 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 148 | static const struct pci_device_id bnx2x_pci_tbl[] = { |
Eilon Greenstein | e4ed711 | 2009-08-12 08:24:10 +0000 | [diff] [blame] | 149 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 }, |
| 150 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 }, |
| 151 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E }, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 152 | { 0 } |
| 153 | }; |
| 154 | |
| 155 | MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl); |
| 156 | |
| 157 | /**************************************************************************** |
| 158 | * General service functions |
| 159 | ****************************************************************************/ |
| 160 | |
| 161 | /* used only at init |
| 162 | * locking is done by mcp |
| 163 | */ |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 164 | void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 165 | { |
| 166 | pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr); |
| 167 | pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val); |
| 168 | pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, |
| 169 | PCICFG_VENDOR_ID_OFFSET); |
| 170 | } |
| 171 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 172 | static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr) |
| 173 | { |
| 174 | u32 val; |
| 175 | |
| 176 | pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr); |
| 177 | pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val); |
| 178 | pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, |
| 179 | PCICFG_VENDOR_ID_OFFSET); |
| 180 | |
| 181 | return val; |
| 182 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 183 | |
| 184 | static const u32 dmae_reg_go_c[] = { |
| 185 | DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3, |
| 186 | DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7, |
| 187 | DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11, |
| 188 | DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15 |
| 189 | }; |
| 190 | |
| 191 | /* copy command into DMAE command memory and set DMAE command go */ |
| 192 | static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, |
| 193 | int idx) |
| 194 | { |
| 195 | u32 cmd_offset; |
| 196 | int i; |
| 197 | |
| 198 | cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx); |
| 199 | for (i = 0; i < (sizeof(struct dmae_command)/4); i++) { |
| 200 | REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i)); |
| 201 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 202 | DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n", |
| 203 | idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 204 | } |
| 205 | REG_WR(bp, dmae_reg_go_c[idx], 1); |
| 206 | } |
| 207 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 208 | void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr, |
| 209 | u32 len32) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 210 | { |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 211 | struct dmae_command dmae; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 212 | u32 *wb_comp = bnx2x_sp(bp, wb_comp); |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 213 | int cnt = 200; |
| 214 | |
| 215 | if (!bp->dmae_ready) { |
| 216 | u32 *data = bnx2x_sp(bp, wb_data[0]); |
| 217 | |
| 218 | DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)" |
| 219 | " using indirect\n", dst_addr, len32); |
| 220 | bnx2x_init_ind_wr(bp, dst_addr, data, len32); |
| 221 | return; |
| 222 | } |
| 223 | |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 224 | memset(&dmae, 0, sizeof(struct dmae_command)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 225 | |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 226 | dmae.opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC | |
| 227 | DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE | |
| 228 | DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 229 | #ifdef __BIG_ENDIAN |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 230 | DMAE_CMD_ENDIANITY_B_DW_SWAP | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 231 | #else |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 232 | DMAE_CMD_ENDIANITY_DW_SWAP | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 233 | #endif |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 234 | (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) | |
| 235 | (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT)); |
| 236 | dmae.src_addr_lo = U64_LO(dma_addr); |
| 237 | dmae.src_addr_hi = U64_HI(dma_addr); |
| 238 | dmae.dst_addr_lo = dst_addr >> 2; |
| 239 | dmae.dst_addr_hi = 0; |
| 240 | dmae.len = len32; |
| 241 | dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp)); |
| 242 | dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp)); |
| 243 | dmae.comp_val = DMAE_COMP_VAL; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 244 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 245 | DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n" |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 246 | DP_LEVEL "src_addr [%x:%08x] len [%d *4] " |
| 247 | "dst_addr [%x:%08x (%08x)]\n" |
| 248 | DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n", |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 249 | dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo, |
| 250 | dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, dst_addr, |
| 251 | dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val); |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 252 | DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n", |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 253 | bp->slowpath->wb_data[0], bp->slowpath->wb_data[1], |
| 254 | bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 255 | |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 256 | mutex_lock(&bp->dmae_mutex); |
| 257 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 258 | *wb_comp = 0; |
| 259 | |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 260 | bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 261 | |
| 262 | udelay(5); |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 263 | |
| 264 | while (*wb_comp != DMAE_COMP_VAL) { |
| 265 | DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp); |
| 266 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 267 | if (!cnt) { |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 268 | BNX2X_ERR("DMAE timeout!\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 269 | break; |
| 270 | } |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 271 | cnt--; |
Yitchak Gertner | 1246940 | 2008-08-13 15:52:08 -0700 | [diff] [blame] | 272 | /* adjust delay for emulation/FPGA */ |
| 273 | if (CHIP_REV_IS_SLOW(bp)) |
| 274 | msleep(100); |
| 275 | else |
| 276 | udelay(5); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 277 | } |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 278 | |
| 279 | mutex_unlock(&bp->dmae_mutex); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 280 | } |
| 281 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 282 | void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 283 | { |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 284 | struct dmae_command dmae; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 285 | u32 *wb_comp = bnx2x_sp(bp, wb_comp); |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 286 | int cnt = 200; |
| 287 | |
| 288 | if (!bp->dmae_ready) { |
| 289 | u32 *data = bnx2x_sp(bp, wb_data[0]); |
| 290 | int i; |
| 291 | |
| 292 | DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)" |
| 293 | " using indirect\n", src_addr, len32); |
| 294 | for (i = 0; i < len32; i++) |
| 295 | data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4); |
| 296 | return; |
| 297 | } |
| 298 | |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 299 | memset(&dmae, 0, sizeof(struct dmae_command)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 300 | |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 301 | dmae.opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI | |
| 302 | DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE | |
| 303 | DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 304 | #ifdef __BIG_ENDIAN |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 305 | DMAE_CMD_ENDIANITY_B_DW_SWAP | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 306 | #else |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 307 | DMAE_CMD_ENDIANITY_DW_SWAP | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 308 | #endif |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 309 | (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) | |
| 310 | (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT)); |
| 311 | dmae.src_addr_lo = src_addr >> 2; |
| 312 | dmae.src_addr_hi = 0; |
| 313 | dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data)); |
| 314 | dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data)); |
| 315 | dmae.len = len32; |
| 316 | dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp)); |
| 317 | dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp)); |
| 318 | dmae.comp_val = DMAE_COMP_VAL; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 319 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 320 | DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n" |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 321 | DP_LEVEL "src_addr [%x:%08x] len [%d *4] " |
| 322 | "dst_addr [%x:%08x (%08x)]\n" |
| 323 | DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n", |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 324 | dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo, |
| 325 | dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, src_addr, |
| 326 | dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 327 | |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 328 | mutex_lock(&bp->dmae_mutex); |
| 329 | |
| 330 | memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 331 | *wb_comp = 0; |
| 332 | |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 333 | bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 334 | |
| 335 | udelay(5); |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 336 | |
| 337 | while (*wb_comp != DMAE_COMP_VAL) { |
| 338 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 339 | if (!cnt) { |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 340 | BNX2X_ERR("DMAE timeout!\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 341 | break; |
| 342 | } |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 343 | cnt--; |
Yitchak Gertner | 1246940 | 2008-08-13 15:52:08 -0700 | [diff] [blame] | 344 | /* adjust delay for emulation/FPGA */ |
| 345 | if (CHIP_REV_IS_SLOW(bp)) |
| 346 | msleep(100); |
| 347 | else |
| 348 | udelay(5); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 349 | } |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 350 | DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n", |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 351 | bp->slowpath->wb_data[0], bp->slowpath->wb_data[1], |
| 352 | bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]); |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 353 | |
| 354 | mutex_unlock(&bp->dmae_mutex); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 355 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 356 | |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 357 | void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr, |
| 358 | u32 addr, u32 len) |
| 359 | { |
| 360 | int offset = 0; |
| 361 | |
| 362 | while (len > DMAE_LEN32_WR_MAX) { |
| 363 | bnx2x_write_dmae(bp, phys_addr + offset, |
| 364 | addr + offset, DMAE_LEN32_WR_MAX); |
| 365 | offset += DMAE_LEN32_WR_MAX * 4; |
| 366 | len -= DMAE_LEN32_WR_MAX; |
| 367 | } |
| 368 | |
| 369 | bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len); |
| 370 | } |
| 371 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 372 | /* used only for slowpath so not inlined */ |
| 373 | static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo) |
| 374 | { |
| 375 | u32 wb_write[2]; |
| 376 | |
| 377 | wb_write[0] = val_hi; |
| 378 | wb_write[1] = val_lo; |
| 379 | REG_WR_DMAE(bp, reg, wb_write, 2); |
| 380 | } |
| 381 | |
| 382 | #ifdef USE_WB_RD |
| 383 | static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg) |
| 384 | { |
| 385 | u32 wb_data[2]; |
| 386 | |
| 387 | REG_RD_DMAE(bp, reg, wb_data, 2); |
| 388 | |
| 389 | return HILO_U64(wb_data[0], wb_data[1]); |
| 390 | } |
| 391 | #endif |
| 392 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 393 | static int bnx2x_mc_assert(struct bnx2x *bp) |
| 394 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 395 | char last_idx; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 396 | int i, rc = 0; |
| 397 | u32 row0, row1, row2, row3; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 398 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 399 | /* XSTORM */ |
| 400 | last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM + |
| 401 | XSTORM_ASSERT_LIST_INDEX_OFFSET); |
| 402 | if (last_idx) |
| 403 | BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 404 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 405 | /* print the asserts */ |
| 406 | for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 407 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 408 | row0 = REG_RD(bp, BAR_XSTRORM_INTMEM + |
| 409 | XSTORM_ASSERT_LIST_OFFSET(i)); |
| 410 | row1 = REG_RD(bp, BAR_XSTRORM_INTMEM + |
| 411 | XSTORM_ASSERT_LIST_OFFSET(i) + 4); |
| 412 | row2 = REG_RD(bp, BAR_XSTRORM_INTMEM + |
| 413 | XSTORM_ASSERT_LIST_OFFSET(i) + 8); |
| 414 | row3 = REG_RD(bp, BAR_XSTRORM_INTMEM + |
| 415 | XSTORM_ASSERT_LIST_OFFSET(i) + 12); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 416 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 417 | if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) { |
| 418 | BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x" |
| 419 | " 0x%08x 0x%08x 0x%08x\n", |
| 420 | i, row3, row2, row1, row0); |
| 421 | rc++; |
| 422 | } else { |
| 423 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 424 | } |
| 425 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 426 | |
| 427 | /* TSTORM */ |
| 428 | last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM + |
| 429 | TSTORM_ASSERT_LIST_INDEX_OFFSET); |
| 430 | if (last_idx) |
| 431 | BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx); |
| 432 | |
| 433 | /* print the asserts */ |
| 434 | for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) { |
| 435 | |
| 436 | row0 = REG_RD(bp, BAR_TSTRORM_INTMEM + |
| 437 | TSTORM_ASSERT_LIST_OFFSET(i)); |
| 438 | row1 = REG_RD(bp, BAR_TSTRORM_INTMEM + |
| 439 | TSTORM_ASSERT_LIST_OFFSET(i) + 4); |
| 440 | row2 = REG_RD(bp, BAR_TSTRORM_INTMEM + |
| 441 | TSTORM_ASSERT_LIST_OFFSET(i) + 8); |
| 442 | row3 = REG_RD(bp, BAR_TSTRORM_INTMEM + |
| 443 | TSTORM_ASSERT_LIST_OFFSET(i) + 12); |
| 444 | |
| 445 | if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) { |
| 446 | BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x" |
| 447 | " 0x%08x 0x%08x 0x%08x\n", |
| 448 | i, row3, row2, row1, row0); |
| 449 | rc++; |
| 450 | } else { |
| 451 | break; |
| 452 | } |
| 453 | } |
| 454 | |
| 455 | /* CSTORM */ |
| 456 | last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM + |
| 457 | CSTORM_ASSERT_LIST_INDEX_OFFSET); |
| 458 | if (last_idx) |
| 459 | BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx); |
| 460 | |
| 461 | /* print the asserts */ |
| 462 | for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) { |
| 463 | |
| 464 | row0 = REG_RD(bp, BAR_CSTRORM_INTMEM + |
| 465 | CSTORM_ASSERT_LIST_OFFSET(i)); |
| 466 | row1 = REG_RD(bp, BAR_CSTRORM_INTMEM + |
| 467 | CSTORM_ASSERT_LIST_OFFSET(i) + 4); |
| 468 | row2 = REG_RD(bp, BAR_CSTRORM_INTMEM + |
| 469 | CSTORM_ASSERT_LIST_OFFSET(i) + 8); |
| 470 | row3 = REG_RD(bp, BAR_CSTRORM_INTMEM + |
| 471 | CSTORM_ASSERT_LIST_OFFSET(i) + 12); |
| 472 | |
| 473 | if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) { |
| 474 | BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x" |
| 475 | " 0x%08x 0x%08x 0x%08x\n", |
| 476 | i, row3, row2, row1, row0); |
| 477 | rc++; |
| 478 | } else { |
| 479 | break; |
| 480 | } |
| 481 | } |
| 482 | |
| 483 | /* USTORM */ |
| 484 | last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM + |
| 485 | USTORM_ASSERT_LIST_INDEX_OFFSET); |
| 486 | if (last_idx) |
| 487 | BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx); |
| 488 | |
| 489 | /* print the asserts */ |
| 490 | for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) { |
| 491 | |
| 492 | row0 = REG_RD(bp, BAR_USTRORM_INTMEM + |
| 493 | USTORM_ASSERT_LIST_OFFSET(i)); |
| 494 | row1 = REG_RD(bp, BAR_USTRORM_INTMEM + |
| 495 | USTORM_ASSERT_LIST_OFFSET(i) + 4); |
| 496 | row2 = REG_RD(bp, BAR_USTRORM_INTMEM + |
| 497 | USTORM_ASSERT_LIST_OFFSET(i) + 8); |
| 498 | row3 = REG_RD(bp, BAR_USTRORM_INTMEM + |
| 499 | USTORM_ASSERT_LIST_OFFSET(i) + 12); |
| 500 | |
| 501 | if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) { |
| 502 | BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x" |
| 503 | " 0x%08x 0x%08x 0x%08x\n", |
| 504 | i, row3, row2, row1, row0); |
| 505 | rc++; |
| 506 | } else { |
| 507 | break; |
| 508 | } |
| 509 | } |
| 510 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 511 | return rc; |
| 512 | } |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 513 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 514 | static void bnx2x_fw_dump(struct bnx2x *bp) |
| 515 | { |
| 516 | u32 mark, offset; |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 517 | __be32 data[9]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 518 | int word; |
| 519 | |
| 520 | mark = REG_RD(bp, MCP_REG_MCPR_SCRATCH + 0xf104); |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 521 | mark = ((mark + 0x3) & ~0x3); |
Joe Perches | ad361c9 | 2009-07-06 13:05:40 -0700 | [diff] [blame] | 522 | printk(KERN_ERR PFX "begin fw dump (mark 0x%x)\n", mark); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 523 | |
Joe Perches | ad361c9 | 2009-07-06 13:05:40 -0700 | [diff] [blame] | 524 | printk(KERN_ERR PFX); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 525 | for (offset = mark - 0x08000000; offset <= 0xF900; offset += 0x8*4) { |
| 526 | for (word = 0; word < 8; word++) |
| 527 | data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH + |
| 528 | offset + 4*word)); |
| 529 | data[8] = 0x0; |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 530 | printk(KERN_CONT "%s", (char *)data); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 531 | } |
| 532 | for (offset = 0xF108; offset <= mark - 0x08000000; offset += 0x8*4) { |
| 533 | for (word = 0; word < 8; word++) |
| 534 | data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH + |
| 535 | offset + 4*word)); |
| 536 | data[8] = 0x0; |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 537 | printk(KERN_CONT "%s", (char *)data); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 538 | } |
Joe Perches | ad361c9 | 2009-07-06 13:05:40 -0700 | [diff] [blame] | 539 | printk(KERN_ERR PFX "end of fw dump\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 540 | } |
| 541 | |
| 542 | static void bnx2x_panic_dump(struct bnx2x *bp) |
| 543 | { |
| 544 | int i; |
| 545 | u16 j, start, end; |
| 546 | |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 547 | bp->stats_state = STATS_STATE_DISABLED; |
| 548 | DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n"); |
| 549 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 550 | BNX2X_ERR("begin crash dump -----------------\n"); |
| 551 | |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 552 | /* Indices */ |
| 553 | /* Common */ |
| 554 | BNX2X_ERR("def_c_idx(%u) def_u_idx(%u) def_x_idx(%u)" |
| 555 | " def_t_idx(%u) def_att_idx(%u) attn_state(%u)" |
| 556 | " spq_prod_idx(%u)\n", |
| 557 | bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx, |
| 558 | bp->def_att_idx, bp->attn_state, bp->spq_prod_idx); |
| 559 | |
| 560 | /* Rx */ |
| 561 | for_each_rx_queue(bp, i) { |
| 562 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 563 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 564 | BNX2X_ERR("fp%d: rx_bd_prod(%x) rx_bd_cons(%x)" |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 565 | " *rx_bd_cons_sb(%x) rx_comp_prod(%x)" |
| 566 | " rx_comp_cons(%x) *rx_cons_sb(%x)\n", |
| 567 | i, fp->rx_bd_prod, fp->rx_bd_cons, |
| 568 | le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod, |
| 569 | fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb)); |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 570 | BNX2X_ERR(" rx_sge_prod(%x) last_max_sge(%x)" |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 571 | " fp_u_idx(%x) *sb_u_idx(%x)\n", |
| 572 | fp->rx_sge_prod, fp->last_max_sge, |
| 573 | le16_to_cpu(fp->fp_u_idx), |
| 574 | fp->status_blk->u_status_block.status_block_index); |
| 575 | } |
| 576 | |
| 577 | /* Tx */ |
| 578 | for_each_tx_queue(bp, i) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 579 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 580 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 581 | BNX2X_ERR("fp%d: tx_pkt_prod(%x) tx_pkt_cons(%x)" |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 582 | " tx_bd_prod(%x) tx_bd_cons(%x) *tx_cons_sb(%x)\n", |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 583 | i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 584 | fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb)); |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 585 | BNX2X_ERR(" fp_c_idx(%x) *sb_c_idx(%x)" |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 586 | " tx_db_prod(%x)\n", le16_to_cpu(fp->fp_c_idx), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 587 | fp->status_blk->c_status_block.status_block_index, |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 588 | fp->tx_db.data.prod); |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 589 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 590 | |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 591 | /* Rings */ |
| 592 | /* Rx */ |
| 593 | for_each_rx_queue(bp, i) { |
| 594 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 595 | |
| 596 | start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10); |
| 597 | end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503); |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 598 | for (j = start; j != end; j = RX_BD(j + 1)) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 599 | u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j]; |
| 600 | struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j]; |
| 601 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 602 | BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n", |
| 603 | i, j, rx_bd[1], rx_bd[0], sw_bd->skb); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 604 | } |
| 605 | |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 606 | start = RX_SGE(fp->rx_sge_prod); |
| 607 | end = RX_SGE(fp->last_max_sge); |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 608 | for (j = start; j != end; j = RX_SGE(j + 1)) { |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 609 | u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j]; |
| 610 | struct sw_rx_page *sw_page = &fp->rx_page_ring[j]; |
| 611 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 612 | BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n", |
| 613 | i, j, rx_sge[1], rx_sge[0], sw_page->page); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 614 | } |
| 615 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 616 | start = RCQ_BD(fp->rx_comp_cons - 10); |
| 617 | end = RCQ_BD(fp->rx_comp_cons + 503); |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 618 | for (j = start; j != end; j = RCQ_BD(j + 1)) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 619 | u32 *cqe = (u32 *)&fp->rx_comp_ring[j]; |
| 620 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 621 | BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n", |
| 622 | i, j, cqe[0], cqe[1], cqe[2], cqe[3]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 623 | } |
| 624 | } |
| 625 | |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 626 | /* Tx */ |
| 627 | for_each_tx_queue(bp, i) { |
| 628 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 629 | |
| 630 | start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10); |
| 631 | end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245); |
| 632 | for (j = start; j != end; j = TX_BD(j + 1)) { |
| 633 | struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j]; |
| 634 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 635 | BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n", |
| 636 | i, j, sw_bd->skb, sw_bd->first_bd); |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 637 | } |
| 638 | |
| 639 | start = TX_BD(fp->tx_bd_cons - 10); |
| 640 | end = TX_BD(fp->tx_bd_cons + 254); |
| 641 | for (j = start; j != end; j = TX_BD(j + 1)) { |
| 642 | u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j]; |
| 643 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 644 | BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n", |
| 645 | i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]); |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 646 | } |
| 647 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 648 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 649 | bnx2x_fw_dump(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 650 | bnx2x_mc_assert(bp); |
| 651 | BNX2X_ERR("end crash dump -----------------\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 652 | } |
| 653 | |
Eliezer Tamir | 615f8fd | 2008-02-28 11:54:54 -0800 | [diff] [blame] | 654 | static void bnx2x_int_enable(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 655 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 656 | int port = BP_PORT(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 657 | u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0; |
| 658 | u32 val = REG_RD(bp, addr); |
| 659 | int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0; |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 660 | int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 661 | |
| 662 | if (msix) { |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 663 | val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 | |
| 664 | HC_CONFIG_0_REG_INT_LINE_EN_0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 665 | val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 | |
| 666 | HC_CONFIG_0_REG_ATTN_BIT_EN_0); |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 667 | } else if (msi) { |
| 668 | val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0; |
| 669 | val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 | |
| 670 | HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 | |
| 671 | HC_CONFIG_0_REG_ATTN_BIT_EN_0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 672 | } else { |
| 673 | val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 | |
Eliezer Tamir | 615f8fd | 2008-02-28 11:54:54 -0800 | [diff] [blame] | 674 | HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 675 | HC_CONFIG_0_REG_INT_LINE_EN_0 | |
| 676 | HC_CONFIG_0_REG_ATTN_BIT_EN_0); |
Eliezer Tamir | 615f8fd | 2008-02-28 11:54:54 -0800 | [diff] [blame] | 677 | |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 678 | DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n", |
| 679 | val, port, addr); |
Eliezer Tamir | 615f8fd | 2008-02-28 11:54:54 -0800 | [diff] [blame] | 680 | |
| 681 | REG_WR(bp, addr, val); |
| 682 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 683 | val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0; |
| 684 | } |
| 685 | |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 686 | DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n", |
| 687 | val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx"))); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 688 | |
| 689 | REG_WR(bp, addr, val); |
Eilon Greenstein | 37dbbf3 | 2009-07-21 05:47:33 +0000 | [diff] [blame] | 690 | /* |
| 691 | * Ensure that HC_CONFIG is written before leading/trailing edge config |
| 692 | */ |
| 693 | mmiowb(); |
| 694 | barrier(); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 695 | |
| 696 | if (CHIP_IS_E1H(bp)) { |
| 697 | /* init leading/trailing edge */ |
| 698 | if (IS_E1HMF(bp)) { |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 699 | val = (0xee0f | (1 << (BP_E1HVN(bp) + 4))); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 700 | if (bp->port.pmf) |
Eilon Greenstein | 4acac6a | 2009-02-12 08:36:52 +0000 | [diff] [blame] | 701 | /* enable nig and gpio3 attention */ |
| 702 | val |= 0x1100; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 703 | } else |
| 704 | val = 0xffff; |
| 705 | |
| 706 | REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val); |
| 707 | REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val); |
| 708 | } |
Eilon Greenstein | 37dbbf3 | 2009-07-21 05:47:33 +0000 | [diff] [blame] | 709 | |
| 710 | /* Make sure that interrupts are indeed enabled from here on */ |
| 711 | mmiowb(); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 712 | } |
| 713 | |
Eliezer Tamir | 615f8fd | 2008-02-28 11:54:54 -0800 | [diff] [blame] | 714 | static void bnx2x_int_disable(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 715 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 716 | int port = BP_PORT(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 717 | u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0; |
| 718 | u32 val = REG_RD(bp, addr); |
| 719 | |
| 720 | val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 | |
| 721 | HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 | |
| 722 | HC_CONFIG_0_REG_INT_LINE_EN_0 | |
| 723 | HC_CONFIG_0_REG_ATTN_BIT_EN_0); |
| 724 | |
| 725 | DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n", |
| 726 | val, port, addr); |
| 727 | |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 728 | /* flush all outstanding writes */ |
| 729 | mmiowb(); |
| 730 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 731 | REG_WR(bp, addr, val); |
| 732 | if (REG_RD(bp, addr) != val) |
| 733 | BNX2X_ERR("BUG! proper val not read from IGU!\n"); |
| 734 | } |
| 735 | |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 736 | static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 737 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 738 | int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0; |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 739 | int i, offset; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 740 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 741 | /* disable interrupt handling */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 742 | atomic_inc(&bp->intr_sem); |
Eilon Greenstein | e151070 | 2009-07-21 05:47:41 +0000 | [diff] [blame] | 743 | smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */ |
| 744 | |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 745 | if (disable_hw) |
| 746 | /* prevent the HW from sending interrupts */ |
| 747 | bnx2x_int_disable(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 748 | |
| 749 | /* make sure all ISRs are done */ |
| 750 | if (msix) { |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 751 | synchronize_irq(bp->msix_table[0].vector); |
| 752 | offset = 1; |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 753 | #ifdef BCM_CNIC |
| 754 | offset++; |
| 755 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 756 | for_each_queue(bp, i) |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 757 | synchronize_irq(bp->msix_table[i + offset].vector); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 758 | } else |
| 759 | synchronize_irq(bp->pdev->irq); |
| 760 | |
| 761 | /* make sure sp_task is not running */ |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 762 | cancel_delayed_work(&bp->sp_task); |
| 763 | flush_workqueue(bnx2x_wq); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 764 | } |
| 765 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 766 | /* fast path */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 767 | |
| 768 | /* |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 769 | * General service functions |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 770 | */ |
| 771 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 772 | static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 773 | u8 storm, u16 index, u8 op, u8 update) |
| 774 | { |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 775 | u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 + |
| 776 | COMMAND_REG_INT_ACK); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 777 | struct igu_ack_register igu_ack; |
| 778 | |
| 779 | igu_ack.status_block_index = index; |
| 780 | igu_ack.sb_id_and_flags = |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 781 | ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 782 | (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) | |
| 783 | (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) | |
| 784 | (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT)); |
| 785 | |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 786 | DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n", |
| 787 | (*(u32 *)&igu_ack), hc_addr); |
| 788 | REG_WR(bp, hc_addr, (*(u32 *)&igu_ack)); |
Eilon Greenstein | 37dbbf3 | 2009-07-21 05:47:33 +0000 | [diff] [blame] | 789 | |
| 790 | /* Make sure that ACK is written */ |
| 791 | mmiowb(); |
| 792 | barrier(); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 793 | } |
| 794 | |
| 795 | static inline u16 bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp) |
| 796 | { |
| 797 | struct host_status_block *fpsb = fp->status_blk; |
| 798 | u16 rc = 0; |
| 799 | |
| 800 | barrier(); /* status block is written to by the chip */ |
| 801 | if (fp->fp_c_idx != fpsb->c_status_block.status_block_index) { |
| 802 | fp->fp_c_idx = fpsb->c_status_block.status_block_index; |
| 803 | rc |= 1; |
| 804 | } |
| 805 | if (fp->fp_u_idx != fpsb->u_status_block.status_block_index) { |
| 806 | fp->fp_u_idx = fpsb->u_status_block.status_block_index; |
| 807 | rc |= 2; |
| 808 | } |
| 809 | return rc; |
| 810 | } |
| 811 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 812 | static u16 bnx2x_ack_int(struct bnx2x *bp) |
| 813 | { |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 814 | u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 + |
| 815 | COMMAND_REG_SIMD_MASK); |
| 816 | u32 result = REG_RD(bp, hc_addr); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 817 | |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 818 | DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n", |
| 819 | result, hc_addr); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 820 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 821 | return result; |
| 822 | } |
| 823 | |
| 824 | |
| 825 | /* |
| 826 | * fast path service functions |
| 827 | */ |
| 828 | |
Vladislav Zolotarov | e8b5fc5 | 2009-01-26 12:36:42 -0800 | [diff] [blame] | 829 | static inline int bnx2x_has_tx_work_unload(struct bnx2x_fastpath *fp) |
| 830 | { |
| 831 | /* Tell compiler that consumer and producer can change */ |
| 832 | barrier(); |
| 833 | return (fp->tx_pkt_prod != fp->tx_pkt_cons); |
Eilon Greenstein | 237907c | 2009-01-14 06:42:44 +0000 | [diff] [blame] | 834 | } |
| 835 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 836 | /* free skb in the packet ring at pos idx |
| 837 | * return idx of last bd freed |
| 838 | */ |
| 839 | static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp, |
| 840 | u16 idx) |
| 841 | { |
| 842 | struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx]; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 843 | struct eth_tx_start_bd *tx_start_bd; |
| 844 | struct eth_tx_bd *tx_data_bd; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 845 | struct sk_buff *skb = tx_buf->skb; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 846 | u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 847 | int nbd; |
| 848 | |
| 849 | DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n", |
| 850 | idx, tx_buf, skb); |
| 851 | |
| 852 | /* unmap first bd */ |
| 853 | DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 854 | tx_start_bd = &fp->tx_desc_ring[bd_idx].start_bd; |
| 855 | pci_unmap_single(bp->pdev, BD_UNMAP_ADDR(tx_start_bd), |
| 856 | BD_UNMAP_LEN(tx_start_bd), PCI_DMA_TODEVICE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 857 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 858 | nbd = le16_to_cpu(tx_start_bd->nbd) - 1; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 859 | #ifdef BNX2X_STOP_ON_ERROR |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 860 | if ((nbd - 1) > (MAX_SKB_FRAGS + 2)) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 861 | BNX2X_ERR("BAD nbd!\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 862 | bnx2x_panic(); |
| 863 | } |
| 864 | #endif |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 865 | new_cons = nbd + tx_buf->first_bd; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 866 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 867 | /* Get the next bd */ |
| 868 | bd_idx = TX_BD(NEXT_TX_IDX(bd_idx)); |
| 869 | |
| 870 | /* Skip a parse bd... */ |
| 871 | --nbd; |
| 872 | bd_idx = TX_BD(NEXT_TX_IDX(bd_idx)); |
| 873 | |
| 874 | /* ...and the TSO split header bd since they have no mapping */ |
| 875 | if (tx_buf->flags & BNX2X_TSO_SPLIT_BD) { |
| 876 | --nbd; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 877 | bd_idx = TX_BD(NEXT_TX_IDX(bd_idx)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 878 | } |
| 879 | |
| 880 | /* now free frags */ |
| 881 | while (nbd > 0) { |
| 882 | |
| 883 | DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 884 | tx_data_bd = &fp->tx_desc_ring[bd_idx].reg_bd; |
| 885 | pci_unmap_page(bp->pdev, BD_UNMAP_ADDR(tx_data_bd), |
| 886 | BD_UNMAP_LEN(tx_data_bd), PCI_DMA_TODEVICE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 887 | if (--nbd) |
| 888 | bd_idx = TX_BD(NEXT_TX_IDX(bd_idx)); |
| 889 | } |
| 890 | |
| 891 | /* release skb */ |
Ilpo Järvinen | 53e5e96 | 2008-07-25 21:40:45 -0700 | [diff] [blame] | 892 | WARN_ON(!skb); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 893 | dev_kfree_skb_any(skb); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 894 | tx_buf->first_bd = 0; |
| 895 | tx_buf->skb = NULL; |
| 896 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 897 | return new_cons; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 898 | } |
| 899 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 900 | static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 901 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 902 | s16 used; |
| 903 | u16 prod; |
| 904 | u16 cons; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 905 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 906 | barrier(); /* Tell compiler that prod and cons can change */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 907 | prod = fp->tx_bd_prod; |
| 908 | cons = fp->tx_bd_cons; |
| 909 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 910 | /* NUM_TX_RINGS = number of "next-page" entries |
| 911 | It will be used as a threshold */ |
| 912 | used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 913 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 914 | #ifdef BNX2X_STOP_ON_ERROR |
Ilpo Järvinen | 53e5e96 | 2008-07-25 21:40:45 -0700 | [diff] [blame] | 915 | WARN_ON(used < 0); |
| 916 | WARN_ON(used > fp->bp->tx_ring_size); |
| 917 | WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 918 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 919 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 920 | return (s16)(fp->bp->tx_ring_size) - used; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 921 | } |
| 922 | |
Eilon Greenstein | 7961f79 | 2009-03-02 07:59:31 +0000 | [diff] [blame] | 923 | static void bnx2x_tx_int(struct bnx2x_fastpath *fp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 924 | { |
| 925 | struct bnx2x *bp = fp->bp; |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 926 | struct netdev_queue *txq; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 927 | u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons; |
| 928 | int done = 0; |
| 929 | |
| 930 | #ifdef BNX2X_STOP_ON_ERROR |
| 931 | if (unlikely(bp->panic)) |
| 932 | return; |
| 933 | #endif |
| 934 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 935 | txq = netdev_get_tx_queue(bp->dev, fp->index - bp->num_rx_queues); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 936 | hw_cons = le16_to_cpu(*fp->tx_cons_sb); |
| 937 | sw_cons = fp->tx_pkt_cons; |
| 938 | |
| 939 | while (sw_cons != hw_cons) { |
| 940 | u16 pkt_cons; |
| 941 | |
| 942 | pkt_cons = TX_BD(sw_cons); |
| 943 | |
| 944 | /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */ |
| 945 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 946 | DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n", |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 947 | hw_cons, sw_cons, pkt_cons); |
| 948 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 949 | /* if (NEXT_TX_IDX(sw_cons) != hw_cons) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 950 | rmb(); |
| 951 | prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb); |
| 952 | } |
| 953 | */ |
| 954 | bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons); |
| 955 | sw_cons++; |
| 956 | done++; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 957 | } |
| 958 | |
| 959 | fp->tx_pkt_cons = sw_cons; |
| 960 | fp->tx_bd_cons = bd_cons; |
| 961 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 962 | /* TBD need a thresh? */ |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 963 | if (unlikely(netif_tx_queue_stopped(txq))) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 964 | |
Eilon Greenstein | 6044735 | 2009-03-02 07:59:24 +0000 | [diff] [blame] | 965 | /* Need to make the tx_bd_cons update visible to start_xmit() |
| 966 | * before checking for netif_tx_queue_stopped(). Without the |
| 967 | * memory barrier, there is a small possibility that |
| 968 | * start_xmit() will miss it and cause the queue to be stopped |
| 969 | * forever. |
| 970 | */ |
| 971 | smp_mb(); |
| 972 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 973 | if ((netif_tx_queue_stopped(txq)) && |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 974 | (bp->state == BNX2X_STATE_OPEN) && |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 975 | (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)) |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 976 | netif_tx_wake_queue(txq); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 977 | } |
| 978 | } |
| 979 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 980 | #ifdef BCM_CNIC |
| 981 | static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid); |
| 982 | #endif |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 983 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 984 | static void bnx2x_sp_event(struct bnx2x_fastpath *fp, |
| 985 | union eth_rx_cqe *rr_cqe) |
| 986 | { |
| 987 | struct bnx2x *bp = fp->bp; |
| 988 | int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data); |
| 989 | int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data); |
| 990 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 991 | DP(BNX2X_MSG_SP, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 992 | "fp %d cid %d got ramrod #%d state is %x type is %d\n", |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 993 | fp->index, cid, command, bp->state, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 994 | rr_cqe->ramrod_cqe.ramrod_type); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 995 | |
| 996 | bp->spq_left++; |
| 997 | |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 998 | if (fp->index) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 999 | switch (command | fp->state) { |
| 1000 | case (RAMROD_CMD_ID_ETH_CLIENT_SETUP | |
| 1001 | BNX2X_FP_STATE_OPENING): |
| 1002 | DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n", |
| 1003 | cid); |
| 1004 | fp->state = BNX2X_FP_STATE_OPEN; |
| 1005 | break; |
| 1006 | |
| 1007 | case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING): |
| 1008 | DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n", |
| 1009 | cid); |
| 1010 | fp->state = BNX2X_FP_STATE_HALTED; |
| 1011 | break; |
| 1012 | |
| 1013 | default: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1014 | BNX2X_ERR("unexpected MC reply (%d) " |
| 1015 | "fp->state is %x\n", command, fp->state); |
| 1016 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1017 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1018 | mb(); /* force bnx2x_wait_ramrod() to see the change */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1019 | return; |
| 1020 | } |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 1021 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1022 | switch (command | bp->state) { |
| 1023 | case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT): |
| 1024 | DP(NETIF_MSG_IFUP, "got setup ramrod\n"); |
| 1025 | bp->state = BNX2X_STATE_OPEN; |
| 1026 | break; |
| 1027 | |
| 1028 | case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT): |
| 1029 | DP(NETIF_MSG_IFDOWN, "got halt ramrod\n"); |
| 1030 | bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE; |
| 1031 | fp->state = BNX2X_FP_STATE_HALTED; |
| 1032 | break; |
| 1033 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1034 | case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT): |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1035 | DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid); |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 1036 | bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1037 | break; |
| 1038 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 1039 | #ifdef BCM_CNIC |
| 1040 | case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_OPEN): |
| 1041 | DP(NETIF_MSG_IFDOWN, "got delete ramrod for CID %d\n", cid); |
| 1042 | bnx2x_cnic_cfc_comp(bp, cid); |
| 1043 | break; |
| 1044 | #endif |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 1045 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1046 | case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN): |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1047 | case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG): |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1048 | DP(NETIF_MSG_IFUP, "got set mac ramrod\n"); |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 1049 | bp->set_mac_pending--; |
| 1050 | smp_wmb(); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1051 | break; |
| 1052 | |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 1053 | case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT): |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1054 | DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n"); |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 1055 | bp->set_mac_pending--; |
| 1056 | smp_wmb(); |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 1057 | break; |
| 1058 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1059 | default: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1060 | BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n", |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1061 | command, bp->state); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1062 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1063 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1064 | mb(); /* force bnx2x_wait_ramrod() to see the change */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1065 | } |
| 1066 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1067 | static inline void bnx2x_free_rx_sge(struct bnx2x *bp, |
| 1068 | struct bnx2x_fastpath *fp, u16 index) |
| 1069 | { |
| 1070 | struct sw_rx_page *sw_buf = &fp->rx_page_ring[index]; |
| 1071 | struct page *page = sw_buf->page; |
| 1072 | struct eth_rx_sge *sge = &fp->rx_sge_ring[index]; |
| 1073 | |
| 1074 | /* Skip "next page" elements */ |
| 1075 | if (!page) |
| 1076 | return; |
| 1077 | |
| 1078 | pci_unmap_page(bp->pdev, pci_unmap_addr(sw_buf, mapping), |
Eilon Greenstein | 4f40f2c | 2009-01-14 21:24:17 -0800 | [diff] [blame] | 1079 | SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1080 | __free_pages(page, PAGES_PER_SGE_SHIFT); |
| 1081 | |
| 1082 | sw_buf->page = NULL; |
| 1083 | sge->addr_hi = 0; |
| 1084 | sge->addr_lo = 0; |
| 1085 | } |
| 1086 | |
| 1087 | static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp, |
| 1088 | struct bnx2x_fastpath *fp, int last) |
| 1089 | { |
| 1090 | int i; |
| 1091 | |
| 1092 | for (i = 0; i < last; i++) |
| 1093 | bnx2x_free_rx_sge(bp, fp, i); |
| 1094 | } |
| 1095 | |
| 1096 | static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp, |
| 1097 | struct bnx2x_fastpath *fp, u16 index) |
| 1098 | { |
| 1099 | struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT); |
| 1100 | struct sw_rx_page *sw_buf = &fp->rx_page_ring[index]; |
| 1101 | struct eth_rx_sge *sge = &fp->rx_sge_ring[index]; |
| 1102 | dma_addr_t mapping; |
| 1103 | |
| 1104 | if (unlikely(page == NULL)) |
| 1105 | return -ENOMEM; |
| 1106 | |
Eilon Greenstein | 4f40f2c | 2009-01-14 21:24:17 -0800 | [diff] [blame] | 1107 | mapping = pci_map_page(bp->pdev, page, 0, SGE_PAGE_SIZE*PAGES_PER_SGE, |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1108 | PCI_DMA_FROMDEVICE); |
FUJITA Tomonori | 8d8bb39 | 2008-07-25 19:44:49 -0700 | [diff] [blame] | 1109 | if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) { |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1110 | __free_pages(page, PAGES_PER_SGE_SHIFT); |
| 1111 | return -ENOMEM; |
| 1112 | } |
| 1113 | |
| 1114 | sw_buf->page = page; |
| 1115 | pci_unmap_addr_set(sw_buf, mapping, mapping); |
| 1116 | |
| 1117 | sge->addr_hi = cpu_to_le32(U64_HI(mapping)); |
| 1118 | sge->addr_lo = cpu_to_le32(U64_LO(mapping)); |
| 1119 | |
| 1120 | return 0; |
| 1121 | } |
| 1122 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1123 | static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp, |
| 1124 | struct bnx2x_fastpath *fp, u16 index) |
| 1125 | { |
| 1126 | struct sk_buff *skb; |
| 1127 | struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index]; |
| 1128 | struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index]; |
| 1129 | dma_addr_t mapping; |
| 1130 | |
| 1131 | skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size); |
| 1132 | if (unlikely(skb == NULL)) |
| 1133 | return -ENOMEM; |
| 1134 | |
Eilon Greenstein | 437cf2f | 2008-09-03 14:38:00 -0700 | [diff] [blame] | 1135 | mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_size, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1136 | PCI_DMA_FROMDEVICE); |
FUJITA Tomonori | 8d8bb39 | 2008-07-25 19:44:49 -0700 | [diff] [blame] | 1137 | if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1138 | dev_kfree_skb(skb); |
| 1139 | return -ENOMEM; |
| 1140 | } |
| 1141 | |
| 1142 | rx_buf->skb = skb; |
| 1143 | pci_unmap_addr_set(rx_buf, mapping, mapping); |
| 1144 | |
| 1145 | rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping)); |
| 1146 | rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping)); |
| 1147 | |
| 1148 | return 0; |
| 1149 | } |
| 1150 | |
| 1151 | /* note that we are not allocating a new skb, |
| 1152 | * we are just moving one from cons to prod |
| 1153 | * we are not creating a new mapping, |
| 1154 | * so there is no need to check for dma_mapping_error(). |
| 1155 | */ |
| 1156 | static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp, |
| 1157 | struct sk_buff *skb, u16 cons, u16 prod) |
| 1158 | { |
| 1159 | struct bnx2x *bp = fp->bp; |
| 1160 | struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons]; |
| 1161 | struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod]; |
| 1162 | struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons]; |
| 1163 | struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod]; |
| 1164 | |
| 1165 | pci_dma_sync_single_for_device(bp->pdev, |
| 1166 | pci_unmap_addr(cons_rx_buf, mapping), |
Eilon Greenstein | 87942b4 | 2009-02-12 08:36:49 +0000 | [diff] [blame] | 1167 | RX_COPY_THRESH, PCI_DMA_FROMDEVICE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1168 | |
| 1169 | prod_rx_buf->skb = cons_rx_buf->skb; |
| 1170 | pci_unmap_addr_set(prod_rx_buf, mapping, |
| 1171 | pci_unmap_addr(cons_rx_buf, mapping)); |
| 1172 | *prod_bd = *cons_bd; |
| 1173 | } |
| 1174 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1175 | static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp, |
| 1176 | u16 idx) |
| 1177 | { |
| 1178 | u16 last_max = fp->last_max_sge; |
| 1179 | |
| 1180 | if (SUB_S16(idx, last_max) > 0) |
| 1181 | fp->last_max_sge = idx; |
| 1182 | } |
| 1183 | |
| 1184 | static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp) |
| 1185 | { |
| 1186 | int i, j; |
| 1187 | |
| 1188 | for (i = 1; i <= NUM_RX_SGE_PAGES; i++) { |
| 1189 | int idx = RX_SGE_CNT * i - 1; |
| 1190 | |
| 1191 | for (j = 0; j < 2; j++) { |
| 1192 | SGE_MASK_CLEAR_BIT(fp, idx); |
| 1193 | idx--; |
| 1194 | } |
| 1195 | } |
| 1196 | } |
| 1197 | |
| 1198 | static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp, |
| 1199 | struct eth_fast_path_rx_cqe *fp_cqe) |
| 1200 | { |
| 1201 | struct bnx2x *bp = fp->bp; |
Eilon Greenstein | 4f40f2c | 2009-01-14 21:24:17 -0800 | [diff] [blame] | 1202 | u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) - |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1203 | le16_to_cpu(fp_cqe->len_on_bd)) >> |
Eilon Greenstein | 4f40f2c | 2009-01-14 21:24:17 -0800 | [diff] [blame] | 1204 | SGE_PAGE_SHIFT; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1205 | u16 last_max, last_elem, first_elem; |
| 1206 | u16 delta = 0; |
| 1207 | u16 i; |
| 1208 | |
| 1209 | if (!sge_len) |
| 1210 | return; |
| 1211 | |
| 1212 | /* First mark all used pages */ |
| 1213 | for (i = 0; i < sge_len; i++) |
| 1214 | SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i]))); |
| 1215 | |
| 1216 | DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n", |
| 1217 | sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1])); |
| 1218 | |
| 1219 | /* Here we assume that the last SGE index is the biggest */ |
| 1220 | prefetch((void *)(fp->sge_mask)); |
| 1221 | bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1])); |
| 1222 | |
| 1223 | last_max = RX_SGE(fp->last_max_sge); |
| 1224 | last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT; |
| 1225 | first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT; |
| 1226 | |
| 1227 | /* If ring is not full */ |
| 1228 | if (last_elem + 1 != first_elem) |
| 1229 | last_elem++; |
| 1230 | |
| 1231 | /* Now update the prod */ |
| 1232 | for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) { |
| 1233 | if (likely(fp->sge_mask[i])) |
| 1234 | break; |
| 1235 | |
| 1236 | fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK; |
| 1237 | delta += RX_SGE_MASK_ELEM_SZ; |
| 1238 | } |
| 1239 | |
| 1240 | if (delta > 0) { |
| 1241 | fp->rx_sge_prod += delta; |
| 1242 | /* clear page-end entries */ |
| 1243 | bnx2x_clear_sge_mask_next_elems(fp); |
| 1244 | } |
| 1245 | |
| 1246 | DP(NETIF_MSG_RX_STATUS, |
| 1247 | "fp->last_max_sge = %d fp->rx_sge_prod = %d\n", |
| 1248 | fp->last_max_sge, fp->rx_sge_prod); |
| 1249 | } |
| 1250 | |
| 1251 | static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp) |
| 1252 | { |
| 1253 | /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */ |
| 1254 | memset(fp->sge_mask, 0xff, |
| 1255 | (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64)); |
| 1256 | |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 1257 | /* Clear the two last indices in the page to 1: |
| 1258 | these are the indices that correspond to the "next" element, |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1259 | hence will never be indicated and should be removed from |
| 1260 | the calculations. */ |
| 1261 | bnx2x_clear_sge_mask_next_elems(fp); |
| 1262 | } |
| 1263 | |
| 1264 | static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue, |
| 1265 | struct sk_buff *skb, u16 cons, u16 prod) |
| 1266 | { |
| 1267 | struct bnx2x *bp = fp->bp; |
| 1268 | struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons]; |
| 1269 | struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod]; |
| 1270 | struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod]; |
| 1271 | dma_addr_t mapping; |
| 1272 | |
| 1273 | /* move empty skb from pool to prod and map it */ |
| 1274 | prod_rx_buf->skb = fp->tpa_pool[queue].skb; |
| 1275 | mapping = pci_map_single(bp->pdev, fp->tpa_pool[queue].skb->data, |
Eilon Greenstein | 437cf2f | 2008-09-03 14:38:00 -0700 | [diff] [blame] | 1276 | bp->rx_buf_size, PCI_DMA_FROMDEVICE); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1277 | pci_unmap_addr_set(prod_rx_buf, mapping, mapping); |
| 1278 | |
| 1279 | /* move partial skb from cons to pool (don't unmap yet) */ |
| 1280 | fp->tpa_pool[queue] = *cons_rx_buf; |
| 1281 | |
| 1282 | /* mark bin state as start - print error if current state != stop */ |
| 1283 | if (fp->tpa_state[queue] != BNX2X_TPA_STOP) |
| 1284 | BNX2X_ERR("start of bin not in stop [%d]\n", queue); |
| 1285 | |
| 1286 | fp->tpa_state[queue] = BNX2X_TPA_START; |
| 1287 | |
| 1288 | /* point prod_bd to new skb */ |
| 1289 | prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping)); |
| 1290 | prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping)); |
| 1291 | |
| 1292 | #ifdef BNX2X_STOP_ON_ERROR |
| 1293 | fp->tpa_queue_used |= (1 << queue); |
| 1294 | #ifdef __powerpc64__ |
| 1295 | DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n", |
| 1296 | #else |
| 1297 | DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n", |
| 1298 | #endif |
| 1299 | fp->tpa_queue_used); |
| 1300 | #endif |
| 1301 | } |
| 1302 | |
| 1303 | static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp, |
| 1304 | struct sk_buff *skb, |
| 1305 | struct eth_fast_path_rx_cqe *fp_cqe, |
| 1306 | u16 cqe_idx) |
| 1307 | { |
| 1308 | struct sw_rx_page *rx_pg, old_rx_pg; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1309 | u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd); |
| 1310 | u32 i, frag_len, frag_size, pages; |
| 1311 | int err; |
| 1312 | int j; |
| 1313 | |
| 1314 | frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd; |
Eilon Greenstein | 4f40f2c | 2009-01-14 21:24:17 -0800 | [diff] [blame] | 1315 | pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1316 | |
| 1317 | /* This is needed in order to enable forwarding support */ |
| 1318 | if (frag_size) |
Eilon Greenstein | 4f40f2c | 2009-01-14 21:24:17 -0800 | [diff] [blame] | 1319 | skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE, |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1320 | max(frag_size, (u32)len_on_bd)); |
| 1321 | |
| 1322 | #ifdef BNX2X_STOP_ON_ERROR |
Eilon Greenstein | 4f40f2c | 2009-01-14 21:24:17 -0800 | [diff] [blame] | 1323 | if (pages > |
| 1324 | min((u32)8, (u32)MAX_SKB_FRAGS) * SGE_PAGE_SIZE * PAGES_PER_SGE) { |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1325 | BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n", |
| 1326 | pages, cqe_idx); |
| 1327 | BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n", |
| 1328 | fp_cqe->pkt_len, len_on_bd); |
| 1329 | bnx2x_panic(); |
| 1330 | return -EINVAL; |
| 1331 | } |
| 1332 | #endif |
| 1333 | |
| 1334 | /* Run through the SGL and compose the fragmented skb */ |
| 1335 | for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) { |
| 1336 | u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j])); |
| 1337 | |
| 1338 | /* FW gives the indices of the SGE as if the ring is an array |
| 1339 | (meaning that "next" element will consume 2 indices) */ |
Eilon Greenstein | 4f40f2c | 2009-01-14 21:24:17 -0800 | [diff] [blame] | 1340 | frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE)); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1341 | rx_pg = &fp->rx_page_ring[sge_idx]; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1342 | old_rx_pg = *rx_pg; |
| 1343 | |
| 1344 | /* If we fail to allocate a substitute page, we simply stop |
| 1345 | where we are and drop the whole packet */ |
| 1346 | err = bnx2x_alloc_rx_sge(bp, fp, sge_idx); |
| 1347 | if (unlikely(err)) { |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 1348 | fp->eth_q_stats.rx_skb_alloc_failed++; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1349 | return err; |
| 1350 | } |
| 1351 | |
| 1352 | /* Unmap the page as we r going to pass it to the stack */ |
| 1353 | pci_unmap_page(bp->pdev, pci_unmap_addr(&old_rx_pg, mapping), |
Eilon Greenstein | 4f40f2c | 2009-01-14 21:24:17 -0800 | [diff] [blame] | 1354 | SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1355 | |
| 1356 | /* Add one frag and update the appropriate fields in the skb */ |
| 1357 | skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len); |
| 1358 | |
| 1359 | skb->data_len += frag_len; |
| 1360 | skb->truesize += frag_len; |
| 1361 | skb->len += frag_len; |
| 1362 | |
| 1363 | frag_size -= frag_len; |
| 1364 | } |
| 1365 | |
| 1366 | return 0; |
| 1367 | } |
| 1368 | |
| 1369 | static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp, |
| 1370 | u16 queue, int pad, int len, union eth_rx_cqe *cqe, |
| 1371 | u16 cqe_idx) |
| 1372 | { |
| 1373 | struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue]; |
| 1374 | struct sk_buff *skb = rx_buf->skb; |
| 1375 | /* alloc new skb */ |
| 1376 | struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size); |
| 1377 | |
| 1378 | /* Unmap skb in the pool anyway, as we are going to change |
| 1379 | pool entry status to BNX2X_TPA_STOP even if new skb allocation |
| 1380 | fails. */ |
| 1381 | pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping), |
Eilon Greenstein | 437cf2f | 2008-09-03 14:38:00 -0700 | [diff] [blame] | 1382 | bp->rx_buf_size, PCI_DMA_FROMDEVICE); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1383 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1384 | if (likely(new_skb)) { |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 1385 | /* fix ip xsum and give it to the stack */ |
| 1386 | /* (no need to map the new skb) */ |
Eilon Greenstein | 0c6671b | 2009-01-14 21:26:51 -0800 | [diff] [blame] | 1387 | #ifdef BCM_VLAN |
| 1388 | int is_vlan_cqe = |
| 1389 | (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) & |
| 1390 | PARSING_FLAGS_VLAN); |
| 1391 | int is_not_hwaccel_vlan_cqe = |
| 1392 | (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG))); |
| 1393 | #endif |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1394 | |
| 1395 | prefetch(skb); |
| 1396 | prefetch(((char *)(skb)) + 128); |
| 1397 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1398 | #ifdef BNX2X_STOP_ON_ERROR |
| 1399 | if (pad + len > bp->rx_buf_size) { |
| 1400 | BNX2X_ERR("skb_put is about to fail... " |
| 1401 | "pad %d len %d rx_buf_size %d\n", |
| 1402 | pad, len, bp->rx_buf_size); |
| 1403 | bnx2x_panic(); |
| 1404 | return; |
| 1405 | } |
| 1406 | #endif |
| 1407 | |
| 1408 | skb_reserve(skb, pad); |
| 1409 | skb_put(skb, len); |
| 1410 | |
| 1411 | skb->protocol = eth_type_trans(skb, bp->dev); |
| 1412 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
| 1413 | |
| 1414 | { |
| 1415 | struct iphdr *iph; |
| 1416 | |
| 1417 | iph = (struct iphdr *)skb->data; |
Eilon Greenstein | 0c6671b | 2009-01-14 21:26:51 -0800 | [diff] [blame] | 1418 | #ifdef BCM_VLAN |
| 1419 | /* If there is no Rx VLAN offloading - |
| 1420 | take VLAN tag into an account */ |
| 1421 | if (unlikely(is_not_hwaccel_vlan_cqe)) |
| 1422 | iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN); |
| 1423 | #endif |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1424 | iph->check = 0; |
| 1425 | iph->check = ip_fast_csum((u8 *)iph, iph->ihl); |
| 1426 | } |
| 1427 | |
| 1428 | if (!bnx2x_fill_frag_skb(bp, fp, skb, |
| 1429 | &cqe->fast_path_cqe, cqe_idx)) { |
| 1430 | #ifdef BCM_VLAN |
Eilon Greenstein | 0c6671b | 2009-01-14 21:26:51 -0800 | [diff] [blame] | 1431 | if ((bp->vlgrp != NULL) && is_vlan_cqe && |
| 1432 | (!is_not_hwaccel_vlan_cqe)) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1433 | vlan_hwaccel_receive_skb(skb, bp->vlgrp, |
| 1434 | le16_to_cpu(cqe->fast_path_cqe. |
| 1435 | vlan_tag)); |
| 1436 | else |
| 1437 | #endif |
| 1438 | netif_receive_skb(skb); |
| 1439 | } else { |
| 1440 | DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages" |
| 1441 | " - dropping packet!\n"); |
| 1442 | dev_kfree_skb(skb); |
| 1443 | } |
| 1444 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1445 | |
| 1446 | /* put new skb in bin */ |
| 1447 | fp->tpa_pool[queue].skb = new_skb; |
| 1448 | |
| 1449 | } else { |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 1450 | /* else drop the packet and keep the buffer in the bin */ |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1451 | DP(NETIF_MSG_RX_STATUS, |
| 1452 | "Failed to allocate new skb - dropping packet!\n"); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 1453 | fp->eth_q_stats.rx_skb_alloc_failed++; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1454 | } |
| 1455 | |
| 1456 | fp->tpa_state[queue] = BNX2X_TPA_STOP; |
| 1457 | } |
| 1458 | |
| 1459 | static inline void bnx2x_update_rx_prod(struct bnx2x *bp, |
| 1460 | struct bnx2x_fastpath *fp, |
| 1461 | u16 bd_prod, u16 rx_comp_prod, |
| 1462 | u16 rx_sge_prod) |
| 1463 | { |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 1464 | struct ustorm_eth_rx_producers rx_prods = {0}; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1465 | int i; |
| 1466 | |
| 1467 | /* Update producers */ |
| 1468 | rx_prods.bd_prod = bd_prod; |
| 1469 | rx_prods.cqe_prod = rx_comp_prod; |
| 1470 | rx_prods.sge_prod = rx_sge_prod; |
| 1471 | |
Eilon Greenstein | 58f4c4c | 2009-01-14 21:23:36 -0800 | [diff] [blame] | 1472 | /* |
| 1473 | * Make sure that the BD and SGE data is updated before updating the |
| 1474 | * producers since FW might read the BD/SGE right after the producer |
| 1475 | * is updated. |
| 1476 | * This is only applicable for weak-ordered memory model archs such |
| 1477 | * as IA-64. The following barrier is also mandatory since FW will |
| 1478 | * assumes BDs must have buffers. |
| 1479 | */ |
| 1480 | wmb(); |
| 1481 | |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 1482 | for (i = 0; i < sizeof(struct ustorm_eth_rx_producers)/4; i++) |
| 1483 | REG_WR(bp, BAR_USTRORM_INTMEM + |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 1484 | USTORM_RX_PRODS_OFFSET(BP_PORT(bp), fp->cl_id) + i*4, |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1485 | ((u32 *)&rx_prods)[i]); |
| 1486 | |
Eilon Greenstein | 58f4c4c | 2009-01-14 21:23:36 -0800 | [diff] [blame] | 1487 | mmiowb(); /* keep prod updates ordered */ |
| 1488 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1489 | DP(NETIF_MSG_RX_STATUS, |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 1490 | "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n", |
| 1491 | fp->index, bd_prod, rx_comp_prod, rx_sge_prod); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1492 | } |
| 1493 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1494 | static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget) |
| 1495 | { |
| 1496 | struct bnx2x *bp = fp->bp; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1497 | u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1498 | u16 hw_comp_cons, sw_comp_cons, sw_comp_prod; |
| 1499 | int rx_pkt = 0; |
| 1500 | |
| 1501 | #ifdef BNX2X_STOP_ON_ERROR |
| 1502 | if (unlikely(bp->panic)) |
| 1503 | return 0; |
| 1504 | #endif |
| 1505 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1506 | /* CQ "next element" is of the size of the regular element, |
| 1507 | that's why it's ok here */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1508 | hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb); |
| 1509 | if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT) |
| 1510 | hw_comp_cons++; |
| 1511 | |
| 1512 | bd_cons = fp->rx_bd_cons; |
| 1513 | bd_prod = fp->rx_bd_prod; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1514 | bd_prod_fw = bd_prod; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1515 | sw_comp_cons = fp->rx_comp_cons; |
| 1516 | sw_comp_prod = fp->rx_comp_prod; |
| 1517 | |
| 1518 | /* Memory barrier necessary as speculative reads of the rx |
| 1519 | * buffer can be ahead of the index in the status block |
| 1520 | */ |
| 1521 | rmb(); |
| 1522 | |
| 1523 | DP(NETIF_MSG_RX_STATUS, |
| 1524 | "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n", |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 1525 | fp->index, hw_comp_cons, sw_comp_cons); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1526 | |
| 1527 | while (sw_comp_cons != hw_comp_cons) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1528 | struct sw_rx_bd *rx_buf = NULL; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1529 | struct sk_buff *skb; |
| 1530 | union eth_rx_cqe *cqe; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1531 | u8 cqe_fp_flags; |
| 1532 | u16 len, pad; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1533 | |
| 1534 | comp_ring_cons = RCQ_BD(sw_comp_cons); |
| 1535 | bd_prod = RX_BD(bd_prod); |
| 1536 | bd_cons = RX_BD(bd_cons); |
| 1537 | |
Eilon Greenstein | 619e7a6 | 2009-08-12 08:23:20 +0000 | [diff] [blame] | 1538 | /* Prefetch the page containing the BD descriptor |
| 1539 | at producer's index. It will be needed when new skb is |
| 1540 | allocated */ |
| 1541 | prefetch((void *)(PAGE_ALIGN((unsigned long) |
| 1542 | (&fp->rx_desc_ring[bd_prod])) - |
| 1543 | PAGE_SIZE + 1)); |
| 1544 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1545 | cqe = &fp->rx_comp_ring[comp_ring_cons]; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1546 | cqe_fp_flags = cqe->fast_path_cqe.type_error_flags; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1547 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1548 | DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x" |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1549 | " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags), |
| 1550 | cqe_fp_flags, cqe->fast_path_cqe.status_flags, |
Eilon Greenstein | 68d5948 | 2009-01-14 21:27:36 -0800 | [diff] [blame] | 1551 | le32_to_cpu(cqe->fast_path_cqe.rss_hash_result), |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1552 | le16_to_cpu(cqe->fast_path_cqe.vlan_tag), |
| 1553 | le16_to_cpu(cqe->fast_path_cqe.pkt_len)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1554 | |
| 1555 | /* is this a slowpath msg? */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1556 | if (unlikely(CQE_TYPE(cqe_fp_flags))) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1557 | bnx2x_sp_event(fp, cqe); |
| 1558 | goto next_cqe; |
| 1559 | |
| 1560 | /* this is an rx packet */ |
| 1561 | } else { |
| 1562 | rx_buf = &fp->rx_buf_ring[bd_cons]; |
| 1563 | skb = rx_buf->skb; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1564 | len = le16_to_cpu(cqe->fast_path_cqe.pkt_len); |
| 1565 | pad = cqe->fast_path_cqe.placement_offset; |
| 1566 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1567 | /* If CQE is marked both TPA_START and TPA_END |
| 1568 | it is a non-TPA CQE */ |
| 1569 | if ((!fp->disable_tpa) && |
| 1570 | (TPA_TYPE(cqe_fp_flags) != |
| 1571 | (TPA_TYPE_START | TPA_TYPE_END))) { |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 1572 | u16 queue = cqe->fast_path_cqe.queue_index; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1573 | |
| 1574 | if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) { |
| 1575 | DP(NETIF_MSG_RX_STATUS, |
| 1576 | "calling tpa_start on queue %d\n", |
| 1577 | queue); |
| 1578 | |
| 1579 | bnx2x_tpa_start(fp, queue, skb, |
| 1580 | bd_cons, bd_prod); |
| 1581 | goto next_rx; |
| 1582 | } |
| 1583 | |
| 1584 | if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) { |
| 1585 | DP(NETIF_MSG_RX_STATUS, |
| 1586 | "calling tpa_stop on queue %d\n", |
| 1587 | queue); |
| 1588 | |
| 1589 | if (!BNX2X_RX_SUM_FIX(cqe)) |
| 1590 | BNX2X_ERR("STOP on none TCP " |
| 1591 | "data\n"); |
| 1592 | |
| 1593 | /* This is a size of the linear data |
| 1594 | on this skb */ |
| 1595 | len = le16_to_cpu(cqe->fast_path_cqe. |
| 1596 | len_on_bd); |
| 1597 | bnx2x_tpa_stop(bp, fp, queue, pad, |
| 1598 | len, cqe, comp_ring_cons); |
| 1599 | #ifdef BNX2X_STOP_ON_ERROR |
| 1600 | if (bp->panic) |
Stanislaw Gruszka | 17cb4006 | 2009-05-05 23:22:12 +0000 | [diff] [blame] | 1601 | return 0; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1602 | #endif |
| 1603 | |
| 1604 | bnx2x_update_sge_prod(fp, |
| 1605 | &cqe->fast_path_cqe); |
| 1606 | goto next_cqe; |
| 1607 | } |
| 1608 | } |
| 1609 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1610 | pci_dma_sync_single_for_device(bp->pdev, |
| 1611 | pci_unmap_addr(rx_buf, mapping), |
| 1612 | pad + RX_COPY_THRESH, |
| 1613 | PCI_DMA_FROMDEVICE); |
| 1614 | prefetch(skb); |
| 1615 | prefetch(((char *)(skb)) + 128); |
| 1616 | |
| 1617 | /* is this an error packet? */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1618 | if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1619 | DP(NETIF_MSG_RX_ERR, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1620 | "ERROR flags %x rx packet %u\n", |
| 1621 | cqe_fp_flags, sw_comp_cons); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 1622 | fp->eth_q_stats.rx_err_discard_pkt++; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1623 | goto reuse_rx; |
| 1624 | } |
| 1625 | |
| 1626 | /* Since we don't have a jumbo ring |
| 1627 | * copy small packets if mtu > 1500 |
| 1628 | */ |
| 1629 | if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) && |
| 1630 | (len <= RX_COPY_THRESH)) { |
| 1631 | struct sk_buff *new_skb; |
| 1632 | |
| 1633 | new_skb = netdev_alloc_skb(bp->dev, |
| 1634 | len + pad); |
| 1635 | if (new_skb == NULL) { |
| 1636 | DP(NETIF_MSG_RX_ERR, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1637 | "ERROR packet dropped " |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1638 | "because of alloc failure\n"); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 1639 | fp->eth_q_stats.rx_skb_alloc_failed++; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1640 | goto reuse_rx; |
| 1641 | } |
| 1642 | |
| 1643 | /* aligned copy */ |
| 1644 | skb_copy_from_linear_data_offset(skb, pad, |
| 1645 | new_skb->data + pad, len); |
| 1646 | skb_reserve(new_skb, pad); |
| 1647 | skb_put(new_skb, len); |
| 1648 | |
| 1649 | bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod); |
| 1650 | |
| 1651 | skb = new_skb; |
| 1652 | |
Eilon Greenstein | a119a06 | 2009-08-12 08:23:23 +0000 | [diff] [blame] | 1653 | } else |
| 1654 | if (likely(bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0)) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1655 | pci_unmap_single(bp->pdev, |
| 1656 | pci_unmap_addr(rx_buf, mapping), |
Eilon Greenstein | 437cf2f | 2008-09-03 14:38:00 -0700 | [diff] [blame] | 1657 | bp->rx_buf_size, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1658 | PCI_DMA_FROMDEVICE); |
| 1659 | skb_reserve(skb, pad); |
| 1660 | skb_put(skb, len); |
| 1661 | |
| 1662 | } else { |
| 1663 | DP(NETIF_MSG_RX_ERR, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1664 | "ERROR packet dropped because " |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1665 | "of alloc failure\n"); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 1666 | fp->eth_q_stats.rx_skb_alloc_failed++; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1667 | reuse_rx: |
| 1668 | bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod); |
| 1669 | goto next_rx; |
| 1670 | } |
| 1671 | |
| 1672 | skb->protocol = eth_type_trans(skb, bp->dev); |
| 1673 | |
| 1674 | skb->ip_summed = CHECKSUM_NONE; |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 1675 | if (bp->rx_csum) { |
Eilon Greenstein | 1adcd8b | 2008-08-13 15:48:29 -0700 | [diff] [blame] | 1676 | if (likely(BNX2X_RX_CSUM_OK(cqe))) |
| 1677 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 1678 | else |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 1679 | fp->eth_q_stats.hw_csum_err++; |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 1680 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1681 | } |
| 1682 | |
Eilon Greenstein | 748e543 | 2009-02-12 08:36:37 +0000 | [diff] [blame] | 1683 | skb_record_rx_queue(skb, fp->index); |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 1684 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1685 | #ifdef BCM_VLAN |
Eilon Greenstein | 0c6671b | 2009-01-14 21:26:51 -0800 | [diff] [blame] | 1686 | if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) && |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1687 | (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) & |
| 1688 | PARSING_FLAGS_VLAN)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1689 | vlan_hwaccel_receive_skb(skb, bp->vlgrp, |
| 1690 | le16_to_cpu(cqe->fast_path_cqe.vlan_tag)); |
| 1691 | else |
| 1692 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1693 | netif_receive_skb(skb); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1694 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1695 | |
| 1696 | next_rx: |
| 1697 | rx_buf->skb = NULL; |
| 1698 | |
| 1699 | bd_cons = NEXT_RX_IDX(bd_cons); |
| 1700 | bd_prod = NEXT_RX_IDX(bd_prod); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1701 | bd_prod_fw = NEXT_RX_IDX(bd_prod_fw); |
| 1702 | rx_pkt++; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1703 | next_cqe: |
| 1704 | sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod); |
| 1705 | sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1706 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1707 | if (rx_pkt == budget) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1708 | break; |
| 1709 | } /* while */ |
| 1710 | |
| 1711 | fp->rx_bd_cons = bd_cons; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1712 | fp->rx_bd_prod = bd_prod_fw; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1713 | fp->rx_comp_cons = sw_comp_cons; |
| 1714 | fp->rx_comp_prod = sw_comp_prod; |
| 1715 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1716 | /* Update producers */ |
| 1717 | bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod, |
| 1718 | fp->rx_sge_prod); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1719 | |
| 1720 | fp->rx_pkt += rx_pkt; |
| 1721 | fp->rx_calls++; |
| 1722 | |
| 1723 | return rx_pkt; |
| 1724 | } |
| 1725 | |
| 1726 | static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie) |
| 1727 | { |
| 1728 | struct bnx2x_fastpath *fp = fp_cookie; |
| 1729 | struct bnx2x *bp = fp->bp; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1730 | |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 1731 | /* Return here if interrupt is disabled */ |
| 1732 | if (unlikely(atomic_read(&bp->intr_sem) != 0)) { |
| 1733 | DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n"); |
| 1734 | return IRQ_HANDLED; |
| 1735 | } |
| 1736 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1737 | DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n", |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1738 | fp->index, fp->sb_id); |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 1739 | bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID, 0, IGU_INT_DISABLE, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1740 | |
| 1741 | #ifdef BNX2X_STOP_ON_ERROR |
| 1742 | if (unlikely(bp->panic)) |
| 1743 | return IRQ_HANDLED; |
| 1744 | #endif |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1745 | /* Handle Rx or Tx according to MSI-X vector */ |
| 1746 | if (fp->is_rx_queue) { |
| 1747 | prefetch(fp->rx_cons_sb); |
| 1748 | prefetch(&fp->status_blk->u_status_block.status_block_index); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1749 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1750 | napi_schedule(&bnx2x_fp(bp, fp->index, napi)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1751 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1752 | } else { |
| 1753 | prefetch(fp->tx_cons_sb); |
| 1754 | prefetch(&fp->status_blk->c_status_block.status_block_index); |
| 1755 | |
| 1756 | bnx2x_update_fpsb_idx(fp); |
| 1757 | rmb(); |
| 1758 | bnx2x_tx_int(fp); |
| 1759 | |
| 1760 | /* Re-enable interrupts */ |
| 1761 | bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID, |
| 1762 | le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1); |
| 1763 | bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, |
| 1764 | le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1); |
| 1765 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1766 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1767 | return IRQ_HANDLED; |
| 1768 | } |
| 1769 | |
| 1770 | static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance) |
| 1771 | { |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 1772 | struct bnx2x *bp = netdev_priv(dev_instance); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1773 | u16 status = bnx2x_ack_int(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1774 | u16 mask; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1775 | int i; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1776 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1777 | /* Return here if interrupt is shared and it's not for us */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1778 | if (unlikely(status == 0)) { |
| 1779 | DP(NETIF_MSG_INTR, "not our interrupt!\n"); |
| 1780 | return IRQ_NONE; |
| 1781 | } |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 1782 | DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1783 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1784 | /* Return here if interrupt is disabled */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1785 | if (unlikely(atomic_read(&bp->intr_sem) != 0)) { |
| 1786 | DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n"); |
| 1787 | return IRQ_HANDLED; |
| 1788 | } |
| 1789 | |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 1790 | #ifdef BNX2X_STOP_ON_ERROR |
| 1791 | if (unlikely(bp->panic)) |
| 1792 | return IRQ_HANDLED; |
| 1793 | #endif |
| 1794 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1795 | for (i = 0; i < BNX2X_NUM_QUEUES(bp); i++) { |
| 1796 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1797 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1798 | mask = 0x2 << fp->sb_id; |
| 1799 | if (status & mask) { |
| 1800 | /* Handle Rx or Tx according to SB id */ |
| 1801 | if (fp->is_rx_queue) { |
| 1802 | prefetch(fp->rx_cons_sb); |
| 1803 | prefetch(&fp->status_blk->u_status_block. |
| 1804 | status_block_index); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1805 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1806 | napi_schedule(&bnx2x_fp(bp, fp->index, napi)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1807 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1808 | } else { |
| 1809 | prefetch(fp->tx_cons_sb); |
| 1810 | prefetch(&fp->status_blk->c_status_block. |
| 1811 | status_block_index); |
| 1812 | |
| 1813 | bnx2x_update_fpsb_idx(fp); |
| 1814 | rmb(); |
| 1815 | bnx2x_tx_int(fp); |
| 1816 | |
| 1817 | /* Re-enable interrupts */ |
| 1818 | bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID, |
| 1819 | le16_to_cpu(fp->fp_u_idx), |
| 1820 | IGU_INT_NOP, 1); |
| 1821 | bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, |
| 1822 | le16_to_cpu(fp->fp_c_idx), |
| 1823 | IGU_INT_ENABLE, 1); |
| 1824 | } |
| 1825 | status &= ~mask; |
| 1826 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1827 | } |
| 1828 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 1829 | #ifdef BCM_CNIC |
| 1830 | mask = 0x2 << CNIC_SB_ID(bp); |
| 1831 | if (status & (mask | 0x1)) { |
| 1832 | struct cnic_ops *c_ops = NULL; |
| 1833 | |
| 1834 | rcu_read_lock(); |
| 1835 | c_ops = rcu_dereference(bp->cnic_ops); |
| 1836 | if (c_ops) |
| 1837 | c_ops->cnic_handler(bp->cnic_data, NULL); |
| 1838 | rcu_read_unlock(); |
| 1839 | |
| 1840 | status &= ~mask; |
| 1841 | } |
| 1842 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1843 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1844 | if (unlikely(status & 0x1)) { |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 1845 | queue_delayed_work(bnx2x_wq, &bp->sp_task, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1846 | |
| 1847 | status &= ~0x1; |
| 1848 | if (!status) |
| 1849 | return IRQ_HANDLED; |
| 1850 | } |
| 1851 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1852 | if (status) |
| 1853 | DP(NETIF_MSG_INTR, "got an unknown interrupt! (status %u)\n", |
| 1854 | status); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1855 | |
| 1856 | return IRQ_HANDLED; |
| 1857 | } |
| 1858 | |
| 1859 | /* end of fast path */ |
| 1860 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 1861 | static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1862 | |
| 1863 | /* Link */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1864 | |
| 1865 | /* |
| 1866 | * General service functions |
| 1867 | */ |
| 1868 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1869 | static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource) |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1870 | { |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1871 | u32 lock_status; |
| 1872 | u32 resource_bit = (1 << resource); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1873 | int func = BP_FUNC(bp); |
| 1874 | u32 hw_lock_control_reg; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1875 | int cnt; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1876 | |
| 1877 | /* Validating that the resource is within range */ |
| 1878 | if (resource > HW_LOCK_MAX_RESOURCE_VALUE) { |
| 1879 | DP(NETIF_MSG_HW, |
| 1880 | "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n", |
| 1881 | resource, HW_LOCK_MAX_RESOURCE_VALUE); |
| 1882 | return -EINVAL; |
| 1883 | } |
| 1884 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1885 | if (func <= 5) { |
| 1886 | hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8); |
| 1887 | } else { |
| 1888 | hw_lock_control_reg = |
| 1889 | (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8); |
| 1890 | } |
| 1891 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1892 | /* Validating that the resource is not already taken */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1893 | lock_status = REG_RD(bp, hw_lock_control_reg); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1894 | if (lock_status & resource_bit) { |
| 1895 | DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n", |
| 1896 | lock_status, resource_bit); |
| 1897 | return -EEXIST; |
| 1898 | } |
| 1899 | |
Eilon Greenstein | 46230476b | 2008-08-25 15:23:30 -0700 | [diff] [blame] | 1900 | /* Try for 5 second every 5ms */ |
| 1901 | for (cnt = 0; cnt < 1000; cnt++) { |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1902 | /* Try to acquire the lock */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1903 | REG_WR(bp, hw_lock_control_reg + 4, resource_bit); |
| 1904 | lock_status = REG_RD(bp, hw_lock_control_reg); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1905 | if (lock_status & resource_bit) |
| 1906 | return 0; |
| 1907 | |
| 1908 | msleep(5); |
| 1909 | } |
| 1910 | DP(NETIF_MSG_HW, "Timeout\n"); |
| 1911 | return -EAGAIN; |
| 1912 | } |
| 1913 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1914 | static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource) |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1915 | { |
| 1916 | u32 lock_status; |
| 1917 | u32 resource_bit = (1 << resource); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1918 | int func = BP_FUNC(bp); |
| 1919 | u32 hw_lock_control_reg; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1920 | |
| 1921 | /* Validating that the resource is within range */ |
| 1922 | if (resource > HW_LOCK_MAX_RESOURCE_VALUE) { |
| 1923 | DP(NETIF_MSG_HW, |
| 1924 | "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n", |
| 1925 | resource, HW_LOCK_MAX_RESOURCE_VALUE); |
| 1926 | return -EINVAL; |
| 1927 | } |
| 1928 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1929 | if (func <= 5) { |
| 1930 | hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8); |
| 1931 | } else { |
| 1932 | hw_lock_control_reg = |
| 1933 | (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8); |
| 1934 | } |
| 1935 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1936 | /* Validating that the resource is currently taken */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1937 | lock_status = REG_RD(bp, hw_lock_control_reg); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1938 | if (!(lock_status & resource_bit)) { |
| 1939 | DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n", |
| 1940 | lock_status, resource_bit); |
| 1941 | return -EFAULT; |
| 1942 | } |
| 1943 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1944 | REG_WR(bp, hw_lock_control_reg, resource_bit); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1945 | return 0; |
| 1946 | } |
| 1947 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1948 | /* HW Lock for shared dual port PHYs */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1949 | static void bnx2x_acquire_phy_lock(struct bnx2x *bp) |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1950 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1951 | mutex_lock(&bp->port.phy_mutex); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1952 | |
Eilon Greenstein | 46c6a67 | 2009-02-12 08:36:58 +0000 | [diff] [blame] | 1953 | if (bp->port.need_hw_lock) |
| 1954 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_MDIO); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1955 | } |
| 1956 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1957 | static void bnx2x_release_phy_lock(struct bnx2x *bp) |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1958 | { |
Eilon Greenstein | 46c6a67 | 2009-02-12 08:36:58 +0000 | [diff] [blame] | 1959 | if (bp->port.need_hw_lock) |
| 1960 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_MDIO); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1961 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1962 | mutex_unlock(&bp->port.phy_mutex); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1963 | } |
| 1964 | |
Eilon Greenstein | 4acac6a | 2009-02-12 08:36:52 +0000 | [diff] [blame] | 1965 | int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port) |
| 1966 | { |
| 1967 | /* The GPIO should be swapped if swap register is set and active */ |
| 1968 | int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) && |
| 1969 | REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port; |
| 1970 | int gpio_shift = gpio_num + |
| 1971 | (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0); |
| 1972 | u32 gpio_mask = (1 << gpio_shift); |
| 1973 | u32 gpio_reg; |
| 1974 | int value; |
| 1975 | |
| 1976 | if (gpio_num > MISC_REGISTERS_GPIO_3) { |
| 1977 | BNX2X_ERR("Invalid GPIO %d\n", gpio_num); |
| 1978 | return -EINVAL; |
| 1979 | } |
| 1980 | |
| 1981 | /* read GPIO value */ |
| 1982 | gpio_reg = REG_RD(bp, MISC_REG_GPIO); |
| 1983 | |
| 1984 | /* get the requested pin value */ |
| 1985 | if ((gpio_reg & gpio_mask) == gpio_mask) |
| 1986 | value = 1; |
| 1987 | else |
| 1988 | value = 0; |
| 1989 | |
| 1990 | DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value); |
| 1991 | |
| 1992 | return value; |
| 1993 | } |
| 1994 | |
Eilon Greenstein | 17de50b | 2008-08-13 15:56:59 -0700 | [diff] [blame] | 1995 | int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port) |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1996 | { |
| 1997 | /* The GPIO should be swapped if swap register is set and active */ |
| 1998 | int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) && |
Eilon Greenstein | 17de50b | 2008-08-13 15:56:59 -0700 | [diff] [blame] | 1999 | REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2000 | int gpio_shift = gpio_num + |
| 2001 | (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0); |
| 2002 | u32 gpio_mask = (1 << gpio_shift); |
| 2003 | u32 gpio_reg; |
| 2004 | |
| 2005 | if (gpio_num > MISC_REGISTERS_GPIO_3) { |
| 2006 | BNX2X_ERR("Invalid GPIO %d\n", gpio_num); |
| 2007 | return -EINVAL; |
| 2008 | } |
| 2009 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2010 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2011 | /* read GPIO and mask except the float bits */ |
| 2012 | gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT); |
| 2013 | |
| 2014 | switch (mode) { |
| 2015 | case MISC_REGISTERS_GPIO_OUTPUT_LOW: |
| 2016 | DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n", |
| 2017 | gpio_num, gpio_shift); |
| 2018 | /* clear FLOAT and set CLR */ |
| 2019 | gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS); |
| 2020 | gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS); |
| 2021 | break; |
| 2022 | |
| 2023 | case MISC_REGISTERS_GPIO_OUTPUT_HIGH: |
| 2024 | DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n", |
| 2025 | gpio_num, gpio_shift); |
| 2026 | /* clear FLOAT and set SET */ |
| 2027 | gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS); |
| 2028 | gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS); |
| 2029 | break; |
| 2030 | |
Eilon Greenstein | 17de50b | 2008-08-13 15:56:59 -0700 | [diff] [blame] | 2031 | case MISC_REGISTERS_GPIO_INPUT_HI_Z: |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2032 | DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n", |
| 2033 | gpio_num, gpio_shift); |
| 2034 | /* set FLOAT */ |
| 2035 | gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS); |
| 2036 | break; |
| 2037 | |
| 2038 | default: |
| 2039 | break; |
| 2040 | } |
| 2041 | |
| 2042 | REG_WR(bp, MISC_REG_GPIO, gpio_reg); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2043 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2044 | |
| 2045 | return 0; |
| 2046 | } |
| 2047 | |
Eilon Greenstein | 4acac6a | 2009-02-12 08:36:52 +0000 | [diff] [blame] | 2048 | int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port) |
| 2049 | { |
| 2050 | /* The GPIO should be swapped if swap register is set and active */ |
| 2051 | int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) && |
| 2052 | REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port; |
| 2053 | int gpio_shift = gpio_num + |
| 2054 | (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0); |
| 2055 | u32 gpio_mask = (1 << gpio_shift); |
| 2056 | u32 gpio_reg; |
| 2057 | |
| 2058 | if (gpio_num > MISC_REGISTERS_GPIO_3) { |
| 2059 | BNX2X_ERR("Invalid GPIO %d\n", gpio_num); |
| 2060 | return -EINVAL; |
| 2061 | } |
| 2062 | |
| 2063 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO); |
| 2064 | /* read GPIO int */ |
| 2065 | gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT); |
| 2066 | |
| 2067 | switch (mode) { |
| 2068 | case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR: |
| 2069 | DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> " |
| 2070 | "output low\n", gpio_num, gpio_shift); |
| 2071 | /* clear SET and set CLR */ |
| 2072 | gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS); |
| 2073 | gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS); |
| 2074 | break; |
| 2075 | |
| 2076 | case MISC_REGISTERS_GPIO_INT_OUTPUT_SET: |
| 2077 | DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> " |
| 2078 | "output high\n", gpio_num, gpio_shift); |
| 2079 | /* clear CLR and set SET */ |
| 2080 | gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS); |
| 2081 | gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS); |
| 2082 | break; |
| 2083 | |
| 2084 | default: |
| 2085 | break; |
| 2086 | } |
| 2087 | |
| 2088 | REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg); |
| 2089 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO); |
| 2090 | |
| 2091 | return 0; |
| 2092 | } |
| 2093 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2094 | static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode) |
| 2095 | { |
| 2096 | u32 spio_mask = (1 << spio_num); |
| 2097 | u32 spio_reg; |
| 2098 | |
| 2099 | if ((spio_num < MISC_REGISTERS_SPIO_4) || |
| 2100 | (spio_num > MISC_REGISTERS_SPIO_7)) { |
| 2101 | BNX2X_ERR("Invalid SPIO %d\n", spio_num); |
| 2102 | return -EINVAL; |
| 2103 | } |
| 2104 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2105 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2106 | /* read SPIO and mask except the float bits */ |
| 2107 | spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT); |
| 2108 | |
| 2109 | switch (mode) { |
Eilon Greenstein | 6378c02 | 2008-08-13 15:59:25 -0700 | [diff] [blame] | 2110 | case MISC_REGISTERS_SPIO_OUTPUT_LOW: |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2111 | DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num); |
| 2112 | /* clear FLOAT and set CLR */ |
| 2113 | spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS); |
| 2114 | spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS); |
| 2115 | break; |
| 2116 | |
Eilon Greenstein | 6378c02 | 2008-08-13 15:59:25 -0700 | [diff] [blame] | 2117 | case MISC_REGISTERS_SPIO_OUTPUT_HIGH: |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2118 | DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num); |
| 2119 | /* clear FLOAT and set SET */ |
| 2120 | spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS); |
| 2121 | spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS); |
| 2122 | break; |
| 2123 | |
| 2124 | case MISC_REGISTERS_SPIO_INPUT_HI_Z: |
| 2125 | DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num); |
| 2126 | /* set FLOAT */ |
| 2127 | spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS); |
| 2128 | break; |
| 2129 | |
| 2130 | default: |
| 2131 | break; |
| 2132 | } |
| 2133 | |
| 2134 | REG_WR(bp, MISC_REG_SPIO, spio_reg); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2135 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2136 | |
| 2137 | return 0; |
| 2138 | } |
| 2139 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2140 | static void bnx2x_calc_fc_adv(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2141 | { |
Eilon Greenstein | ad33ea3 | 2009-01-14 21:24:57 -0800 | [diff] [blame] | 2142 | switch (bp->link_vars.ieee_fc & |
| 2143 | MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2144 | case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2145 | bp->port.advertising &= ~(ADVERTISED_Asym_Pause | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2146 | ADVERTISED_Pause); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2147 | break; |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 2148 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2149 | case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2150 | bp->port.advertising |= (ADVERTISED_Asym_Pause | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2151 | ADVERTISED_Pause); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2152 | break; |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 2153 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2154 | case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2155 | bp->port.advertising |= ADVERTISED_Asym_Pause; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2156 | break; |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 2157 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2158 | default: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2159 | bp->port.advertising &= ~(ADVERTISED_Asym_Pause | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2160 | ADVERTISED_Pause); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2161 | break; |
| 2162 | } |
| 2163 | } |
| 2164 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2165 | static void bnx2x_link_report(struct bnx2x *bp) |
| 2166 | { |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 2167 | if (bp->flags & MF_FUNC_DIS) { |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2168 | netif_carrier_off(bp->dev); |
| 2169 | printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name); |
| 2170 | return; |
| 2171 | } |
| 2172 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2173 | if (bp->link_vars.link_up) { |
Eilon Greenstein | 35c5f8f | 2009-10-15 00:19:05 -0700 | [diff] [blame] | 2174 | u16 line_speed; |
| 2175 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2176 | if (bp->state == BNX2X_STATE_OPEN) |
| 2177 | netif_carrier_on(bp->dev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2178 | printk(KERN_INFO PFX "%s NIC Link is Up, ", bp->dev->name); |
| 2179 | |
Eilon Greenstein | 35c5f8f | 2009-10-15 00:19:05 -0700 | [diff] [blame] | 2180 | line_speed = bp->link_vars.line_speed; |
| 2181 | if (IS_E1HMF(bp)) { |
| 2182 | u16 vn_max_rate; |
| 2183 | |
| 2184 | vn_max_rate = |
| 2185 | ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >> |
| 2186 | FUNC_MF_CFG_MAX_BW_SHIFT) * 100; |
| 2187 | if (vn_max_rate < line_speed) |
| 2188 | line_speed = vn_max_rate; |
| 2189 | } |
| 2190 | printk("%d Mbps ", line_speed); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2191 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2192 | if (bp->link_vars.duplex == DUPLEX_FULL) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2193 | printk("full duplex"); |
| 2194 | else |
| 2195 | printk("half duplex"); |
| 2196 | |
David S. Miller | c0700f9 | 2008-12-16 23:53:20 -0800 | [diff] [blame] | 2197 | if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) { |
| 2198 | if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2199 | printk(", receive "); |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 2200 | if (bp->link_vars.flow_ctrl & |
| 2201 | BNX2X_FLOW_CTRL_TX) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2202 | printk("& transmit "); |
| 2203 | } else { |
| 2204 | printk(", transmit "); |
| 2205 | } |
| 2206 | printk("flow control ON"); |
| 2207 | } |
| 2208 | printk("\n"); |
| 2209 | |
| 2210 | } else { /* link_down */ |
| 2211 | netif_carrier_off(bp->dev); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2212 | printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2213 | } |
| 2214 | } |
| 2215 | |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 2216 | static u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2217 | { |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2218 | if (!BP_NOMCP(bp)) { |
| 2219 | u8 rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2220 | |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2221 | /* Initialize link parameters structure variables */ |
Yaniv Rosner | 8c99e7b | 2008-08-13 15:56:17 -0700 | [diff] [blame] | 2222 | /* It is recommended to turn off RX FC for jumbo frames |
| 2223 | for better performance */ |
Eilon Greenstein | 0c59327 | 2009-08-12 08:22:13 +0000 | [diff] [blame] | 2224 | if (bp->dev->mtu > 5000) |
David S. Miller | c0700f9 | 2008-12-16 23:53:20 -0800 | [diff] [blame] | 2225 | bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX; |
Yaniv Rosner | 8c99e7b | 2008-08-13 15:56:17 -0700 | [diff] [blame] | 2226 | else |
David S. Miller | c0700f9 | 2008-12-16 23:53:20 -0800 | [diff] [blame] | 2227 | bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2228 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2229 | bnx2x_acquire_phy_lock(bp); |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 2230 | |
| 2231 | if (load_mode == LOAD_DIAG) |
| 2232 | bp->link_params.loopback_mode = LOOPBACK_XGXS_10; |
| 2233 | |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2234 | rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars); |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 2235 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2236 | bnx2x_release_phy_lock(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2237 | |
Eilon Greenstein | 3c96c68 | 2009-01-14 21:25:31 -0800 | [diff] [blame] | 2238 | bnx2x_calc_fc_adv(bp); |
| 2239 | |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 2240 | if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) { |
| 2241 | bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP); |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2242 | bnx2x_link_report(bp); |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 2243 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2244 | |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2245 | return rc; |
| 2246 | } |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 2247 | BNX2X_ERR("Bootcode is missing - can not initialize link\n"); |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2248 | return -EINVAL; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2249 | } |
| 2250 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2251 | static void bnx2x_link_set(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2252 | { |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2253 | if (!BP_NOMCP(bp)) { |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2254 | bnx2x_acquire_phy_lock(bp); |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2255 | bnx2x_phy_init(&bp->link_params, &bp->link_vars); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2256 | bnx2x_release_phy_lock(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2257 | |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2258 | bnx2x_calc_fc_adv(bp); |
| 2259 | } else |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 2260 | BNX2X_ERR("Bootcode is missing - can not set link\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2261 | } |
| 2262 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2263 | static void bnx2x__link_reset(struct bnx2x *bp) |
| 2264 | { |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2265 | if (!BP_NOMCP(bp)) { |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2266 | bnx2x_acquire_phy_lock(bp); |
Eilon Greenstein | 589abe3 | 2009-02-12 08:36:55 +0000 | [diff] [blame] | 2267 | bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2268 | bnx2x_release_phy_lock(bp); |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2269 | } else |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 2270 | BNX2X_ERR("Bootcode is missing - can not reset link\n"); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2271 | } |
| 2272 | |
| 2273 | static u8 bnx2x_link_test(struct bnx2x *bp) |
| 2274 | { |
| 2275 | u8 rc; |
| 2276 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2277 | bnx2x_acquire_phy_lock(bp); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2278 | rc = bnx2x_test_link(&bp->link_params, &bp->link_vars); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2279 | bnx2x_release_phy_lock(bp); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2280 | |
| 2281 | return rc; |
| 2282 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2283 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2284 | static void bnx2x_init_port_minmax(struct bnx2x *bp) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2285 | { |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2286 | u32 r_param = bp->link_vars.line_speed / 8; |
| 2287 | u32 fair_periodic_timeout_usec; |
| 2288 | u32 t_fair; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2289 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2290 | memset(&(bp->cmng.rs_vars), 0, |
| 2291 | sizeof(struct rate_shaping_vars_per_port)); |
| 2292 | memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2293 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2294 | /* 100 usec in SDM ticks = 25 since each tick is 4 usec */ |
| 2295 | bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2296 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2297 | /* this is the threshold below which no timer arming will occur |
| 2298 | 1.25 coefficient is for the threshold to be a little bigger |
| 2299 | than the real time, to compensate for timer in-accuracy */ |
| 2300 | bp->cmng.rs_vars.rs_threshold = |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2301 | (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4; |
| 2302 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2303 | /* resolution of fairness timer */ |
| 2304 | fair_periodic_timeout_usec = QM_ARB_BYTES / r_param; |
| 2305 | /* for 10G it is 1000usec. for 1G it is 10000usec. */ |
| 2306 | t_fair = T_FAIR_COEF / bp->link_vars.line_speed; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2307 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2308 | /* this is the threshold below which we won't arm the timer anymore */ |
| 2309 | bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2310 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2311 | /* we multiply by 1e3/8 to get bytes/msec. |
| 2312 | We don't want the credits to pass a credit |
| 2313 | of the t_fair*FAIR_MEM (algorithm resolution) */ |
| 2314 | bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM; |
| 2315 | /* since each tick is 4 usec */ |
| 2316 | bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2317 | } |
| 2318 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2319 | /* Calculates the sum of vn_min_rates. |
| 2320 | It's needed for further normalizing of the min_rates. |
| 2321 | Returns: |
| 2322 | sum of vn_min_rates. |
| 2323 | or |
| 2324 | 0 - if all the min_rates are 0. |
| 2325 | In the later case fainess algorithm should be deactivated. |
| 2326 | If not all min_rates are zero then those that are zeroes will be set to 1. |
| 2327 | */ |
| 2328 | static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp) |
| 2329 | { |
| 2330 | int all_zero = 1; |
| 2331 | int port = BP_PORT(bp); |
| 2332 | int vn; |
| 2333 | |
| 2334 | bp->vn_weight_sum = 0; |
| 2335 | for (vn = VN_0; vn < E1HVN_MAX; vn++) { |
| 2336 | int func = 2*vn + port; |
| 2337 | u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config); |
| 2338 | u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >> |
| 2339 | FUNC_MF_CFG_MIN_BW_SHIFT) * 100; |
| 2340 | |
| 2341 | /* Skip hidden vns */ |
| 2342 | if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) |
| 2343 | continue; |
| 2344 | |
| 2345 | /* If min rate is zero - set it to 1 */ |
| 2346 | if (!vn_min_rate) |
| 2347 | vn_min_rate = DEF_MIN_RATE; |
| 2348 | else |
| 2349 | all_zero = 0; |
| 2350 | |
| 2351 | bp->vn_weight_sum += vn_min_rate; |
| 2352 | } |
| 2353 | |
| 2354 | /* ... only if all min rates are zeros - disable fairness */ |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 2355 | if (all_zero) { |
| 2356 | bp->cmng.flags.cmng_enables &= |
| 2357 | ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN; |
| 2358 | DP(NETIF_MSG_IFUP, "All MIN values are zeroes" |
| 2359 | " fairness will be disabled\n"); |
| 2360 | } else |
| 2361 | bp->cmng.flags.cmng_enables |= |
| 2362 | CMNG_FLAGS_PER_PORT_FAIRNESS_VN; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2363 | } |
| 2364 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2365 | static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2366 | { |
| 2367 | struct rate_shaping_vars_per_vn m_rs_vn; |
| 2368 | struct fairness_vars_per_vn m_fair_vn; |
| 2369 | u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config); |
| 2370 | u16 vn_min_rate, vn_max_rate; |
| 2371 | int i; |
| 2372 | |
| 2373 | /* If function is hidden - set min and max to zeroes */ |
| 2374 | if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) { |
| 2375 | vn_min_rate = 0; |
| 2376 | vn_max_rate = 0; |
| 2377 | |
| 2378 | } else { |
| 2379 | vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >> |
| 2380 | FUNC_MF_CFG_MIN_BW_SHIFT) * 100; |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 2381 | /* If min rate is zero - set it to 1 */ |
| 2382 | if (!vn_min_rate) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2383 | vn_min_rate = DEF_MIN_RATE; |
| 2384 | vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >> |
| 2385 | FUNC_MF_CFG_MAX_BW_SHIFT) * 100; |
| 2386 | } |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2387 | DP(NETIF_MSG_IFUP, |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 2388 | "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n", |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2389 | func, vn_min_rate, vn_max_rate, bp->vn_weight_sum); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2390 | |
| 2391 | memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn)); |
| 2392 | memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn)); |
| 2393 | |
| 2394 | /* global vn counter - maximal Mbps for this vn */ |
| 2395 | m_rs_vn.vn_counter.rate = vn_max_rate; |
| 2396 | |
| 2397 | /* quota - number of bytes transmitted in this period */ |
| 2398 | m_rs_vn.vn_counter.quota = |
| 2399 | (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8; |
| 2400 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2401 | if (bp->vn_weight_sum) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2402 | /* credit for each period of the fairness algorithm: |
| 2403 | number of bytes in T_FAIR (the vn share the port rate). |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2404 | vn_weight_sum should not be larger than 10000, thus |
| 2405 | T_FAIR_COEF / (8 * vn_weight_sum) will always be greater |
| 2406 | than zero */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2407 | m_fair_vn.vn_credit_delta = |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2408 | max((u32)(vn_min_rate * (T_FAIR_COEF / |
| 2409 | (8 * bp->vn_weight_sum))), |
| 2410 | (u32)(bp->cmng.fair_vars.fair_threshold * 2)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2411 | DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta=%d\n", |
| 2412 | m_fair_vn.vn_credit_delta); |
| 2413 | } |
| 2414 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2415 | /* Store it to internal memory */ |
| 2416 | for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++) |
| 2417 | REG_WR(bp, BAR_XSTRORM_INTMEM + |
| 2418 | XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4, |
| 2419 | ((u32 *)(&m_rs_vn))[i]); |
| 2420 | |
| 2421 | for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++) |
| 2422 | REG_WR(bp, BAR_XSTRORM_INTMEM + |
| 2423 | XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4, |
| 2424 | ((u32 *)(&m_fair_vn))[i]); |
| 2425 | } |
| 2426 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2427 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2428 | /* This function is called upon link interrupt */ |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2429 | static void bnx2x_link_attn(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2430 | { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2431 | /* Make sure that we are synced with the current statistics */ |
| 2432 | bnx2x_stats_handle(bp, STATS_EVENT_STOP); |
| 2433 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2434 | bnx2x_link_update(&bp->link_params, &bp->link_vars); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2435 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2436 | if (bp->link_vars.link_up) { |
| 2437 | |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 2438 | /* dropless flow control */ |
Eilon Greenstein | a18f512 | 2009-08-12 08:23:26 +0000 | [diff] [blame] | 2439 | if (CHIP_IS_E1H(bp) && bp->dropless_fc) { |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 2440 | int port = BP_PORT(bp); |
| 2441 | u32 pause_enabled = 0; |
| 2442 | |
| 2443 | if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) |
| 2444 | pause_enabled = 1; |
| 2445 | |
| 2446 | REG_WR(bp, BAR_USTRORM_INTMEM + |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 2447 | USTORM_ETH_PAUSE_ENABLED_OFFSET(port), |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 2448 | pause_enabled); |
| 2449 | } |
| 2450 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2451 | if (bp->link_vars.mac_type == MAC_TYPE_BMAC) { |
| 2452 | struct host_port_stats *pstats; |
| 2453 | |
| 2454 | pstats = bnx2x_sp(bp, port_stats); |
| 2455 | /* reset old bmac stats */ |
| 2456 | memset(&(pstats->mac_stx[0]), 0, |
| 2457 | sizeof(struct mac_stx)); |
| 2458 | } |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 2459 | if (bp->state == BNX2X_STATE_OPEN) |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2460 | bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP); |
| 2461 | } |
| 2462 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2463 | /* indicate link status */ |
| 2464 | bnx2x_link_report(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2465 | |
| 2466 | if (IS_E1HMF(bp)) { |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2467 | int port = BP_PORT(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2468 | int func; |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2469 | int vn; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2470 | |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 2471 | /* Set the attention towards other drivers on the same port */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2472 | for (vn = VN_0; vn < E1HVN_MAX; vn++) { |
| 2473 | if (vn == BP_E1HVN(bp)) |
| 2474 | continue; |
| 2475 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2476 | func = ((vn << 1) | port); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2477 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 + |
| 2478 | (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1); |
| 2479 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2480 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2481 | if (bp->link_vars.link_up) { |
| 2482 | int i; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2483 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2484 | /* Init rate shaping and fairness contexts */ |
| 2485 | bnx2x_init_port_minmax(bp); |
| 2486 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2487 | for (vn = VN_0; vn < E1HVN_MAX; vn++) |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 2488 | bnx2x_init_vn_minmax(bp, 2*vn + port); |
| 2489 | |
| 2490 | /* Store it to internal memory */ |
| 2491 | for (i = 0; |
| 2492 | i < sizeof(struct cmng_struct_per_port) / 4; i++) |
| 2493 | REG_WR(bp, BAR_XSTRORM_INTMEM + |
| 2494 | XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4, |
| 2495 | ((u32 *)(&bp->cmng))[i]); |
| 2496 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2497 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2498 | } |
| 2499 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2500 | static void bnx2x__link_status_update(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2501 | { |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 2502 | if ((bp->state != BNX2X_STATE_OPEN) || (bp->flags & MF_FUNC_DIS)) |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2503 | return; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2504 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2505 | bnx2x_link_status_update(&bp->link_params, &bp->link_vars); |
| 2506 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2507 | if (bp->link_vars.link_up) |
| 2508 | bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP); |
| 2509 | else |
| 2510 | bnx2x_stats_handle(bp, STATS_EVENT_STOP); |
| 2511 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2512 | bnx2x_calc_vn_weight_sum(bp); |
| 2513 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2514 | /* indicate link status */ |
| 2515 | bnx2x_link_report(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2516 | } |
| 2517 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2518 | static void bnx2x_pmf_update(struct bnx2x *bp) |
| 2519 | { |
| 2520 | int port = BP_PORT(bp); |
| 2521 | u32 val; |
| 2522 | |
| 2523 | bp->port.pmf = 1; |
| 2524 | DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf); |
| 2525 | |
| 2526 | /* enable nig attention */ |
| 2527 | val = (0xff0f | (1 << (BP_E1HVN(bp) + 4))); |
| 2528 | REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val); |
| 2529 | REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2530 | |
| 2531 | bnx2x_stats_handle(bp, STATS_EVENT_PMF); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2532 | } |
| 2533 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2534 | /* end of Link */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2535 | |
| 2536 | /* slow path */ |
| 2537 | |
| 2538 | /* |
| 2539 | * General service functions |
| 2540 | */ |
| 2541 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2542 | /* send the MCP a request, block until there is a reply */ |
| 2543 | u32 bnx2x_fw_command(struct bnx2x *bp, u32 command) |
| 2544 | { |
| 2545 | int func = BP_FUNC(bp); |
| 2546 | u32 seq = ++bp->fw_seq; |
| 2547 | u32 rc = 0; |
| 2548 | u32 cnt = 1; |
| 2549 | u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10; |
| 2550 | |
Eilon Greenstein | c4ff7cb | 2009-10-15 00:18:27 -0700 | [diff] [blame] | 2551 | mutex_lock(&bp->fw_mb_mutex); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2552 | SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq)); |
| 2553 | DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq)); |
| 2554 | |
| 2555 | do { |
| 2556 | /* let the FW do it's magic ... */ |
| 2557 | msleep(delay); |
| 2558 | |
| 2559 | rc = SHMEM_RD(bp, func_mb[func].fw_mb_header); |
| 2560 | |
Eilon Greenstein | c4ff7cb | 2009-10-15 00:18:27 -0700 | [diff] [blame] | 2561 | /* Give the FW up to 5 second (500*10ms) */ |
| 2562 | } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500)); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2563 | |
| 2564 | DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n", |
| 2565 | cnt*delay, rc, seq); |
| 2566 | |
| 2567 | /* is this a reply to our command? */ |
| 2568 | if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK)) |
| 2569 | rc &= FW_MSG_CODE_MASK; |
| 2570 | else { |
| 2571 | /* FW BUG! */ |
| 2572 | BNX2X_ERR("FW failed to respond!\n"); |
| 2573 | bnx2x_fw_dump(bp); |
| 2574 | rc = 0; |
| 2575 | } |
Eilon Greenstein | c4ff7cb | 2009-10-15 00:18:27 -0700 | [diff] [blame] | 2576 | mutex_unlock(&bp->fw_mb_mutex); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2577 | |
| 2578 | return rc; |
| 2579 | } |
| 2580 | |
| 2581 | static void bnx2x_set_storm_rx_mode(struct bnx2x *bp); |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 2582 | static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2583 | static void bnx2x_set_rx_mode(struct net_device *dev); |
| 2584 | |
| 2585 | static void bnx2x_e1h_disable(struct bnx2x *bp) |
| 2586 | { |
| 2587 | int port = BP_PORT(bp); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2588 | |
| 2589 | netif_tx_disable(bp->dev); |
| 2590 | bp->dev->trans_start = jiffies; /* prevent tx timeout */ |
| 2591 | |
| 2592 | REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0); |
| 2593 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2594 | netif_carrier_off(bp->dev); |
| 2595 | } |
| 2596 | |
| 2597 | static void bnx2x_e1h_enable(struct bnx2x *bp) |
| 2598 | { |
| 2599 | int port = BP_PORT(bp); |
| 2600 | |
| 2601 | REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1); |
| 2602 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2603 | /* Tx queue should be only reenabled */ |
| 2604 | netif_tx_wake_all_queues(bp->dev); |
| 2605 | |
Eilon Greenstein | 061bc70 | 2009-10-15 00:18:47 -0700 | [diff] [blame] | 2606 | /* |
| 2607 | * Should not call netif_carrier_on since it will be called if the link |
| 2608 | * is up when checking for link state |
| 2609 | */ |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2610 | } |
| 2611 | |
| 2612 | static void bnx2x_update_min_max(struct bnx2x *bp) |
| 2613 | { |
| 2614 | int port = BP_PORT(bp); |
| 2615 | int vn, i; |
| 2616 | |
| 2617 | /* Init rate shaping and fairness contexts */ |
| 2618 | bnx2x_init_port_minmax(bp); |
| 2619 | |
| 2620 | bnx2x_calc_vn_weight_sum(bp); |
| 2621 | |
| 2622 | for (vn = VN_0; vn < E1HVN_MAX; vn++) |
| 2623 | bnx2x_init_vn_minmax(bp, 2*vn + port); |
| 2624 | |
| 2625 | if (bp->port.pmf) { |
| 2626 | int func; |
| 2627 | |
| 2628 | /* Set the attention towards other drivers on the same port */ |
| 2629 | for (vn = VN_0; vn < E1HVN_MAX; vn++) { |
| 2630 | if (vn == BP_E1HVN(bp)) |
| 2631 | continue; |
| 2632 | |
| 2633 | func = ((vn << 1) | port); |
| 2634 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 + |
| 2635 | (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1); |
| 2636 | } |
| 2637 | |
| 2638 | /* Store it to internal memory */ |
| 2639 | for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++) |
| 2640 | REG_WR(bp, BAR_XSTRORM_INTMEM + |
| 2641 | XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4, |
| 2642 | ((u32 *)(&bp->cmng))[i]); |
| 2643 | } |
| 2644 | } |
| 2645 | |
| 2646 | static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event) |
| 2647 | { |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2648 | DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2649 | |
| 2650 | if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) { |
| 2651 | |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 2652 | /* |
| 2653 | * This is the only place besides the function initialization |
| 2654 | * where the bp->flags can change so it is done without any |
| 2655 | * locks |
| 2656 | */ |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2657 | if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) { |
| 2658 | DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n"); |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 2659 | bp->flags |= MF_FUNC_DIS; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2660 | |
| 2661 | bnx2x_e1h_disable(bp); |
| 2662 | } else { |
| 2663 | DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n"); |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 2664 | bp->flags &= ~MF_FUNC_DIS; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2665 | |
| 2666 | bnx2x_e1h_enable(bp); |
| 2667 | } |
| 2668 | dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF; |
| 2669 | } |
| 2670 | if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) { |
| 2671 | |
| 2672 | bnx2x_update_min_max(bp); |
| 2673 | dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION; |
| 2674 | } |
| 2675 | |
| 2676 | /* Report results to MCP */ |
| 2677 | if (dcc_event) |
| 2678 | bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE); |
| 2679 | else |
| 2680 | bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK); |
| 2681 | } |
| 2682 | |
Michael Chan | 2891290 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 2683 | /* must be called under the spq lock */ |
| 2684 | static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp) |
| 2685 | { |
| 2686 | struct eth_spe *next_spe = bp->spq_prod_bd; |
| 2687 | |
| 2688 | if (bp->spq_prod_bd == bp->spq_last_bd) { |
| 2689 | bp->spq_prod_bd = bp->spq; |
| 2690 | bp->spq_prod_idx = 0; |
| 2691 | DP(NETIF_MSG_TIMER, "end of spq\n"); |
| 2692 | } else { |
| 2693 | bp->spq_prod_bd++; |
| 2694 | bp->spq_prod_idx++; |
| 2695 | } |
| 2696 | return next_spe; |
| 2697 | } |
| 2698 | |
| 2699 | /* must be called under the spq lock */ |
| 2700 | static inline void bnx2x_sp_prod_update(struct bnx2x *bp) |
| 2701 | { |
| 2702 | int func = BP_FUNC(bp); |
| 2703 | |
| 2704 | /* Make sure that BD data is updated before writing the producer */ |
| 2705 | wmb(); |
| 2706 | |
| 2707 | REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func), |
| 2708 | bp->spq_prod_idx); |
| 2709 | mmiowb(); |
| 2710 | } |
| 2711 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2712 | /* the slow path queue is odd since completions arrive on the fastpath ring */ |
| 2713 | static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid, |
| 2714 | u32 data_hi, u32 data_lo, int common) |
| 2715 | { |
Michael Chan | 2891290 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 2716 | struct eth_spe *spe; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2717 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2718 | DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/, |
| 2719 | "SPQE (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n", |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2720 | (u32)U64_HI(bp->spq_mapping), (u32)(U64_LO(bp->spq_mapping) + |
| 2721 | (void *)bp->spq_prod_bd - (void *)bp->spq), command, |
| 2722 | HW_CID(bp, cid), data_hi, data_lo, bp->spq_left); |
| 2723 | |
| 2724 | #ifdef BNX2X_STOP_ON_ERROR |
| 2725 | if (unlikely(bp->panic)) |
| 2726 | return -EIO; |
| 2727 | #endif |
| 2728 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2729 | spin_lock_bh(&bp->spq_lock); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2730 | |
| 2731 | if (!bp->spq_left) { |
| 2732 | BNX2X_ERR("BUG! SPQ ring full!\n"); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2733 | spin_unlock_bh(&bp->spq_lock); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2734 | bnx2x_panic(); |
| 2735 | return -EBUSY; |
| 2736 | } |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2737 | |
Michael Chan | 2891290 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 2738 | spe = bnx2x_sp_get_next(bp); |
| 2739 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2740 | /* CID needs port number to be encoded int it */ |
Michael Chan | 2891290 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 2741 | spe->hdr.conn_and_cmd_data = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2742 | cpu_to_le32(((command << SPE_HDR_CMD_ID_SHIFT) | |
| 2743 | HW_CID(bp, cid))); |
Michael Chan | 2891290 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 2744 | spe->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2745 | if (common) |
Michael Chan | 2891290 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 2746 | spe->hdr.type |= |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2747 | cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT)); |
| 2748 | |
Michael Chan | 2891290 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 2749 | spe->data.mac_config_addr.hi = cpu_to_le32(data_hi); |
| 2750 | spe->data.mac_config_addr.lo = cpu_to_le32(data_lo); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2751 | |
| 2752 | bp->spq_left--; |
| 2753 | |
Michael Chan | 2891290 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 2754 | bnx2x_sp_prod_update(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2755 | spin_unlock_bh(&bp->spq_lock); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2756 | return 0; |
| 2757 | } |
| 2758 | |
| 2759 | /* acquire split MCP access lock register */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2760 | static int bnx2x_acquire_alr(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2761 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2762 | u32 i, j, val; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2763 | int rc = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2764 | |
| 2765 | might_sleep(); |
| 2766 | i = 100; |
| 2767 | for (j = 0; j < i*10; j++) { |
| 2768 | val = (1UL << 31); |
| 2769 | REG_WR(bp, GRCBASE_MCP + 0x9c, val); |
| 2770 | val = REG_RD(bp, GRCBASE_MCP + 0x9c); |
| 2771 | if (val & (1L << 31)) |
| 2772 | break; |
| 2773 | |
| 2774 | msleep(5); |
| 2775 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2776 | if (!(val & (1L << 31))) { |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2777 | BNX2X_ERR("Cannot acquire MCP access lock register\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2778 | rc = -EBUSY; |
| 2779 | } |
| 2780 | |
| 2781 | return rc; |
| 2782 | } |
| 2783 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2784 | /* release split MCP access lock register */ |
| 2785 | static void bnx2x_release_alr(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2786 | { |
| 2787 | u32 val = 0; |
| 2788 | |
| 2789 | REG_WR(bp, GRCBASE_MCP + 0x9c, val); |
| 2790 | } |
| 2791 | |
| 2792 | static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp) |
| 2793 | { |
| 2794 | struct host_def_status_block *def_sb = bp->def_status_blk; |
| 2795 | u16 rc = 0; |
| 2796 | |
| 2797 | barrier(); /* status block is written to by the chip */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2798 | if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) { |
| 2799 | bp->def_att_idx = def_sb->atten_status_block.attn_bits_index; |
| 2800 | rc |= 1; |
| 2801 | } |
| 2802 | if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) { |
| 2803 | bp->def_c_idx = def_sb->c_def_status_block.status_block_index; |
| 2804 | rc |= 2; |
| 2805 | } |
| 2806 | if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) { |
| 2807 | bp->def_u_idx = def_sb->u_def_status_block.status_block_index; |
| 2808 | rc |= 4; |
| 2809 | } |
| 2810 | if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) { |
| 2811 | bp->def_x_idx = def_sb->x_def_status_block.status_block_index; |
| 2812 | rc |= 8; |
| 2813 | } |
| 2814 | if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) { |
| 2815 | bp->def_t_idx = def_sb->t_def_status_block.status_block_index; |
| 2816 | rc |= 16; |
| 2817 | } |
| 2818 | return rc; |
| 2819 | } |
| 2820 | |
| 2821 | /* |
| 2822 | * slow path service functions |
| 2823 | */ |
| 2824 | |
| 2825 | static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted) |
| 2826 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2827 | int port = BP_PORT(bp); |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 2828 | u32 hc_addr = (HC_REG_COMMAND_REG + port*32 + |
| 2829 | COMMAND_REG_ATTN_BITS_SET); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2830 | u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 : |
| 2831 | MISC_REG_AEU_MASK_ATTN_FUNC_0; |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2832 | u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 : |
| 2833 | NIG_REG_MASK_INTERRUPT_PORT0; |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 2834 | u32 aeu_mask; |
Eilon Greenstein | 87942b4 | 2009-02-12 08:36:49 +0000 | [diff] [blame] | 2835 | u32 nig_mask = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2836 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2837 | if (bp->attn_state & asserted) |
| 2838 | BNX2X_ERR("IGU ERROR\n"); |
| 2839 | |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 2840 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port); |
| 2841 | aeu_mask = REG_RD(bp, aeu_addr); |
| 2842 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2843 | DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n", |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 2844 | aeu_mask, asserted); |
| 2845 | aeu_mask &= ~(asserted & 0xff); |
| 2846 | DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2847 | |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 2848 | REG_WR(bp, aeu_addr, aeu_mask); |
| 2849 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2850 | |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 2851 | DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2852 | bp->attn_state |= asserted; |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 2853 | DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2854 | |
| 2855 | if (asserted & ATTN_HARD_WIRED_MASK) { |
| 2856 | if (asserted & ATTN_NIG_FOR_FUNC) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2857 | |
Eilon Greenstein | a5e9a7c | 2009-01-14 21:26:01 -0800 | [diff] [blame] | 2858 | bnx2x_acquire_phy_lock(bp); |
| 2859 | |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2860 | /* save nig interrupt mask */ |
Eilon Greenstein | 87942b4 | 2009-02-12 08:36:49 +0000 | [diff] [blame] | 2861 | nig_mask = REG_RD(bp, nig_int_mask_addr); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2862 | REG_WR(bp, nig_int_mask_addr, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2863 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2864 | bnx2x_link_attn(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2865 | |
| 2866 | /* handle unicore attn? */ |
| 2867 | } |
| 2868 | if (asserted & ATTN_SW_TIMER_4_FUNC) |
| 2869 | DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n"); |
| 2870 | |
| 2871 | if (asserted & GPIO_2_FUNC) |
| 2872 | DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n"); |
| 2873 | |
| 2874 | if (asserted & GPIO_3_FUNC) |
| 2875 | DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n"); |
| 2876 | |
| 2877 | if (asserted & GPIO_4_FUNC) |
| 2878 | DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n"); |
| 2879 | |
| 2880 | if (port == 0) { |
| 2881 | if (asserted & ATTN_GENERAL_ATTN_1) { |
| 2882 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n"); |
| 2883 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0); |
| 2884 | } |
| 2885 | if (asserted & ATTN_GENERAL_ATTN_2) { |
| 2886 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n"); |
| 2887 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0); |
| 2888 | } |
| 2889 | if (asserted & ATTN_GENERAL_ATTN_3) { |
| 2890 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n"); |
| 2891 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0); |
| 2892 | } |
| 2893 | } else { |
| 2894 | if (asserted & ATTN_GENERAL_ATTN_4) { |
| 2895 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n"); |
| 2896 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0); |
| 2897 | } |
| 2898 | if (asserted & ATTN_GENERAL_ATTN_5) { |
| 2899 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n"); |
| 2900 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0); |
| 2901 | } |
| 2902 | if (asserted & ATTN_GENERAL_ATTN_6) { |
| 2903 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n"); |
| 2904 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0); |
| 2905 | } |
| 2906 | } |
| 2907 | |
| 2908 | } /* if hardwired */ |
| 2909 | |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 2910 | DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n", |
| 2911 | asserted, hc_addr); |
| 2912 | REG_WR(bp, hc_addr, asserted); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2913 | |
| 2914 | /* now set back the mask */ |
Eilon Greenstein | a5e9a7c | 2009-01-14 21:26:01 -0800 | [diff] [blame] | 2915 | if (asserted & ATTN_NIG_FOR_FUNC) { |
Eilon Greenstein | 87942b4 | 2009-02-12 08:36:49 +0000 | [diff] [blame] | 2916 | REG_WR(bp, nig_int_mask_addr, nig_mask); |
Eilon Greenstein | a5e9a7c | 2009-01-14 21:26:01 -0800 | [diff] [blame] | 2917 | bnx2x_release_phy_lock(bp); |
| 2918 | } |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2919 | } |
| 2920 | |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 2921 | static inline void bnx2x_fan_failure(struct bnx2x *bp) |
| 2922 | { |
| 2923 | int port = BP_PORT(bp); |
| 2924 | |
| 2925 | /* mark the failure */ |
| 2926 | bp->link_params.ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK; |
| 2927 | bp->link_params.ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE; |
| 2928 | SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config, |
| 2929 | bp->link_params.ext_phy_config); |
| 2930 | |
| 2931 | /* log the failure */ |
| 2932 | printk(KERN_ERR PFX "Fan Failure on Network Controller %s has caused" |
| 2933 | " the driver to shutdown the card to prevent permanent" |
| 2934 | " damage. Please contact Dell Support for assistance\n", |
| 2935 | bp->dev->name); |
| 2936 | } |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 2937 | |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2938 | static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn) |
| 2939 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2940 | int port = BP_PORT(bp); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2941 | int reg_offset; |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 2942 | u32 val, swap_val, swap_override; |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2943 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2944 | reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 : |
| 2945 | MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2946 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2947 | if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) { |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2948 | |
| 2949 | val = REG_RD(bp, reg_offset); |
| 2950 | val &= ~AEU_INPUTS_ATTN_BITS_SPIO5; |
| 2951 | REG_WR(bp, reg_offset, val); |
| 2952 | |
| 2953 | BNX2X_ERR("SPIO5 hw attention\n"); |
| 2954 | |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 2955 | /* Fan failure attention */ |
Eilon Greenstein | 35b19ba | 2009-02-12 08:36:47 +0000 | [diff] [blame] | 2956 | switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) { |
| 2957 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101: |
Eilon Greenstein | 17de50b | 2008-08-13 15:56:59 -0700 | [diff] [blame] | 2958 | /* Low power mode is controlled by GPIO 2 */ |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2959 | bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2, |
Eilon Greenstein | 17de50b | 2008-08-13 15:56:59 -0700 | [diff] [blame] | 2960 | MISC_REGISTERS_GPIO_OUTPUT_LOW, port); |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 2961 | /* The PHY reset is controlled by GPIO 1 */ |
| 2962 | bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1, |
| 2963 | MISC_REGISTERS_GPIO_OUTPUT_LOW, port); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2964 | break; |
| 2965 | |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 2966 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727: |
| 2967 | /* The PHY reset is controlled by GPIO 1 */ |
| 2968 | /* fake the port number to cancel the swap done in |
| 2969 | set_gpio() */ |
| 2970 | swap_val = REG_RD(bp, NIG_REG_PORT_SWAP); |
| 2971 | swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE); |
| 2972 | port = (swap_val && swap_override) ^ 1; |
| 2973 | bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1, |
| 2974 | MISC_REGISTERS_GPIO_OUTPUT_LOW, port); |
| 2975 | break; |
| 2976 | |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2977 | default: |
| 2978 | break; |
| 2979 | } |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 2980 | bnx2x_fan_failure(bp); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 2981 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2982 | |
Eilon Greenstein | 589abe3 | 2009-02-12 08:36:55 +0000 | [diff] [blame] | 2983 | if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 | |
| 2984 | AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) { |
| 2985 | bnx2x_acquire_phy_lock(bp); |
| 2986 | bnx2x_handle_module_detect_int(&bp->link_params); |
| 2987 | bnx2x_release_phy_lock(bp); |
| 2988 | } |
| 2989 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2990 | if (attn & HW_INTERRUT_ASSERT_SET_0) { |
| 2991 | |
| 2992 | val = REG_RD(bp, reg_offset); |
| 2993 | val &= ~(attn & HW_INTERRUT_ASSERT_SET_0); |
| 2994 | REG_WR(bp, reg_offset, val); |
| 2995 | |
| 2996 | BNX2X_ERR("FATAL HW block attention set0 0x%x\n", |
Eilon Greenstein | 0fc5d00 | 2009-08-12 08:24:05 +0000 | [diff] [blame] | 2997 | (u32)(attn & HW_INTERRUT_ASSERT_SET_0)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2998 | bnx2x_panic(); |
| 2999 | } |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3000 | } |
| 3001 | |
| 3002 | static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn) |
| 3003 | { |
| 3004 | u32 val; |
| 3005 | |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 3006 | if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) { |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3007 | |
| 3008 | val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR); |
| 3009 | BNX2X_ERR("DB hw attention 0x%x\n", val); |
| 3010 | /* DORQ discard attention */ |
| 3011 | if (val & 0x2) |
| 3012 | BNX2X_ERR("FATAL error from DORQ\n"); |
| 3013 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3014 | |
| 3015 | if (attn & HW_INTERRUT_ASSERT_SET_1) { |
| 3016 | |
| 3017 | int port = BP_PORT(bp); |
| 3018 | int reg_offset; |
| 3019 | |
| 3020 | reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 : |
| 3021 | MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1); |
| 3022 | |
| 3023 | val = REG_RD(bp, reg_offset); |
| 3024 | val &= ~(attn & HW_INTERRUT_ASSERT_SET_1); |
| 3025 | REG_WR(bp, reg_offset, val); |
| 3026 | |
| 3027 | BNX2X_ERR("FATAL HW block attention set1 0x%x\n", |
Eilon Greenstein | 0fc5d00 | 2009-08-12 08:24:05 +0000 | [diff] [blame] | 3028 | (u32)(attn & HW_INTERRUT_ASSERT_SET_1)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3029 | bnx2x_panic(); |
| 3030 | } |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3031 | } |
| 3032 | |
| 3033 | static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn) |
| 3034 | { |
| 3035 | u32 val; |
| 3036 | |
| 3037 | if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) { |
| 3038 | |
| 3039 | val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR); |
| 3040 | BNX2X_ERR("CFC hw attention 0x%x\n", val); |
| 3041 | /* CFC error attention */ |
| 3042 | if (val & 0x2) |
| 3043 | BNX2X_ERR("FATAL error from CFC\n"); |
| 3044 | } |
| 3045 | |
| 3046 | if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) { |
| 3047 | |
| 3048 | val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0); |
| 3049 | BNX2X_ERR("PXP hw attention 0x%x\n", val); |
| 3050 | /* RQ_USDMDP_FIFO_OVERFLOW */ |
| 3051 | if (val & 0x18000) |
| 3052 | BNX2X_ERR("FATAL error from PXP\n"); |
| 3053 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3054 | |
| 3055 | if (attn & HW_INTERRUT_ASSERT_SET_2) { |
| 3056 | |
| 3057 | int port = BP_PORT(bp); |
| 3058 | int reg_offset; |
| 3059 | |
| 3060 | reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 : |
| 3061 | MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2); |
| 3062 | |
| 3063 | val = REG_RD(bp, reg_offset); |
| 3064 | val &= ~(attn & HW_INTERRUT_ASSERT_SET_2); |
| 3065 | REG_WR(bp, reg_offset, val); |
| 3066 | |
| 3067 | BNX2X_ERR("FATAL HW block attention set2 0x%x\n", |
Eilon Greenstein | 0fc5d00 | 2009-08-12 08:24:05 +0000 | [diff] [blame] | 3068 | (u32)(attn & HW_INTERRUT_ASSERT_SET_2)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3069 | bnx2x_panic(); |
| 3070 | } |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3071 | } |
| 3072 | |
| 3073 | static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn) |
| 3074 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3075 | u32 val; |
| 3076 | |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3077 | if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) { |
| 3078 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3079 | if (attn & BNX2X_PMF_LINK_ASSERT) { |
| 3080 | int func = BP_FUNC(bp); |
| 3081 | |
| 3082 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0); |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 3083 | bp->mf_config = SHMEM_RD(bp, |
| 3084 | mf_cfg.func_mf_config[func].config); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3085 | val = SHMEM_RD(bp, func_mb[func].drv_status); |
| 3086 | if (val & DRV_STATUS_DCC_EVENT_MASK) |
| 3087 | bnx2x_dcc_event(bp, |
| 3088 | (val & DRV_STATUS_DCC_EVENT_MASK)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3089 | bnx2x__link_status_update(bp); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3090 | if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3091 | bnx2x_pmf_update(bp); |
| 3092 | |
| 3093 | } else if (attn & BNX2X_MC_ASSERT_BITS) { |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3094 | |
| 3095 | BNX2X_ERR("MC assert!\n"); |
| 3096 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0); |
| 3097 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0); |
| 3098 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0); |
| 3099 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0); |
| 3100 | bnx2x_panic(); |
| 3101 | |
| 3102 | } else if (attn & BNX2X_MCP_ASSERT) { |
| 3103 | |
| 3104 | BNX2X_ERR("MCP assert!\n"); |
| 3105 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3106 | bnx2x_fw_dump(bp); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3107 | |
| 3108 | } else |
| 3109 | BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn); |
| 3110 | } |
| 3111 | |
| 3112 | if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3113 | BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn); |
| 3114 | if (attn & BNX2X_GRC_TIMEOUT) { |
| 3115 | val = CHIP_IS_E1H(bp) ? |
| 3116 | REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0; |
| 3117 | BNX2X_ERR("GRC time-out 0x%08x\n", val); |
| 3118 | } |
| 3119 | if (attn & BNX2X_GRC_RSV) { |
| 3120 | val = CHIP_IS_E1H(bp) ? |
| 3121 | REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0; |
| 3122 | BNX2X_ERR("GRC reserved 0x%08x\n", val); |
| 3123 | } |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3124 | REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3125 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3126 | } |
| 3127 | |
| 3128 | static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted) |
| 3129 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3130 | struct attn_route attn; |
| 3131 | struct attn_route group_mask; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3132 | int port = BP_PORT(bp); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3133 | int index; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3134 | u32 reg_addr; |
| 3135 | u32 val; |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3136 | u32 aeu_mask; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3137 | |
| 3138 | /* need to take HW lock because MCP or other port might also |
| 3139 | try to handle this event */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 3140 | bnx2x_acquire_alr(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3141 | |
| 3142 | attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4); |
| 3143 | attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4); |
| 3144 | attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4); |
| 3145 | attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3146 | DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n", |
| 3147 | attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3148 | |
| 3149 | for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) { |
| 3150 | if (deasserted & (1 << index)) { |
| 3151 | group_mask = bp->attn_group[index]; |
| 3152 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3153 | DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n", |
| 3154 | index, group_mask.sig[0], group_mask.sig[1], |
| 3155 | group_mask.sig[2], group_mask.sig[3]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3156 | |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3157 | bnx2x_attn_int_deasserted3(bp, |
| 3158 | attn.sig[3] & group_mask.sig[3]); |
| 3159 | bnx2x_attn_int_deasserted1(bp, |
| 3160 | attn.sig[1] & group_mask.sig[1]); |
| 3161 | bnx2x_attn_int_deasserted2(bp, |
| 3162 | attn.sig[2] & group_mask.sig[2]); |
| 3163 | bnx2x_attn_int_deasserted0(bp, |
| 3164 | attn.sig[0] & group_mask.sig[0]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3165 | |
| 3166 | if ((attn.sig[0] & group_mask.sig[0] & |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3167 | HW_PRTY_ASSERT_SET_0) || |
| 3168 | (attn.sig[1] & group_mask.sig[1] & |
| 3169 | HW_PRTY_ASSERT_SET_1) || |
| 3170 | (attn.sig[2] & group_mask.sig[2] & |
| 3171 | HW_PRTY_ASSERT_SET_2)) |
Eilon Greenstein | 6378c02 | 2008-08-13 15:59:25 -0700 | [diff] [blame] | 3172 | BNX2X_ERR("FATAL HW block parity attention\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3173 | } |
| 3174 | } |
| 3175 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 3176 | bnx2x_release_alr(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3177 | |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 3178 | reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3179 | |
| 3180 | val = ~deasserted; |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3181 | DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n", |
| 3182 | val, reg_addr); |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 3183 | REG_WR(bp, reg_addr, val); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3184 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3185 | if (~bp->attn_state & deasserted) |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3186 | BNX2X_ERR("IGU ERROR\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3187 | |
| 3188 | reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 : |
| 3189 | MISC_REG_AEU_MASK_ATTN_FUNC_0; |
| 3190 | |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3191 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port); |
| 3192 | aeu_mask = REG_RD(bp, reg_addr); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3193 | |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3194 | DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n", |
| 3195 | aeu_mask, deasserted); |
| 3196 | aeu_mask |= (deasserted & 0xff); |
| 3197 | DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask); |
| 3198 | |
| 3199 | REG_WR(bp, reg_addr, aeu_mask); |
| 3200 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3201 | |
| 3202 | DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state); |
| 3203 | bp->attn_state &= ~deasserted; |
| 3204 | DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state); |
| 3205 | } |
| 3206 | |
| 3207 | static void bnx2x_attn_int(struct bnx2x *bp) |
| 3208 | { |
| 3209 | /* read local copy of bits */ |
Eilon Greenstein | 68d5948 | 2009-01-14 21:27:36 -0800 | [diff] [blame] | 3210 | u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block. |
| 3211 | attn_bits); |
| 3212 | u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block. |
| 3213 | attn_bits_ack); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3214 | u32 attn_state = bp->attn_state; |
| 3215 | |
| 3216 | /* look for changed bits */ |
| 3217 | u32 asserted = attn_bits & ~attn_ack & ~attn_state; |
| 3218 | u32 deasserted = ~attn_bits & attn_ack & attn_state; |
| 3219 | |
| 3220 | DP(NETIF_MSG_HW, |
| 3221 | "attn_bits %x attn_ack %x asserted %x deasserted %x\n", |
| 3222 | attn_bits, attn_ack, asserted, deasserted); |
| 3223 | |
| 3224 | if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3225 | BNX2X_ERR("BAD attention state\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3226 | |
| 3227 | /* handle bits that were raised */ |
| 3228 | if (asserted) |
| 3229 | bnx2x_attn_int_asserted(bp, asserted); |
| 3230 | |
| 3231 | if (deasserted) |
| 3232 | bnx2x_attn_int_deasserted(bp, deasserted); |
| 3233 | } |
| 3234 | |
| 3235 | static void bnx2x_sp_task(struct work_struct *work) |
| 3236 | { |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 3237 | struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3238 | u16 status; |
| 3239 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3240 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3241 | /* Return here if interrupt is disabled */ |
| 3242 | if (unlikely(atomic_read(&bp->intr_sem) != 0)) { |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 3243 | DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3244 | return; |
| 3245 | } |
| 3246 | |
| 3247 | status = bnx2x_update_dsb_idx(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3248 | /* if (status == 0) */ |
| 3249 | /* BNX2X_ERR("spurious slowpath interrupt!\n"); */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3250 | |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 3251 | DP(NETIF_MSG_INTR, "got a slowpath interrupt (updated %x)\n", status); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3252 | |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3253 | /* HW attentions */ |
| 3254 | if (status & 0x1) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3255 | bnx2x_attn_int(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3256 | |
Eilon Greenstein | 68d5948 | 2009-01-14 21:27:36 -0800 | [diff] [blame] | 3257 | bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3258 | IGU_INT_NOP, 1); |
| 3259 | bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx), |
| 3260 | IGU_INT_NOP, 1); |
| 3261 | bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx), |
| 3262 | IGU_INT_NOP, 1); |
| 3263 | bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx), |
| 3264 | IGU_INT_NOP, 1); |
| 3265 | bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx), |
| 3266 | IGU_INT_ENABLE, 1); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3267 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3268 | } |
| 3269 | |
| 3270 | static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance) |
| 3271 | { |
| 3272 | struct net_device *dev = dev_instance; |
| 3273 | struct bnx2x *bp = netdev_priv(dev); |
| 3274 | |
| 3275 | /* Return here if interrupt is disabled */ |
| 3276 | if (unlikely(atomic_read(&bp->intr_sem) != 0)) { |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 3277 | DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3278 | return IRQ_HANDLED; |
| 3279 | } |
| 3280 | |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 3281 | bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3282 | |
| 3283 | #ifdef BNX2X_STOP_ON_ERROR |
| 3284 | if (unlikely(bp->panic)) |
| 3285 | return IRQ_HANDLED; |
| 3286 | #endif |
| 3287 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 3288 | #ifdef BCM_CNIC |
| 3289 | { |
| 3290 | struct cnic_ops *c_ops; |
| 3291 | |
| 3292 | rcu_read_lock(); |
| 3293 | c_ops = rcu_dereference(bp->cnic_ops); |
| 3294 | if (c_ops) |
| 3295 | c_ops->cnic_handler(bp->cnic_data, NULL); |
| 3296 | rcu_read_unlock(); |
| 3297 | } |
| 3298 | #endif |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 3299 | queue_delayed_work(bnx2x_wq, &bp->sp_task, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3300 | |
| 3301 | return IRQ_HANDLED; |
| 3302 | } |
| 3303 | |
| 3304 | /* end of slow path */ |
| 3305 | |
| 3306 | /* Statistics */ |
| 3307 | |
| 3308 | /**************************************************************************** |
| 3309 | * Macros |
| 3310 | ****************************************************************************/ |
| 3311 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3312 | /* sum[hi:lo] += add[hi:lo] */ |
| 3313 | #define ADD_64(s_hi, a_hi, s_lo, a_lo) \ |
| 3314 | do { \ |
| 3315 | s_lo += a_lo; \ |
Eilon Greenstein | f5ba677 | 2009-01-14 21:29:18 -0800 | [diff] [blame] | 3316 | s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3317 | } while (0) |
| 3318 | |
| 3319 | /* difference = minuend - subtrahend */ |
| 3320 | #define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \ |
| 3321 | do { \ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3322 | if (m_lo < s_lo) { \ |
| 3323 | /* underflow */ \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3324 | d_hi = m_hi - s_hi; \ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3325 | if (d_hi > 0) { \ |
Eilon Greenstein | 6378c02 | 2008-08-13 15:59:25 -0700 | [diff] [blame] | 3326 | /* we can 'loan' 1 */ \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3327 | d_hi--; \ |
| 3328 | d_lo = m_lo + (UINT_MAX - s_lo) + 1; \ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3329 | } else { \ |
Eilon Greenstein | 6378c02 | 2008-08-13 15:59:25 -0700 | [diff] [blame] | 3330 | /* m_hi <= s_hi */ \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3331 | d_hi = 0; \ |
| 3332 | d_lo = 0; \ |
| 3333 | } \ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3334 | } else { \ |
| 3335 | /* m_lo >= s_lo */ \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3336 | if (m_hi < s_hi) { \ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3337 | d_hi = 0; \ |
| 3338 | d_lo = 0; \ |
| 3339 | } else { \ |
Eilon Greenstein | 6378c02 | 2008-08-13 15:59:25 -0700 | [diff] [blame] | 3340 | /* m_hi >= s_hi */ \ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3341 | d_hi = m_hi - s_hi; \ |
| 3342 | d_lo = m_lo - s_lo; \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3343 | } \ |
| 3344 | } \ |
| 3345 | } while (0) |
| 3346 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3347 | #define UPDATE_STAT64(s, t) \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3348 | do { \ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3349 | DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \ |
| 3350 | diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \ |
| 3351 | pstats->mac_stx[0].t##_hi = new->s##_hi; \ |
| 3352 | pstats->mac_stx[0].t##_lo = new->s##_lo; \ |
| 3353 | ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \ |
| 3354 | pstats->mac_stx[1].t##_lo, diff.lo); \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3355 | } while (0) |
| 3356 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3357 | #define UPDATE_STAT64_NIG(s, t) \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3358 | do { \ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3359 | DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \ |
| 3360 | diff.lo, new->s##_lo, old->s##_lo); \ |
| 3361 | ADD_64(estats->t##_hi, diff.hi, \ |
| 3362 | estats->t##_lo, diff.lo); \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3363 | } while (0) |
| 3364 | |
| 3365 | /* sum[hi:lo] += add */ |
| 3366 | #define ADD_EXTEND_64(s_hi, s_lo, a) \ |
| 3367 | do { \ |
| 3368 | s_lo += a; \ |
| 3369 | s_hi += (s_lo < a) ? 1 : 0; \ |
| 3370 | } while (0) |
| 3371 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3372 | #define UPDATE_EXTEND_STAT(s) \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3373 | do { \ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3374 | ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \ |
| 3375 | pstats->mac_stx[1].s##_lo, \ |
| 3376 | new->s); \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3377 | } while (0) |
| 3378 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3379 | #define UPDATE_EXTEND_TSTAT(s, t) \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3380 | do { \ |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 3381 | diff = le32_to_cpu(tclient->s) - le32_to_cpu(old_tclient->s); \ |
| 3382 | old_tclient->s = tclient->s; \ |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 3383 | ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \ |
| 3384 | } while (0) |
| 3385 | |
| 3386 | #define UPDATE_EXTEND_USTAT(s, t) \ |
| 3387 | do { \ |
| 3388 | diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \ |
| 3389 | old_uclient->s = uclient->s; \ |
| 3390 | ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3391 | } while (0) |
| 3392 | |
| 3393 | #define UPDATE_EXTEND_XSTAT(s, t) \ |
| 3394 | do { \ |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 3395 | diff = le32_to_cpu(xclient->s) - le32_to_cpu(old_xclient->s); \ |
| 3396 | old_xclient->s = xclient->s; \ |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 3397 | ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \ |
| 3398 | } while (0) |
| 3399 | |
| 3400 | /* minuend -= subtrahend */ |
| 3401 | #define SUB_64(m_hi, s_hi, m_lo, s_lo) \ |
| 3402 | do { \ |
| 3403 | DIFF_64(m_hi, m_hi, s_hi, m_lo, m_lo, s_lo); \ |
| 3404 | } while (0) |
| 3405 | |
| 3406 | /* minuend[hi:lo] -= subtrahend */ |
| 3407 | #define SUB_EXTEND_64(m_hi, m_lo, s) \ |
| 3408 | do { \ |
| 3409 | SUB_64(m_hi, 0, m_lo, s); \ |
| 3410 | } while (0) |
| 3411 | |
| 3412 | #define SUB_EXTEND_USTAT(s, t) \ |
| 3413 | do { \ |
| 3414 | diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \ |
| 3415 | SUB_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3416 | } while (0) |
| 3417 | |
| 3418 | /* |
| 3419 | * General service functions |
| 3420 | */ |
| 3421 | |
| 3422 | static inline long bnx2x_hilo(u32 *hiref) |
| 3423 | { |
| 3424 | u32 lo = *(hiref + 1); |
| 3425 | #if (BITS_PER_LONG == 64) |
| 3426 | u32 hi = *hiref; |
| 3427 | |
| 3428 | return HILO_U64(hi, lo); |
| 3429 | #else |
| 3430 | return lo; |
| 3431 | #endif |
| 3432 | } |
| 3433 | |
| 3434 | /* |
| 3435 | * Init service functions |
| 3436 | */ |
| 3437 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3438 | static void bnx2x_storm_stats_post(struct bnx2x *bp) |
| 3439 | { |
| 3440 | if (!bp->stats_pending) { |
| 3441 | struct eth_query_ramrod_data ramrod_data = {0}; |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 3442 | int i, rc; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3443 | |
| 3444 | ramrod_data.drv_counter = bp->stats_counter++; |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 3445 | ramrod_data.collect_port = bp->port.pmf ? 1 : 0; |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 3446 | for_each_queue(bp, i) |
| 3447 | ramrod_data.ctr_id_vector |= (1 << bp->fp[i].cl_id); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3448 | |
| 3449 | rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0, |
| 3450 | ((u32 *)&ramrod_data)[1], |
| 3451 | ((u32 *)&ramrod_data)[0], 0); |
| 3452 | if (rc == 0) { |
| 3453 | /* stats ramrod has it's own slot on the spq */ |
| 3454 | bp->spq_left++; |
| 3455 | bp->stats_pending = 1; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3456 | } |
| 3457 | } |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3458 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3459 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3460 | static void bnx2x_hw_stats_post(struct bnx2x *bp) |
| 3461 | { |
| 3462 | struct dmae_command *dmae = &bp->stats_dmae; |
| 3463 | u32 *stats_comp = bnx2x_sp(bp, stats_comp); |
| 3464 | |
| 3465 | *stats_comp = DMAE_COMP_VAL; |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 3466 | if (CHIP_REV_IS_SLOW(bp)) |
| 3467 | return; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3468 | |
| 3469 | /* loader */ |
| 3470 | if (bp->executer_idx) { |
| 3471 | int loader_idx = PMF_DMAE_C(bp); |
| 3472 | |
| 3473 | memset(dmae, 0, sizeof(struct dmae_command)); |
| 3474 | |
| 3475 | dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC | |
| 3476 | DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE | |
| 3477 | DMAE_CMD_DST_RESET | |
| 3478 | #ifdef __BIG_ENDIAN |
| 3479 | DMAE_CMD_ENDIANITY_B_DW_SWAP | |
| 3480 | #else |
| 3481 | DMAE_CMD_ENDIANITY_DW_SWAP | |
| 3482 | #endif |
| 3483 | (BP_PORT(bp) ? DMAE_CMD_PORT_1 : |
| 3484 | DMAE_CMD_PORT_0) | |
| 3485 | (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT)); |
| 3486 | dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0])); |
| 3487 | dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0])); |
| 3488 | dmae->dst_addr_lo = (DMAE_REG_CMD_MEM + |
| 3489 | sizeof(struct dmae_command) * |
| 3490 | (loader_idx + 1)) >> 2; |
| 3491 | dmae->dst_addr_hi = 0; |
| 3492 | dmae->len = sizeof(struct dmae_command) >> 2; |
| 3493 | if (CHIP_IS_E1(bp)) |
| 3494 | dmae->len--; |
| 3495 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2; |
| 3496 | dmae->comp_addr_hi = 0; |
| 3497 | dmae->comp_val = 1; |
| 3498 | |
| 3499 | *stats_comp = 0; |
| 3500 | bnx2x_post_dmae(bp, dmae, loader_idx); |
| 3501 | |
| 3502 | } else if (bp->func_stx) { |
| 3503 | *stats_comp = 0; |
| 3504 | bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp)); |
| 3505 | } |
| 3506 | } |
| 3507 | |
| 3508 | static int bnx2x_stats_comp(struct bnx2x *bp) |
| 3509 | { |
| 3510 | u32 *stats_comp = bnx2x_sp(bp, stats_comp); |
| 3511 | int cnt = 10; |
| 3512 | |
| 3513 | might_sleep(); |
| 3514 | while (*stats_comp != DMAE_COMP_VAL) { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3515 | if (!cnt) { |
| 3516 | BNX2X_ERR("timeout waiting for stats finished\n"); |
| 3517 | break; |
| 3518 | } |
| 3519 | cnt--; |
Yitchak Gertner | 1246940 | 2008-08-13 15:52:08 -0700 | [diff] [blame] | 3520 | msleep(1); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3521 | } |
| 3522 | return 1; |
| 3523 | } |
| 3524 | |
| 3525 | /* |
| 3526 | * Statistics service functions |
| 3527 | */ |
| 3528 | |
| 3529 | static void bnx2x_stats_pmf_update(struct bnx2x *bp) |
| 3530 | { |
| 3531 | struct dmae_command *dmae; |
| 3532 | u32 opcode; |
| 3533 | int loader_idx = PMF_DMAE_C(bp); |
| 3534 | u32 *stats_comp = bnx2x_sp(bp, stats_comp); |
| 3535 | |
| 3536 | /* sanity */ |
| 3537 | if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) { |
| 3538 | BNX2X_ERR("BUG!\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3539 | return; |
| 3540 | } |
| 3541 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3542 | bp->executer_idx = 0; |
| 3543 | |
| 3544 | opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI | |
| 3545 | DMAE_CMD_C_ENABLE | |
| 3546 | DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET | |
| 3547 | #ifdef __BIG_ENDIAN |
| 3548 | DMAE_CMD_ENDIANITY_B_DW_SWAP | |
| 3549 | #else |
| 3550 | DMAE_CMD_ENDIANITY_DW_SWAP | |
| 3551 | #endif |
| 3552 | (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) | |
| 3553 | (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT)); |
| 3554 | |
| 3555 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 3556 | dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC); |
| 3557 | dmae->src_addr_lo = bp->port.port_stx >> 2; |
| 3558 | dmae->src_addr_hi = 0; |
| 3559 | dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats)); |
| 3560 | dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats)); |
| 3561 | dmae->len = DMAE_LEN32_RD_MAX; |
| 3562 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2; |
| 3563 | dmae->comp_addr_hi = 0; |
| 3564 | dmae->comp_val = 1; |
| 3565 | |
| 3566 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 3567 | dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI); |
| 3568 | dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX; |
| 3569 | dmae->src_addr_hi = 0; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 3570 | dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) + |
| 3571 | DMAE_LEN32_RD_MAX * 4); |
| 3572 | dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) + |
| 3573 | DMAE_LEN32_RD_MAX * 4); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3574 | dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX; |
| 3575 | dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp)); |
| 3576 | dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp)); |
| 3577 | dmae->comp_val = DMAE_COMP_VAL; |
| 3578 | |
| 3579 | *stats_comp = 0; |
| 3580 | bnx2x_hw_stats_post(bp); |
| 3581 | bnx2x_stats_comp(bp); |
| 3582 | } |
| 3583 | |
| 3584 | static void bnx2x_port_stats_init(struct bnx2x *bp) |
| 3585 | { |
| 3586 | struct dmae_command *dmae; |
| 3587 | int port = BP_PORT(bp); |
| 3588 | int vn = BP_E1HVN(bp); |
| 3589 | u32 opcode; |
| 3590 | int loader_idx = PMF_DMAE_C(bp); |
| 3591 | u32 mac_addr; |
| 3592 | u32 *stats_comp = bnx2x_sp(bp, stats_comp); |
| 3593 | |
| 3594 | /* sanity */ |
| 3595 | if (!bp->link_vars.link_up || !bp->port.pmf) { |
| 3596 | BNX2X_ERR("BUG!\n"); |
| 3597 | return; |
| 3598 | } |
| 3599 | |
| 3600 | bp->executer_idx = 0; |
| 3601 | |
| 3602 | /* MCP */ |
| 3603 | opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC | |
| 3604 | DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE | |
| 3605 | DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET | |
| 3606 | #ifdef __BIG_ENDIAN |
| 3607 | DMAE_CMD_ENDIANITY_B_DW_SWAP | |
| 3608 | #else |
| 3609 | DMAE_CMD_ENDIANITY_DW_SWAP | |
| 3610 | #endif |
| 3611 | (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) | |
| 3612 | (vn << DMAE_CMD_E1HVN_SHIFT)); |
| 3613 | |
| 3614 | if (bp->port.port_stx) { |
| 3615 | |
| 3616 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 3617 | dmae->opcode = opcode; |
| 3618 | dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats)); |
| 3619 | dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats)); |
| 3620 | dmae->dst_addr_lo = bp->port.port_stx >> 2; |
| 3621 | dmae->dst_addr_hi = 0; |
| 3622 | dmae->len = sizeof(struct host_port_stats) >> 2; |
| 3623 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2; |
| 3624 | dmae->comp_addr_hi = 0; |
| 3625 | dmae->comp_val = 1; |
| 3626 | } |
| 3627 | |
| 3628 | if (bp->func_stx) { |
| 3629 | |
| 3630 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 3631 | dmae->opcode = opcode; |
| 3632 | dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats)); |
| 3633 | dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats)); |
| 3634 | dmae->dst_addr_lo = bp->func_stx >> 2; |
| 3635 | dmae->dst_addr_hi = 0; |
| 3636 | dmae->len = sizeof(struct host_func_stats) >> 2; |
| 3637 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2; |
| 3638 | dmae->comp_addr_hi = 0; |
| 3639 | dmae->comp_val = 1; |
| 3640 | } |
| 3641 | |
| 3642 | /* MAC */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3643 | opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI | |
| 3644 | DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE | |
| 3645 | DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET | |
| 3646 | #ifdef __BIG_ENDIAN |
| 3647 | DMAE_CMD_ENDIANITY_B_DW_SWAP | |
| 3648 | #else |
| 3649 | DMAE_CMD_ENDIANITY_DW_SWAP | |
| 3650 | #endif |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3651 | (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) | |
| 3652 | (vn << DMAE_CMD_E1HVN_SHIFT)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3653 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 3654 | if (bp->link_vars.mac_type == MAC_TYPE_BMAC) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3655 | |
| 3656 | mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM : |
| 3657 | NIG_REG_INGRESS_BMAC0_MEM); |
| 3658 | |
| 3659 | /* BIGMAC_REGISTER_TX_STAT_GTPKT .. |
| 3660 | BIGMAC_REGISTER_TX_STAT_GTBYT */ |
| 3661 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 3662 | dmae->opcode = opcode; |
| 3663 | dmae->src_addr_lo = (mac_addr + |
| 3664 | BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2; |
| 3665 | dmae->src_addr_hi = 0; |
| 3666 | dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats)); |
| 3667 | dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats)); |
| 3668 | dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT - |
| 3669 | BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2; |
| 3670 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2; |
| 3671 | dmae->comp_addr_hi = 0; |
| 3672 | dmae->comp_val = 1; |
| 3673 | |
| 3674 | /* BIGMAC_REGISTER_RX_STAT_GR64 .. |
| 3675 | BIGMAC_REGISTER_RX_STAT_GRIPJ */ |
| 3676 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 3677 | dmae->opcode = opcode; |
| 3678 | dmae->src_addr_lo = (mac_addr + |
| 3679 | BIGMAC_REGISTER_RX_STAT_GR64) >> 2; |
| 3680 | dmae->src_addr_hi = 0; |
| 3681 | dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) + |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3682 | offsetof(struct bmac_stats, rx_stat_gr64_lo)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3683 | dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) + |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3684 | offsetof(struct bmac_stats, rx_stat_gr64_lo)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3685 | dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ - |
| 3686 | BIGMAC_REGISTER_RX_STAT_GR64) >> 2; |
| 3687 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2; |
| 3688 | dmae->comp_addr_hi = 0; |
| 3689 | dmae->comp_val = 1; |
| 3690 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 3691 | } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3692 | |
| 3693 | mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0); |
| 3694 | |
| 3695 | /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/ |
| 3696 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 3697 | dmae->opcode = opcode; |
| 3698 | dmae->src_addr_lo = (mac_addr + |
| 3699 | EMAC_REG_EMAC_RX_STAT_AC) >> 2; |
| 3700 | dmae->src_addr_hi = 0; |
| 3701 | dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats)); |
| 3702 | dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats)); |
| 3703 | dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT; |
| 3704 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2; |
| 3705 | dmae->comp_addr_hi = 0; |
| 3706 | dmae->comp_val = 1; |
| 3707 | |
| 3708 | /* EMAC_REG_EMAC_RX_STAT_AC_28 */ |
| 3709 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 3710 | dmae->opcode = opcode; |
| 3711 | dmae->src_addr_lo = (mac_addr + |
| 3712 | EMAC_REG_EMAC_RX_STAT_AC_28) >> 2; |
| 3713 | dmae->src_addr_hi = 0; |
| 3714 | dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) + |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3715 | offsetof(struct emac_stats, rx_stat_falsecarriererrors)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3716 | dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) + |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3717 | offsetof(struct emac_stats, rx_stat_falsecarriererrors)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3718 | dmae->len = 1; |
| 3719 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2; |
| 3720 | dmae->comp_addr_hi = 0; |
| 3721 | dmae->comp_val = 1; |
| 3722 | |
| 3723 | /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/ |
| 3724 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 3725 | dmae->opcode = opcode; |
| 3726 | dmae->src_addr_lo = (mac_addr + |
| 3727 | EMAC_REG_EMAC_TX_STAT_AC) >> 2; |
| 3728 | dmae->src_addr_hi = 0; |
| 3729 | dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) + |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3730 | offsetof(struct emac_stats, tx_stat_ifhcoutoctets)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3731 | dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) + |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3732 | offsetof(struct emac_stats, tx_stat_ifhcoutoctets)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3733 | dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT; |
| 3734 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2; |
| 3735 | dmae->comp_addr_hi = 0; |
| 3736 | dmae->comp_val = 1; |
| 3737 | } |
| 3738 | |
| 3739 | /* NIG */ |
| 3740 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3741 | dmae->opcode = opcode; |
| 3742 | dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD : |
| 3743 | NIG_REG_STAT0_BRB_DISCARD) >> 2; |
| 3744 | dmae->src_addr_hi = 0; |
| 3745 | dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats)); |
| 3746 | dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats)); |
| 3747 | dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2; |
| 3748 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2; |
| 3749 | dmae->comp_addr_hi = 0; |
| 3750 | dmae->comp_val = 1; |
| 3751 | |
| 3752 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 3753 | dmae->opcode = opcode; |
| 3754 | dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 : |
| 3755 | NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2; |
| 3756 | dmae->src_addr_hi = 0; |
| 3757 | dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) + |
| 3758 | offsetof(struct nig_stats, egress_mac_pkt0_lo)); |
| 3759 | dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) + |
| 3760 | offsetof(struct nig_stats, egress_mac_pkt0_lo)); |
| 3761 | dmae->len = (2*sizeof(u32)) >> 2; |
| 3762 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2; |
| 3763 | dmae->comp_addr_hi = 0; |
| 3764 | dmae->comp_val = 1; |
| 3765 | |
| 3766 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3767 | dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI | |
| 3768 | DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE | |
| 3769 | DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET | |
| 3770 | #ifdef __BIG_ENDIAN |
| 3771 | DMAE_CMD_ENDIANITY_B_DW_SWAP | |
| 3772 | #else |
| 3773 | DMAE_CMD_ENDIANITY_DW_SWAP | |
| 3774 | #endif |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3775 | (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) | |
| 3776 | (vn << DMAE_CMD_E1HVN_SHIFT)); |
| 3777 | dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 : |
| 3778 | NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3779 | dmae->src_addr_hi = 0; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3780 | dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) + |
| 3781 | offsetof(struct nig_stats, egress_mac_pkt1_lo)); |
| 3782 | dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) + |
| 3783 | offsetof(struct nig_stats, egress_mac_pkt1_lo)); |
| 3784 | dmae->len = (2*sizeof(u32)) >> 2; |
| 3785 | dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp)); |
| 3786 | dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp)); |
| 3787 | dmae->comp_val = DMAE_COMP_VAL; |
| 3788 | |
| 3789 | *stats_comp = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3790 | } |
| 3791 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3792 | static void bnx2x_func_stats_init(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3793 | { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3794 | struct dmae_command *dmae = &bp->stats_dmae; |
| 3795 | u32 *stats_comp = bnx2x_sp(bp, stats_comp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3796 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3797 | /* sanity */ |
| 3798 | if (!bp->func_stx) { |
| 3799 | BNX2X_ERR("BUG!\n"); |
| 3800 | return; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3801 | } |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3802 | |
| 3803 | bp->executer_idx = 0; |
| 3804 | memset(dmae, 0, sizeof(struct dmae_command)); |
| 3805 | |
| 3806 | dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC | |
| 3807 | DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE | |
| 3808 | DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET | |
| 3809 | #ifdef __BIG_ENDIAN |
| 3810 | DMAE_CMD_ENDIANITY_B_DW_SWAP | |
| 3811 | #else |
| 3812 | DMAE_CMD_ENDIANITY_DW_SWAP | |
| 3813 | #endif |
| 3814 | (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) | |
| 3815 | (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT)); |
| 3816 | dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats)); |
| 3817 | dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats)); |
| 3818 | dmae->dst_addr_lo = bp->func_stx >> 2; |
| 3819 | dmae->dst_addr_hi = 0; |
| 3820 | dmae->len = sizeof(struct host_func_stats) >> 2; |
| 3821 | dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp)); |
| 3822 | dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp)); |
| 3823 | dmae->comp_val = DMAE_COMP_VAL; |
| 3824 | |
| 3825 | *stats_comp = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3826 | } |
| 3827 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3828 | static void bnx2x_stats_start(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3829 | { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3830 | if (bp->port.pmf) |
| 3831 | bnx2x_port_stats_init(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3832 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3833 | else if (bp->func_stx) |
| 3834 | bnx2x_func_stats_init(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3835 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3836 | bnx2x_hw_stats_post(bp); |
| 3837 | bnx2x_storm_stats_post(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3838 | } |
| 3839 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3840 | static void bnx2x_stats_pmf_start(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3841 | { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3842 | bnx2x_stats_comp(bp); |
| 3843 | bnx2x_stats_pmf_update(bp); |
| 3844 | bnx2x_stats_start(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3845 | } |
| 3846 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3847 | static void bnx2x_stats_restart(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3848 | { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3849 | bnx2x_stats_comp(bp); |
| 3850 | bnx2x_stats_start(bp); |
| 3851 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3852 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3853 | static void bnx2x_bmac_stats_update(struct bnx2x *bp) |
| 3854 | { |
| 3855 | struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats); |
| 3856 | struct host_port_stats *pstats = bnx2x_sp(bp, port_stats); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 3857 | struct bnx2x_eth_stats *estats = &bp->eth_stats; |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 3858 | struct { |
| 3859 | u32 lo; |
| 3860 | u32 hi; |
| 3861 | } diff; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3862 | |
| 3863 | UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets); |
| 3864 | UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors); |
| 3865 | UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts); |
| 3866 | UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong); |
| 3867 | UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments); |
| 3868 | UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers); |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 3869 | UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3870 | UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 3871 | UPDATE_STAT64(rx_stat_grxpf, rx_stat_bmac_xpf); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3872 | UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent); |
| 3873 | UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone); |
| 3874 | UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets); |
| 3875 | UPDATE_STAT64(tx_stat_gt127, |
| 3876 | tx_stat_etherstatspkts65octetsto127octets); |
| 3877 | UPDATE_STAT64(tx_stat_gt255, |
| 3878 | tx_stat_etherstatspkts128octetsto255octets); |
| 3879 | UPDATE_STAT64(tx_stat_gt511, |
| 3880 | tx_stat_etherstatspkts256octetsto511octets); |
| 3881 | UPDATE_STAT64(tx_stat_gt1023, |
| 3882 | tx_stat_etherstatspkts512octetsto1023octets); |
| 3883 | UPDATE_STAT64(tx_stat_gt1518, |
| 3884 | tx_stat_etherstatspkts1024octetsto1522octets); |
| 3885 | UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047); |
| 3886 | UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095); |
| 3887 | UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216); |
| 3888 | UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383); |
| 3889 | UPDATE_STAT64(tx_stat_gterr, |
| 3890 | tx_stat_dot3statsinternalmactransmiterrors); |
| 3891 | UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 3892 | |
| 3893 | estats->pause_frames_received_hi = |
| 3894 | pstats->mac_stx[1].rx_stat_bmac_xpf_hi; |
| 3895 | estats->pause_frames_received_lo = |
| 3896 | pstats->mac_stx[1].rx_stat_bmac_xpf_lo; |
| 3897 | |
| 3898 | estats->pause_frames_sent_hi = |
| 3899 | pstats->mac_stx[1].tx_stat_outxoffsent_hi; |
| 3900 | estats->pause_frames_sent_lo = |
| 3901 | pstats->mac_stx[1].tx_stat_outxoffsent_lo; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3902 | } |
| 3903 | |
| 3904 | static void bnx2x_emac_stats_update(struct bnx2x *bp) |
| 3905 | { |
| 3906 | struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats); |
| 3907 | struct host_port_stats *pstats = bnx2x_sp(bp, port_stats); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 3908 | struct bnx2x_eth_stats *estats = &bp->eth_stats; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3909 | |
| 3910 | UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets); |
| 3911 | UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets); |
| 3912 | UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors); |
| 3913 | UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors); |
| 3914 | UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors); |
| 3915 | UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors); |
| 3916 | UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts); |
| 3917 | UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong); |
| 3918 | UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments); |
| 3919 | UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers); |
| 3920 | UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived); |
| 3921 | UPDATE_EXTEND_STAT(rx_stat_xoffstateentered); |
| 3922 | UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived); |
| 3923 | UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived); |
| 3924 | UPDATE_EXTEND_STAT(tx_stat_outxonsent); |
| 3925 | UPDATE_EXTEND_STAT(tx_stat_outxoffsent); |
| 3926 | UPDATE_EXTEND_STAT(tx_stat_flowcontroldone); |
| 3927 | UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions); |
| 3928 | UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes); |
| 3929 | UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes); |
| 3930 | UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions); |
| 3931 | UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions); |
| 3932 | UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions); |
| 3933 | UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets); |
| 3934 | UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets); |
| 3935 | UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets); |
| 3936 | UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets); |
| 3937 | UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets); |
| 3938 | UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets); |
| 3939 | UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets); |
| 3940 | UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 3941 | |
| 3942 | estats->pause_frames_received_hi = |
| 3943 | pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi; |
| 3944 | estats->pause_frames_received_lo = |
| 3945 | pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo; |
| 3946 | ADD_64(estats->pause_frames_received_hi, |
| 3947 | pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi, |
| 3948 | estats->pause_frames_received_lo, |
| 3949 | pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo); |
| 3950 | |
| 3951 | estats->pause_frames_sent_hi = |
| 3952 | pstats->mac_stx[1].tx_stat_outxonsent_hi; |
| 3953 | estats->pause_frames_sent_lo = |
| 3954 | pstats->mac_stx[1].tx_stat_outxonsent_lo; |
| 3955 | ADD_64(estats->pause_frames_sent_hi, |
| 3956 | pstats->mac_stx[1].tx_stat_outxoffsent_hi, |
| 3957 | estats->pause_frames_sent_lo, |
| 3958 | pstats->mac_stx[1].tx_stat_outxoffsent_lo); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3959 | } |
| 3960 | |
| 3961 | static int bnx2x_hw_stats_update(struct bnx2x *bp) |
| 3962 | { |
| 3963 | struct nig_stats *new = bnx2x_sp(bp, nig_stats); |
| 3964 | struct nig_stats *old = &(bp->port.old_nig_stats); |
| 3965 | struct host_port_stats *pstats = bnx2x_sp(bp, port_stats); |
| 3966 | struct bnx2x_eth_stats *estats = &bp->eth_stats; |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 3967 | struct { |
| 3968 | u32 lo; |
| 3969 | u32 hi; |
| 3970 | } diff; |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 3971 | u32 nig_timer_max; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3972 | |
| 3973 | if (bp->link_vars.mac_type == MAC_TYPE_BMAC) |
| 3974 | bnx2x_bmac_stats_update(bp); |
| 3975 | |
| 3976 | else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) |
| 3977 | bnx2x_emac_stats_update(bp); |
| 3978 | |
| 3979 | else { /* unreached */ |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 3980 | BNX2X_ERR("stats updated by DMAE but no MAC active\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3981 | return -1; |
| 3982 | } |
| 3983 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3984 | ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo, |
| 3985 | new->brb_discard - old->brb_discard); |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 3986 | ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo, |
| 3987 | new->brb_truncate - old->brb_truncate); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3988 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3989 | UPDATE_STAT64_NIG(egress_mac_pkt0, |
| 3990 | etherstatspkts1024octetsto1522octets); |
| 3991 | UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3992 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3993 | memcpy(old, new, sizeof(struct nig_stats)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3994 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 3995 | memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]), |
| 3996 | sizeof(struct mac_stx)); |
| 3997 | estats->brb_drop_hi = pstats->brb_drop_hi; |
| 3998 | estats->brb_drop_lo = pstats->brb_drop_lo; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3999 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4000 | pstats->host_port_stats_start = ++pstats->host_port_stats_end; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4001 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4002 | nig_timer_max = SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer); |
| 4003 | if (nig_timer_max != estats->nig_timer_max) { |
| 4004 | estats->nig_timer_max = nig_timer_max; |
| 4005 | BNX2X_ERR("NIG timer max (%u)\n", estats->nig_timer_max); |
| 4006 | } |
| 4007 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4008 | return 0; |
| 4009 | } |
| 4010 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4011 | static int bnx2x_storm_stats_update(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4012 | { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4013 | struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4014 | struct tstorm_per_port_stats *tport = |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4015 | &stats->tstorm_common.port_statistics; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4016 | struct host_func_stats *fstats = bnx2x_sp(bp, func_stats); |
| 4017 | struct bnx2x_eth_stats *estats = &bp->eth_stats; |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4018 | int i; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4019 | |
Eilon Greenstein | 6fe49bb | 2009-08-12 08:23:17 +0000 | [diff] [blame] | 4020 | memcpy(&(fstats->total_bytes_received_hi), |
| 4021 | &(bnx2x_sp(bp, func_stats_base)->total_bytes_received_hi), |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4022 | sizeof(struct host_func_stats) - 2*sizeof(u32)); |
| 4023 | estats->error_bytes_received_hi = 0; |
| 4024 | estats->error_bytes_received_lo = 0; |
| 4025 | estats->etherstatsoverrsizepkts_hi = 0; |
| 4026 | estats->etherstatsoverrsizepkts_lo = 0; |
| 4027 | estats->no_buff_discard_hi = 0; |
| 4028 | estats->no_buff_discard_lo = 0; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4029 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4030 | for_each_rx_queue(bp, i) { |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4031 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 4032 | int cl_id = fp->cl_id; |
| 4033 | struct tstorm_per_client_stats *tclient = |
| 4034 | &stats->tstorm_common.client_statistics[cl_id]; |
| 4035 | struct tstorm_per_client_stats *old_tclient = &fp->old_tclient; |
| 4036 | struct ustorm_per_client_stats *uclient = |
| 4037 | &stats->ustorm_common.client_statistics[cl_id]; |
| 4038 | struct ustorm_per_client_stats *old_uclient = &fp->old_uclient; |
| 4039 | struct xstorm_per_client_stats *xclient = |
| 4040 | &stats->xstorm_common.client_statistics[cl_id]; |
| 4041 | struct xstorm_per_client_stats *old_xclient = &fp->old_xclient; |
| 4042 | struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats; |
| 4043 | u32 diff; |
| 4044 | |
| 4045 | /* are storm stats valid? */ |
| 4046 | if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) != |
| 4047 | bp->stats_counter) { |
| 4048 | DP(BNX2X_MSG_STATS, "[%d] stats not updated by xstorm" |
| 4049 | " xstorm counter (%d) != stats_counter (%d)\n", |
| 4050 | i, xclient->stats_counter, bp->stats_counter); |
| 4051 | return -1; |
| 4052 | } |
| 4053 | if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) != |
| 4054 | bp->stats_counter) { |
| 4055 | DP(BNX2X_MSG_STATS, "[%d] stats not updated by tstorm" |
| 4056 | " tstorm counter (%d) != stats_counter (%d)\n", |
| 4057 | i, tclient->stats_counter, bp->stats_counter); |
| 4058 | return -2; |
| 4059 | } |
| 4060 | if ((u16)(le16_to_cpu(uclient->stats_counter) + 1) != |
| 4061 | bp->stats_counter) { |
| 4062 | DP(BNX2X_MSG_STATS, "[%d] stats not updated by ustorm" |
| 4063 | " ustorm counter (%d) != stats_counter (%d)\n", |
| 4064 | i, uclient->stats_counter, bp->stats_counter); |
| 4065 | return -4; |
| 4066 | } |
| 4067 | |
| 4068 | qstats->total_bytes_received_hi = |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4069 | le32_to_cpu(tclient->rcv_broadcast_bytes.hi); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4070 | qstats->total_bytes_received_lo = |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4071 | le32_to_cpu(tclient->rcv_broadcast_bytes.lo); |
| 4072 | |
| 4073 | ADD_64(qstats->total_bytes_received_hi, |
| 4074 | le32_to_cpu(tclient->rcv_multicast_bytes.hi), |
| 4075 | qstats->total_bytes_received_lo, |
| 4076 | le32_to_cpu(tclient->rcv_multicast_bytes.lo)); |
| 4077 | |
| 4078 | ADD_64(qstats->total_bytes_received_hi, |
| 4079 | le32_to_cpu(tclient->rcv_unicast_bytes.hi), |
| 4080 | qstats->total_bytes_received_lo, |
| 4081 | le32_to_cpu(tclient->rcv_unicast_bytes.lo)); |
| 4082 | |
| 4083 | qstats->valid_bytes_received_hi = |
| 4084 | qstats->total_bytes_received_hi; |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4085 | qstats->valid_bytes_received_lo = |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4086 | qstats->total_bytes_received_lo; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4087 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4088 | qstats->error_bytes_received_hi = |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4089 | le32_to_cpu(tclient->rcv_error_bytes.hi); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4090 | qstats->error_bytes_received_lo = |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4091 | le32_to_cpu(tclient->rcv_error_bytes.lo); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4092 | |
| 4093 | ADD_64(qstats->total_bytes_received_hi, |
| 4094 | qstats->error_bytes_received_hi, |
| 4095 | qstats->total_bytes_received_lo, |
| 4096 | qstats->error_bytes_received_lo); |
| 4097 | |
| 4098 | UPDATE_EXTEND_TSTAT(rcv_unicast_pkts, |
| 4099 | total_unicast_packets_received); |
| 4100 | UPDATE_EXTEND_TSTAT(rcv_multicast_pkts, |
| 4101 | total_multicast_packets_received); |
| 4102 | UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts, |
| 4103 | total_broadcast_packets_received); |
| 4104 | UPDATE_EXTEND_TSTAT(packets_too_big_discard, |
| 4105 | etherstatsoverrsizepkts); |
| 4106 | UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard); |
| 4107 | |
| 4108 | SUB_EXTEND_USTAT(ucast_no_buff_pkts, |
| 4109 | total_unicast_packets_received); |
| 4110 | SUB_EXTEND_USTAT(mcast_no_buff_pkts, |
| 4111 | total_multicast_packets_received); |
| 4112 | SUB_EXTEND_USTAT(bcast_no_buff_pkts, |
| 4113 | total_broadcast_packets_received); |
| 4114 | UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard); |
| 4115 | UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard); |
| 4116 | UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard); |
| 4117 | |
| 4118 | qstats->total_bytes_transmitted_hi = |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4119 | le32_to_cpu(xclient->unicast_bytes_sent.hi); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4120 | qstats->total_bytes_transmitted_lo = |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4121 | le32_to_cpu(xclient->unicast_bytes_sent.lo); |
| 4122 | |
| 4123 | ADD_64(qstats->total_bytes_transmitted_hi, |
| 4124 | le32_to_cpu(xclient->multicast_bytes_sent.hi), |
| 4125 | qstats->total_bytes_transmitted_lo, |
| 4126 | le32_to_cpu(xclient->multicast_bytes_sent.lo)); |
| 4127 | |
| 4128 | ADD_64(qstats->total_bytes_transmitted_hi, |
| 4129 | le32_to_cpu(xclient->broadcast_bytes_sent.hi), |
| 4130 | qstats->total_bytes_transmitted_lo, |
| 4131 | le32_to_cpu(xclient->broadcast_bytes_sent.lo)); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4132 | |
| 4133 | UPDATE_EXTEND_XSTAT(unicast_pkts_sent, |
| 4134 | total_unicast_packets_transmitted); |
| 4135 | UPDATE_EXTEND_XSTAT(multicast_pkts_sent, |
| 4136 | total_multicast_packets_transmitted); |
| 4137 | UPDATE_EXTEND_XSTAT(broadcast_pkts_sent, |
| 4138 | total_broadcast_packets_transmitted); |
| 4139 | |
| 4140 | old_tclient->checksum_discard = tclient->checksum_discard; |
| 4141 | old_tclient->ttl0_discard = tclient->ttl0_discard; |
| 4142 | |
| 4143 | ADD_64(fstats->total_bytes_received_hi, |
| 4144 | qstats->total_bytes_received_hi, |
| 4145 | fstats->total_bytes_received_lo, |
| 4146 | qstats->total_bytes_received_lo); |
| 4147 | ADD_64(fstats->total_bytes_transmitted_hi, |
| 4148 | qstats->total_bytes_transmitted_hi, |
| 4149 | fstats->total_bytes_transmitted_lo, |
| 4150 | qstats->total_bytes_transmitted_lo); |
| 4151 | ADD_64(fstats->total_unicast_packets_received_hi, |
| 4152 | qstats->total_unicast_packets_received_hi, |
| 4153 | fstats->total_unicast_packets_received_lo, |
| 4154 | qstats->total_unicast_packets_received_lo); |
| 4155 | ADD_64(fstats->total_multicast_packets_received_hi, |
| 4156 | qstats->total_multicast_packets_received_hi, |
| 4157 | fstats->total_multicast_packets_received_lo, |
| 4158 | qstats->total_multicast_packets_received_lo); |
| 4159 | ADD_64(fstats->total_broadcast_packets_received_hi, |
| 4160 | qstats->total_broadcast_packets_received_hi, |
| 4161 | fstats->total_broadcast_packets_received_lo, |
| 4162 | qstats->total_broadcast_packets_received_lo); |
| 4163 | ADD_64(fstats->total_unicast_packets_transmitted_hi, |
| 4164 | qstats->total_unicast_packets_transmitted_hi, |
| 4165 | fstats->total_unicast_packets_transmitted_lo, |
| 4166 | qstats->total_unicast_packets_transmitted_lo); |
| 4167 | ADD_64(fstats->total_multicast_packets_transmitted_hi, |
| 4168 | qstats->total_multicast_packets_transmitted_hi, |
| 4169 | fstats->total_multicast_packets_transmitted_lo, |
| 4170 | qstats->total_multicast_packets_transmitted_lo); |
| 4171 | ADD_64(fstats->total_broadcast_packets_transmitted_hi, |
| 4172 | qstats->total_broadcast_packets_transmitted_hi, |
| 4173 | fstats->total_broadcast_packets_transmitted_lo, |
| 4174 | qstats->total_broadcast_packets_transmitted_lo); |
| 4175 | ADD_64(fstats->valid_bytes_received_hi, |
| 4176 | qstats->valid_bytes_received_hi, |
| 4177 | fstats->valid_bytes_received_lo, |
| 4178 | qstats->valid_bytes_received_lo); |
| 4179 | |
| 4180 | ADD_64(estats->error_bytes_received_hi, |
| 4181 | qstats->error_bytes_received_hi, |
| 4182 | estats->error_bytes_received_lo, |
| 4183 | qstats->error_bytes_received_lo); |
| 4184 | ADD_64(estats->etherstatsoverrsizepkts_hi, |
| 4185 | qstats->etherstatsoverrsizepkts_hi, |
| 4186 | estats->etherstatsoverrsizepkts_lo, |
| 4187 | qstats->etherstatsoverrsizepkts_lo); |
| 4188 | ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi, |
| 4189 | estats->no_buff_discard_lo, qstats->no_buff_discard_lo); |
| 4190 | } |
| 4191 | |
| 4192 | ADD_64(fstats->total_bytes_received_hi, |
| 4193 | estats->rx_stat_ifhcinbadoctets_hi, |
| 4194 | fstats->total_bytes_received_lo, |
| 4195 | estats->rx_stat_ifhcinbadoctets_lo); |
| 4196 | |
| 4197 | memcpy(estats, &(fstats->total_bytes_received_hi), |
| 4198 | sizeof(struct host_func_stats) - 2*sizeof(u32)); |
| 4199 | |
| 4200 | ADD_64(estats->etherstatsoverrsizepkts_hi, |
| 4201 | estats->rx_stat_dot3statsframestoolong_hi, |
| 4202 | estats->etherstatsoverrsizepkts_lo, |
| 4203 | estats->rx_stat_dot3statsframestoolong_lo); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4204 | ADD_64(estats->error_bytes_received_hi, |
| 4205 | estats->rx_stat_ifhcinbadoctets_hi, |
| 4206 | estats->error_bytes_received_lo, |
| 4207 | estats->rx_stat_ifhcinbadoctets_lo); |
| 4208 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4209 | if (bp->port.pmf) { |
| 4210 | estats->mac_filter_discard = |
| 4211 | le32_to_cpu(tport->mac_filter_discard); |
| 4212 | estats->xxoverflow_discard = |
| 4213 | le32_to_cpu(tport->xxoverflow_discard); |
| 4214 | estats->brb_truncate_discard = |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4215 | le32_to_cpu(tport->brb_truncate_discard); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4216 | estats->mac_discard = le32_to_cpu(tport->mac_discard); |
| 4217 | } |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4218 | |
| 4219 | fstats->host_func_stats_start = ++fstats->host_func_stats_end; |
| 4220 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4221 | bp->stats_pending = 0; |
| 4222 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4223 | return 0; |
| 4224 | } |
| 4225 | |
| 4226 | static void bnx2x_net_stats_update(struct bnx2x *bp) |
| 4227 | { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4228 | struct bnx2x_eth_stats *estats = &bp->eth_stats; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4229 | struct net_device_stats *nstats = &bp->dev->stats; |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4230 | int i; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4231 | |
| 4232 | nstats->rx_packets = |
| 4233 | bnx2x_hilo(&estats->total_unicast_packets_received_hi) + |
| 4234 | bnx2x_hilo(&estats->total_multicast_packets_received_hi) + |
| 4235 | bnx2x_hilo(&estats->total_broadcast_packets_received_hi); |
| 4236 | |
| 4237 | nstats->tx_packets = |
| 4238 | bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) + |
| 4239 | bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) + |
| 4240 | bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi); |
| 4241 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4242 | nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4243 | |
Eliezer Tamir | 0e39e64 | 2008-02-28 11:54:03 -0800 | [diff] [blame] | 4244 | nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4245 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4246 | nstats->rx_dropped = estats->mac_discard; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4247 | for_each_rx_queue(bp, i) |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4248 | nstats->rx_dropped += |
| 4249 | le32_to_cpu(bp->fp[i].old_tclient.checksum_discard); |
| 4250 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4251 | nstats->tx_dropped = 0; |
| 4252 | |
| 4253 | nstats->multicast = |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4254 | bnx2x_hilo(&estats->total_multicast_packets_received_hi); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4255 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4256 | nstats->collisions = |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4257 | bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4258 | |
| 4259 | nstats->rx_length_errors = |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4260 | bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) + |
| 4261 | bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi); |
| 4262 | nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) + |
| 4263 | bnx2x_hilo(&estats->brb_truncate_hi); |
| 4264 | nstats->rx_crc_errors = |
| 4265 | bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi); |
| 4266 | nstats->rx_frame_errors = |
| 4267 | bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi); |
| 4268 | nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4269 | nstats->rx_missed_errors = estats->xxoverflow_discard; |
| 4270 | |
| 4271 | nstats->rx_errors = nstats->rx_length_errors + |
| 4272 | nstats->rx_over_errors + |
| 4273 | nstats->rx_crc_errors + |
| 4274 | nstats->rx_frame_errors + |
Eliezer Tamir | 0e39e64 | 2008-02-28 11:54:03 -0800 | [diff] [blame] | 4275 | nstats->rx_fifo_errors + |
| 4276 | nstats->rx_missed_errors; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4277 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4278 | nstats->tx_aborted_errors = |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4279 | bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) + |
| 4280 | bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi); |
| 4281 | nstats->tx_carrier_errors = |
| 4282 | bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4283 | nstats->tx_fifo_errors = 0; |
| 4284 | nstats->tx_heartbeat_errors = 0; |
| 4285 | nstats->tx_window_errors = 0; |
| 4286 | |
| 4287 | nstats->tx_errors = nstats->tx_aborted_errors + |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4288 | nstats->tx_carrier_errors + |
| 4289 | bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi); |
| 4290 | } |
| 4291 | |
| 4292 | static void bnx2x_drv_stats_update(struct bnx2x *bp) |
| 4293 | { |
| 4294 | struct bnx2x_eth_stats *estats = &bp->eth_stats; |
| 4295 | int i; |
| 4296 | |
| 4297 | estats->driver_xoff = 0; |
| 4298 | estats->rx_err_discard_pkt = 0; |
| 4299 | estats->rx_skb_alloc_failed = 0; |
| 4300 | estats->hw_csum_err = 0; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4301 | for_each_rx_queue(bp, i) { |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4302 | struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats; |
| 4303 | |
| 4304 | estats->driver_xoff += qstats->driver_xoff; |
| 4305 | estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt; |
| 4306 | estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed; |
| 4307 | estats->hw_csum_err += qstats->hw_csum_err; |
| 4308 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4309 | } |
| 4310 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4311 | static void bnx2x_stats_update(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4312 | { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4313 | u32 *stats_comp = bnx2x_sp(bp, stats_comp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4314 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4315 | if (*stats_comp != DMAE_COMP_VAL) |
| 4316 | return; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4317 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4318 | if (bp->port.pmf) |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4319 | bnx2x_hw_stats_update(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4320 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4321 | if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) { |
| 4322 | BNX2X_ERR("storm stats were not updated for 3 times\n"); |
| 4323 | bnx2x_panic(); |
| 4324 | return; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4325 | } |
| 4326 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4327 | bnx2x_net_stats_update(bp); |
| 4328 | bnx2x_drv_stats_update(bp); |
| 4329 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4330 | if (bp->msglevel & NETIF_MSG_TIMER) { |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4331 | struct bnx2x_fastpath *fp0_rx = bp->fp; |
| 4332 | struct bnx2x_fastpath *fp0_tx = &(bp->fp[bp->num_rx_queues]); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4333 | struct tstorm_per_client_stats *old_tclient = |
| 4334 | &bp->fp->old_tclient; |
| 4335 | struct bnx2x_eth_q_stats *qstats = &bp->fp->eth_q_stats; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4336 | struct bnx2x_eth_stats *estats = &bp->eth_stats; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4337 | struct net_device_stats *nstats = &bp->dev->stats; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4338 | int i; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4339 | |
| 4340 | printk(KERN_DEBUG "%s:\n", bp->dev->name); |
| 4341 | printk(KERN_DEBUG " tx avail (%4x) tx hc idx (%x)" |
| 4342 | " tx pkt (%lx)\n", |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4343 | bnx2x_tx_avail(fp0_tx), |
| 4344 | le16_to_cpu(*fp0_tx->tx_cons_sb), nstats->tx_packets); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4345 | printk(KERN_DEBUG " rx usage (%4x) rx hc idx (%x)" |
| 4346 | " rx pkt (%lx)\n", |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4347 | (u16)(le16_to_cpu(*fp0_rx->rx_cons_sb) - |
| 4348 | fp0_rx->rx_comp_cons), |
| 4349 | le16_to_cpu(*fp0_rx->rx_cons_sb), nstats->rx_packets); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4350 | printk(KERN_DEBUG " %s (Xoff events %u) brb drops %u " |
| 4351 | "brb truncate %u\n", |
| 4352 | (netif_queue_stopped(bp->dev) ? "Xoff" : "Xon"), |
| 4353 | qstats->driver_xoff, |
| 4354 | estats->brb_drop_lo, estats->brb_truncate_lo); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4355 | printk(KERN_DEBUG "tstats: checksum_discard %u " |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4356 | "packets_too_big_discard %lu no_buff_discard %lu " |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4357 | "mac_discard %u mac_filter_discard %u " |
| 4358 | "xxovrflow_discard %u brb_truncate_discard %u " |
| 4359 | "ttl0_discard %u\n", |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 4360 | le32_to_cpu(old_tclient->checksum_discard), |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 4361 | bnx2x_hilo(&qstats->etherstatsoverrsizepkts_hi), |
| 4362 | bnx2x_hilo(&qstats->no_buff_discard_hi), |
| 4363 | estats->mac_discard, estats->mac_filter_discard, |
| 4364 | estats->xxoverflow_discard, estats->brb_truncate_discard, |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 4365 | le32_to_cpu(old_tclient->ttl0_discard)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4366 | |
| 4367 | for_each_queue(bp, i) { |
| 4368 | printk(KERN_DEBUG "[%d]: %lu\t%lu\t%lu\n", i, |
| 4369 | bnx2x_fp(bp, i, tx_pkt), |
| 4370 | bnx2x_fp(bp, i, rx_pkt), |
| 4371 | bnx2x_fp(bp, i, rx_calls)); |
| 4372 | } |
| 4373 | } |
| 4374 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4375 | bnx2x_hw_stats_post(bp); |
| 4376 | bnx2x_storm_stats_post(bp); |
| 4377 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4378 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4379 | static void bnx2x_port_stats_stop(struct bnx2x *bp) |
| 4380 | { |
| 4381 | struct dmae_command *dmae; |
| 4382 | u32 opcode; |
| 4383 | int loader_idx = PMF_DMAE_C(bp); |
| 4384 | u32 *stats_comp = bnx2x_sp(bp, stats_comp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4385 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4386 | bp->executer_idx = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4387 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4388 | opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC | |
| 4389 | DMAE_CMD_C_ENABLE | |
| 4390 | DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4391 | #ifdef __BIG_ENDIAN |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4392 | DMAE_CMD_ENDIANITY_B_DW_SWAP | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4393 | #else |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4394 | DMAE_CMD_ENDIANITY_DW_SWAP | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4395 | #endif |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4396 | (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) | |
| 4397 | (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT)); |
| 4398 | |
| 4399 | if (bp->port.port_stx) { |
| 4400 | |
| 4401 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 4402 | if (bp->func_stx) |
| 4403 | dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC); |
| 4404 | else |
| 4405 | dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI); |
| 4406 | dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats)); |
| 4407 | dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats)); |
| 4408 | dmae->dst_addr_lo = bp->port.port_stx >> 2; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4409 | dmae->dst_addr_hi = 0; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4410 | dmae->len = sizeof(struct host_port_stats) >> 2; |
| 4411 | if (bp->func_stx) { |
| 4412 | dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2; |
| 4413 | dmae->comp_addr_hi = 0; |
| 4414 | dmae->comp_val = 1; |
| 4415 | } else { |
| 4416 | dmae->comp_addr_lo = |
| 4417 | U64_LO(bnx2x_sp_mapping(bp, stats_comp)); |
| 4418 | dmae->comp_addr_hi = |
| 4419 | U64_HI(bnx2x_sp_mapping(bp, stats_comp)); |
| 4420 | dmae->comp_val = DMAE_COMP_VAL; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4421 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4422 | *stats_comp = 0; |
| 4423 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4424 | } |
| 4425 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4426 | if (bp->func_stx) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4427 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4428 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 4429 | dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI); |
| 4430 | dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats)); |
| 4431 | dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats)); |
| 4432 | dmae->dst_addr_lo = bp->func_stx >> 2; |
| 4433 | dmae->dst_addr_hi = 0; |
| 4434 | dmae->len = sizeof(struct host_func_stats) >> 2; |
| 4435 | dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp)); |
| 4436 | dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp)); |
| 4437 | dmae->comp_val = DMAE_COMP_VAL; |
| 4438 | |
| 4439 | *stats_comp = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4440 | } |
| 4441 | } |
| 4442 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4443 | static void bnx2x_stats_stop(struct bnx2x *bp) |
| 4444 | { |
| 4445 | int update = 0; |
| 4446 | |
| 4447 | bnx2x_stats_comp(bp); |
| 4448 | |
| 4449 | if (bp->port.pmf) |
| 4450 | update = (bnx2x_hw_stats_update(bp) == 0); |
| 4451 | |
| 4452 | update |= (bnx2x_storm_stats_update(bp) == 0); |
| 4453 | |
| 4454 | if (update) { |
| 4455 | bnx2x_net_stats_update(bp); |
| 4456 | |
| 4457 | if (bp->port.pmf) |
| 4458 | bnx2x_port_stats_stop(bp); |
| 4459 | |
| 4460 | bnx2x_hw_stats_post(bp); |
| 4461 | bnx2x_stats_comp(bp); |
| 4462 | } |
| 4463 | } |
| 4464 | |
| 4465 | static void bnx2x_stats_do_nothing(struct bnx2x *bp) |
| 4466 | { |
| 4467 | } |
| 4468 | |
| 4469 | static const struct { |
| 4470 | void (*action)(struct bnx2x *bp); |
| 4471 | enum bnx2x_stats_state next_state; |
| 4472 | } bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = { |
| 4473 | /* state event */ |
| 4474 | { |
| 4475 | /* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED}, |
| 4476 | /* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED}, |
| 4477 | /* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}, |
| 4478 | /* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED} |
| 4479 | }, |
| 4480 | { |
| 4481 | /* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED}, |
| 4482 | /* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED}, |
| 4483 | /* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED}, |
| 4484 | /* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED} |
| 4485 | } |
| 4486 | }; |
| 4487 | |
| 4488 | static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event) |
| 4489 | { |
| 4490 | enum bnx2x_stats_state state = bp->stats_state; |
| 4491 | |
| 4492 | bnx2x_stats_stm[state][event].action(bp); |
| 4493 | bp->stats_state = bnx2x_stats_stm[state][event].next_state; |
| 4494 | |
Eilon Greenstein | 8924665 | 2009-08-12 08:23:56 +0000 | [diff] [blame] | 4495 | /* Make sure the state has been "changed" */ |
| 4496 | smp_wmb(); |
| 4497 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4498 | if ((event != STATS_EVENT_UPDATE) || (bp->msglevel & NETIF_MSG_TIMER)) |
| 4499 | DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n", |
| 4500 | state, event, bp->stats_state); |
| 4501 | } |
| 4502 | |
Eilon Greenstein | 6fe49bb | 2009-08-12 08:23:17 +0000 | [diff] [blame] | 4503 | static void bnx2x_port_stats_base_init(struct bnx2x *bp) |
| 4504 | { |
| 4505 | struct dmae_command *dmae; |
| 4506 | u32 *stats_comp = bnx2x_sp(bp, stats_comp); |
| 4507 | |
| 4508 | /* sanity */ |
| 4509 | if (!bp->port.pmf || !bp->port.port_stx) { |
| 4510 | BNX2X_ERR("BUG!\n"); |
| 4511 | return; |
| 4512 | } |
| 4513 | |
| 4514 | bp->executer_idx = 0; |
| 4515 | |
| 4516 | dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]); |
| 4517 | dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC | |
| 4518 | DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE | |
| 4519 | DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET | |
| 4520 | #ifdef __BIG_ENDIAN |
| 4521 | DMAE_CMD_ENDIANITY_B_DW_SWAP | |
| 4522 | #else |
| 4523 | DMAE_CMD_ENDIANITY_DW_SWAP | |
| 4524 | #endif |
| 4525 | (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) | |
| 4526 | (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT)); |
| 4527 | dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats)); |
| 4528 | dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats)); |
| 4529 | dmae->dst_addr_lo = bp->port.port_stx >> 2; |
| 4530 | dmae->dst_addr_hi = 0; |
| 4531 | dmae->len = sizeof(struct host_port_stats) >> 2; |
| 4532 | dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp)); |
| 4533 | dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp)); |
| 4534 | dmae->comp_val = DMAE_COMP_VAL; |
| 4535 | |
| 4536 | *stats_comp = 0; |
| 4537 | bnx2x_hw_stats_post(bp); |
| 4538 | bnx2x_stats_comp(bp); |
| 4539 | } |
| 4540 | |
| 4541 | static void bnx2x_func_stats_base_init(struct bnx2x *bp) |
| 4542 | { |
| 4543 | int vn, vn_max = IS_E1HMF(bp) ? E1HVN_MAX : E1VN_MAX; |
| 4544 | int port = BP_PORT(bp); |
| 4545 | int func; |
| 4546 | u32 func_stx; |
| 4547 | |
| 4548 | /* sanity */ |
| 4549 | if (!bp->port.pmf || !bp->func_stx) { |
| 4550 | BNX2X_ERR("BUG!\n"); |
| 4551 | return; |
| 4552 | } |
| 4553 | |
| 4554 | /* save our func_stx */ |
| 4555 | func_stx = bp->func_stx; |
| 4556 | |
| 4557 | for (vn = VN_0; vn < vn_max; vn++) { |
| 4558 | func = 2*vn + port; |
| 4559 | |
| 4560 | bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param); |
| 4561 | bnx2x_func_stats_init(bp); |
| 4562 | bnx2x_hw_stats_post(bp); |
| 4563 | bnx2x_stats_comp(bp); |
| 4564 | } |
| 4565 | |
| 4566 | /* restore our func_stx */ |
| 4567 | bp->func_stx = func_stx; |
| 4568 | } |
| 4569 | |
| 4570 | static void bnx2x_func_stats_base_update(struct bnx2x *bp) |
| 4571 | { |
| 4572 | struct dmae_command *dmae = &bp->stats_dmae; |
| 4573 | u32 *stats_comp = bnx2x_sp(bp, stats_comp); |
| 4574 | |
| 4575 | /* sanity */ |
| 4576 | if (!bp->func_stx) { |
| 4577 | BNX2X_ERR("BUG!\n"); |
| 4578 | return; |
| 4579 | } |
| 4580 | |
| 4581 | bp->executer_idx = 0; |
| 4582 | memset(dmae, 0, sizeof(struct dmae_command)); |
| 4583 | |
| 4584 | dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI | |
| 4585 | DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE | |
| 4586 | DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET | |
| 4587 | #ifdef __BIG_ENDIAN |
| 4588 | DMAE_CMD_ENDIANITY_B_DW_SWAP | |
| 4589 | #else |
| 4590 | DMAE_CMD_ENDIANITY_DW_SWAP | |
| 4591 | #endif |
| 4592 | (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) | |
| 4593 | (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT)); |
| 4594 | dmae->src_addr_lo = bp->func_stx >> 2; |
| 4595 | dmae->src_addr_hi = 0; |
| 4596 | dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats_base)); |
| 4597 | dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats_base)); |
| 4598 | dmae->len = sizeof(struct host_func_stats) >> 2; |
| 4599 | dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp)); |
| 4600 | dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp)); |
| 4601 | dmae->comp_val = DMAE_COMP_VAL; |
| 4602 | |
| 4603 | *stats_comp = 0; |
| 4604 | bnx2x_hw_stats_post(bp); |
| 4605 | bnx2x_stats_comp(bp); |
| 4606 | } |
| 4607 | |
| 4608 | static void bnx2x_stats_init(struct bnx2x *bp) |
| 4609 | { |
| 4610 | int port = BP_PORT(bp); |
| 4611 | int func = BP_FUNC(bp); |
| 4612 | int i; |
| 4613 | |
| 4614 | bp->stats_pending = 0; |
| 4615 | bp->executer_idx = 0; |
| 4616 | bp->stats_counter = 0; |
| 4617 | |
| 4618 | /* port and func stats for management */ |
| 4619 | if (!BP_NOMCP(bp)) { |
| 4620 | bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx); |
| 4621 | bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param); |
| 4622 | |
| 4623 | } else { |
| 4624 | bp->port.port_stx = 0; |
| 4625 | bp->func_stx = 0; |
| 4626 | } |
| 4627 | DP(BNX2X_MSG_STATS, "port_stx 0x%x func_stx 0x%x\n", |
| 4628 | bp->port.port_stx, bp->func_stx); |
| 4629 | |
| 4630 | /* port stats */ |
| 4631 | memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats)); |
| 4632 | bp->port.old_nig_stats.brb_discard = |
| 4633 | REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38); |
| 4634 | bp->port.old_nig_stats.brb_truncate = |
| 4635 | REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38); |
| 4636 | REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50, |
| 4637 | &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2); |
| 4638 | REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50, |
| 4639 | &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2); |
| 4640 | |
| 4641 | /* function stats */ |
| 4642 | for_each_queue(bp, i) { |
| 4643 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 4644 | |
| 4645 | memset(&fp->old_tclient, 0, |
| 4646 | sizeof(struct tstorm_per_client_stats)); |
| 4647 | memset(&fp->old_uclient, 0, |
| 4648 | sizeof(struct ustorm_per_client_stats)); |
| 4649 | memset(&fp->old_xclient, 0, |
| 4650 | sizeof(struct xstorm_per_client_stats)); |
| 4651 | memset(&fp->eth_q_stats, 0, sizeof(struct bnx2x_eth_q_stats)); |
| 4652 | } |
| 4653 | |
| 4654 | memset(&bp->dev->stats, 0, sizeof(struct net_device_stats)); |
| 4655 | memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats)); |
| 4656 | |
| 4657 | bp->stats_state = STATS_STATE_DISABLED; |
| 4658 | |
| 4659 | if (bp->port.pmf) { |
| 4660 | if (bp->port.port_stx) |
| 4661 | bnx2x_port_stats_base_init(bp); |
| 4662 | |
| 4663 | if (bp->func_stx) |
| 4664 | bnx2x_func_stats_base_init(bp); |
| 4665 | |
| 4666 | } else if (bp->func_stx) |
| 4667 | bnx2x_func_stats_base_update(bp); |
| 4668 | } |
| 4669 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4670 | static void bnx2x_timer(unsigned long data) |
| 4671 | { |
| 4672 | struct bnx2x *bp = (struct bnx2x *) data; |
| 4673 | |
| 4674 | if (!netif_running(bp->dev)) |
| 4675 | return; |
| 4676 | |
| 4677 | if (atomic_read(&bp->intr_sem) != 0) |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 4678 | goto timer_restart; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4679 | |
| 4680 | if (poll) { |
| 4681 | struct bnx2x_fastpath *fp = &bp->fp[0]; |
| 4682 | int rc; |
| 4683 | |
Eilon Greenstein | 7961f79 | 2009-03-02 07:59:31 +0000 | [diff] [blame] | 4684 | bnx2x_tx_int(fp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4685 | rc = bnx2x_rx_int(fp, 1000); |
| 4686 | } |
| 4687 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4688 | if (!BP_NOMCP(bp)) { |
| 4689 | int func = BP_FUNC(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4690 | u32 drv_pulse; |
| 4691 | u32 mcp_pulse; |
| 4692 | |
| 4693 | ++bp->fw_drv_pulse_wr_seq; |
| 4694 | bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK; |
| 4695 | /* TBD - add SYSTEM_TIME */ |
| 4696 | drv_pulse = bp->fw_drv_pulse_wr_seq; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4697 | SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4698 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4699 | mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) & |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4700 | MCP_PULSE_SEQ_MASK); |
| 4701 | /* The delta between driver pulse and mcp response |
| 4702 | * should be 1 (before mcp response) or 0 (after mcp response) |
| 4703 | */ |
| 4704 | if ((drv_pulse != mcp_pulse) && |
| 4705 | (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) { |
| 4706 | /* someone lost a heartbeat... */ |
| 4707 | BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n", |
| 4708 | drv_pulse, mcp_pulse); |
| 4709 | } |
| 4710 | } |
| 4711 | |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 4712 | if (bp->state == BNX2X_STATE_OPEN) |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4713 | bnx2x_stats_handle(bp, STATS_EVENT_UPDATE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4714 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 4715 | timer_restart: |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4716 | mod_timer(&bp->timer, jiffies + bp->current_interval); |
| 4717 | } |
| 4718 | |
| 4719 | /* end of Statistics */ |
| 4720 | |
| 4721 | /* nic init */ |
| 4722 | |
| 4723 | /* |
| 4724 | * nic init service functions |
| 4725 | */ |
| 4726 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4727 | static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4728 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4729 | int port = BP_PORT(bp); |
| 4730 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4731 | /* "CSTORM" */ |
| 4732 | bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY + |
| 4733 | CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), 0, |
| 4734 | CSTORM_SB_STATUS_BLOCK_U_SIZE / 4); |
| 4735 | bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY + |
| 4736 | CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), 0, |
| 4737 | CSTORM_SB_STATUS_BLOCK_C_SIZE / 4); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4738 | } |
| 4739 | |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 4740 | static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb, |
| 4741 | dma_addr_t mapping, int sb_id) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4742 | { |
| 4743 | int port = BP_PORT(bp); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4744 | int func = BP_FUNC(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4745 | int index; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4746 | u64 section; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4747 | |
| 4748 | /* USTORM */ |
| 4749 | section = ((u64)mapping) + offsetof(struct host_status_block, |
| 4750 | u_status_block); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4751 | sb->u_status_block.status_block_id = sb_id; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4752 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4753 | REG_WR(bp, BAR_CSTRORM_INTMEM + |
| 4754 | CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id), U64_LO(section)); |
| 4755 | REG_WR(bp, BAR_CSTRORM_INTMEM + |
| 4756 | ((CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id)) + 4), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4757 | U64_HI(section)); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4758 | REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_USB_FUNC_OFF + |
| 4759 | CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), func); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4760 | |
| 4761 | for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++) |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4762 | REG_WR16(bp, BAR_CSTRORM_INTMEM + |
| 4763 | CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id, index), 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4764 | |
| 4765 | /* CSTORM */ |
| 4766 | section = ((u64)mapping) + offsetof(struct host_status_block, |
| 4767 | c_status_block); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4768 | sb->c_status_block.status_block_id = sb_id; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4769 | |
| 4770 | REG_WR(bp, BAR_CSTRORM_INTMEM + |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4771 | CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id), U64_LO(section)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4772 | REG_WR(bp, BAR_CSTRORM_INTMEM + |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4773 | ((CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id)) + 4), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4774 | U64_HI(section)); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 4775 | REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF + |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4776 | CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), func); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4777 | |
| 4778 | for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++) |
| 4779 | REG_WR16(bp, BAR_CSTRORM_INTMEM + |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4780 | CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id, index), 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4781 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4782 | bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0); |
| 4783 | } |
| 4784 | |
| 4785 | static void bnx2x_zero_def_sb(struct bnx2x *bp) |
| 4786 | { |
| 4787 | int func = BP_FUNC(bp); |
| 4788 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4789 | bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4790 | TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0, |
| 4791 | sizeof(struct tstorm_def_status_block)/4); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4792 | bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY + |
| 4793 | CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), 0, |
| 4794 | sizeof(struct cstorm_def_status_block_u)/4); |
| 4795 | bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY + |
| 4796 | CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), 0, |
| 4797 | sizeof(struct cstorm_def_status_block_c)/4); |
| 4798 | bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY + |
Eilon Greenstein | 490c3c9 | 2009-03-02 07:59:52 +0000 | [diff] [blame] | 4799 | XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0, |
| 4800 | sizeof(struct xstorm_def_status_block)/4); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4801 | } |
| 4802 | |
| 4803 | static void bnx2x_init_def_sb(struct bnx2x *bp, |
| 4804 | struct host_def_status_block *def_sb, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4805 | dma_addr_t mapping, int sb_id) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4806 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4807 | int port = BP_PORT(bp); |
| 4808 | int func = BP_FUNC(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4809 | int index, val, reg_offset; |
| 4810 | u64 section; |
| 4811 | |
| 4812 | /* ATTN */ |
| 4813 | section = ((u64)mapping) + offsetof(struct host_def_status_block, |
| 4814 | atten_status_block); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4815 | def_sb->atten_status_block.status_block_id = sb_id; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4816 | |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 4817 | bp->attn_state = 0; |
| 4818 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4819 | reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 : |
| 4820 | MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0); |
| 4821 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4822 | for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4823 | bp->attn_group[index].sig[0] = REG_RD(bp, |
| 4824 | reg_offset + 0x10*index); |
| 4825 | bp->attn_group[index].sig[1] = REG_RD(bp, |
| 4826 | reg_offset + 0x4 + 0x10*index); |
| 4827 | bp->attn_group[index].sig[2] = REG_RD(bp, |
| 4828 | reg_offset + 0x8 + 0x10*index); |
| 4829 | bp->attn_group[index].sig[3] = REG_RD(bp, |
| 4830 | reg_offset + 0xc + 0x10*index); |
| 4831 | } |
| 4832 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4833 | reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L : |
| 4834 | HC_REG_ATTN_MSG0_ADDR_L); |
| 4835 | |
| 4836 | REG_WR(bp, reg_offset, U64_LO(section)); |
| 4837 | REG_WR(bp, reg_offset + 4, U64_HI(section)); |
| 4838 | |
| 4839 | reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0); |
| 4840 | |
| 4841 | val = REG_RD(bp, reg_offset); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4842 | val |= sb_id; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4843 | REG_WR(bp, reg_offset, val); |
| 4844 | |
| 4845 | /* USTORM */ |
| 4846 | section = ((u64)mapping) + offsetof(struct host_def_status_block, |
| 4847 | u_def_status_block); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4848 | def_sb->u_def_status_block.status_block_id = sb_id; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4849 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4850 | REG_WR(bp, BAR_CSTRORM_INTMEM + |
| 4851 | CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func), U64_LO(section)); |
| 4852 | REG_WR(bp, BAR_CSTRORM_INTMEM + |
| 4853 | ((CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func)) + 4), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4854 | U64_HI(section)); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4855 | REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_USB_FUNC_OFF + |
| 4856 | CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), func); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4857 | |
| 4858 | for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++) |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4859 | REG_WR16(bp, BAR_CSTRORM_INTMEM + |
| 4860 | CSTORM_DEF_SB_HC_DISABLE_U_OFFSET(func, index), 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4861 | |
| 4862 | /* CSTORM */ |
| 4863 | section = ((u64)mapping) + offsetof(struct host_def_status_block, |
| 4864 | c_def_status_block); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4865 | def_sb->c_def_status_block.status_block_id = sb_id; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4866 | |
| 4867 | REG_WR(bp, BAR_CSTRORM_INTMEM + |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4868 | CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func), U64_LO(section)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4869 | REG_WR(bp, BAR_CSTRORM_INTMEM + |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4870 | ((CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func)) + 4), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4871 | U64_HI(section)); |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 4872 | REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF + |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4873 | CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), func); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4874 | |
| 4875 | for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++) |
| 4876 | REG_WR16(bp, BAR_CSTRORM_INTMEM + |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4877 | CSTORM_DEF_SB_HC_DISABLE_C_OFFSET(func, index), 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4878 | |
| 4879 | /* TSTORM */ |
| 4880 | section = ((u64)mapping) + offsetof(struct host_def_status_block, |
| 4881 | t_def_status_block); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4882 | def_sb->t_def_status_block.status_block_id = sb_id; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4883 | |
| 4884 | REG_WR(bp, BAR_TSTRORM_INTMEM + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4885 | TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4886 | REG_WR(bp, BAR_TSTRORM_INTMEM + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4887 | ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4888 | U64_HI(section)); |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 4889 | REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4890 | TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4891 | |
| 4892 | for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++) |
| 4893 | REG_WR16(bp, BAR_TSTRORM_INTMEM + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4894 | TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4895 | |
| 4896 | /* XSTORM */ |
| 4897 | section = ((u64)mapping) + offsetof(struct host_def_status_block, |
| 4898 | x_def_status_block); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4899 | def_sb->x_def_status_block.status_block_id = sb_id; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4900 | |
| 4901 | REG_WR(bp, BAR_XSTRORM_INTMEM + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4902 | XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4903 | REG_WR(bp, BAR_XSTRORM_INTMEM + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4904 | ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4905 | U64_HI(section)); |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 4906 | REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4907 | XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4908 | |
| 4909 | for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++) |
| 4910 | REG_WR16(bp, BAR_XSTRORM_INTMEM + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4911 | XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4912 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4913 | bp->stats_pending = 0; |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 4914 | bp->set_mac_pending = 0; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 4915 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4916 | bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4917 | } |
| 4918 | |
| 4919 | static void bnx2x_update_coalesce(struct bnx2x *bp) |
| 4920 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4921 | int port = BP_PORT(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4922 | int i; |
| 4923 | |
| 4924 | for_each_queue(bp, i) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4925 | int sb_id = bp->fp[i].sb_id; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4926 | |
| 4927 | /* HC_INDEX_U_ETH_RX_CQ_CONS */ |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4928 | REG_WR8(bp, BAR_CSTRORM_INTMEM + |
| 4929 | CSTORM_SB_HC_TIMEOUT_U_OFFSET(port, sb_id, |
| 4930 | U_SB_ETH_RX_CQ_INDEX), |
Eilon Greenstein | 7d323bf | 2009-11-09 06:09:35 +0000 | [diff] [blame] | 4931 | bp->rx_ticks/(4 * BNX2X_BTR)); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4932 | REG_WR16(bp, BAR_CSTRORM_INTMEM + |
| 4933 | CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id, |
| 4934 | U_SB_ETH_RX_CQ_INDEX), |
Eilon Greenstein | 7d323bf | 2009-11-09 06:09:35 +0000 | [diff] [blame] | 4935 | (bp->rx_ticks/(4 * BNX2X_BTR)) ? 0 : 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4936 | |
| 4937 | /* HC_INDEX_C_ETH_TX_CQ_CONS */ |
| 4938 | REG_WR8(bp, BAR_CSTRORM_INTMEM + |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4939 | CSTORM_SB_HC_TIMEOUT_C_OFFSET(port, sb_id, |
| 4940 | C_SB_ETH_TX_CQ_INDEX), |
Eilon Greenstein | 7d323bf | 2009-11-09 06:09:35 +0000 | [diff] [blame] | 4941 | bp->tx_ticks/(4 * BNX2X_BTR)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4942 | REG_WR16(bp, BAR_CSTRORM_INTMEM + |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 4943 | CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id, |
| 4944 | C_SB_ETH_TX_CQ_INDEX), |
Eilon Greenstein | 7d323bf | 2009-11-09 06:09:35 +0000 | [diff] [blame] | 4945 | (bp->tx_ticks/(4 * BNX2X_BTR)) ? 0 : 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4946 | } |
| 4947 | } |
| 4948 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 4949 | static inline void bnx2x_free_tpa_pool(struct bnx2x *bp, |
| 4950 | struct bnx2x_fastpath *fp, int last) |
| 4951 | { |
| 4952 | int i; |
| 4953 | |
| 4954 | for (i = 0; i < last; i++) { |
| 4955 | struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]); |
| 4956 | struct sk_buff *skb = rx_buf->skb; |
| 4957 | |
| 4958 | if (skb == NULL) { |
| 4959 | DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i); |
| 4960 | continue; |
| 4961 | } |
| 4962 | |
| 4963 | if (fp->tpa_state[i] == BNX2X_TPA_START) |
| 4964 | pci_unmap_single(bp->pdev, |
| 4965 | pci_unmap_addr(rx_buf, mapping), |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 4966 | bp->rx_buf_size, PCI_DMA_FROMDEVICE); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 4967 | |
| 4968 | dev_kfree_skb(skb); |
| 4969 | rx_buf->skb = NULL; |
| 4970 | } |
| 4971 | } |
| 4972 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4973 | static void bnx2x_init_rx_rings(struct bnx2x *bp) |
| 4974 | { |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 4975 | int func = BP_FUNC(bp); |
Eilon Greenstein | 3262623 | 2008-08-13 15:51:07 -0700 | [diff] [blame] | 4976 | int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 : |
| 4977 | ETH_MAX_AGGREGATION_QUEUES_E1H; |
| 4978 | u16 ring_prod, cqe_ring_prod; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4979 | int i, j; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4980 | |
Eilon Greenstein | 87942b4 | 2009-02-12 08:36:49 +0000 | [diff] [blame] | 4981 | bp->rx_buf_size = bp->dev->mtu + ETH_OVREHEAD + BNX2X_RX_ALIGN; |
Eilon Greenstein | 0f00846 | 2009-02-12 08:36:18 +0000 | [diff] [blame] | 4982 | DP(NETIF_MSG_IFUP, |
| 4983 | "mtu %d rx_buf_size %d\n", bp->dev->mtu, bp->rx_buf_size); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4984 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 4985 | if (bp->flags & TPA_ENABLE_FLAG) { |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 4986 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 4987 | for_each_rx_queue(bp, j) { |
Eilon Greenstein | 3262623 | 2008-08-13 15:51:07 -0700 | [diff] [blame] | 4988 | struct bnx2x_fastpath *fp = &bp->fp[j]; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 4989 | |
Eilon Greenstein | 3262623 | 2008-08-13 15:51:07 -0700 | [diff] [blame] | 4990 | for (i = 0; i < max_agg_queues; i++) { |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 4991 | fp->tpa_pool[i].skb = |
| 4992 | netdev_alloc_skb(bp->dev, bp->rx_buf_size); |
| 4993 | if (!fp->tpa_pool[i].skb) { |
| 4994 | BNX2X_ERR("Failed to allocate TPA " |
| 4995 | "skb pool for queue[%d] - " |
| 4996 | "disabling TPA on this " |
| 4997 | "queue!\n", j); |
| 4998 | bnx2x_free_tpa_pool(bp, fp, i); |
| 4999 | fp->disable_tpa = 1; |
| 5000 | break; |
| 5001 | } |
| 5002 | pci_unmap_addr_set((struct sw_rx_bd *) |
| 5003 | &bp->fp->tpa_pool[i], |
| 5004 | mapping, 0); |
| 5005 | fp->tpa_state[i] = BNX2X_TPA_STOP; |
| 5006 | } |
| 5007 | } |
| 5008 | } |
| 5009 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 5010 | for_each_rx_queue(bp, j) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5011 | struct bnx2x_fastpath *fp = &bp->fp[j]; |
| 5012 | |
| 5013 | fp->rx_bd_cons = 0; |
| 5014 | fp->rx_cons_sb = BNX2X_RX_SB_INDEX; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5015 | fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5016 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5017 | /* Mark queue as Rx */ |
| 5018 | fp->is_rx_queue = 1; |
| 5019 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5020 | /* "next page" elements initialization */ |
| 5021 | /* SGE ring */ |
| 5022 | for (i = 1; i <= NUM_RX_SGE_PAGES; i++) { |
| 5023 | struct eth_rx_sge *sge; |
| 5024 | |
| 5025 | sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2]; |
| 5026 | sge->addr_hi = |
| 5027 | cpu_to_le32(U64_HI(fp->rx_sge_mapping + |
| 5028 | BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES))); |
| 5029 | sge->addr_lo = |
| 5030 | cpu_to_le32(U64_LO(fp->rx_sge_mapping + |
| 5031 | BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES))); |
| 5032 | } |
| 5033 | |
| 5034 | bnx2x_init_sge_ring_bit_mask(fp); |
| 5035 | |
| 5036 | /* RX BD ring */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5037 | for (i = 1; i <= NUM_RX_RINGS; i++) { |
| 5038 | struct eth_rx_bd *rx_bd; |
| 5039 | |
| 5040 | rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2]; |
| 5041 | rx_bd->addr_hi = |
| 5042 | cpu_to_le32(U64_HI(fp->rx_desc_mapping + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5043 | BCM_PAGE_SIZE*(i % NUM_RX_RINGS))); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5044 | rx_bd->addr_lo = |
| 5045 | cpu_to_le32(U64_LO(fp->rx_desc_mapping + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5046 | BCM_PAGE_SIZE*(i % NUM_RX_RINGS))); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5047 | } |
| 5048 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5049 | /* CQ ring */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5050 | for (i = 1; i <= NUM_RCQ_RINGS; i++) { |
| 5051 | struct eth_rx_cqe_next_page *nextpg; |
| 5052 | |
| 5053 | nextpg = (struct eth_rx_cqe_next_page *) |
| 5054 | &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1]; |
| 5055 | nextpg->addr_hi = |
| 5056 | cpu_to_le32(U64_HI(fp->rx_comp_mapping + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5057 | BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS))); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5058 | nextpg->addr_lo = |
| 5059 | cpu_to_le32(U64_LO(fp->rx_comp_mapping + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5060 | BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS))); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5061 | } |
| 5062 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5063 | /* Allocate SGEs and initialize the ring elements */ |
| 5064 | for (i = 0, ring_prod = 0; |
| 5065 | i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5066 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5067 | if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) { |
| 5068 | BNX2X_ERR("was only able to allocate " |
| 5069 | "%d rx sges\n", i); |
| 5070 | BNX2X_ERR("disabling TPA for queue[%d]\n", j); |
| 5071 | /* Cleanup already allocated elements */ |
| 5072 | bnx2x_free_rx_sge_range(bp, fp, ring_prod); |
Eilon Greenstein | 3262623 | 2008-08-13 15:51:07 -0700 | [diff] [blame] | 5073 | bnx2x_free_tpa_pool(bp, fp, max_agg_queues); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5074 | fp->disable_tpa = 1; |
| 5075 | ring_prod = 0; |
| 5076 | break; |
| 5077 | } |
| 5078 | ring_prod = NEXT_SGE_IDX(ring_prod); |
| 5079 | } |
| 5080 | fp->rx_sge_prod = ring_prod; |
| 5081 | |
| 5082 | /* Allocate BDs and initialize BD ring */ |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 5083 | fp->rx_comp_cons = 0; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5084 | cqe_ring_prod = ring_prod = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5085 | for (i = 0; i < bp->rx_ring_size; i++) { |
| 5086 | if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) { |
| 5087 | BNX2X_ERR("was only able to allocate " |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 5088 | "%d rx skbs on queue[%d]\n", i, j); |
| 5089 | fp->eth_q_stats.rx_skb_alloc_failed++; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5090 | break; |
| 5091 | } |
| 5092 | ring_prod = NEXT_RX_IDX(ring_prod); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5093 | cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod); |
Ilpo Järvinen | 53e5e96 | 2008-07-25 21:40:45 -0700 | [diff] [blame] | 5094 | WARN_ON(ring_prod <= i); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5095 | } |
| 5096 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5097 | fp->rx_bd_prod = ring_prod; |
| 5098 | /* must not have more available CQEs than BDs */ |
| 5099 | fp->rx_comp_prod = min((u16)(NUM_RCQ_RINGS*RCQ_DESC_CNT), |
| 5100 | cqe_ring_prod); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5101 | fp->rx_pkt = fp->rx_calls = 0; |
| 5102 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5103 | /* Warning! |
| 5104 | * this will generate an interrupt (to the TSTORM) |
| 5105 | * must only be done after chip is initialized |
| 5106 | */ |
| 5107 | bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod, |
| 5108 | fp->rx_sge_prod); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5109 | if (j != 0) |
| 5110 | continue; |
| 5111 | |
| 5112 | REG_WR(bp, BAR_USTRORM_INTMEM + |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5113 | USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5114 | U64_LO(fp->rx_comp_mapping)); |
| 5115 | REG_WR(bp, BAR_USTRORM_INTMEM + |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5116 | USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5117 | U64_HI(fp->rx_comp_mapping)); |
| 5118 | } |
| 5119 | } |
| 5120 | |
| 5121 | static void bnx2x_init_tx_ring(struct bnx2x *bp) |
| 5122 | { |
| 5123 | int i, j; |
| 5124 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 5125 | for_each_tx_queue(bp, j) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5126 | struct bnx2x_fastpath *fp = &bp->fp[j]; |
| 5127 | |
| 5128 | for (i = 1; i <= NUM_TX_RINGS; i++) { |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5129 | struct eth_tx_next_bd *tx_next_bd = |
| 5130 | &fp->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5131 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5132 | tx_next_bd->addr_hi = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5133 | cpu_to_le32(U64_HI(fp->tx_desc_mapping + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5134 | BCM_PAGE_SIZE*(i % NUM_TX_RINGS))); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5135 | tx_next_bd->addr_lo = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5136 | cpu_to_le32(U64_LO(fp->tx_desc_mapping + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5137 | BCM_PAGE_SIZE*(i % NUM_TX_RINGS))); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5138 | } |
| 5139 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5140 | fp->tx_db.data.header.header = DOORBELL_HDR_DB_TYPE; |
| 5141 | fp->tx_db.data.zero_fill1 = 0; |
| 5142 | fp->tx_db.data.prod = 0; |
| 5143 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5144 | fp->tx_pkt_prod = 0; |
| 5145 | fp->tx_pkt_cons = 0; |
| 5146 | fp->tx_bd_prod = 0; |
| 5147 | fp->tx_bd_cons = 0; |
| 5148 | fp->tx_cons_sb = BNX2X_TX_SB_INDEX; |
| 5149 | fp->tx_pkt = 0; |
| 5150 | } |
Eilon Greenstein | 6fe49bb | 2009-08-12 08:23:17 +0000 | [diff] [blame] | 5151 | |
| 5152 | /* clean tx statistics */ |
| 5153 | for_each_rx_queue(bp, i) |
| 5154 | bnx2x_fp(bp, i, tx_pkt) = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5155 | } |
| 5156 | |
| 5157 | static void bnx2x_init_sp_ring(struct bnx2x *bp) |
| 5158 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5159 | int func = BP_FUNC(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5160 | |
| 5161 | spin_lock_init(&bp->spq_lock); |
| 5162 | |
| 5163 | bp->spq_left = MAX_SPQ_PENDING; |
| 5164 | bp->spq_prod_idx = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5165 | bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX; |
| 5166 | bp->spq_prod_bd = bp->spq; |
| 5167 | bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT; |
| 5168 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5169 | REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5170 | U64_LO(bp->spq_mapping)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5171 | REG_WR(bp, |
| 5172 | XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5173 | U64_HI(bp->spq_mapping)); |
| 5174 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5175 | REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5176 | bp->spq_prod_idx); |
| 5177 | } |
| 5178 | |
| 5179 | static void bnx2x_init_context(struct bnx2x *bp) |
| 5180 | { |
| 5181 | int i; |
| 5182 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5183 | for_each_rx_queue(bp, i) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5184 | struct eth_context *context = bnx2x_sp(bp, context[i].eth); |
| 5185 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 5186 | u8 cl_id = fp->cl_id; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5187 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5188 | context->ustorm_st_context.common.sb_index_numbers = |
| 5189 | BNX2X_RX_SB_INDEX_NUM; |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 5190 | context->ustorm_st_context.common.clientId = cl_id; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5191 | context->ustorm_st_context.common.status_block_id = fp->sb_id; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5192 | context->ustorm_st_context.common.flags = |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 5193 | (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT | |
| 5194 | USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS); |
| 5195 | context->ustorm_st_context.common.statistics_counter_id = |
| 5196 | cl_id; |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 5197 | context->ustorm_st_context.common.mc_alignment_log_size = |
Eilon Greenstein | 0f00846 | 2009-02-12 08:36:18 +0000 | [diff] [blame] | 5198 | BNX2X_RX_ALIGN_SHIFT; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5199 | context->ustorm_st_context.common.bd_buff_size = |
Eilon Greenstein | 437cf2f | 2008-09-03 14:38:00 -0700 | [diff] [blame] | 5200 | bp->rx_buf_size; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5201 | context->ustorm_st_context.common.bd_page_base_hi = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5202 | U64_HI(fp->rx_desc_mapping); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5203 | context->ustorm_st_context.common.bd_page_base_lo = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5204 | U64_LO(fp->rx_desc_mapping); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5205 | if (!fp->disable_tpa) { |
| 5206 | context->ustorm_st_context.common.flags |= |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5207 | USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5208 | context->ustorm_st_context.common.sge_buff_size = |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 5209 | (u16)min((u32)SGE_PAGE_SIZE*PAGES_PER_SGE, |
| 5210 | (u32)0xffff); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5211 | context->ustorm_st_context.common.sge_page_base_hi = |
| 5212 | U64_HI(fp->rx_sge_mapping); |
| 5213 | context->ustorm_st_context.common.sge_page_base_lo = |
| 5214 | U64_LO(fp->rx_sge_mapping); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5215 | |
| 5216 | context->ustorm_st_context.common.max_sges_for_packet = |
| 5217 | SGE_PAGE_ALIGN(bp->dev->mtu) >> SGE_PAGE_SHIFT; |
| 5218 | context->ustorm_st_context.common.max_sges_for_packet = |
| 5219 | ((context->ustorm_st_context.common. |
| 5220 | max_sges_for_packet + PAGES_PER_SGE - 1) & |
| 5221 | (~(PAGES_PER_SGE - 1))) >> PAGES_PER_SGE_SHIFT; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5222 | } |
| 5223 | |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 5224 | context->ustorm_ag_context.cdu_usage = |
| 5225 | CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i), |
| 5226 | CDU_REGION_NUMBER_UCM_AG, |
| 5227 | ETH_CONNECTION_TYPE); |
| 5228 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5229 | context->xstorm_ag_context.cdu_reserved = |
| 5230 | CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i), |
| 5231 | CDU_REGION_NUMBER_XCM_AG, |
| 5232 | ETH_CONNECTION_TYPE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5233 | } |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5234 | |
| 5235 | for_each_tx_queue(bp, i) { |
| 5236 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 5237 | struct eth_context *context = |
| 5238 | bnx2x_sp(bp, context[i - bp->num_rx_queues].eth); |
| 5239 | |
| 5240 | context->cstorm_st_context.sb_index_number = |
| 5241 | C_SB_ETH_TX_CQ_INDEX; |
| 5242 | context->cstorm_st_context.status_block_id = fp->sb_id; |
| 5243 | |
| 5244 | context->xstorm_st_context.tx_bd_page_base_hi = |
| 5245 | U64_HI(fp->tx_desc_mapping); |
| 5246 | context->xstorm_st_context.tx_bd_page_base_lo = |
| 5247 | U64_LO(fp->tx_desc_mapping); |
| 5248 | context->xstorm_st_context.statistics_data = (fp->cl_id | |
| 5249 | XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE); |
| 5250 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5251 | } |
| 5252 | |
| 5253 | static void bnx2x_init_ind_table(struct bnx2x *bp) |
| 5254 | { |
Eilon Greenstein | 26c8fa4 | 2009-01-14 21:29:55 -0800 | [diff] [blame] | 5255 | int func = BP_FUNC(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5256 | int i; |
| 5257 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 5258 | if (bp->multi_mode == ETH_RSS_MODE_DISABLED) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5259 | return; |
| 5260 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 5261 | DP(NETIF_MSG_IFUP, |
| 5262 | "Initializing indirection table multi_mode %d\n", bp->multi_mode); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5263 | for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5264 | REG_WR8(bp, BAR_TSTRORM_INTMEM + |
Eilon Greenstein | 26c8fa4 | 2009-01-14 21:29:55 -0800 | [diff] [blame] | 5265 | TSTORM_INDIRECTION_TABLE_OFFSET(func) + i, |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 5266 | bp->fp->cl_id + (i % bp->num_rx_queues)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5267 | } |
| 5268 | |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5269 | static void bnx2x_set_client_config(struct bnx2x *bp) |
| 5270 | { |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5271 | struct tstorm_eth_client_config tstorm_client = {0}; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5272 | int port = BP_PORT(bp); |
| 5273 | int i; |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5274 | |
Eilon Greenstein | e7799c5 | 2009-01-14 21:30:27 -0800 | [diff] [blame] | 5275 | tstorm_client.mtu = bp->dev->mtu; |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5276 | tstorm_client.config_flags = |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 5277 | (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE | |
| 5278 | TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE); |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5279 | #ifdef BCM_VLAN |
Eilon Greenstein | 0c6671b | 2009-01-14 21:26:51 -0800 | [diff] [blame] | 5280 | if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) { |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5281 | tstorm_client.config_flags |= |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 5282 | TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE; |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5283 | DP(NETIF_MSG_IFUP, "vlan removal enabled\n"); |
| 5284 | } |
| 5285 | #endif |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5286 | |
| 5287 | for_each_queue(bp, i) { |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 5288 | tstorm_client.statistics_counter_id = bp->fp[i].cl_id; |
| 5289 | |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5290 | REG_WR(bp, BAR_TSTRORM_INTMEM + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5291 | TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id), |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5292 | ((u32 *)&tstorm_client)[0]); |
| 5293 | REG_WR(bp, BAR_TSTRORM_INTMEM + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5294 | TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4, |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5295 | ((u32 *)&tstorm_client)[1]); |
| 5296 | } |
| 5297 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5298 | DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n", |
| 5299 | ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]); |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5300 | } |
| 5301 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5302 | static void bnx2x_set_storm_rx_mode(struct bnx2x *bp) |
| 5303 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5304 | struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0}; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5305 | int mode = bp->rx_mode; |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 5306 | int mask = bp->rx_mode_cl_mask; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5307 | int func = BP_FUNC(bp); |
Eilon Greenstein | 581ce43 | 2009-07-29 00:20:04 +0000 | [diff] [blame] | 5308 | int port = BP_PORT(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5309 | int i; |
Eilon Greenstein | 581ce43 | 2009-07-29 00:20:04 +0000 | [diff] [blame] | 5310 | /* All but management unicast packets should pass to the host as well */ |
| 5311 | u32 llh_mask = |
| 5312 | NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST | |
| 5313 | NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST | |
| 5314 | NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN | |
| 5315 | NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5316 | |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 5317 | DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5318 | |
| 5319 | switch (mode) { |
| 5320 | case BNX2X_RX_MODE_NONE: /* no Rx */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5321 | tstorm_mac_filter.ucast_drop_all = mask; |
| 5322 | tstorm_mac_filter.mcast_drop_all = mask; |
| 5323 | tstorm_mac_filter.bcast_drop_all = mask; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5324 | break; |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 5325 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5326 | case BNX2X_RX_MODE_NORMAL: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5327 | tstorm_mac_filter.bcast_accept_all = mask; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5328 | break; |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 5329 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5330 | case BNX2X_RX_MODE_ALLMULTI: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5331 | tstorm_mac_filter.mcast_accept_all = mask; |
| 5332 | tstorm_mac_filter.bcast_accept_all = mask; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5333 | break; |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 5334 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5335 | case BNX2X_RX_MODE_PROMISC: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5336 | tstorm_mac_filter.ucast_accept_all = mask; |
| 5337 | tstorm_mac_filter.mcast_accept_all = mask; |
| 5338 | tstorm_mac_filter.bcast_accept_all = mask; |
Eilon Greenstein | 581ce43 | 2009-07-29 00:20:04 +0000 | [diff] [blame] | 5339 | /* pass management unicast packets as well */ |
| 5340 | llh_mask |= NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5341 | break; |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 5342 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5343 | default: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5344 | BNX2X_ERR("BAD rx mode (%d)\n", mode); |
| 5345 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5346 | } |
| 5347 | |
Eilon Greenstein | 581ce43 | 2009-07-29 00:20:04 +0000 | [diff] [blame] | 5348 | REG_WR(bp, |
| 5349 | (port ? NIG_REG_LLH1_BRB1_DRV_MASK : NIG_REG_LLH0_BRB1_DRV_MASK), |
| 5350 | llh_mask); |
| 5351 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5352 | for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) { |
| 5353 | REG_WR(bp, BAR_TSTRORM_INTMEM + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5354 | TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5355 | ((u32 *)&tstorm_mac_filter)[i]); |
| 5356 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5357 | /* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5358 | ((u32 *)&tstorm_mac_filter)[i]); */ |
| 5359 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5360 | |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5361 | if (mode != BNX2X_RX_MODE_NONE) |
| 5362 | bnx2x_set_client_config(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5363 | } |
| 5364 | |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 5365 | static void bnx2x_init_internal_common(struct bnx2x *bp) |
| 5366 | { |
| 5367 | int i; |
| 5368 | |
| 5369 | /* Zero this manually as its initialization is |
| 5370 | currently missing in the initTool */ |
| 5371 | for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++) |
| 5372 | REG_WR(bp, BAR_USTRORM_INTMEM + |
| 5373 | USTORM_AGG_DATA_OFFSET + i * 4, 0); |
| 5374 | } |
| 5375 | |
| 5376 | static void bnx2x_init_internal_port(struct bnx2x *bp) |
| 5377 | { |
| 5378 | int port = BP_PORT(bp); |
| 5379 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5380 | REG_WR(bp, |
| 5381 | BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_U_OFFSET(port), BNX2X_BTR); |
| 5382 | REG_WR(bp, |
| 5383 | BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_C_OFFSET(port), BNX2X_BTR); |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 5384 | REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR); |
| 5385 | REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR); |
| 5386 | } |
| 5387 | |
| 5388 | static void bnx2x_init_internal_func(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5389 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5390 | struct tstorm_eth_function_common_config tstorm_config = {0}; |
| 5391 | struct stats_indication_flags stats_flags = {0}; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5392 | int port = BP_PORT(bp); |
| 5393 | int func = BP_FUNC(bp); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 5394 | int i, j; |
| 5395 | u32 offset; |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 5396 | u16 max_agg_size; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5397 | |
| 5398 | if (is_multi(bp)) { |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 5399 | tstorm_config.config_flags = MULTI_FLAGS(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5400 | tstorm_config.rss_result_mask = MULTI_MASK; |
| 5401 | } |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5402 | |
| 5403 | /* Enable TPA if needed */ |
| 5404 | if (bp->flags & TPA_ENABLE_FLAG) |
| 5405 | tstorm_config.config_flags |= |
| 5406 | TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA; |
| 5407 | |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 5408 | if (IS_E1HMF(bp)) |
| 5409 | tstorm_config.config_flags |= |
| 5410 | TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5411 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5412 | tstorm_config.leading_client_id = BP_L_ID(bp); |
| 5413 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5414 | REG_WR(bp, BAR_TSTRORM_INTMEM + |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5415 | TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5416 | (*(u32 *)&tstorm_config)); |
| 5417 | |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 5418 | bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */ |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 5419 | bp->rx_mode_cl_mask = (1 << BP_L_ID(bp)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5420 | bnx2x_set_storm_rx_mode(bp); |
| 5421 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 5422 | for_each_queue(bp, i) { |
| 5423 | u8 cl_id = bp->fp[i].cl_id; |
| 5424 | |
| 5425 | /* reset xstorm per client statistics */ |
| 5426 | offset = BAR_XSTRORM_INTMEM + |
| 5427 | XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id); |
| 5428 | for (j = 0; |
| 5429 | j < sizeof(struct xstorm_per_client_stats) / 4; j++) |
| 5430 | REG_WR(bp, offset + j*4, 0); |
| 5431 | |
| 5432 | /* reset tstorm per client statistics */ |
| 5433 | offset = BAR_TSTRORM_INTMEM + |
| 5434 | TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id); |
| 5435 | for (j = 0; |
| 5436 | j < sizeof(struct tstorm_per_client_stats) / 4; j++) |
| 5437 | REG_WR(bp, offset + j*4, 0); |
| 5438 | |
| 5439 | /* reset ustorm per client statistics */ |
| 5440 | offset = BAR_USTRORM_INTMEM + |
| 5441 | USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id); |
| 5442 | for (j = 0; |
| 5443 | j < sizeof(struct ustorm_per_client_stats) / 4; j++) |
| 5444 | REG_WR(bp, offset + j*4, 0); |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 5445 | } |
| 5446 | |
| 5447 | /* Init statistics related context */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5448 | stats_flags.collect_eth = 1; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5449 | |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 5450 | REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5451 | ((u32 *)&stats_flags)[0]); |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 5452 | REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5453 | ((u32 *)&stats_flags)[1]); |
| 5454 | |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 5455 | REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5456 | ((u32 *)&stats_flags)[0]); |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 5457 | REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5458 | ((u32 *)&stats_flags)[1]); |
| 5459 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 5460 | REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func), |
| 5461 | ((u32 *)&stats_flags)[0]); |
| 5462 | REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4, |
| 5463 | ((u32 *)&stats_flags)[1]); |
| 5464 | |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 5465 | REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5466 | ((u32 *)&stats_flags)[0]); |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 5467 | REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5468 | ((u32 *)&stats_flags)[1]); |
| 5469 | |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 5470 | REG_WR(bp, BAR_XSTRORM_INTMEM + |
| 5471 | XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func), |
| 5472 | U64_LO(bnx2x_sp_mapping(bp, fw_stats))); |
| 5473 | REG_WR(bp, BAR_XSTRORM_INTMEM + |
| 5474 | XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4, |
| 5475 | U64_HI(bnx2x_sp_mapping(bp, fw_stats))); |
| 5476 | |
| 5477 | REG_WR(bp, BAR_TSTRORM_INTMEM + |
| 5478 | TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func), |
| 5479 | U64_LO(bnx2x_sp_mapping(bp, fw_stats))); |
| 5480 | REG_WR(bp, BAR_TSTRORM_INTMEM + |
| 5481 | TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4, |
| 5482 | U64_HI(bnx2x_sp_mapping(bp, fw_stats))); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5483 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 5484 | REG_WR(bp, BAR_USTRORM_INTMEM + |
| 5485 | USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func), |
| 5486 | U64_LO(bnx2x_sp_mapping(bp, fw_stats))); |
| 5487 | REG_WR(bp, BAR_USTRORM_INTMEM + |
| 5488 | USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4, |
| 5489 | U64_HI(bnx2x_sp_mapping(bp, fw_stats))); |
| 5490 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5491 | if (CHIP_IS_E1H(bp)) { |
| 5492 | REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET, |
| 5493 | IS_E1HMF(bp)); |
| 5494 | REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET, |
| 5495 | IS_E1HMF(bp)); |
| 5496 | REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET, |
| 5497 | IS_E1HMF(bp)); |
| 5498 | REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET, |
| 5499 | IS_E1HMF(bp)); |
| 5500 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5501 | REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func), |
| 5502 | bp->e1hov); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5503 | } |
| 5504 | |
Eilon Greenstein | 4f40f2c | 2009-01-14 21:24:17 -0800 | [diff] [blame] | 5505 | /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */ |
| 5506 | max_agg_size = |
| 5507 | min((u32)(min((u32)8, (u32)MAX_SKB_FRAGS) * |
| 5508 | SGE_PAGE_SIZE * PAGES_PER_SGE), |
| 5509 | (u32)0xffff); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 5510 | for_each_rx_queue(bp, i) { |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5511 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5512 | |
| 5513 | REG_WR(bp, BAR_USTRORM_INTMEM + |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 5514 | USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id), |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5515 | U64_LO(fp->rx_comp_mapping)); |
| 5516 | REG_WR(bp, BAR_USTRORM_INTMEM + |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 5517 | USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id) + 4, |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5518 | U64_HI(fp->rx_comp_mapping)); |
| 5519 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5520 | /* Next page */ |
| 5521 | REG_WR(bp, BAR_USTRORM_INTMEM + |
| 5522 | USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id), |
| 5523 | U64_LO(fp->rx_comp_mapping + BCM_PAGE_SIZE)); |
| 5524 | REG_WR(bp, BAR_USTRORM_INTMEM + |
| 5525 | USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id) + 4, |
| 5526 | U64_HI(fp->rx_comp_mapping + BCM_PAGE_SIZE)); |
| 5527 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5528 | REG_WR16(bp, BAR_USTRORM_INTMEM + |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 5529 | USTORM_MAX_AGG_SIZE_OFFSET(port, fp->cl_id), |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 5530 | max_agg_size); |
| 5531 | } |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 5532 | |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 5533 | /* dropless flow control */ |
| 5534 | if (CHIP_IS_E1H(bp)) { |
| 5535 | struct ustorm_eth_rx_pause_data_e1h rx_pause = {0}; |
| 5536 | |
| 5537 | rx_pause.bd_thr_low = 250; |
| 5538 | rx_pause.cqe_thr_low = 250; |
| 5539 | rx_pause.cos = 1; |
| 5540 | rx_pause.sge_thr_low = 0; |
| 5541 | rx_pause.bd_thr_high = 350; |
| 5542 | rx_pause.cqe_thr_high = 350; |
| 5543 | rx_pause.sge_thr_high = 0; |
| 5544 | |
| 5545 | for_each_rx_queue(bp, i) { |
| 5546 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 5547 | |
| 5548 | if (!fp->disable_tpa) { |
| 5549 | rx_pause.sge_thr_low = 150; |
| 5550 | rx_pause.sge_thr_high = 250; |
| 5551 | } |
| 5552 | |
| 5553 | |
| 5554 | offset = BAR_USTRORM_INTMEM + |
| 5555 | USTORM_ETH_RING_PAUSE_DATA_OFFSET(port, |
| 5556 | fp->cl_id); |
| 5557 | for (j = 0; |
| 5558 | j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4; |
| 5559 | j++) |
| 5560 | REG_WR(bp, offset + j*4, |
| 5561 | ((u32 *)&rx_pause)[j]); |
| 5562 | } |
| 5563 | } |
| 5564 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 5565 | memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port)); |
| 5566 | |
| 5567 | /* Init rate shaping and fairness contexts */ |
| 5568 | if (IS_E1HMF(bp)) { |
| 5569 | int vn; |
| 5570 | |
| 5571 | /* During init there is no active link |
| 5572 | Until link is up, set link rate to 10Gbps */ |
| 5573 | bp->link_vars.line_speed = SPEED_10000; |
| 5574 | bnx2x_init_port_minmax(bp); |
| 5575 | |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 5576 | if (!BP_NOMCP(bp)) |
| 5577 | bp->mf_config = |
| 5578 | SHMEM_RD(bp, mf_cfg.func_mf_config[func].config); |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 5579 | bnx2x_calc_vn_weight_sum(bp); |
| 5580 | |
| 5581 | for (vn = VN_0; vn < E1HVN_MAX; vn++) |
| 5582 | bnx2x_init_vn_minmax(bp, 2*vn + port); |
| 5583 | |
| 5584 | /* Enable rate shaping and fairness */ |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 5585 | bp->cmng.flags.cmng_enables |= |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 5586 | CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN; |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 5587 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 5588 | } else { |
| 5589 | /* rate shaping and fairness are disabled */ |
| 5590 | DP(NETIF_MSG_IFUP, |
| 5591 | "single function mode minmax will be disabled\n"); |
| 5592 | } |
| 5593 | |
| 5594 | |
| 5595 | /* Store it to internal memory */ |
| 5596 | if (bp->port.pmf) |
| 5597 | for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++) |
| 5598 | REG_WR(bp, BAR_XSTRORM_INTMEM + |
| 5599 | XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4, |
| 5600 | ((u32 *)(&bp->cmng))[i]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5601 | } |
| 5602 | |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 5603 | static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code) |
| 5604 | { |
| 5605 | switch (load_code) { |
| 5606 | case FW_MSG_CODE_DRV_LOAD_COMMON: |
| 5607 | bnx2x_init_internal_common(bp); |
| 5608 | /* no break */ |
| 5609 | |
| 5610 | case FW_MSG_CODE_DRV_LOAD_PORT: |
| 5611 | bnx2x_init_internal_port(bp); |
| 5612 | /* no break */ |
| 5613 | |
| 5614 | case FW_MSG_CODE_DRV_LOAD_FUNCTION: |
| 5615 | bnx2x_init_internal_func(bp); |
| 5616 | break; |
| 5617 | |
| 5618 | default: |
| 5619 | BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code); |
| 5620 | break; |
| 5621 | } |
| 5622 | } |
| 5623 | |
| 5624 | static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5625 | { |
| 5626 | int i; |
| 5627 | |
| 5628 | for_each_queue(bp, i) { |
| 5629 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 5630 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5631 | fp->bp = bp; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5632 | fp->state = BNX2X_FP_STATE_CLOSED; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5633 | fp->index = i; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5634 | fp->cl_id = BP_L_ID(bp) + i; |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 5635 | #ifdef BCM_CNIC |
| 5636 | fp->sb_id = fp->cl_id + 1; |
| 5637 | #else |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5638 | fp->sb_id = fp->cl_id; |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 5639 | #endif |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 5640 | /* Suitable Rx and Tx SBs are served by the same client */ |
| 5641 | if (i >= bp->num_rx_queues) |
| 5642 | fp->cl_id -= bp->num_rx_queues; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5643 | DP(NETIF_MSG_IFUP, |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 5644 | "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d sb %d\n", |
| 5645 | i, bp, fp->status_blk, fp->cl_id, fp->sb_id); |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 5646 | bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping, |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 5647 | fp->sb_id); |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 5648 | bnx2x_update_fpsb_idx(fp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5649 | } |
| 5650 | |
Eilon Greenstein | 1611978 | 2009-03-02 07:59:27 +0000 | [diff] [blame] | 5651 | /* ensure status block indices were read */ |
| 5652 | rmb(); |
| 5653 | |
| 5654 | |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 5655 | bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping, |
| 5656 | DEF_SB_ID); |
| 5657 | bnx2x_update_dsb_idx(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5658 | bnx2x_update_coalesce(bp); |
| 5659 | bnx2x_init_rx_rings(bp); |
| 5660 | bnx2x_init_tx_ring(bp); |
| 5661 | bnx2x_init_sp_ring(bp); |
| 5662 | bnx2x_init_context(bp); |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 5663 | bnx2x_init_internal(bp, load_code); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5664 | bnx2x_init_ind_table(bp); |
Eilon Greenstein | 0ef0045 | 2009-01-14 21:31:08 -0800 | [diff] [blame] | 5665 | bnx2x_stats_init(bp); |
| 5666 | |
| 5667 | /* At this point, we are ready for interrupts */ |
| 5668 | atomic_set(&bp->intr_sem, 0); |
| 5669 | |
| 5670 | /* flush all before enabling interrupts */ |
| 5671 | mb(); |
| 5672 | mmiowb(); |
| 5673 | |
Eliezer Tamir | 615f8fd | 2008-02-28 11:54:54 -0800 | [diff] [blame] | 5674 | bnx2x_int_enable(bp); |
Eilon Greenstein | eb8da20 | 2009-07-21 05:47:30 +0000 | [diff] [blame] | 5675 | |
| 5676 | /* Check for SPIO5 */ |
| 5677 | bnx2x_attn_int_deasserted0(bp, |
| 5678 | REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) & |
| 5679 | AEU_INPUTS_ATTN_BITS_SPIO5); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5680 | } |
| 5681 | |
| 5682 | /* end of nic init */ |
| 5683 | |
| 5684 | /* |
| 5685 | * gzip service functions |
| 5686 | */ |
| 5687 | |
| 5688 | static int bnx2x_gunzip_init(struct bnx2x *bp) |
| 5689 | { |
| 5690 | bp->gunzip_buf = pci_alloc_consistent(bp->pdev, FW_BUF_SIZE, |
| 5691 | &bp->gunzip_mapping); |
| 5692 | if (bp->gunzip_buf == NULL) |
| 5693 | goto gunzip_nomem1; |
| 5694 | |
| 5695 | bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL); |
| 5696 | if (bp->strm == NULL) |
| 5697 | goto gunzip_nomem2; |
| 5698 | |
| 5699 | bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(), |
| 5700 | GFP_KERNEL); |
| 5701 | if (bp->strm->workspace == NULL) |
| 5702 | goto gunzip_nomem3; |
| 5703 | |
| 5704 | return 0; |
| 5705 | |
| 5706 | gunzip_nomem3: |
| 5707 | kfree(bp->strm); |
| 5708 | bp->strm = NULL; |
| 5709 | |
| 5710 | gunzip_nomem2: |
| 5711 | pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf, |
| 5712 | bp->gunzip_mapping); |
| 5713 | bp->gunzip_buf = NULL; |
| 5714 | |
| 5715 | gunzip_nomem1: |
| 5716 | printk(KERN_ERR PFX "%s: Cannot allocate firmware buffer for" |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5717 | " un-compression\n", bp->dev->name); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5718 | return -ENOMEM; |
| 5719 | } |
| 5720 | |
| 5721 | static void bnx2x_gunzip_end(struct bnx2x *bp) |
| 5722 | { |
| 5723 | kfree(bp->strm->workspace); |
| 5724 | |
| 5725 | kfree(bp->strm); |
| 5726 | bp->strm = NULL; |
| 5727 | |
| 5728 | if (bp->gunzip_buf) { |
| 5729 | pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf, |
| 5730 | bp->gunzip_mapping); |
| 5731 | bp->gunzip_buf = NULL; |
| 5732 | } |
| 5733 | } |
| 5734 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 5735 | static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5736 | { |
| 5737 | int n, rc; |
| 5738 | |
| 5739 | /* check gzip header */ |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 5740 | if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) { |
| 5741 | BNX2X_ERR("Bad gzip header\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5742 | return -EINVAL; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 5743 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5744 | |
| 5745 | n = 10; |
| 5746 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5747 | #define FNAME 0x8 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5748 | |
| 5749 | if (zbuf[3] & FNAME) |
| 5750 | while ((zbuf[n++] != 0) && (n < len)); |
| 5751 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 5752 | bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5753 | bp->strm->avail_in = len - n; |
| 5754 | bp->strm->next_out = bp->gunzip_buf; |
| 5755 | bp->strm->avail_out = FW_BUF_SIZE; |
| 5756 | |
| 5757 | rc = zlib_inflateInit2(bp->strm, -MAX_WBITS); |
| 5758 | if (rc != Z_OK) |
| 5759 | return rc; |
| 5760 | |
| 5761 | rc = zlib_inflate(bp->strm, Z_FINISH); |
| 5762 | if ((rc != Z_OK) && (rc != Z_STREAM_END)) |
| 5763 | printk(KERN_ERR PFX "%s: Firmware decompression error: %s\n", |
| 5764 | bp->dev->name, bp->strm->msg); |
| 5765 | |
| 5766 | bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out); |
| 5767 | if (bp->gunzip_outlen & 0x3) |
| 5768 | printk(KERN_ERR PFX "%s: Firmware decompression error:" |
| 5769 | " gunzip_outlen (%d) not aligned\n", |
| 5770 | bp->dev->name, bp->gunzip_outlen); |
| 5771 | bp->gunzip_outlen >>= 2; |
| 5772 | |
| 5773 | zlib_inflateEnd(bp->strm); |
| 5774 | |
| 5775 | if (rc == Z_STREAM_END) |
| 5776 | return 0; |
| 5777 | |
| 5778 | return rc; |
| 5779 | } |
| 5780 | |
| 5781 | /* nic load/unload */ |
| 5782 | |
| 5783 | /* |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5784 | * General service functions |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5785 | */ |
| 5786 | |
| 5787 | /* send a NIG loopback debug packet */ |
| 5788 | static void bnx2x_lb_pckt(struct bnx2x *bp) |
| 5789 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5790 | u32 wb_write[3]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5791 | |
| 5792 | /* Ethernet source and destination addresses */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5793 | wb_write[0] = 0x55555555; |
| 5794 | wb_write[1] = 0x55555555; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5795 | wb_write[2] = 0x20; /* SOP */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5796 | REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5797 | |
| 5798 | /* NON-IP protocol */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5799 | wb_write[0] = 0x09000000; |
| 5800 | wb_write[1] = 0x55555555; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5801 | wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5802 | REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5803 | } |
| 5804 | |
| 5805 | /* some of the internal memories |
| 5806 | * are not directly readable from the driver |
| 5807 | * to test them we send debug packets |
| 5808 | */ |
| 5809 | static int bnx2x_int_mem_test(struct bnx2x *bp) |
| 5810 | { |
| 5811 | int factor; |
| 5812 | int count, i; |
| 5813 | u32 val = 0; |
| 5814 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 5815 | if (CHIP_REV_IS_FPGA(bp)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5816 | factor = 120; |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 5817 | else if (CHIP_REV_IS_EMUL(bp)) |
| 5818 | factor = 200; |
| 5819 | else |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5820 | factor = 1; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5821 | |
| 5822 | DP(NETIF_MSG_HW, "start part1\n"); |
| 5823 | |
| 5824 | /* Disable inputs of parser neighbor blocks */ |
| 5825 | REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0); |
| 5826 | REG_WR(bp, TCM_REG_PRS_IFEN, 0x0); |
| 5827 | REG_WR(bp, CFC_REG_DEBUG0, 0x1); |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 5828 | REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5829 | |
| 5830 | /* Write 0 to parser credits for CFC search request */ |
| 5831 | REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0); |
| 5832 | |
| 5833 | /* send Ethernet packet */ |
| 5834 | bnx2x_lb_pckt(bp); |
| 5835 | |
| 5836 | /* TODO do i reset NIG statistic? */ |
| 5837 | /* Wait until NIG register shows 1 packet of size 0x10 */ |
| 5838 | count = 1000 * factor; |
| 5839 | while (count) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5840 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5841 | bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2); |
| 5842 | val = *bnx2x_sp(bp, wb_data[0]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5843 | if (val == 0x10) |
| 5844 | break; |
| 5845 | |
| 5846 | msleep(10); |
| 5847 | count--; |
| 5848 | } |
| 5849 | if (val != 0x10) { |
| 5850 | BNX2X_ERR("NIG timeout val = 0x%x\n", val); |
| 5851 | return -1; |
| 5852 | } |
| 5853 | |
| 5854 | /* Wait until PRS register shows 1 packet */ |
| 5855 | count = 1000 * factor; |
| 5856 | while (count) { |
| 5857 | val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5858 | if (val == 1) |
| 5859 | break; |
| 5860 | |
| 5861 | msleep(10); |
| 5862 | count--; |
| 5863 | } |
| 5864 | if (val != 0x1) { |
| 5865 | BNX2X_ERR("PRS timeout val = 0x%x\n", val); |
| 5866 | return -2; |
| 5867 | } |
| 5868 | |
| 5869 | /* Reset and init BRB, PRS */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5870 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5871 | msleep(50); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5872 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5873 | msleep(50); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 5874 | bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE); |
| 5875 | bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5876 | |
| 5877 | DP(NETIF_MSG_HW, "part2\n"); |
| 5878 | |
| 5879 | /* Disable inputs of parser neighbor blocks */ |
| 5880 | REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0); |
| 5881 | REG_WR(bp, TCM_REG_PRS_IFEN, 0x0); |
| 5882 | REG_WR(bp, CFC_REG_DEBUG0, 0x1); |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 5883 | REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5884 | |
| 5885 | /* Write 0 to parser credits for CFC search request */ |
| 5886 | REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0); |
| 5887 | |
| 5888 | /* send 10 Ethernet packets */ |
| 5889 | for (i = 0; i < 10; i++) |
| 5890 | bnx2x_lb_pckt(bp); |
| 5891 | |
| 5892 | /* Wait until NIG register shows 10 + 1 |
| 5893 | packets of size 11*0x10 = 0xb0 */ |
| 5894 | count = 1000 * factor; |
| 5895 | while (count) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5896 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5897 | bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2); |
| 5898 | val = *bnx2x_sp(bp, wb_data[0]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5899 | if (val == 0xb0) |
| 5900 | break; |
| 5901 | |
| 5902 | msleep(10); |
| 5903 | count--; |
| 5904 | } |
| 5905 | if (val != 0xb0) { |
| 5906 | BNX2X_ERR("NIG timeout val = 0x%x\n", val); |
| 5907 | return -3; |
| 5908 | } |
| 5909 | |
| 5910 | /* Wait until PRS register shows 2 packets */ |
| 5911 | val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS); |
| 5912 | if (val != 2) |
| 5913 | BNX2X_ERR("PRS timeout val = 0x%x\n", val); |
| 5914 | |
| 5915 | /* Write 1 to parser credits for CFC search request */ |
| 5916 | REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1); |
| 5917 | |
| 5918 | /* Wait until PRS register shows 3 packets */ |
| 5919 | msleep(10 * factor); |
| 5920 | /* Wait until NIG register shows 1 packet of size 0x10 */ |
| 5921 | val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS); |
| 5922 | if (val != 3) |
| 5923 | BNX2X_ERR("PRS timeout val = 0x%x\n", val); |
| 5924 | |
| 5925 | /* clear NIG EOP FIFO */ |
| 5926 | for (i = 0; i < 11; i++) |
| 5927 | REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO); |
| 5928 | val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY); |
| 5929 | if (val != 1) { |
| 5930 | BNX2X_ERR("clear of NIG failed\n"); |
| 5931 | return -4; |
| 5932 | } |
| 5933 | |
| 5934 | /* Reset and init BRB, PRS, NIG */ |
| 5935 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03); |
| 5936 | msleep(50); |
| 5937 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03); |
| 5938 | msleep(50); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 5939 | bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE); |
| 5940 | bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 5941 | #ifndef BCM_CNIC |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5942 | /* set NIC mode */ |
| 5943 | REG_WR(bp, PRS_REG_NIC_MODE, 1); |
| 5944 | #endif |
| 5945 | |
| 5946 | /* Enable inputs of parser neighbor blocks */ |
| 5947 | REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff); |
| 5948 | REG_WR(bp, TCM_REG_PRS_IFEN, 0x1); |
| 5949 | REG_WR(bp, CFC_REG_DEBUG0, 0x0); |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 5950 | REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5951 | |
| 5952 | DP(NETIF_MSG_HW, "done\n"); |
| 5953 | |
| 5954 | return 0; /* OK */ |
| 5955 | } |
| 5956 | |
| 5957 | static void enable_blocks_attention(struct bnx2x *bp) |
| 5958 | { |
| 5959 | REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0); |
| 5960 | REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0); |
| 5961 | REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0); |
| 5962 | REG_WR(bp, CFC_REG_CFC_INT_MASK, 0); |
| 5963 | REG_WR(bp, QM_REG_QM_INT_MASK, 0); |
| 5964 | REG_WR(bp, TM_REG_TM_INT_MASK, 0); |
| 5965 | REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0); |
| 5966 | REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0); |
| 5967 | REG_WR(bp, XCM_REG_XCM_INT_MASK, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5968 | /* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */ |
| 5969 | /* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5970 | REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0); |
| 5971 | REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0); |
| 5972 | REG_WR(bp, UCM_REG_UCM_INT_MASK, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5973 | /* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */ |
| 5974 | /* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5975 | REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0); |
| 5976 | REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0); |
| 5977 | REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0); |
| 5978 | REG_WR(bp, CCM_REG_CCM_INT_MASK, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5979 | /* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */ |
| 5980 | /* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */ |
| 5981 | if (CHIP_REV_IS_FPGA(bp)) |
| 5982 | REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000); |
| 5983 | else |
| 5984 | REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5985 | REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0); |
| 5986 | REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0); |
| 5987 | REG_WR(bp, TCM_REG_TCM_INT_MASK, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5988 | /* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */ |
| 5989 | /* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5990 | REG_WR(bp, CDU_REG_CDU_INT_MASK, 0); |
| 5991 | REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5992 | /* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */ |
| 5993 | REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5994 | } |
| 5995 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5996 | |
Eilon Greenstein | 81f75bb | 2009-01-22 03:37:31 +0000 | [diff] [blame] | 5997 | static void bnx2x_reset_common(struct bnx2x *bp) |
| 5998 | { |
| 5999 | /* reset_common */ |
| 6000 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, |
| 6001 | 0xd3ffff7f); |
| 6002 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403); |
| 6003 | } |
| 6004 | |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 6005 | static void bnx2x_init_pxp(struct bnx2x *bp) |
| 6006 | { |
| 6007 | u16 devctl; |
| 6008 | int r_order, w_order; |
| 6009 | |
| 6010 | pci_read_config_word(bp->pdev, |
| 6011 | bp->pcie_cap + PCI_EXP_DEVCTL, &devctl); |
| 6012 | DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl); |
| 6013 | w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5); |
| 6014 | if (bp->mrrs == -1) |
| 6015 | r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12); |
| 6016 | else { |
| 6017 | DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs); |
| 6018 | r_order = bp->mrrs; |
| 6019 | } |
| 6020 | |
| 6021 | bnx2x_init_pxp_arb(bp, r_order, w_order); |
| 6022 | } |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6023 | |
| 6024 | static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp) |
| 6025 | { |
| 6026 | u32 val; |
| 6027 | u8 port; |
| 6028 | u8 is_required = 0; |
| 6029 | |
| 6030 | val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) & |
| 6031 | SHARED_HW_CFG_FAN_FAILURE_MASK; |
| 6032 | |
| 6033 | if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED) |
| 6034 | is_required = 1; |
| 6035 | |
| 6036 | /* |
| 6037 | * The fan failure mechanism is usually related to the PHY type since |
| 6038 | * the power consumption of the board is affected by the PHY. Currently, |
| 6039 | * fan is required for most designs with SFX7101, BCM8727 and BCM8481. |
| 6040 | */ |
| 6041 | else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE) |
| 6042 | for (port = PORT_0; port < PORT_MAX; port++) { |
| 6043 | u32 phy_type = |
| 6044 | SHMEM_RD(bp, dev_info.port_hw_config[port]. |
| 6045 | external_phy_config) & |
| 6046 | PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK; |
| 6047 | is_required |= |
| 6048 | ((phy_type == |
| 6049 | PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) || |
| 6050 | (phy_type == |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 6051 | PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) || |
| 6052 | (phy_type == |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6053 | PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481)); |
| 6054 | } |
| 6055 | |
| 6056 | DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required); |
| 6057 | |
| 6058 | if (is_required == 0) |
| 6059 | return; |
| 6060 | |
| 6061 | /* Fan failure is indicated by SPIO 5 */ |
| 6062 | bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5, |
| 6063 | MISC_REGISTERS_SPIO_INPUT_HI_Z); |
| 6064 | |
| 6065 | /* set to active low mode */ |
| 6066 | val = REG_RD(bp, MISC_REG_SPIO_INT); |
| 6067 | val |= ((1 << MISC_REGISTERS_SPIO_5) << |
| 6068 | MISC_REGISTERS_SPIO_INT_OLD_SET_POS); |
| 6069 | REG_WR(bp, MISC_REG_SPIO_INT, val); |
| 6070 | |
| 6071 | /* enable interrupt to signal the IGU */ |
| 6072 | val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN); |
| 6073 | val |= (1 << MISC_REGISTERS_SPIO_5); |
| 6074 | REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val); |
| 6075 | } |
| 6076 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6077 | static int bnx2x_init_common(struct bnx2x *bp) |
| 6078 | { |
| 6079 | u32 val, i; |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6080 | #ifdef BCM_CNIC |
| 6081 | u32 wb_write[2]; |
| 6082 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6083 | |
| 6084 | DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp)); |
| 6085 | |
Eilon Greenstein | 81f75bb | 2009-01-22 03:37:31 +0000 | [diff] [blame] | 6086 | bnx2x_reset_common(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6087 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff); |
| 6088 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc); |
| 6089 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6090 | bnx2x_init_block(bp, MISC_BLOCK, COMMON_STAGE); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6091 | if (CHIP_IS_E1H(bp)) |
| 6092 | REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp)); |
| 6093 | |
| 6094 | REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100); |
| 6095 | msleep(30); |
| 6096 | REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0); |
| 6097 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6098 | bnx2x_init_block(bp, PXP_BLOCK, COMMON_STAGE); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6099 | if (CHIP_IS_E1(bp)) { |
| 6100 | /* enable HW interrupt from PXP on USDM overflow |
| 6101 | bit 16 on INT_MASK_0 */ |
| 6102 | REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6103 | } |
| 6104 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6105 | bnx2x_init_block(bp, PXP2_BLOCK, COMMON_STAGE); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6106 | bnx2x_init_pxp(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6107 | |
| 6108 | #ifdef __BIG_ENDIAN |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6109 | REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1); |
| 6110 | REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1); |
| 6111 | REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1); |
| 6112 | REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1); |
| 6113 | REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1); |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 6114 | /* make sure this value is 0 */ |
| 6115 | REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6116 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6117 | /* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */ |
| 6118 | REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1); |
| 6119 | REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1); |
| 6120 | REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1); |
| 6121 | REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6122 | #endif |
| 6123 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6124 | REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6125 | #ifdef BCM_CNIC |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6126 | REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5); |
| 6127 | REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5); |
| 6128 | REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6129 | #endif |
| 6130 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6131 | if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp)) |
| 6132 | REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6133 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6134 | /* let the HW do it's magic ... */ |
| 6135 | msleep(100); |
| 6136 | /* finish PXP init */ |
| 6137 | val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE); |
| 6138 | if (val != 1) { |
| 6139 | BNX2X_ERR("PXP2 CFG failed\n"); |
| 6140 | return -EBUSY; |
| 6141 | } |
| 6142 | val = REG_RD(bp, PXP2_REG_RD_INIT_DONE); |
| 6143 | if (val != 1) { |
| 6144 | BNX2X_ERR("PXP2 RD_INIT failed\n"); |
| 6145 | return -EBUSY; |
| 6146 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6147 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6148 | REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0); |
| 6149 | REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6150 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6151 | bnx2x_init_block(bp, DMAE_BLOCK, COMMON_STAGE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6152 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6153 | /* clean the DMAE memory */ |
| 6154 | bp->dmae_ready = 1; |
| 6155 | bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6156 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6157 | bnx2x_init_block(bp, TCM_BLOCK, COMMON_STAGE); |
| 6158 | bnx2x_init_block(bp, UCM_BLOCK, COMMON_STAGE); |
| 6159 | bnx2x_init_block(bp, CCM_BLOCK, COMMON_STAGE); |
| 6160 | bnx2x_init_block(bp, XCM_BLOCK, COMMON_STAGE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6161 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6162 | bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3); |
| 6163 | bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3); |
| 6164 | bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3); |
| 6165 | bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3); |
| 6166 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6167 | bnx2x_init_block(bp, QM_BLOCK, COMMON_STAGE); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6168 | |
| 6169 | #ifdef BCM_CNIC |
| 6170 | wb_write[0] = 0; |
| 6171 | wb_write[1] = 0; |
| 6172 | for (i = 0; i < 64; i++) { |
| 6173 | REG_WR(bp, QM_REG_BASEADDR + i*4, 1024 * 4 * (i%16)); |
| 6174 | bnx2x_init_ind_wr(bp, QM_REG_PTRTBL + i*8, wb_write, 2); |
| 6175 | |
| 6176 | if (CHIP_IS_E1H(bp)) { |
| 6177 | REG_WR(bp, QM_REG_BASEADDR_EXT_A + i*4, 1024*4*(i%16)); |
| 6178 | bnx2x_init_ind_wr(bp, QM_REG_PTRTBL_EXT_A + i*8, |
| 6179 | wb_write, 2); |
| 6180 | } |
| 6181 | } |
| 6182 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6183 | /* soft reset pulse */ |
| 6184 | REG_WR(bp, QM_REG_SOFT_RESET, 1); |
| 6185 | REG_WR(bp, QM_REG_SOFT_RESET, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6186 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6187 | #ifdef BCM_CNIC |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6188 | bnx2x_init_block(bp, TIMERS_BLOCK, COMMON_STAGE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6189 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6190 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6191 | bnx2x_init_block(bp, DQ_BLOCK, COMMON_STAGE); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6192 | REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT); |
| 6193 | if (!CHIP_REV_IS_SLOW(bp)) { |
| 6194 | /* enable hw interrupt from doorbell Q */ |
| 6195 | REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0); |
| 6196 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6197 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6198 | bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE); |
| 6199 | bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE); |
Eilon Greenstein | 26c8fa4 | 2009-01-14 21:29:55 -0800 | [diff] [blame] | 6200 | REG_WR(bp, PRS_REG_A_PRSU_20, 0xf); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6201 | #ifndef BCM_CNIC |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 6202 | /* set NIC mode */ |
| 6203 | REG_WR(bp, PRS_REG_NIC_MODE, 1); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6204 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6205 | if (CHIP_IS_E1H(bp)) |
| 6206 | REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6207 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6208 | bnx2x_init_block(bp, TSDM_BLOCK, COMMON_STAGE); |
| 6209 | bnx2x_init_block(bp, CSDM_BLOCK, COMMON_STAGE); |
| 6210 | bnx2x_init_block(bp, USDM_BLOCK, COMMON_STAGE); |
| 6211 | bnx2x_init_block(bp, XSDM_BLOCK, COMMON_STAGE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6212 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 6213 | bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp)); |
| 6214 | bnx2x_init_fill(bp, USEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp)); |
| 6215 | bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp)); |
| 6216 | bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6217 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6218 | bnx2x_init_block(bp, TSEM_BLOCK, COMMON_STAGE); |
| 6219 | bnx2x_init_block(bp, USEM_BLOCK, COMMON_STAGE); |
| 6220 | bnx2x_init_block(bp, CSEM_BLOCK, COMMON_STAGE); |
| 6221 | bnx2x_init_block(bp, XSEM_BLOCK, COMMON_STAGE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6222 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6223 | /* sync semi rtc */ |
| 6224 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, |
| 6225 | 0x80000000); |
| 6226 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, |
| 6227 | 0x80000000); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6228 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6229 | bnx2x_init_block(bp, UPB_BLOCK, COMMON_STAGE); |
| 6230 | bnx2x_init_block(bp, XPB_BLOCK, COMMON_STAGE); |
| 6231 | bnx2x_init_block(bp, PBF_BLOCK, COMMON_STAGE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6232 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6233 | REG_WR(bp, SRC_REG_SOFT_RST, 1); |
| 6234 | for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4) { |
| 6235 | REG_WR(bp, i, 0xc0cac01a); |
| 6236 | /* TODO: replace with something meaningful */ |
| 6237 | } |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6238 | bnx2x_init_block(bp, SRCH_BLOCK, COMMON_STAGE); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6239 | #ifdef BCM_CNIC |
| 6240 | REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672); |
| 6241 | REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc); |
| 6242 | REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b); |
| 6243 | REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a); |
| 6244 | REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116); |
| 6245 | REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b); |
| 6246 | REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf); |
| 6247 | REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09); |
| 6248 | REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f); |
| 6249 | REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7); |
| 6250 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6251 | REG_WR(bp, SRC_REG_SOFT_RST, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6252 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6253 | if (sizeof(union cdu_context) != 1024) |
| 6254 | /* we currently assume that a context is 1024 bytes */ |
| 6255 | printk(KERN_ALERT PFX "please adjust the size of" |
| 6256 | " cdu_context(%ld)\n", (long)sizeof(union cdu_context)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6257 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6258 | bnx2x_init_block(bp, CDU_BLOCK, COMMON_STAGE); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6259 | val = (4 << 24) + (0 << 12) + 1024; |
| 6260 | REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6261 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6262 | bnx2x_init_block(bp, CFC_BLOCK, COMMON_STAGE); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6263 | REG_WR(bp, CFC_REG_INIT_REG, 0x7FF); |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 6264 | /* enable context validation interrupt from CFC */ |
| 6265 | REG_WR(bp, CFC_REG_CFC_INT_MASK, 0); |
| 6266 | |
| 6267 | /* set the thresholds to prevent CFC/CDU race */ |
| 6268 | REG_WR(bp, CFC_REG_DEBUG0, 0x20020000); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6269 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6270 | bnx2x_init_block(bp, HC_BLOCK, COMMON_STAGE); |
| 6271 | bnx2x_init_block(bp, MISC_AEU_BLOCK, COMMON_STAGE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6272 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6273 | bnx2x_init_block(bp, PXPCS_BLOCK, COMMON_STAGE); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6274 | /* Reset PCIE errors for debug */ |
| 6275 | REG_WR(bp, 0x2814, 0xffffffff); |
| 6276 | REG_WR(bp, 0x3820, 0xffffffff); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6277 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6278 | bnx2x_init_block(bp, EMAC0_BLOCK, COMMON_STAGE); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6279 | bnx2x_init_block(bp, EMAC1_BLOCK, COMMON_STAGE); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6280 | bnx2x_init_block(bp, DBU_BLOCK, COMMON_STAGE); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6281 | bnx2x_init_block(bp, DBG_BLOCK, COMMON_STAGE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6282 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6283 | bnx2x_init_block(bp, NIG_BLOCK, COMMON_STAGE); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6284 | if (CHIP_IS_E1H(bp)) { |
| 6285 | REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp)); |
| 6286 | REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp)); |
| 6287 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6288 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6289 | if (CHIP_REV_IS_SLOW(bp)) |
| 6290 | msleep(200); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6291 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6292 | /* finish CFC init */ |
| 6293 | val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10); |
| 6294 | if (val != 1) { |
| 6295 | BNX2X_ERR("CFC LL_INIT failed\n"); |
| 6296 | return -EBUSY; |
| 6297 | } |
| 6298 | val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10); |
| 6299 | if (val != 1) { |
| 6300 | BNX2X_ERR("CFC AC_INIT failed\n"); |
| 6301 | return -EBUSY; |
| 6302 | } |
| 6303 | val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10); |
| 6304 | if (val != 1) { |
| 6305 | BNX2X_ERR("CFC CAM_INIT failed\n"); |
| 6306 | return -EBUSY; |
| 6307 | } |
| 6308 | REG_WR(bp, CFC_REG_DEBUG0, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6309 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6310 | /* read NIG statistic |
| 6311 | to see if this is our first up since powerup */ |
| 6312 | bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2); |
| 6313 | val = *bnx2x_sp(bp, wb_data[0]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6314 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6315 | /* do internal memory self test */ |
| 6316 | if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) { |
| 6317 | BNX2X_ERR("internal mem self test failed\n"); |
| 6318 | return -EBUSY; |
| 6319 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6320 | |
Eilon Greenstein | 35b19ba | 2009-02-12 08:36:47 +0000 | [diff] [blame] | 6321 | switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) { |
Eilon Greenstein | 46c6a67 | 2009-02-12 08:36:58 +0000 | [diff] [blame] | 6322 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072: |
| 6323 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073: |
| 6324 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726: |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 6325 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727: |
Eilon Greenstein | 46c6a67 | 2009-02-12 08:36:58 +0000 | [diff] [blame] | 6326 | bp->port.need_hw_lock = 1; |
| 6327 | break; |
| 6328 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6329 | default: |
| 6330 | break; |
| 6331 | } |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 6332 | |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6333 | bnx2x_setup_fan_failure_detection(bp); |
| 6334 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6335 | /* clear PXP2 attentions */ |
| 6336 | REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6337 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6338 | enable_blocks_attention(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6339 | |
Yaniv Rosner | 6bbca91 | 2008-08-13 15:57:28 -0700 | [diff] [blame] | 6340 | if (!BP_NOMCP(bp)) { |
| 6341 | bnx2x_acquire_phy_lock(bp); |
| 6342 | bnx2x_common_init_phy(bp, bp->common.shmem_base); |
| 6343 | bnx2x_release_phy_lock(bp); |
| 6344 | } else |
| 6345 | BNX2X_ERR("Bootcode is missing - can not initialize link\n"); |
| 6346 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6347 | return 0; |
| 6348 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6349 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6350 | static int bnx2x_init_port(struct bnx2x *bp) |
| 6351 | { |
| 6352 | int port = BP_PORT(bp); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6353 | int init_stage = port ? PORT1_STAGE : PORT0_STAGE; |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 6354 | u32 low, high; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6355 | u32 val; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6356 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6357 | DP(BNX2X_MSG_MCP, "starting port init port %x\n", port); |
| 6358 | |
| 6359 | REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6360 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6361 | bnx2x_init_block(bp, PXP_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6362 | bnx2x_init_block(bp, PXP2_BLOCK, init_stage); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 6363 | |
| 6364 | bnx2x_init_block(bp, TCM_BLOCK, init_stage); |
| 6365 | bnx2x_init_block(bp, UCM_BLOCK, init_stage); |
| 6366 | bnx2x_init_block(bp, CCM_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6367 | bnx2x_init_block(bp, XCM_BLOCK, init_stage); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6368 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6369 | #ifdef BCM_CNIC |
| 6370 | REG_WR(bp, QM_REG_CONNNUM_0 + port*4, 1024/16 - 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6371 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6372 | bnx2x_init_block(bp, TIMERS_BLOCK, init_stage); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6373 | REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20); |
| 6374 | REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6375 | #endif |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6376 | bnx2x_init_block(bp, DQ_BLOCK, init_stage); |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 6377 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6378 | bnx2x_init_block(bp, BRB1_BLOCK, init_stage); |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 6379 | if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) { |
| 6380 | /* no pause for emulation and FPGA */ |
| 6381 | low = 0; |
| 6382 | high = 513; |
| 6383 | } else { |
| 6384 | if (IS_E1HMF(bp)) |
| 6385 | low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246); |
| 6386 | else if (bp->dev->mtu > 4096) { |
| 6387 | if (bp->flags & ONE_PORT_FLAG) |
| 6388 | low = 160; |
| 6389 | else { |
| 6390 | val = bp->dev->mtu; |
| 6391 | /* (24*1024 + val*4)/256 */ |
| 6392 | low = 96 + (val/64) + ((val % 64) ? 1 : 0); |
| 6393 | } |
| 6394 | } else |
| 6395 | low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160); |
| 6396 | high = low + 56; /* 14*1024/256 */ |
| 6397 | } |
| 6398 | REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low); |
| 6399 | REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high); |
| 6400 | |
| 6401 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6402 | bnx2x_init_block(bp, PRS_BLOCK, init_stage); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 6403 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6404 | bnx2x_init_block(bp, TSDM_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6405 | bnx2x_init_block(bp, CSDM_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6406 | bnx2x_init_block(bp, USDM_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6407 | bnx2x_init_block(bp, XSDM_BLOCK, init_stage); |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 6408 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6409 | bnx2x_init_block(bp, TSEM_BLOCK, init_stage); |
| 6410 | bnx2x_init_block(bp, USEM_BLOCK, init_stage); |
| 6411 | bnx2x_init_block(bp, CSEM_BLOCK, init_stage); |
| 6412 | bnx2x_init_block(bp, XSEM_BLOCK, init_stage); |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 6413 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6414 | bnx2x_init_block(bp, UPB_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6415 | bnx2x_init_block(bp, XPB_BLOCK, init_stage); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6416 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6417 | bnx2x_init_block(bp, PBF_BLOCK, init_stage); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6418 | |
| 6419 | /* configure PBF to work without PAUSE mtu 9000 */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6420 | REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6421 | |
| 6422 | /* update threshold */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6423 | REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6424 | /* update init credit */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6425 | REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6426 | |
| 6427 | /* probe changes */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6428 | REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6429 | msleep(5); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6430 | REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6431 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6432 | #ifdef BCM_CNIC |
| 6433 | bnx2x_init_block(bp, SRCH_BLOCK, init_stage); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6434 | #endif |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6435 | bnx2x_init_block(bp, CDU_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6436 | bnx2x_init_block(bp, CFC_BLOCK, init_stage); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6437 | |
| 6438 | if (CHIP_IS_E1(bp)) { |
| 6439 | REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0); |
| 6440 | REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0); |
| 6441 | } |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6442 | bnx2x_init_block(bp, HC_BLOCK, init_stage); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6443 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6444 | bnx2x_init_block(bp, MISC_AEU_BLOCK, init_stage); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6445 | /* init aeu_mask_attn_func_0/1: |
| 6446 | * - SF mode: bits 3-7 are masked. only bits 0-2 are in use |
| 6447 | * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF |
| 6448 | * bits 4-7 are used for "per vn group attention" */ |
| 6449 | REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, |
| 6450 | (IS_E1HMF(bp) ? 0xF7 : 0x7)); |
| 6451 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6452 | bnx2x_init_block(bp, PXPCS_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6453 | bnx2x_init_block(bp, EMAC0_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6454 | bnx2x_init_block(bp, EMAC1_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6455 | bnx2x_init_block(bp, DBU_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6456 | bnx2x_init_block(bp, DBG_BLOCK, init_stage); |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 6457 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6458 | bnx2x_init_block(bp, NIG_BLOCK, init_stage); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6459 | |
| 6460 | REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1); |
| 6461 | |
| 6462 | if (CHIP_IS_E1H(bp)) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6463 | /* 0x2 disable e1hov, 0x1 enable */ |
| 6464 | REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4, |
| 6465 | (IS_E1HMF(bp) ? 0x1 : 0x2)); |
| 6466 | |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 6467 | { |
| 6468 | REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0); |
| 6469 | REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0); |
| 6470 | REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1); |
| 6471 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6472 | } |
| 6473 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6474 | bnx2x_init_block(bp, MCP_BLOCK, init_stage); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6475 | bnx2x_init_block(bp, DMAE_BLOCK, init_stage); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6476 | |
Eilon Greenstein | 35b19ba | 2009-02-12 08:36:47 +0000 | [diff] [blame] | 6477 | switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) { |
Eilon Greenstein | 589abe3 | 2009-02-12 08:36:55 +0000 | [diff] [blame] | 6478 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726: |
| 6479 | { |
| 6480 | u32 swap_val, swap_override, aeu_gpio_mask, offset; |
| 6481 | |
| 6482 | bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3, |
| 6483 | MISC_REGISTERS_GPIO_INPUT_HI_Z, port); |
| 6484 | |
| 6485 | /* The GPIO should be swapped if the swap register is |
| 6486 | set and active */ |
| 6487 | swap_val = REG_RD(bp, NIG_REG_PORT_SWAP); |
| 6488 | swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE); |
| 6489 | |
| 6490 | /* Select function upon port-swap configuration */ |
| 6491 | if (port == 0) { |
| 6492 | offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0; |
| 6493 | aeu_gpio_mask = (swap_val && swap_override) ? |
| 6494 | AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 : |
| 6495 | AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0; |
| 6496 | } else { |
| 6497 | offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0; |
| 6498 | aeu_gpio_mask = (swap_val && swap_override) ? |
| 6499 | AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 : |
| 6500 | AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1; |
| 6501 | } |
| 6502 | val = REG_RD(bp, offset); |
| 6503 | /* add GPIO3 to group */ |
| 6504 | val |= aeu_gpio_mask; |
| 6505 | REG_WR(bp, offset, val); |
| 6506 | } |
| 6507 | break; |
| 6508 | |
Eilon Greenstein | 35b19ba | 2009-02-12 08:36:47 +0000 | [diff] [blame] | 6509 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101: |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 6510 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727: |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 6511 | /* add SPIO 5 to group 0 */ |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 6512 | { |
| 6513 | u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 : |
| 6514 | MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0); |
| 6515 | val = REG_RD(bp, reg_addr); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 6516 | val |= AEU_INPUTS_ATTN_BITS_SPIO5; |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 6517 | REG_WR(bp, reg_addr, val); |
| 6518 | } |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 6519 | break; |
| 6520 | |
| 6521 | default: |
| 6522 | break; |
| 6523 | } |
| 6524 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 6525 | bnx2x__link_reset(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6526 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6527 | return 0; |
| 6528 | } |
| 6529 | |
| 6530 | #define ILT_PER_FUNC (768/2) |
| 6531 | #define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC) |
| 6532 | /* the phys address is shifted right 12 bits and has an added |
| 6533 | 1=valid bit added to the 53rd bit |
| 6534 | then since this is a wide register(TM) |
| 6535 | we split it into two 32 bit writes |
| 6536 | */ |
| 6537 | #define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF)) |
| 6538 | #define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44))) |
| 6539 | #define PXP_ONE_ILT(x) (((x) << 10) | x) |
| 6540 | #define PXP_ILT_RANGE(f, l) (((l) << 10) | f) |
| 6541 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6542 | #ifdef BCM_CNIC |
| 6543 | #define CNIC_ILT_LINES 127 |
| 6544 | #define CNIC_CTX_PER_ILT 16 |
| 6545 | #else |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6546 | #define CNIC_ILT_LINES 0 |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6547 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6548 | |
| 6549 | static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr) |
| 6550 | { |
| 6551 | int reg; |
| 6552 | |
| 6553 | if (CHIP_IS_E1H(bp)) |
| 6554 | reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8; |
| 6555 | else /* E1 */ |
| 6556 | reg = PXP2_REG_RQ_ONCHIP_AT + index*8; |
| 6557 | |
| 6558 | bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr)); |
| 6559 | } |
| 6560 | |
| 6561 | static int bnx2x_init_func(struct bnx2x *bp) |
| 6562 | { |
| 6563 | int port = BP_PORT(bp); |
| 6564 | int func = BP_FUNC(bp); |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 6565 | u32 addr, val; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6566 | int i; |
| 6567 | |
| 6568 | DP(BNX2X_MSG_MCP, "starting func init func %x\n", func); |
| 6569 | |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 6570 | /* set MSI reconfigure capability */ |
| 6571 | addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0); |
| 6572 | val = REG_RD(bp, addr); |
| 6573 | val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0; |
| 6574 | REG_WR(bp, addr, val); |
| 6575 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6576 | i = FUNC_ILT_BASE(func); |
| 6577 | |
| 6578 | bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context)); |
| 6579 | if (CHIP_IS_E1H(bp)) { |
| 6580 | REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i); |
| 6581 | REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES); |
| 6582 | } else /* E1 */ |
| 6583 | REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4, |
| 6584 | PXP_ILT_RANGE(i, i + CNIC_ILT_LINES)); |
| 6585 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6586 | #ifdef BCM_CNIC |
| 6587 | i += 1 + CNIC_ILT_LINES; |
| 6588 | bnx2x_ilt_wr(bp, i, bp->timers_mapping); |
| 6589 | if (CHIP_IS_E1(bp)) |
| 6590 | REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i)); |
| 6591 | else { |
| 6592 | REG_WR(bp, PXP2_REG_RQ_TM_FIRST_ILT, i); |
| 6593 | REG_WR(bp, PXP2_REG_RQ_TM_LAST_ILT, i); |
| 6594 | } |
| 6595 | |
| 6596 | i++; |
| 6597 | bnx2x_ilt_wr(bp, i, bp->qm_mapping); |
| 6598 | if (CHIP_IS_E1(bp)) |
| 6599 | REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i)); |
| 6600 | else { |
| 6601 | REG_WR(bp, PXP2_REG_RQ_QM_FIRST_ILT, i); |
| 6602 | REG_WR(bp, PXP2_REG_RQ_QM_LAST_ILT, i); |
| 6603 | } |
| 6604 | |
| 6605 | i++; |
| 6606 | bnx2x_ilt_wr(bp, i, bp->t1_mapping); |
| 6607 | if (CHIP_IS_E1(bp)) |
| 6608 | REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i)); |
| 6609 | else { |
| 6610 | REG_WR(bp, PXP2_REG_RQ_SRC_FIRST_ILT, i); |
| 6611 | REG_WR(bp, PXP2_REG_RQ_SRC_LAST_ILT, i); |
| 6612 | } |
| 6613 | |
| 6614 | /* tell the searcher where the T2 table is */ |
| 6615 | REG_WR(bp, SRC_REG_COUNTFREE0 + port*4, 16*1024/64); |
| 6616 | |
| 6617 | bnx2x_wb_wr(bp, SRC_REG_FIRSTFREE0 + port*16, |
| 6618 | U64_LO(bp->t2_mapping), U64_HI(bp->t2_mapping)); |
| 6619 | |
| 6620 | bnx2x_wb_wr(bp, SRC_REG_LASTFREE0 + port*16, |
| 6621 | U64_LO((u64)bp->t2_mapping + 16*1024 - 64), |
| 6622 | U64_HI((u64)bp->t2_mapping + 16*1024 - 64)); |
| 6623 | |
| 6624 | REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, 10); |
| 6625 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6626 | |
| 6627 | if (CHIP_IS_E1H(bp)) { |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 6628 | bnx2x_init_block(bp, MISC_BLOCK, FUNC0_STAGE + func); |
| 6629 | bnx2x_init_block(bp, TCM_BLOCK, FUNC0_STAGE + func); |
| 6630 | bnx2x_init_block(bp, UCM_BLOCK, FUNC0_STAGE + func); |
| 6631 | bnx2x_init_block(bp, CCM_BLOCK, FUNC0_STAGE + func); |
| 6632 | bnx2x_init_block(bp, XCM_BLOCK, FUNC0_STAGE + func); |
| 6633 | bnx2x_init_block(bp, TSEM_BLOCK, FUNC0_STAGE + func); |
| 6634 | bnx2x_init_block(bp, USEM_BLOCK, FUNC0_STAGE + func); |
| 6635 | bnx2x_init_block(bp, CSEM_BLOCK, FUNC0_STAGE + func); |
| 6636 | bnx2x_init_block(bp, XSEM_BLOCK, FUNC0_STAGE + func); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6637 | |
| 6638 | REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1); |
| 6639 | REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov); |
| 6640 | } |
| 6641 | |
| 6642 | /* HC init per function */ |
| 6643 | if (CHIP_IS_E1H(bp)) { |
| 6644 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0); |
| 6645 | |
| 6646 | REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0); |
| 6647 | REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0); |
| 6648 | } |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6649 | bnx2x_init_block(bp, HC_BLOCK, FUNC0_STAGE + func); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6650 | |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 6651 | /* Reset PCIE errors for debug */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6652 | REG_WR(bp, 0x2114, 0xffffffff); |
| 6653 | REG_WR(bp, 0x2120, 0xffffffff); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6654 | |
| 6655 | return 0; |
| 6656 | } |
| 6657 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6658 | static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code) |
| 6659 | { |
| 6660 | int i, rc = 0; |
| 6661 | |
| 6662 | DP(BNX2X_MSG_MCP, "function %d load_code %x\n", |
| 6663 | BP_FUNC(bp), load_code); |
| 6664 | |
| 6665 | bp->dmae_ready = 0; |
| 6666 | mutex_init(&bp->dmae_mutex); |
Eilon Greenstein | 54016b2 | 2009-08-12 08:23:48 +0000 | [diff] [blame] | 6667 | rc = bnx2x_gunzip_init(bp); |
| 6668 | if (rc) |
| 6669 | return rc; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6670 | |
| 6671 | switch (load_code) { |
| 6672 | case FW_MSG_CODE_DRV_LOAD_COMMON: |
| 6673 | rc = bnx2x_init_common(bp); |
| 6674 | if (rc) |
| 6675 | goto init_hw_err; |
| 6676 | /* no break */ |
| 6677 | |
| 6678 | case FW_MSG_CODE_DRV_LOAD_PORT: |
| 6679 | bp->dmae_ready = 1; |
| 6680 | rc = bnx2x_init_port(bp); |
| 6681 | if (rc) |
| 6682 | goto init_hw_err; |
| 6683 | /* no break */ |
| 6684 | |
| 6685 | case FW_MSG_CODE_DRV_LOAD_FUNCTION: |
| 6686 | bp->dmae_ready = 1; |
| 6687 | rc = bnx2x_init_func(bp); |
| 6688 | if (rc) |
| 6689 | goto init_hw_err; |
| 6690 | break; |
| 6691 | |
| 6692 | default: |
| 6693 | BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code); |
| 6694 | break; |
| 6695 | } |
| 6696 | |
| 6697 | if (!BP_NOMCP(bp)) { |
| 6698 | int func = BP_FUNC(bp); |
| 6699 | |
| 6700 | bp->fw_drv_pulse_wr_seq = |
| 6701 | (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) & |
| 6702 | DRV_PULSE_SEQ_MASK); |
Eilon Greenstein | 6fe49bb | 2009-08-12 08:23:17 +0000 | [diff] [blame] | 6703 | DP(BNX2X_MSG_MCP, "drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq); |
| 6704 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6705 | |
| 6706 | /* this needs to be done before gunzip end */ |
| 6707 | bnx2x_zero_def_sb(bp); |
| 6708 | for_each_queue(bp, i) |
| 6709 | bnx2x_zero_sb(bp, BP_L_ID(bp) + i); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6710 | #ifdef BCM_CNIC |
| 6711 | bnx2x_zero_sb(bp, BP_L_ID(bp) + i); |
| 6712 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6713 | |
| 6714 | init_hw_err: |
| 6715 | bnx2x_gunzip_end(bp); |
| 6716 | |
| 6717 | return rc; |
| 6718 | } |
| 6719 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6720 | static void bnx2x_free_mem(struct bnx2x *bp) |
| 6721 | { |
| 6722 | |
| 6723 | #define BNX2X_PCI_FREE(x, y, size) \ |
| 6724 | do { \ |
| 6725 | if (x) { \ |
| 6726 | pci_free_consistent(bp->pdev, size, x, y); \ |
| 6727 | x = NULL; \ |
| 6728 | y = 0; \ |
| 6729 | } \ |
| 6730 | } while (0) |
| 6731 | |
| 6732 | #define BNX2X_FREE(x) \ |
| 6733 | do { \ |
| 6734 | if (x) { \ |
| 6735 | vfree(x); \ |
| 6736 | x = NULL; \ |
| 6737 | } \ |
| 6738 | } while (0) |
| 6739 | |
| 6740 | int i; |
| 6741 | |
| 6742 | /* fastpath */ |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6743 | /* Common */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6744 | for_each_queue(bp, i) { |
| 6745 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6746 | /* status blocks */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6747 | BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk), |
| 6748 | bnx2x_fp(bp, i, status_blk_mapping), |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 6749 | sizeof(struct host_status_block)); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6750 | } |
| 6751 | /* Rx */ |
| 6752 | for_each_rx_queue(bp, i) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6753 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6754 | /* fastpath rx rings: rx_buf rx_desc rx_comp */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6755 | BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring)); |
| 6756 | BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring), |
| 6757 | bnx2x_fp(bp, i, rx_desc_mapping), |
| 6758 | sizeof(struct eth_rx_bd) * NUM_RX_BD); |
| 6759 | |
| 6760 | BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring), |
| 6761 | bnx2x_fp(bp, i, rx_comp_mapping), |
| 6762 | sizeof(struct eth_fast_path_rx_cqe) * |
| 6763 | NUM_RCQ_BD); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6764 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 6765 | /* SGE ring */ |
Eilon Greenstein | 3262623 | 2008-08-13 15:51:07 -0700 | [diff] [blame] | 6766 | BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring)); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 6767 | BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring), |
| 6768 | bnx2x_fp(bp, i, rx_sge_mapping), |
| 6769 | BCM_PAGE_SIZE * NUM_RX_SGE_PAGES); |
| 6770 | } |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6771 | /* Tx */ |
| 6772 | for_each_tx_queue(bp, i) { |
| 6773 | |
| 6774 | /* fastpath tx rings: tx_buf tx_desc */ |
| 6775 | BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring)); |
| 6776 | BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring), |
| 6777 | bnx2x_fp(bp, i, tx_desc_mapping), |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 6778 | sizeof(union eth_tx_bd_types) * NUM_TX_BD); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6779 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6780 | /* end of fastpath */ |
| 6781 | |
| 6782 | BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6783 | sizeof(struct host_def_status_block)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6784 | |
| 6785 | BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6786 | sizeof(struct bnx2x_slowpath)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6787 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6788 | #ifdef BCM_CNIC |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6789 | BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024); |
| 6790 | BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024); |
| 6791 | BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024); |
| 6792 | BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6793 | BNX2X_PCI_FREE(bp->cnic_sb, bp->cnic_sb_mapping, |
| 6794 | sizeof(struct host_status_block)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6795 | #endif |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 6796 | BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6797 | |
| 6798 | #undef BNX2X_PCI_FREE |
| 6799 | #undef BNX2X_KFREE |
| 6800 | } |
| 6801 | |
| 6802 | static int bnx2x_alloc_mem(struct bnx2x *bp) |
| 6803 | { |
| 6804 | |
| 6805 | #define BNX2X_PCI_ALLOC(x, y, size) \ |
| 6806 | do { \ |
| 6807 | x = pci_alloc_consistent(bp->pdev, size, y); \ |
| 6808 | if (x == NULL) \ |
| 6809 | goto alloc_mem_err; \ |
| 6810 | memset(x, 0, size); \ |
| 6811 | } while (0) |
| 6812 | |
| 6813 | #define BNX2X_ALLOC(x, size) \ |
| 6814 | do { \ |
| 6815 | x = vmalloc(size); \ |
| 6816 | if (x == NULL) \ |
| 6817 | goto alloc_mem_err; \ |
| 6818 | memset(x, 0, size); \ |
| 6819 | } while (0) |
| 6820 | |
| 6821 | int i; |
| 6822 | |
| 6823 | /* fastpath */ |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6824 | /* Common */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6825 | for_each_queue(bp, i) { |
| 6826 | bnx2x_fp(bp, i, bp) = bp; |
| 6827 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6828 | /* status blocks */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6829 | BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk), |
| 6830 | &bnx2x_fp(bp, i, status_blk_mapping), |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 6831 | sizeof(struct host_status_block)); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6832 | } |
| 6833 | /* Rx */ |
| 6834 | for_each_rx_queue(bp, i) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6835 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6836 | /* fastpath rx rings: rx_buf rx_desc rx_comp */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6837 | BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring), |
| 6838 | sizeof(struct sw_rx_bd) * NUM_RX_BD); |
| 6839 | BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring), |
| 6840 | &bnx2x_fp(bp, i, rx_desc_mapping), |
| 6841 | sizeof(struct eth_rx_bd) * NUM_RX_BD); |
| 6842 | |
| 6843 | BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring), |
| 6844 | &bnx2x_fp(bp, i, rx_comp_mapping), |
| 6845 | sizeof(struct eth_fast_path_rx_cqe) * |
| 6846 | NUM_RCQ_BD); |
| 6847 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 6848 | /* SGE ring */ |
| 6849 | BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring), |
| 6850 | sizeof(struct sw_rx_page) * NUM_RX_SGE); |
| 6851 | BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring), |
| 6852 | &bnx2x_fp(bp, i, rx_sge_mapping), |
| 6853 | BCM_PAGE_SIZE * NUM_RX_SGE_PAGES); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6854 | } |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6855 | /* Tx */ |
| 6856 | for_each_tx_queue(bp, i) { |
| 6857 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6858 | /* fastpath tx rings: tx_buf tx_desc */ |
| 6859 | BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring), |
| 6860 | sizeof(struct sw_tx_bd) * NUM_TX_BD); |
| 6861 | BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring), |
| 6862 | &bnx2x_fp(bp, i, tx_desc_mapping), |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 6863 | sizeof(union eth_tx_bd_types) * NUM_TX_BD); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6864 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6865 | /* end of fastpath */ |
| 6866 | |
| 6867 | BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping, |
| 6868 | sizeof(struct host_def_status_block)); |
| 6869 | |
| 6870 | BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping, |
| 6871 | sizeof(struct bnx2x_slowpath)); |
| 6872 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6873 | #ifdef BCM_CNIC |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6874 | BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024); |
| 6875 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6876 | /* allocate searcher T2 table |
| 6877 | we allocate 1/4 of alloc num for T2 |
| 6878 | (which is not entered into the ILT) */ |
| 6879 | BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024); |
| 6880 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6881 | /* Initialize T2 (for 1024 connections) */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6882 | for (i = 0; i < 16*1024; i += 64) |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6883 | *(u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6884 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6885 | /* Timer block array (8*MAX_CONN) phys uncached for now 1024 conns */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6886 | BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024); |
| 6887 | |
| 6888 | /* QM queues (128*MAX_CONN) */ |
| 6889 | BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6890 | |
| 6891 | BNX2X_PCI_ALLOC(bp->cnic_sb, &bp->cnic_sb_mapping, |
| 6892 | sizeof(struct host_status_block)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6893 | #endif |
| 6894 | |
| 6895 | /* Slow path ring */ |
| 6896 | BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE); |
| 6897 | |
| 6898 | return 0; |
| 6899 | |
| 6900 | alloc_mem_err: |
| 6901 | bnx2x_free_mem(bp); |
| 6902 | return -ENOMEM; |
| 6903 | |
| 6904 | #undef BNX2X_PCI_ALLOC |
| 6905 | #undef BNX2X_ALLOC |
| 6906 | } |
| 6907 | |
| 6908 | static void bnx2x_free_tx_skbs(struct bnx2x *bp) |
| 6909 | { |
| 6910 | int i; |
| 6911 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6912 | for_each_tx_queue(bp, i) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6913 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 6914 | |
| 6915 | u16 bd_cons = fp->tx_bd_cons; |
| 6916 | u16 sw_prod = fp->tx_pkt_prod; |
| 6917 | u16 sw_cons = fp->tx_pkt_cons; |
| 6918 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6919 | while (sw_cons != sw_prod) { |
| 6920 | bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons)); |
| 6921 | sw_cons++; |
| 6922 | } |
| 6923 | } |
| 6924 | } |
| 6925 | |
| 6926 | static void bnx2x_free_rx_skbs(struct bnx2x *bp) |
| 6927 | { |
| 6928 | int i, j; |
| 6929 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 6930 | for_each_rx_queue(bp, j) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6931 | struct bnx2x_fastpath *fp = &bp->fp[j]; |
| 6932 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6933 | for (i = 0; i < NUM_RX_BD; i++) { |
| 6934 | struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i]; |
| 6935 | struct sk_buff *skb = rx_buf->skb; |
| 6936 | |
| 6937 | if (skb == NULL) |
| 6938 | continue; |
| 6939 | |
| 6940 | pci_unmap_single(bp->pdev, |
| 6941 | pci_unmap_addr(rx_buf, mapping), |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 6942 | bp->rx_buf_size, PCI_DMA_FROMDEVICE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6943 | |
| 6944 | rx_buf->skb = NULL; |
| 6945 | dev_kfree_skb(skb); |
| 6946 | } |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 6947 | if (!fp->disable_tpa) |
Eilon Greenstein | 3262623 | 2008-08-13 15:51:07 -0700 | [diff] [blame] | 6948 | bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ? |
| 6949 | ETH_MAX_AGGREGATION_QUEUES_E1 : |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 6950 | ETH_MAX_AGGREGATION_QUEUES_E1H); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6951 | } |
| 6952 | } |
| 6953 | |
| 6954 | static void bnx2x_free_skbs(struct bnx2x *bp) |
| 6955 | { |
| 6956 | bnx2x_free_tx_skbs(bp); |
| 6957 | bnx2x_free_rx_skbs(bp); |
| 6958 | } |
| 6959 | |
| 6960 | static void bnx2x_free_msix_irqs(struct bnx2x *bp) |
| 6961 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6962 | int i, offset = 1; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6963 | |
| 6964 | free_irq(bp->msix_table[0].vector, bp->dev); |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 6965 | DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n", |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6966 | bp->msix_table[0].vector); |
| 6967 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 6968 | #ifdef BCM_CNIC |
| 6969 | offset++; |
| 6970 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6971 | for_each_queue(bp, i) { |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 6972 | DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq " |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6973 | "state %x\n", i, bp->msix_table[i + offset].vector, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6974 | bnx2x_fp(bp, i, state)); |
| 6975 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6976 | free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6977 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6978 | } |
| 6979 | |
| 6980 | static void bnx2x_free_irq(struct bnx2x *bp) |
| 6981 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6982 | if (bp->flags & USING_MSIX_FLAG) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6983 | bnx2x_free_msix_irqs(bp); |
| 6984 | pci_disable_msix(bp->pdev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6985 | bp->flags &= ~USING_MSIX_FLAG; |
| 6986 | |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 6987 | } else if (bp->flags & USING_MSI_FLAG) { |
| 6988 | free_irq(bp->pdev->irq, bp->dev); |
| 6989 | pci_disable_msi(bp->pdev); |
| 6990 | bp->flags &= ~USING_MSI_FLAG; |
| 6991 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6992 | } else |
| 6993 | free_irq(bp->pdev->irq, bp->dev); |
| 6994 | } |
| 6995 | |
| 6996 | static int bnx2x_enable_msix(struct bnx2x *bp) |
| 6997 | { |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 6998 | int i, rc, offset = 1; |
| 6999 | int igu_vec = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7000 | |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7001 | bp->msix_table[0].entry = igu_vec; |
| 7002 | DP(NETIF_MSG_IFUP, "msix_table[0].entry = %d (slowpath)\n", igu_vec); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7003 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 7004 | #ifdef BCM_CNIC |
| 7005 | igu_vec = BP_L_ID(bp) + offset; |
| 7006 | bp->msix_table[1].entry = igu_vec; |
| 7007 | DP(NETIF_MSG_IFUP, "msix_table[1].entry = %d (CNIC)\n", igu_vec); |
| 7008 | offset++; |
| 7009 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7010 | for_each_queue(bp, i) { |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7011 | igu_vec = BP_L_ID(bp) + offset + i; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7012 | bp->msix_table[i + offset].entry = igu_vec; |
| 7013 | DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d " |
| 7014 | "(fastpath #%u)\n", i + offset, igu_vec, i); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7015 | } |
| 7016 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7017 | rc = pci_enable_msix(bp->pdev, &bp->msix_table[0], |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7018 | BNX2X_NUM_QUEUES(bp) + offset); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7019 | if (rc) { |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7020 | DP(NETIF_MSG_IFUP, "MSI-X is not attainable rc %d\n", rc); |
| 7021 | return rc; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7022 | } |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7023 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7024 | bp->flags |= USING_MSIX_FLAG; |
| 7025 | |
| 7026 | return 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7027 | } |
| 7028 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7029 | static int bnx2x_req_msix_irqs(struct bnx2x *bp) |
| 7030 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7031 | int i, rc, offset = 1; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7032 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7033 | rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0, |
| 7034 | bp->dev->name, bp->dev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7035 | if (rc) { |
| 7036 | BNX2X_ERR("request sp irq failed\n"); |
| 7037 | return -EBUSY; |
| 7038 | } |
| 7039 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 7040 | #ifdef BCM_CNIC |
| 7041 | offset++; |
| 7042 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7043 | for_each_queue(bp, i) { |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7044 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 7045 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7046 | if (i < bp->num_rx_queues) |
| 7047 | sprintf(fp->name, "%s-rx-%d", bp->dev->name, i); |
| 7048 | else |
| 7049 | sprintf(fp->name, "%s-tx-%d", |
| 7050 | bp->dev->name, i - bp->num_rx_queues); |
| 7051 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7052 | rc = request_irq(bp->msix_table[i + offset].vector, |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7053 | bnx2x_msix_fp_int, 0, fp->name, fp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7054 | if (rc) { |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7055 | BNX2X_ERR("request fp #%d irq failed rc %d\n", i, rc); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7056 | bnx2x_free_msix_irqs(bp); |
| 7057 | return -EBUSY; |
| 7058 | } |
| 7059 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7060 | fp->state = BNX2X_FP_STATE_IRQ; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7061 | } |
| 7062 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7063 | i = BNX2X_NUM_QUEUES(bp); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7064 | printk(KERN_INFO PFX "%s: using MSI-X IRQs: sp %d fp[%d] %d" |
| 7065 | " ... fp[%d] %d\n", |
| 7066 | bp->dev->name, bp->msix_table[0].vector, |
| 7067 | 0, bp->msix_table[offset].vector, |
| 7068 | i - 1, bp->msix_table[offset + i - 1].vector); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7069 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7070 | return 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7071 | } |
| 7072 | |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7073 | static int bnx2x_enable_msi(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7074 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7075 | int rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7076 | |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7077 | rc = pci_enable_msi(bp->pdev); |
| 7078 | if (rc) { |
| 7079 | DP(NETIF_MSG_IFUP, "MSI is not attainable\n"); |
| 7080 | return -1; |
| 7081 | } |
| 7082 | bp->flags |= USING_MSI_FLAG; |
| 7083 | |
| 7084 | return 0; |
| 7085 | } |
| 7086 | |
| 7087 | static int bnx2x_req_irq(struct bnx2x *bp) |
| 7088 | { |
| 7089 | unsigned long flags; |
| 7090 | int rc; |
| 7091 | |
| 7092 | if (bp->flags & USING_MSI_FLAG) |
| 7093 | flags = 0; |
| 7094 | else |
| 7095 | flags = IRQF_SHARED; |
| 7096 | |
| 7097 | rc = request_irq(bp->pdev->irq, bnx2x_interrupt, flags, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7098 | bp->dev->name, bp->dev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7099 | if (!rc) |
| 7100 | bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ; |
| 7101 | |
| 7102 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7103 | } |
| 7104 | |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7105 | static void bnx2x_napi_enable(struct bnx2x *bp) |
| 7106 | { |
| 7107 | int i; |
| 7108 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7109 | for_each_rx_queue(bp, i) |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7110 | napi_enable(&bnx2x_fp(bp, i, napi)); |
| 7111 | } |
| 7112 | |
| 7113 | static void bnx2x_napi_disable(struct bnx2x *bp) |
| 7114 | { |
| 7115 | int i; |
| 7116 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7117 | for_each_rx_queue(bp, i) |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7118 | napi_disable(&bnx2x_fp(bp, i, napi)); |
| 7119 | } |
| 7120 | |
| 7121 | static void bnx2x_netif_start(struct bnx2x *bp) |
| 7122 | { |
Eilon Greenstein | e151070 | 2009-07-21 05:47:41 +0000 | [diff] [blame] | 7123 | int intr_sem; |
| 7124 | |
| 7125 | intr_sem = atomic_dec_and_test(&bp->intr_sem); |
| 7126 | smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */ |
| 7127 | |
| 7128 | if (intr_sem) { |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7129 | if (netif_running(bp->dev)) { |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7130 | bnx2x_napi_enable(bp); |
| 7131 | bnx2x_int_enable(bp); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7132 | if (bp->state == BNX2X_STATE_OPEN) |
| 7133 | netif_tx_wake_all_queues(bp->dev); |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7134 | } |
| 7135 | } |
| 7136 | } |
| 7137 | |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 7138 | static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw) |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7139 | { |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 7140 | bnx2x_int_disable_sync(bp, disable_hw); |
Eilon Greenstein | e94d8af | 2009-01-22 03:37:36 +0000 | [diff] [blame] | 7141 | bnx2x_napi_disable(bp); |
Eilon Greenstein | 762d5f6 | 2009-03-02 07:59:56 +0000 | [diff] [blame] | 7142 | netif_tx_disable(bp->dev); |
| 7143 | bp->dev->trans_start = jiffies; /* prevent tx timeout */ |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7144 | } |
| 7145 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7146 | /* |
| 7147 | * Init service functions |
| 7148 | */ |
| 7149 | |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7150 | /** |
| 7151 | * Sets a MAC in a CAM for a few L2 Clients for E1 chip |
| 7152 | * |
| 7153 | * @param bp driver descriptor |
| 7154 | * @param set set or clear an entry (1 or 0) |
| 7155 | * @param mac pointer to a buffer containing a MAC |
| 7156 | * @param cl_bit_vec bit vector of clients to register a MAC for |
| 7157 | * @param cam_offset offset in a CAM to use |
| 7158 | * @param with_bcast set broadcast MAC as well |
| 7159 | */ |
| 7160 | static void bnx2x_set_mac_addr_e1_gen(struct bnx2x *bp, int set, u8 *mac, |
| 7161 | u32 cl_bit_vec, u8 cam_offset, |
| 7162 | u8 with_bcast) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7163 | { |
| 7164 | struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7165 | int port = BP_PORT(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7166 | |
| 7167 | /* CAM allocation |
| 7168 | * unicasts 0-31:port0 32-63:port1 |
| 7169 | * multicast 64-127:port0 128-191:port1 |
| 7170 | */ |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7171 | config->hdr.length = 1 + (with_bcast ? 1 : 0); |
| 7172 | config->hdr.offset = cam_offset; |
| 7173 | config->hdr.client_id = 0xff; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7174 | config->hdr.reserved1 = 0; |
| 7175 | |
| 7176 | /* primary MAC */ |
| 7177 | config->config_table[0].cam_entry.msb_mac_addr = |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7178 | swab16(*(u16 *)&mac[0]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7179 | config->config_table[0].cam_entry.middle_mac_addr = |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7180 | swab16(*(u16 *)&mac[2]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7181 | config->config_table[0].cam_entry.lsb_mac_addr = |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7182 | swab16(*(u16 *)&mac[4]); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7183 | config->config_table[0].cam_entry.flags = cpu_to_le16(port); |
Yitchak Gertner | 3101c2b | 2008-08-13 15:52:28 -0700 | [diff] [blame] | 7184 | if (set) |
| 7185 | config->config_table[0].target_table_entry.flags = 0; |
| 7186 | else |
| 7187 | CAM_INVALIDATE(config->config_table[0]); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7188 | config->config_table[0].target_table_entry.clients_bit_vector = |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7189 | cpu_to_le32(cl_bit_vec); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7190 | config->config_table[0].target_table_entry.vlan_id = 0; |
| 7191 | |
Yitchak Gertner | 3101c2b | 2008-08-13 15:52:28 -0700 | [diff] [blame] | 7192 | DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n", |
| 7193 | (set ? "setting" : "clearing"), |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7194 | config->config_table[0].cam_entry.msb_mac_addr, |
| 7195 | config->config_table[0].cam_entry.middle_mac_addr, |
| 7196 | config->config_table[0].cam_entry.lsb_mac_addr); |
| 7197 | |
| 7198 | /* broadcast */ |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7199 | if (with_bcast) { |
| 7200 | config->config_table[1].cam_entry.msb_mac_addr = |
| 7201 | cpu_to_le16(0xffff); |
| 7202 | config->config_table[1].cam_entry.middle_mac_addr = |
| 7203 | cpu_to_le16(0xffff); |
| 7204 | config->config_table[1].cam_entry.lsb_mac_addr = |
| 7205 | cpu_to_le16(0xffff); |
| 7206 | config->config_table[1].cam_entry.flags = cpu_to_le16(port); |
| 7207 | if (set) |
| 7208 | config->config_table[1].target_table_entry.flags = |
| 7209 | TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST; |
| 7210 | else |
| 7211 | CAM_INVALIDATE(config->config_table[1]); |
| 7212 | config->config_table[1].target_table_entry.clients_bit_vector = |
| 7213 | cpu_to_le32(cl_bit_vec); |
| 7214 | config->config_table[1].target_table_entry.vlan_id = 0; |
| 7215 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7216 | |
| 7217 | bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0, |
| 7218 | U64_HI(bnx2x_sp_mapping(bp, mac_config)), |
| 7219 | U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0); |
| 7220 | } |
| 7221 | |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7222 | /** |
| 7223 | * Sets a MAC in a CAM for a few L2 Clients for E1H chip |
| 7224 | * |
| 7225 | * @param bp driver descriptor |
| 7226 | * @param set set or clear an entry (1 or 0) |
| 7227 | * @param mac pointer to a buffer containing a MAC |
| 7228 | * @param cl_bit_vec bit vector of clients to register a MAC for |
| 7229 | * @param cam_offset offset in a CAM to use |
| 7230 | */ |
| 7231 | static void bnx2x_set_mac_addr_e1h_gen(struct bnx2x *bp, int set, u8 *mac, |
| 7232 | u32 cl_bit_vec, u8 cam_offset) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7233 | { |
| 7234 | struct mac_configuration_cmd_e1h *config = |
| 7235 | (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config); |
| 7236 | |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 7237 | config->hdr.length = 1; |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7238 | config->hdr.offset = cam_offset; |
| 7239 | config->hdr.client_id = 0xff; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7240 | config->hdr.reserved1 = 0; |
| 7241 | |
| 7242 | /* primary MAC */ |
| 7243 | config->config_table[0].msb_mac_addr = |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7244 | swab16(*(u16 *)&mac[0]); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7245 | config->config_table[0].middle_mac_addr = |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7246 | swab16(*(u16 *)&mac[2]); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7247 | config->config_table[0].lsb_mac_addr = |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7248 | swab16(*(u16 *)&mac[4]); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7249 | config->config_table[0].clients_bit_vector = |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7250 | cpu_to_le32(cl_bit_vec); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7251 | config->config_table[0].vlan_id = 0; |
| 7252 | config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov); |
Yitchak Gertner | 3101c2b | 2008-08-13 15:52:28 -0700 | [diff] [blame] | 7253 | if (set) |
| 7254 | config->config_table[0].flags = BP_PORT(bp); |
| 7255 | else |
| 7256 | config->config_table[0].flags = |
| 7257 | MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7258 | |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7259 | DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID mask %d\n", |
Yitchak Gertner | 3101c2b | 2008-08-13 15:52:28 -0700 | [diff] [blame] | 7260 | (set ? "setting" : "clearing"), |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7261 | config->config_table[0].msb_mac_addr, |
| 7262 | config->config_table[0].middle_mac_addr, |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7263 | config->config_table[0].lsb_mac_addr, bp->e1hov, cl_bit_vec); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7264 | |
| 7265 | bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0, |
| 7266 | U64_HI(bnx2x_sp_mapping(bp, mac_config)), |
| 7267 | U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0); |
| 7268 | } |
| 7269 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7270 | static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx, |
| 7271 | int *state_p, int poll) |
| 7272 | { |
| 7273 | /* can take a while if any port is running */ |
Eilon Greenstein | 8b3a0f0 | 2009-02-12 08:37:23 +0000 | [diff] [blame] | 7274 | int cnt = 5000; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7275 | |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 7276 | DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n", |
| 7277 | poll ? "polling" : "waiting", state, idx); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7278 | |
| 7279 | might_sleep(); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7280 | while (cnt--) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7281 | if (poll) { |
| 7282 | bnx2x_rx_int(bp->fp, 10); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7283 | /* if index is different from 0 |
| 7284 | * the reply for some commands will |
Yitchak Gertner | 3101c2b | 2008-08-13 15:52:28 -0700 | [diff] [blame] | 7285 | * be on the non default queue |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7286 | */ |
| 7287 | if (idx) |
| 7288 | bnx2x_rx_int(&bp->fp[idx], 10); |
| 7289 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7290 | |
Yitchak Gertner | 3101c2b | 2008-08-13 15:52:28 -0700 | [diff] [blame] | 7291 | mb(); /* state is changed by bnx2x_sp_event() */ |
Eilon Greenstein | 8b3a0f0 | 2009-02-12 08:37:23 +0000 | [diff] [blame] | 7292 | if (*state_p == state) { |
| 7293 | #ifdef BNX2X_STOP_ON_ERROR |
| 7294 | DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt); |
| 7295 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7296 | return 0; |
Eilon Greenstein | 8b3a0f0 | 2009-02-12 08:37:23 +0000 | [diff] [blame] | 7297 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7298 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7299 | msleep(1); |
Eilon Greenstein | e3553b2 | 2009-08-12 08:23:31 +0000 | [diff] [blame] | 7300 | |
| 7301 | if (bp->panic) |
| 7302 | return -EIO; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7303 | } |
| 7304 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7305 | /* timeout! */ |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 7306 | BNX2X_ERR("timeout %s for state %x on IDX [%d]\n", |
| 7307 | poll ? "polling" : "waiting", state, idx); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7308 | #ifdef BNX2X_STOP_ON_ERROR |
| 7309 | bnx2x_panic(); |
| 7310 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7311 | |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 7312 | return -EBUSY; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7313 | } |
| 7314 | |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7315 | static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set) |
| 7316 | { |
| 7317 | bp->set_mac_pending++; |
| 7318 | smp_wmb(); |
| 7319 | |
| 7320 | bnx2x_set_mac_addr_e1h_gen(bp, set, bp->dev->dev_addr, |
| 7321 | (1 << bp->fp->cl_id), BP_FUNC(bp)); |
| 7322 | |
| 7323 | /* Wait for a completion */ |
| 7324 | bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1); |
| 7325 | } |
| 7326 | |
| 7327 | static void bnx2x_set_eth_mac_addr_e1(struct bnx2x *bp, int set) |
| 7328 | { |
| 7329 | bp->set_mac_pending++; |
| 7330 | smp_wmb(); |
| 7331 | |
| 7332 | bnx2x_set_mac_addr_e1_gen(bp, set, bp->dev->dev_addr, |
| 7333 | (1 << bp->fp->cl_id), (BP_PORT(bp) ? 32 : 0), |
| 7334 | 1); |
| 7335 | |
| 7336 | /* Wait for a completion */ |
| 7337 | bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1); |
| 7338 | } |
| 7339 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 7340 | #ifdef BCM_CNIC |
| 7341 | /** |
| 7342 | * Set iSCSI MAC(s) at the next enties in the CAM after the ETH |
| 7343 | * MAC(s). This function will wait until the ramdord completion |
| 7344 | * returns. |
| 7345 | * |
| 7346 | * @param bp driver handle |
| 7347 | * @param set set or clear the CAM entry |
| 7348 | * |
| 7349 | * @return 0 if cussess, -ENODEV if ramrod doesn't return. |
| 7350 | */ |
| 7351 | static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp, int set) |
| 7352 | { |
| 7353 | u32 cl_bit_vec = (1 << BCM_ISCSI_ETH_CL_ID); |
| 7354 | |
| 7355 | bp->set_mac_pending++; |
| 7356 | smp_wmb(); |
| 7357 | |
| 7358 | /* Send a SET_MAC ramrod */ |
| 7359 | if (CHIP_IS_E1(bp)) |
| 7360 | bnx2x_set_mac_addr_e1_gen(bp, set, bp->iscsi_mac, |
| 7361 | cl_bit_vec, (BP_PORT(bp) ? 32 : 0) + 2, |
| 7362 | 1); |
| 7363 | else |
| 7364 | /* CAM allocation for E1H |
| 7365 | * unicasts: by func number |
| 7366 | * multicast: 20+FUNC*20, 20 each |
| 7367 | */ |
| 7368 | bnx2x_set_mac_addr_e1h_gen(bp, set, bp->iscsi_mac, |
| 7369 | cl_bit_vec, E1H_FUNC_MAX + BP_FUNC(bp)); |
| 7370 | |
| 7371 | /* Wait for a completion when setting */ |
| 7372 | bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1); |
| 7373 | |
| 7374 | return 0; |
| 7375 | } |
| 7376 | #endif |
| 7377 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7378 | static int bnx2x_setup_leading(struct bnx2x *bp) |
| 7379 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7380 | int rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7381 | |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 7382 | /* reset IGU state */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7383 | bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7384 | |
| 7385 | /* SETUP ramrod */ |
| 7386 | bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0); |
| 7387 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7388 | /* Wait for completion */ |
| 7389 | rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7390 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7391 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7392 | } |
| 7393 | |
| 7394 | static int bnx2x_setup_multi(struct bnx2x *bp, int index) |
| 7395 | { |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7396 | struct bnx2x_fastpath *fp = &bp->fp[index]; |
| 7397 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7398 | /* reset IGU state */ |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7399 | bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7400 | |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 7401 | /* SETUP ramrod */ |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7402 | fp->state = BNX2X_FP_STATE_OPENING; |
| 7403 | bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0, |
| 7404 | fp->cl_id, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7405 | |
| 7406 | /* Wait for completion */ |
| 7407 | return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index, |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7408 | &(fp->state), 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7409 | } |
| 7410 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7411 | static int bnx2x_poll(struct napi_struct *napi, int budget); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7412 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7413 | static void bnx2x_set_int_mode_msix(struct bnx2x *bp, int *num_rx_queues_out, |
| 7414 | int *num_tx_queues_out) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7415 | { |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7416 | int _num_rx_queues = 0, _num_tx_queues = 0; |
| 7417 | |
| 7418 | switch (bp->multi_mode) { |
| 7419 | case ETH_RSS_MODE_DISABLED: |
| 7420 | _num_rx_queues = 1; |
| 7421 | _num_tx_queues = 1; |
| 7422 | break; |
| 7423 | |
| 7424 | case ETH_RSS_MODE_REGULAR: |
| 7425 | if (num_rx_queues) |
| 7426 | _num_rx_queues = min_t(u32, num_rx_queues, |
| 7427 | BNX2X_MAX_QUEUES(bp)); |
| 7428 | else |
| 7429 | _num_rx_queues = min_t(u32, num_online_cpus(), |
| 7430 | BNX2X_MAX_QUEUES(bp)); |
| 7431 | |
| 7432 | if (num_tx_queues) |
| 7433 | _num_tx_queues = min_t(u32, num_tx_queues, |
| 7434 | BNX2X_MAX_QUEUES(bp)); |
| 7435 | else |
| 7436 | _num_tx_queues = min_t(u32, num_online_cpus(), |
| 7437 | BNX2X_MAX_QUEUES(bp)); |
| 7438 | |
| 7439 | /* There must be not more Tx queues than Rx queues */ |
| 7440 | if (_num_tx_queues > _num_rx_queues) { |
| 7441 | BNX2X_ERR("number of tx queues (%d) > " |
| 7442 | "number of rx queues (%d)" |
| 7443 | " defaulting to %d\n", |
| 7444 | _num_tx_queues, _num_rx_queues, |
| 7445 | _num_rx_queues); |
| 7446 | _num_tx_queues = _num_rx_queues; |
| 7447 | } |
| 7448 | break; |
| 7449 | |
| 7450 | |
| 7451 | default: |
| 7452 | _num_rx_queues = 1; |
| 7453 | _num_tx_queues = 1; |
| 7454 | break; |
| 7455 | } |
| 7456 | |
| 7457 | *num_rx_queues_out = _num_rx_queues; |
| 7458 | *num_tx_queues_out = _num_tx_queues; |
| 7459 | } |
| 7460 | |
| 7461 | static int bnx2x_set_int_mode(struct bnx2x *bp) |
| 7462 | { |
| 7463 | int rc = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7464 | |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7465 | switch (int_mode) { |
| 7466 | case INT_MODE_INTx: |
| 7467 | case INT_MODE_MSI: |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7468 | bp->num_rx_queues = 1; |
| 7469 | bp->num_tx_queues = 1; |
| 7470 | DP(NETIF_MSG_IFUP, "set number of queues to 1\n"); |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7471 | break; |
| 7472 | |
| 7473 | case INT_MODE_MSIX: |
| 7474 | default: |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7475 | /* Set interrupt mode according to bp->multi_mode value */ |
| 7476 | bnx2x_set_int_mode_msix(bp, &bp->num_rx_queues, |
| 7477 | &bp->num_tx_queues); |
| 7478 | |
| 7479 | DP(NETIF_MSG_IFUP, "set number of queues to: rx %d tx %d\n", |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7480 | bp->num_rx_queues, bp->num_tx_queues); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7481 | |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7482 | /* if we can't use MSI-X we only need one fp, |
| 7483 | * so try to enable MSI-X with the requested number of fp's |
| 7484 | * and fallback to MSI or legacy INTx with one fp |
| 7485 | */ |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7486 | rc = bnx2x_enable_msix(bp); |
| 7487 | if (rc) { |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7488 | /* failed to enable MSI-X */ |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7489 | bp->num_rx_queues = 1; |
| 7490 | bp->num_tx_queues = 1; |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7491 | } |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7492 | break; |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7493 | } |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7494 | bp->dev->real_num_tx_queues = bp->num_tx_queues; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7495 | return rc; |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7496 | } |
| 7497 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 7498 | #ifdef BCM_CNIC |
| 7499 | static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd); |
| 7500 | static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp); |
| 7501 | #endif |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7502 | |
| 7503 | /* must be called with rtnl_lock */ |
| 7504 | static int bnx2x_nic_load(struct bnx2x *bp, int load_mode) |
| 7505 | { |
| 7506 | u32 load_code; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7507 | int i, rc; |
| 7508 | |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7509 | #ifdef BNX2X_STOP_ON_ERROR |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7510 | if (unlikely(bp->panic)) |
| 7511 | return -EPERM; |
| 7512 | #endif |
| 7513 | |
| 7514 | bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD; |
| 7515 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7516 | rc = bnx2x_set_int_mode(bp); |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7517 | |
| 7518 | if (bnx2x_alloc_mem(bp)) |
| 7519 | return -ENOMEM; |
| 7520 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7521 | for_each_rx_queue(bp, i) |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7522 | bnx2x_fp(bp, i, disable_tpa) = |
| 7523 | ((bp->flags & TPA_ENABLE_FLAG) == 0); |
| 7524 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7525 | for_each_rx_queue(bp, i) |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7526 | netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi), |
| 7527 | bnx2x_poll, 128); |
| 7528 | |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7529 | bnx2x_napi_enable(bp); |
| 7530 | |
| 7531 | if (bp->flags & USING_MSIX_FLAG) { |
| 7532 | rc = bnx2x_req_msix_irqs(bp); |
| 7533 | if (rc) { |
| 7534 | pci_disable_msix(bp->pdev); |
| 7535 | goto load_error1; |
| 7536 | } |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7537 | } else { |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7538 | /* Fall to INTx if failed to enable MSI-X due to lack of |
| 7539 | memory (in bnx2x_set_int_mode()) */ |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7540 | if ((rc != -ENOMEM) && (int_mode != INT_MODE_INTx)) |
| 7541 | bnx2x_enable_msi(bp); |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7542 | bnx2x_ack_int(bp); |
| 7543 | rc = bnx2x_req_irq(bp); |
| 7544 | if (rc) { |
| 7545 | BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc); |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7546 | if (bp->flags & USING_MSI_FLAG) |
| 7547 | pci_disable_msi(bp->pdev); |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7548 | goto load_error1; |
| 7549 | } |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7550 | if (bp->flags & USING_MSI_FLAG) { |
| 7551 | bp->dev->irq = bp->pdev->irq; |
| 7552 | printk(KERN_INFO PFX "%s: using MSI IRQ %d\n", |
| 7553 | bp->dev->name, bp->pdev->irq); |
| 7554 | } |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7555 | } |
| 7556 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7557 | /* Send LOAD_REQUEST command to MCP |
| 7558 | Returns the type of LOAD command: |
| 7559 | if it is the first port to be initialized |
| 7560 | common blocks should be initialized, otherwise - not |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7561 | */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7562 | if (!BP_NOMCP(bp)) { |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 7563 | load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ); |
| 7564 | if (!load_code) { |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7565 | BNX2X_ERR("MCP response failure, aborting\n"); |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7566 | rc = -EBUSY; |
| 7567 | goto load_error2; |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 7568 | } |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7569 | if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) { |
| 7570 | rc = -EBUSY; /* other port in diagnostic mode */ |
| 7571 | goto load_error2; |
| 7572 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7573 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7574 | } else { |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7575 | int port = BP_PORT(bp); |
| 7576 | |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 7577 | DP(NETIF_MSG_IFUP, "NO MCP - load counts %d, %d, %d\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7578 | load_count[0], load_count[1], load_count[2]); |
| 7579 | load_count[0]++; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7580 | load_count[1 + port]++; |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 7581 | DP(NETIF_MSG_IFUP, "NO MCP - new load counts %d, %d, %d\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7582 | load_count[0], load_count[1], load_count[2]); |
| 7583 | if (load_count[0] == 1) |
| 7584 | load_code = FW_MSG_CODE_DRV_LOAD_COMMON; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7585 | else if (load_count[1 + port] == 1) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7586 | load_code = FW_MSG_CODE_DRV_LOAD_PORT; |
| 7587 | else |
| 7588 | load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7589 | } |
| 7590 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7591 | if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) || |
| 7592 | (load_code == FW_MSG_CODE_DRV_LOAD_PORT)) |
| 7593 | bp->port.pmf = 1; |
| 7594 | else |
| 7595 | bp->port.pmf = 0; |
| 7596 | DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf); |
| 7597 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7598 | /* Initialize HW */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7599 | rc = bnx2x_init_hw(bp, load_code); |
| 7600 | if (rc) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7601 | BNX2X_ERR("HW init failed, aborting\n"); |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7602 | goto load_error2; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7603 | } |
| 7604 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7605 | /* Setup NIC internals and enable interrupts */ |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 7606 | bnx2x_nic_init(bp, load_code); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7607 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 7608 | if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) && |
| 7609 | (bp->common.shmem2_base)) |
| 7610 | SHMEM2_WR(bp, dcc_support, |
| 7611 | (SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV | |
| 7612 | SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV)); |
| 7613 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7614 | /* Send LOAD_DONE command to MCP */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7615 | if (!BP_NOMCP(bp)) { |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 7616 | load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE); |
| 7617 | if (!load_code) { |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7618 | BNX2X_ERR("MCP response failure, aborting\n"); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7619 | rc = -EBUSY; |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7620 | goto load_error3; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7621 | } |
| 7622 | } |
| 7623 | |
| 7624 | bp->state = BNX2X_STATE_OPENING_WAIT4_PORT; |
| 7625 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7626 | rc = bnx2x_setup_leading(bp); |
| 7627 | if (rc) { |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7628 | BNX2X_ERR("Setup leading failed!\n"); |
Eilon Greenstein | e3553b2 | 2009-08-12 08:23:31 +0000 | [diff] [blame] | 7629 | #ifndef BNX2X_STOP_ON_ERROR |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7630 | goto load_error3; |
Eilon Greenstein | e3553b2 | 2009-08-12 08:23:31 +0000 | [diff] [blame] | 7631 | #else |
| 7632 | bp->panic = 1; |
| 7633 | return -EBUSY; |
| 7634 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7635 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7636 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7637 | if (CHIP_IS_E1H(bp)) |
| 7638 | if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) { |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 7639 | DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n"); |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 7640 | bp->flags |= MF_FUNC_DIS; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7641 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7642 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7643 | if (bp->state == BNX2X_STATE_OPEN) { |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 7644 | #ifdef BCM_CNIC |
| 7645 | /* Enable Timer scan */ |
| 7646 | REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 1); |
| 7647 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7648 | for_each_nondefault_queue(bp, i) { |
| 7649 | rc = bnx2x_setup_multi(bp, i); |
| 7650 | if (rc) |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 7651 | #ifdef BCM_CNIC |
| 7652 | goto load_error4; |
| 7653 | #else |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7654 | goto load_error3; |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 7655 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7656 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7657 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7658 | if (CHIP_IS_E1(bp)) |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7659 | bnx2x_set_eth_mac_addr_e1(bp, 1); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7660 | else |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7661 | bnx2x_set_eth_mac_addr_e1h(bp, 1); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 7662 | #ifdef BCM_CNIC |
| 7663 | /* Set iSCSI L2 MAC */ |
| 7664 | mutex_lock(&bp->cnic_mutex); |
| 7665 | if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD) { |
| 7666 | bnx2x_set_iscsi_eth_mac_addr(bp, 1); |
| 7667 | bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET; |
| 7668 | } |
| 7669 | mutex_unlock(&bp->cnic_mutex); |
| 7670 | #endif |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7671 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7672 | |
| 7673 | if (bp->port.pmf) |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 7674 | bnx2x_initial_phy_init(bp, load_mode); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7675 | |
| 7676 | /* Start fast path */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7677 | switch (load_mode) { |
| 7678 | case LOAD_NORMAL: |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7679 | if (bp->state == BNX2X_STATE_OPEN) { |
| 7680 | /* Tx queue should be only reenabled */ |
| 7681 | netif_tx_wake_all_queues(bp->dev); |
| 7682 | } |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7683 | /* Initialize the receive filter. */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7684 | bnx2x_set_rx_mode(bp->dev); |
| 7685 | break; |
| 7686 | |
| 7687 | case LOAD_OPEN: |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7688 | netif_tx_start_all_queues(bp->dev); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7689 | if (bp->state != BNX2X_STATE_OPEN) |
| 7690 | netif_tx_disable(bp->dev); |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7691 | /* Initialize the receive filter. */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7692 | bnx2x_set_rx_mode(bp->dev); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7693 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7694 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7695 | case LOAD_DIAG: |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7696 | /* Initialize the receive filter. */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7697 | bnx2x_set_rx_mode(bp->dev); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7698 | bp->state = BNX2X_STATE_DIAG; |
| 7699 | break; |
| 7700 | |
| 7701 | default: |
| 7702 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7703 | } |
| 7704 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7705 | if (!bp->port.pmf) |
| 7706 | bnx2x__link_status_update(bp); |
| 7707 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7708 | /* start the timer */ |
| 7709 | mod_timer(&bp->timer, jiffies + bp->current_interval); |
| 7710 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 7711 | #ifdef BCM_CNIC |
| 7712 | bnx2x_setup_cnic_irq_info(bp); |
| 7713 | if (bp->state == BNX2X_STATE_OPEN) |
| 7714 | bnx2x_cnic_notify(bp, CNIC_CTL_START_CMD); |
| 7715 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7716 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7717 | return 0; |
| 7718 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 7719 | #ifdef BCM_CNIC |
| 7720 | load_error4: |
| 7721 | /* Disable Timer scan */ |
| 7722 | REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 0); |
| 7723 | #endif |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7724 | load_error3: |
| 7725 | bnx2x_int_disable_sync(bp, 1); |
| 7726 | if (!BP_NOMCP(bp)) { |
| 7727 | bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP); |
| 7728 | bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE); |
| 7729 | } |
| 7730 | bp->port.pmf = 0; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 7731 | /* Free SKBs, SGEs, TPA pool and driver internals */ |
| 7732 | bnx2x_free_skbs(bp); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7733 | for_each_rx_queue(bp, i) |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 7734 | bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE); |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7735 | load_error2: |
Yitchak Gertner | d101463 | 2008-08-25 15:25:45 -0700 | [diff] [blame] | 7736 | /* Release IRQs */ |
| 7737 | bnx2x_free_irq(bp); |
Eilon Greenstein | 2dfe0e1 | 2009-01-22 03:37:44 +0000 | [diff] [blame] | 7738 | load_error1: |
| 7739 | bnx2x_napi_disable(bp); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7740 | for_each_rx_queue(bp, i) |
Eilon Greenstein | 7cde1c8 | 2009-01-22 06:01:25 +0000 | [diff] [blame] | 7741 | netif_napi_del(&bnx2x_fp(bp, i, napi)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7742 | bnx2x_free_mem(bp); |
| 7743 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7744 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7745 | } |
| 7746 | |
| 7747 | static int bnx2x_stop_multi(struct bnx2x *bp, int index) |
| 7748 | { |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7749 | struct bnx2x_fastpath *fp = &bp->fp[index]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7750 | int rc; |
| 7751 | |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 7752 | /* halt the connection */ |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7753 | fp->state = BNX2X_FP_STATE_HALTING; |
| 7754 | bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7755 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7756 | /* Wait for completion */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7757 | rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index, |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7758 | &(fp->state), 1); |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 7759 | if (rc) /* timeout */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7760 | return rc; |
| 7761 | |
| 7762 | /* delete cfc entry */ |
| 7763 | bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1); |
| 7764 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7765 | /* Wait for completion */ |
| 7766 | rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index, |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7767 | &(fp->state), 1); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7768 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7769 | } |
| 7770 | |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7771 | static int bnx2x_stop_leading(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7772 | { |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 7773 | __le16 dsb_sp_prod_idx; |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 7774 | /* if the other port is handling traffic, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7775 | this can take a lot of time */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7776 | int cnt = 500; |
| 7777 | int rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7778 | |
| 7779 | might_sleep(); |
| 7780 | |
| 7781 | /* Send HALT ramrod */ |
| 7782 | bp->fp[0].state = BNX2X_FP_STATE_HALTING; |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 7783 | bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, bp->fp->cl_id, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7784 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7785 | /* Wait for completion */ |
| 7786 | rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0, |
| 7787 | &(bp->fp[0].state), 1); |
| 7788 | if (rc) /* timeout */ |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7789 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7790 | |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 7791 | dsb_sp_prod_idx = *bp->dsb_sp_prod; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7792 | |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 7793 | /* Send PORT_DELETE ramrod */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7794 | bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1); |
| 7795 | |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 7796 | /* Wait for completion to arrive on default status block |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7797 | we are going to reset the chip anyway |
| 7798 | so there is not much to do if this times out |
| 7799 | */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7800 | while (dsb_sp_prod_idx == *bp->dsb_sp_prod) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7801 | if (!cnt) { |
| 7802 | DP(NETIF_MSG_IFDOWN, "timeout waiting for port del " |
| 7803 | "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n", |
| 7804 | *bp->dsb_sp_prod, dsb_sp_prod_idx); |
| 7805 | #ifdef BNX2X_STOP_ON_ERROR |
| 7806 | bnx2x_panic(); |
| 7807 | #endif |
Eilon Greenstein | 36e552a | 2009-02-12 08:37:21 +0000 | [diff] [blame] | 7808 | rc = -EBUSY; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7809 | break; |
| 7810 | } |
| 7811 | cnt--; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7812 | msleep(1); |
Eilon Greenstein | 5650d9d | 2009-01-22 06:01:29 +0000 | [diff] [blame] | 7813 | rmb(); /* Refresh the dsb_sp_prod */ |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 7814 | } |
| 7815 | bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD; |
| 7816 | bp->fp[0].state = BNX2X_FP_STATE_CLOSED; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7817 | |
| 7818 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7819 | } |
| 7820 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7821 | static void bnx2x_reset_func(struct bnx2x *bp) |
| 7822 | { |
| 7823 | int port = BP_PORT(bp); |
| 7824 | int func = BP_FUNC(bp); |
| 7825 | int base, i; |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 7826 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7827 | /* Configure IGU */ |
| 7828 | REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0); |
| 7829 | REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0); |
| 7830 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 7831 | #ifdef BCM_CNIC |
| 7832 | /* Disable Timer scan */ |
| 7833 | REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0); |
| 7834 | /* |
| 7835 | * Wait for at least 10ms and up to 2 second for the timers scan to |
| 7836 | * complete |
| 7837 | */ |
| 7838 | for (i = 0; i < 200; i++) { |
| 7839 | msleep(10); |
| 7840 | if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4)) |
| 7841 | break; |
| 7842 | } |
| 7843 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7844 | /* Clear ILT */ |
| 7845 | base = FUNC_ILT_BASE(func); |
| 7846 | for (i = base; i < base + ILT_PER_FUNC; i++) |
| 7847 | bnx2x_ilt_wr(bp, i, 0); |
| 7848 | } |
| 7849 | |
| 7850 | static void bnx2x_reset_port(struct bnx2x *bp) |
| 7851 | { |
| 7852 | int port = BP_PORT(bp); |
| 7853 | u32 val; |
| 7854 | |
| 7855 | REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0); |
| 7856 | |
| 7857 | /* Do not rcv packets to BRB */ |
| 7858 | REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0); |
| 7859 | /* Do not direct rcv packets that are not for MCP to the BRB */ |
| 7860 | REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP : |
| 7861 | NIG_REG_LLH0_BRB1_NOT_MCP), 0x0); |
| 7862 | |
| 7863 | /* Configure AEU */ |
| 7864 | REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0); |
| 7865 | |
| 7866 | msleep(100); |
| 7867 | /* Check for BRB port occupancy */ |
| 7868 | val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4); |
| 7869 | if (val) |
| 7870 | DP(NETIF_MSG_IFDOWN, |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 7871 | "BRB1 is not empty %d blocks are occupied\n", val); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7872 | |
| 7873 | /* TODO: Close Doorbell port? */ |
| 7874 | } |
| 7875 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7876 | static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code) |
| 7877 | { |
| 7878 | DP(BNX2X_MSG_MCP, "function %d reset_code %x\n", |
| 7879 | BP_FUNC(bp), reset_code); |
| 7880 | |
| 7881 | switch (reset_code) { |
| 7882 | case FW_MSG_CODE_DRV_UNLOAD_COMMON: |
| 7883 | bnx2x_reset_port(bp); |
| 7884 | bnx2x_reset_func(bp); |
| 7885 | bnx2x_reset_common(bp); |
| 7886 | break; |
| 7887 | |
| 7888 | case FW_MSG_CODE_DRV_UNLOAD_PORT: |
| 7889 | bnx2x_reset_port(bp); |
| 7890 | bnx2x_reset_func(bp); |
| 7891 | break; |
| 7892 | |
| 7893 | case FW_MSG_CODE_DRV_UNLOAD_FUNCTION: |
| 7894 | bnx2x_reset_func(bp); |
| 7895 | break; |
| 7896 | |
| 7897 | default: |
| 7898 | BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code); |
| 7899 | break; |
| 7900 | } |
| 7901 | } |
| 7902 | |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 7903 | /* must be called with rtnl_lock */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7904 | static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7905 | { |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7906 | int port = BP_PORT(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7907 | u32 reset_code = 0; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7908 | int i, cnt, rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7909 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 7910 | #ifdef BCM_CNIC |
| 7911 | bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD); |
| 7912 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7913 | bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT; |
| 7914 | |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 7915 | /* Set "drop all" */ |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 7916 | bp->rx_mode = BNX2X_RX_MODE_NONE; |
| 7917 | bnx2x_set_storm_rx_mode(bp); |
| 7918 | |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 7919 | /* Disable HW interrupts, NAPI and Tx */ |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 7920 | bnx2x_netif_stop(bp, 1); |
Eilon Greenstein | e94d8af | 2009-01-22 03:37:36 +0000 | [diff] [blame] | 7921 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7922 | del_timer_sync(&bp->timer); |
| 7923 | SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb, |
| 7924 | (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq)); |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 7925 | bnx2x_stats_handle(bp, STATS_EVENT_STOP); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7926 | |
Eilon Greenstein | 70b9986 | 2009-01-14 06:43:48 +0000 | [diff] [blame] | 7927 | /* Release IRQs */ |
| 7928 | bnx2x_free_irq(bp); |
| 7929 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 7930 | /* Wait until tx fastpath tasks complete */ |
| 7931 | for_each_tx_queue(bp, i) { |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 7932 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 7933 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7934 | cnt = 1000; |
Vladislav Zolotarov | e8b5fc5 | 2009-01-26 12:36:42 -0800 | [diff] [blame] | 7935 | while (bnx2x_has_tx_work_unload(fp)) { |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7936 | |
Eilon Greenstein | 7961f79 | 2009-03-02 07:59:31 +0000 | [diff] [blame] | 7937 | bnx2x_tx_int(fp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7938 | if (!cnt) { |
| 7939 | BNX2X_ERR("timeout waiting for queue[%d]\n", |
| 7940 | i); |
| 7941 | #ifdef BNX2X_STOP_ON_ERROR |
| 7942 | bnx2x_panic(); |
| 7943 | return -EBUSY; |
| 7944 | #else |
| 7945 | break; |
| 7946 | #endif |
| 7947 | } |
| 7948 | cnt--; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7949 | msleep(1); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7950 | } |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 7951 | } |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7952 | /* Give HW time to discard old tx messages */ |
| 7953 | msleep(1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7954 | |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7955 | if (CHIP_IS_E1(bp)) { |
| 7956 | struct mac_configuration_cmd *config = |
| 7957 | bnx2x_sp(bp, mcast_config); |
| 7958 | |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7959 | bnx2x_set_eth_mac_addr_e1(bp, 0); |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7960 | |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 7961 | for (i = 0; i < config->hdr.length; i++) |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7962 | CAM_INVALIDATE(config->config_table[i]); |
| 7963 | |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 7964 | config->hdr.length = i; |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7965 | if (CHIP_REV_IS_SLOW(bp)) |
| 7966 | config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port); |
| 7967 | else |
| 7968 | config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port); |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 7969 | config->hdr.client_id = bp->fp->cl_id; |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7970 | config->hdr.reserved1 = 0; |
| 7971 | |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7972 | bp->set_mac_pending++; |
| 7973 | smp_wmb(); |
| 7974 | |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7975 | bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0, |
| 7976 | U64_HI(bnx2x_sp_mapping(bp, mcast_config)), |
| 7977 | U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0); |
| 7978 | |
| 7979 | } else { /* E1H */ |
| 7980 | REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0); |
| 7981 | |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 7982 | bnx2x_set_eth_mac_addr_e1h(bp, 0); |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7983 | |
| 7984 | for (i = 0; i < MC_HASH_SIZE; i++) |
| 7985 | REG_WR(bp, MC_HASH_OFFSET(bp, i), 0); |
Eilon Greenstein | 7d0446c | 2009-07-29 00:20:10 +0000 | [diff] [blame] | 7986 | |
| 7987 | REG_WR(bp, MISC_REG_E1HMF_MODE, 0); |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7988 | } |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 7989 | #ifdef BCM_CNIC |
| 7990 | /* Clear iSCSI L2 MAC */ |
| 7991 | mutex_lock(&bp->cnic_mutex); |
| 7992 | if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) { |
| 7993 | bnx2x_set_iscsi_eth_mac_addr(bp, 0); |
| 7994 | bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET; |
| 7995 | } |
| 7996 | mutex_unlock(&bp->cnic_mutex); |
| 7997 | #endif |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 7998 | |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 7999 | if (unload_mode == UNLOAD_NORMAL) |
| 8000 | reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS; |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 8001 | |
Eilon Greenstein | 7d0446c | 2009-07-29 00:20:10 +0000 | [diff] [blame] | 8002 | else if (bp->flags & NO_WOL_FLAG) |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8003 | reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8004 | |
Eilon Greenstein | 7d0446c | 2009-07-29 00:20:10 +0000 | [diff] [blame] | 8005 | else if (bp->wol) { |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8006 | u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8007 | u8 *mac_addr = bp->dev->dev_addr; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8008 | u32 val; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8009 | /* The mac address is written to entries 1-4 to |
| 8010 | preserve entry 0 which is used by the PMF */ |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8011 | u8 entry = (BP_E1HVN(bp) + 1)*8; |
| 8012 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8013 | val = (mac_addr[0] << 8) | mac_addr[1]; |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 8014 | EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8015 | |
| 8016 | val = (mac_addr[2] << 24) | (mac_addr[3] << 16) | |
| 8017 | (mac_addr[4] << 8) | mac_addr[5]; |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 8018 | EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8019 | |
| 8020 | reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN; |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 8021 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8022 | } else |
| 8023 | reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS; |
| 8024 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8025 | /* Close multi and leading connections |
| 8026 | Completions for ramrods are collected in a synchronous way */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8027 | for_each_nondefault_queue(bp, i) |
| 8028 | if (bnx2x_stop_multi(bp, i)) |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 8029 | goto unload_error; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8030 | |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8031 | rc = bnx2x_stop_leading(bp); |
| 8032 | if (rc) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8033 | BNX2X_ERR("Stop leading failed!\n"); |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8034 | #ifdef BNX2X_STOP_ON_ERROR |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8035 | return -EBUSY; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8036 | #else |
| 8037 | goto unload_error; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8038 | #endif |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 8039 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8040 | |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 8041 | unload_error: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8042 | if (!BP_NOMCP(bp)) |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 8043 | reset_code = bnx2x_fw_command(bp, reset_code); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8044 | else { |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 8045 | DP(NETIF_MSG_IFDOWN, "NO MCP - load counts %d, %d, %d\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8046 | load_count[0], load_count[1], load_count[2]); |
| 8047 | load_count[0]--; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8048 | load_count[1 + port]--; |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 8049 | DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts %d, %d, %d\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8050 | load_count[0], load_count[1], load_count[2]); |
| 8051 | if (load_count[0] == 0) |
| 8052 | reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8053 | else if (load_count[1 + port] == 0) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8054 | reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT; |
| 8055 | else |
| 8056 | reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION; |
| 8057 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8058 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8059 | if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) || |
| 8060 | (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT)) |
| 8061 | bnx2x__link_reset(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8062 | |
| 8063 | /* Reset the chip */ |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 8064 | bnx2x_reset_chip(bp, reset_code); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8065 | |
| 8066 | /* Report UNLOAD_DONE to MCP */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8067 | if (!BP_NOMCP(bp)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8068 | bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE); |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 8069 | |
Eilon Greenstein | 9a03544 | 2008-11-03 16:45:55 -0800 | [diff] [blame] | 8070 | bp->port.pmf = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8071 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 8072 | /* Free SKBs, SGEs, TPA pool and driver internals */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8073 | bnx2x_free_skbs(bp); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 8074 | for_each_rx_queue(bp, i) |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 8075 | bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 8076 | for_each_rx_queue(bp, i) |
Eilon Greenstein | 7cde1c8 | 2009-01-22 06:01:25 +0000 | [diff] [blame] | 8077 | netif_napi_del(&bnx2x_fp(bp, i, napi)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8078 | bnx2x_free_mem(bp); |
| 8079 | |
| 8080 | bp->state = BNX2X_STATE_CLOSED; |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 8081 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8082 | netif_carrier_off(bp->dev); |
| 8083 | |
| 8084 | return 0; |
| 8085 | } |
| 8086 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8087 | static void bnx2x_reset_task(struct work_struct *work) |
| 8088 | { |
| 8089 | struct bnx2x *bp = container_of(work, struct bnx2x, reset_task); |
| 8090 | |
| 8091 | #ifdef BNX2X_STOP_ON_ERROR |
| 8092 | BNX2X_ERR("reset task called but STOP_ON_ERROR defined" |
| 8093 | " so reset not done to allow debug dump,\n" |
Joe Perches | ad361c9 | 2009-07-06 13:05:40 -0700 | [diff] [blame] | 8094 | " you will need to reboot when done\n"); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8095 | return; |
| 8096 | #endif |
| 8097 | |
| 8098 | rtnl_lock(); |
| 8099 | |
| 8100 | if (!netif_running(bp->dev)) |
| 8101 | goto reset_task_exit; |
| 8102 | |
| 8103 | bnx2x_nic_unload(bp, UNLOAD_NORMAL); |
| 8104 | bnx2x_nic_load(bp, LOAD_NORMAL); |
| 8105 | |
| 8106 | reset_task_exit: |
| 8107 | rtnl_unlock(); |
| 8108 | } |
| 8109 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8110 | /* end of nic load/unload */ |
| 8111 | |
| 8112 | /* ethtool_ops */ |
| 8113 | |
| 8114 | /* |
| 8115 | * Init service functions |
| 8116 | */ |
| 8117 | |
Eilon Greenstein | f1ef27e | 2009-02-12 08:36:23 +0000 | [diff] [blame] | 8118 | static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func) |
| 8119 | { |
| 8120 | switch (func) { |
| 8121 | case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0; |
| 8122 | case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1; |
| 8123 | case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2; |
| 8124 | case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3; |
| 8125 | case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4; |
| 8126 | case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5; |
| 8127 | case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6; |
| 8128 | case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7; |
| 8129 | default: |
| 8130 | BNX2X_ERR("Unsupported function index: %d\n", func); |
| 8131 | return (u32)(-1); |
| 8132 | } |
| 8133 | } |
| 8134 | |
| 8135 | static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func) |
| 8136 | { |
| 8137 | u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val; |
| 8138 | |
| 8139 | /* Flush all outstanding writes */ |
| 8140 | mmiowb(); |
| 8141 | |
| 8142 | /* Pretend to be function 0 */ |
| 8143 | REG_WR(bp, reg, 0); |
| 8144 | /* Flush the GRC transaction (in the chip) */ |
| 8145 | new_val = REG_RD(bp, reg); |
| 8146 | if (new_val != 0) { |
| 8147 | BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n", |
| 8148 | new_val); |
| 8149 | BUG(); |
| 8150 | } |
| 8151 | |
| 8152 | /* From now we are in the "like-E1" mode */ |
| 8153 | bnx2x_int_disable(bp); |
| 8154 | |
| 8155 | /* Flush all outstanding writes */ |
| 8156 | mmiowb(); |
| 8157 | |
| 8158 | /* Restore the original funtion settings */ |
| 8159 | REG_WR(bp, reg, orig_func); |
| 8160 | new_val = REG_RD(bp, reg); |
| 8161 | if (new_val != orig_func) { |
| 8162 | BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n", |
| 8163 | orig_func, new_val); |
| 8164 | BUG(); |
| 8165 | } |
| 8166 | } |
| 8167 | |
| 8168 | static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func) |
| 8169 | { |
| 8170 | if (CHIP_IS_E1H(bp)) |
| 8171 | bnx2x_undi_int_disable_e1h(bp, func); |
| 8172 | else |
| 8173 | bnx2x_int_disable(bp); |
| 8174 | } |
| 8175 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8176 | static void __devinit bnx2x_undi_unload(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8177 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8178 | u32 val; |
| 8179 | |
| 8180 | /* Check if there is any driver already loaded */ |
| 8181 | val = REG_RD(bp, MISC_REG_UNPREPARED); |
| 8182 | if (val == 0x1) { |
| 8183 | /* Check if it is the UNDI driver |
| 8184 | * UNDI driver initializes CID offset for normal bell to 0x7 |
| 8185 | */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 8186 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8187 | val = REG_RD(bp, DORQ_REG_NORM_CID_OFST); |
| 8188 | if (val == 0x7) { |
| 8189 | u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8190 | /* save our func */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8191 | int func = BP_FUNC(bp); |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8192 | u32 swap_en; |
| 8193 | u32 swap_val; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8194 | |
Eilon Greenstein | b466173 | 2009-01-14 06:43:56 +0000 | [diff] [blame] | 8195 | /* clear the UNDI indication */ |
| 8196 | REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0); |
| 8197 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8198 | BNX2X_DEV_INFO("UNDI is active! reset device\n"); |
| 8199 | |
| 8200 | /* try unload UNDI on port 0 */ |
| 8201 | bp->func = 0; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8202 | bp->fw_seq = |
| 8203 | (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) & |
| 8204 | DRV_MSG_SEQ_NUMBER_MASK); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8205 | reset_code = bnx2x_fw_command(bp, reset_code); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8206 | |
| 8207 | /* if UNDI is loaded on the other port */ |
| 8208 | if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) { |
| 8209 | |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8210 | /* send "DONE" for previous unload */ |
| 8211 | bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE); |
| 8212 | |
| 8213 | /* unload UNDI on port 1 */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8214 | bp->func = 1; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8215 | bp->fw_seq = |
| 8216 | (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) & |
| 8217 | DRV_MSG_SEQ_NUMBER_MASK); |
| 8218 | reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8219 | |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8220 | bnx2x_fw_command(bp, reset_code); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8221 | } |
| 8222 | |
Eilon Greenstein | b466173 | 2009-01-14 06:43:56 +0000 | [diff] [blame] | 8223 | /* now it's safe to release the lock */ |
| 8224 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI); |
| 8225 | |
Eilon Greenstein | f1ef27e | 2009-02-12 08:36:23 +0000 | [diff] [blame] | 8226 | bnx2x_undi_int_disable(bp, func); |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8227 | |
| 8228 | /* close input traffic and wait for it */ |
| 8229 | /* Do not rcv packets to BRB */ |
| 8230 | REG_WR(bp, |
| 8231 | (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK : |
| 8232 | NIG_REG_LLH0_BRB1_DRV_MASK), 0x0); |
| 8233 | /* Do not direct rcv packets that are not for MCP to |
| 8234 | * the BRB */ |
| 8235 | REG_WR(bp, |
| 8236 | (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP : |
| 8237 | NIG_REG_LLH0_BRB1_NOT_MCP), 0x0); |
| 8238 | /* clear AEU */ |
| 8239 | REG_WR(bp, |
| 8240 | (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 : |
| 8241 | MISC_REG_AEU_MASK_ATTN_FUNC_0), 0); |
| 8242 | msleep(10); |
| 8243 | |
| 8244 | /* save NIG port swap info */ |
| 8245 | swap_val = REG_RD(bp, NIG_REG_PORT_SWAP); |
| 8246 | swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8247 | /* reset device */ |
| 8248 | REG_WR(bp, |
| 8249 | GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8250 | 0xd3ffffff); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8251 | REG_WR(bp, |
| 8252 | GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, |
| 8253 | 0x1403); |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8254 | /* take the NIG out of reset and restore swap values */ |
| 8255 | REG_WR(bp, |
| 8256 | GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, |
| 8257 | MISC_REGISTERS_RESET_REG_1_RST_NIG); |
| 8258 | REG_WR(bp, NIG_REG_PORT_SWAP, swap_val); |
| 8259 | REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en); |
| 8260 | |
| 8261 | /* send unload done to the MCP */ |
| 8262 | bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE); |
| 8263 | |
| 8264 | /* restore our func and fw_seq */ |
| 8265 | bp->func = func; |
| 8266 | bp->fw_seq = |
| 8267 | (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) & |
| 8268 | DRV_MSG_SEQ_NUMBER_MASK); |
Eilon Greenstein | b466173 | 2009-01-14 06:43:56 +0000 | [diff] [blame] | 8269 | |
| 8270 | } else |
| 8271 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8272 | } |
| 8273 | } |
| 8274 | |
| 8275 | static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp) |
| 8276 | { |
| 8277 | u32 val, val2, val3, val4, id; |
Eilon Greenstein | 72ce58c | 2008-08-13 15:52:46 -0700 | [diff] [blame] | 8278 | u16 pmc; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8279 | |
| 8280 | /* Get the chip revision id and number. */ |
| 8281 | /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */ |
| 8282 | val = REG_RD(bp, MISC_REG_CHIP_NUM); |
| 8283 | id = ((val & 0xffff) << 16); |
| 8284 | val = REG_RD(bp, MISC_REG_CHIP_REV); |
| 8285 | id |= ((val & 0xf) << 12); |
| 8286 | val = REG_RD(bp, MISC_REG_CHIP_METAL); |
| 8287 | id |= ((val & 0xff) << 4); |
Eilon Greenstein | 5a40e08 | 2009-01-14 06:44:04 +0000 | [diff] [blame] | 8288 | val = REG_RD(bp, MISC_REG_BOND_ID); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8289 | id |= (val & 0xf); |
| 8290 | bp->common.chip_id = id; |
| 8291 | bp->link_params.chip_id = bp->common.chip_id; |
| 8292 | BNX2X_DEV_INFO("chip ID is 0x%x\n", id); |
| 8293 | |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 8294 | val = (REG_RD(bp, 0x2874) & 0x55); |
| 8295 | if ((bp->common.chip_id & 0x1) || |
| 8296 | (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) { |
| 8297 | bp->flags |= ONE_PORT_FLAG; |
| 8298 | BNX2X_DEV_INFO("single port device\n"); |
| 8299 | } |
| 8300 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8301 | val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4); |
| 8302 | bp->common.flash_size = (NVRAM_1MB_SIZE << |
| 8303 | (val & MCPR_NVM_CFG4_FLASH_SIZE)); |
| 8304 | BNX2X_DEV_INFO("flash_size 0x%x (%d)\n", |
| 8305 | bp->common.flash_size, bp->common.flash_size); |
| 8306 | |
| 8307 | bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 8308 | bp->common.shmem2_base = REG_RD(bp, MISC_REG_GENERIC_CR_0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8309 | bp->link_params.shmem_base = bp->common.shmem_base; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 8310 | BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n", |
| 8311 | bp->common.shmem_base, bp->common.shmem2_base); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8312 | |
| 8313 | if (!bp->common.shmem_base || |
| 8314 | (bp->common.shmem_base < 0xA0000) || |
| 8315 | (bp->common.shmem_base >= 0xC0000)) { |
| 8316 | BNX2X_DEV_INFO("MCP not active\n"); |
| 8317 | bp->flags |= NO_MCP_FLAG; |
| 8318 | return; |
| 8319 | } |
| 8320 | |
| 8321 | val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]); |
| 8322 | if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) |
| 8323 | != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) |
| 8324 | BNX2X_ERR("BAD MCP validity signature\n"); |
| 8325 | |
| 8326 | bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config); |
Eilon Greenstein | 35b19ba | 2009-02-12 08:36:47 +0000 | [diff] [blame] | 8327 | BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8328 | |
| 8329 | bp->link_params.hw_led_mode = ((bp->common.hw_config & |
| 8330 | SHARED_HW_CFG_LED_MODE_MASK) >> |
| 8331 | SHARED_HW_CFG_LED_MODE_SHIFT); |
| 8332 | |
Eilon Greenstein | c2c8b03 | 2009-02-12 08:37:14 +0000 | [diff] [blame] | 8333 | bp->link_params.feature_config_flags = 0; |
| 8334 | val = SHMEM_RD(bp, dev_info.shared_feature_config.config); |
| 8335 | if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED) |
| 8336 | bp->link_params.feature_config_flags |= |
| 8337 | FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED; |
| 8338 | else |
| 8339 | bp->link_params.feature_config_flags &= |
| 8340 | ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED; |
| 8341 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8342 | val = SHMEM_RD(bp, dev_info.bc_rev) >> 8; |
| 8343 | bp->common.bc_ver = val; |
| 8344 | BNX2X_DEV_INFO("bc_ver %X\n", val); |
| 8345 | if (val < BNX2X_BC_VER) { |
| 8346 | /* for now only warn |
| 8347 | * later we might need to enforce this */ |
| 8348 | BNX2X_ERR("This driver needs bc_ver %X but found %X," |
| 8349 | " please upgrade BC\n", BNX2X_BC_VER, val); |
| 8350 | } |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 8351 | bp->link_params.feature_config_flags |= |
| 8352 | (val >= REQ_BC_VER_4_VRFY_OPT_MDL) ? |
| 8353 | FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0; |
Eilon Greenstein | 72ce58c | 2008-08-13 15:52:46 -0700 | [diff] [blame] | 8354 | |
| 8355 | if (BP_E1HVN(bp) == 0) { |
| 8356 | pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc); |
| 8357 | bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG; |
| 8358 | } else { |
| 8359 | /* no WOL capability for E1HVN != 0 */ |
| 8360 | bp->flags |= NO_WOL_FLAG; |
| 8361 | } |
| 8362 | BNX2X_DEV_INFO("%sWoL capable\n", |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 8363 | (bp->flags & NO_WOL_FLAG) ? "not " : ""); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8364 | |
| 8365 | val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num); |
| 8366 | val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]); |
| 8367 | val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]); |
| 8368 | val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]); |
| 8369 | |
| 8370 | printk(KERN_INFO PFX "part number %X-%X-%X-%X\n", |
| 8371 | val, val2, val3, val4); |
| 8372 | } |
| 8373 | |
| 8374 | static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp, |
| 8375 | u32 switch_cfg) |
| 8376 | { |
| 8377 | int port = BP_PORT(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8378 | u32 ext_phy_type; |
| 8379 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8380 | switch (switch_cfg) { |
| 8381 | case SWITCH_CFG_1G: |
| 8382 | BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg); |
| 8383 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8384 | ext_phy_type = |
| 8385 | SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8386 | switch (ext_phy_type) { |
| 8387 | case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT: |
| 8388 | BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n", |
| 8389 | ext_phy_type); |
| 8390 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8391 | bp->port.supported |= (SUPPORTED_10baseT_Half | |
| 8392 | SUPPORTED_10baseT_Full | |
| 8393 | SUPPORTED_100baseT_Half | |
| 8394 | SUPPORTED_100baseT_Full | |
| 8395 | SUPPORTED_1000baseT_Full | |
| 8396 | SUPPORTED_2500baseX_Full | |
| 8397 | SUPPORTED_TP | |
| 8398 | SUPPORTED_FIBRE | |
| 8399 | SUPPORTED_Autoneg | |
| 8400 | SUPPORTED_Pause | |
| 8401 | SUPPORTED_Asym_Pause); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8402 | break; |
| 8403 | |
| 8404 | case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482: |
| 8405 | BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n", |
| 8406 | ext_phy_type); |
| 8407 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8408 | bp->port.supported |= (SUPPORTED_10baseT_Half | |
| 8409 | SUPPORTED_10baseT_Full | |
| 8410 | SUPPORTED_100baseT_Half | |
| 8411 | SUPPORTED_100baseT_Full | |
| 8412 | SUPPORTED_1000baseT_Full | |
| 8413 | SUPPORTED_TP | |
| 8414 | SUPPORTED_FIBRE | |
| 8415 | SUPPORTED_Autoneg | |
| 8416 | SUPPORTED_Pause | |
| 8417 | SUPPORTED_Asym_Pause); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8418 | break; |
| 8419 | |
| 8420 | default: |
| 8421 | BNX2X_ERR("NVRAM config error. " |
| 8422 | "BAD SerDes ext_phy_config 0x%x\n", |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8423 | bp->link_params.ext_phy_config); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8424 | return; |
| 8425 | } |
| 8426 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8427 | bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + |
| 8428 | port*0x10); |
| 8429 | BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8430 | break; |
| 8431 | |
| 8432 | case SWITCH_CFG_10G: |
| 8433 | BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg); |
| 8434 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8435 | ext_phy_type = |
| 8436 | XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8437 | switch (ext_phy_type) { |
| 8438 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT: |
| 8439 | BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n", |
| 8440 | ext_phy_type); |
| 8441 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8442 | bp->port.supported |= (SUPPORTED_10baseT_Half | |
| 8443 | SUPPORTED_10baseT_Full | |
| 8444 | SUPPORTED_100baseT_Half | |
| 8445 | SUPPORTED_100baseT_Full | |
| 8446 | SUPPORTED_1000baseT_Full | |
| 8447 | SUPPORTED_2500baseX_Full | |
| 8448 | SUPPORTED_10000baseT_Full | |
| 8449 | SUPPORTED_TP | |
| 8450 | SUPPORTED_FIBRE | |
| 8451 | SUPPORTED_Autoneg | |
| 8452 | SUPPORTED_Pause | |
| 8453 | SUPPORTED_Asym_Pause); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8454 | break; |
| 8455 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 8456 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072: |
| 8457 | BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n", |
| 8458 | ext_phy_type); |
| 8459 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8460 | bp->port.supported |= (SUPPORTED_10000baseT_Full | |
| 8461 | SUPPORTED_1000baseT_Full | |
| 8462 | SUPPORTED_FIBRE | |
| 8463 | SUPPORTED_Autoneg | |
| 8464 | SUPPORTED_Pause | |
| 8465 | SUPPORTED_Asym_Pause); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 8466 | break; |
| 8467 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8468 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073: |
| 8469 | BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n", |
| 8470 | ext_phy_type); |
| 8471 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8472 | bp->port.supported |= (SUPPORTED_10000baseT_Full | |
| 8473 | SUPPORTED_2500baseX_Full | |
| 8474 | SUPPORTED_1000baseT_Full | |
| 8475 | SUPPORTED_FIBRE | |
| 8476 | SUPPORTED_Autoneg | |
| 8477 | SUPPORTED_Pause | |
| 8478 | SUPPORTED_Asym_Pause); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8479 | break; |
| 8480 | |
Eilon Greenstein | 589abe3 | 2009-02-12 08:36:55 +0000 | [diff] [blame] | 8481 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705: |
| 8482 | BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n", |
| 8483 | ext_phy_type); |
| 8484 | |
| 8485 | bp->port.supported |= (SUPPORTED_10000baseT_Full | |
| 8486 | SUPPORTED_FIBRE | |
| 8487 | SUPPORTED_Pause | |
| 8488 | SUPPORTED_Asym_Pause); |
| 8489 | break; |
| 8490 | |
| 8491 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706: |
| 8492 | BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n", |
| 8493 | ext_phy_type); |
| 8494 | |
| 8495 | bp->port.supported |= (SUPPORTED_10000baseT_Full | |
| 8496 | SUPPORTED_1000baseT_Full | |
| 8497 | SUPPORTED_FIBRE | |
| 8498 | SUPPORTED_Pause | |
| 8499 | SUPPORTED_Asym_Pause); |
| 8500 | break; |
| 8501 | |
| 8502 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726: |
| 8503 | BNX2X_DEV_INFO("ext_phy_type 0x%x (8726)\n", |
| 8504 | ext_phy_type); |
| 8505 | |
| 8506 | bp->port.supported |= (SUPPORTED_10000baseT_Full | |
| 8507 | SUPPORTED_1000baseT_Full | |
| 8508 | SUPPORTED_Autoneg | |
| 8509 | SUPPORTED_FIBRE | |
| 8510 | SUPPORTED_Pause | |
| 8511 | SUPPORTED_Asym_Pause); |
| 8512 | break; |
| 8513 | |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 8514 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727: |
| 8515 | BNX2X_DEV_INFO("ext_phy_type 0x%x (8727)\n", |
| 8516 | ext_phy_type); |
| 8517 | |
| 8518 | bp->port.supported |= (SUPPORTED_10000baseT_Full | |
| 8519 | SUPPORTED_1000baseT_Full | |
| 8520 | SUPPORTED_Autoneg | |
| 8521 | SUPPORTED_FIBRE | |
| 8522 | SUPPORTED_Pause | |
| 8523 | SUPPORTED_Asym_Pause); |
| 8524 | break; |
| 8525 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 8526 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101: |
| 8527 | BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n", |
| 8528 | ext_phy_type); |
| 8529 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8530 | bp->port.supported |= (SUPPORTED_10000baseT_Full | |
| 8531 | SUPPORTED_TP | |
| 8532 | SUPPORTED_Autoneg | |
| 8533 | SUPPORTED_Pause | |
| 8534 | SUPPORTED_Asym_Pause); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 8535 | break; |
| 8536 | |
Eilon Greenstein | 2857718 | 2009-02-12 08:37:00 +0000 | [diff] [blame] | 8537 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481: |
| 8538 | BNX2X_DEV_INFO("ext_phy_type 0x%x (BCM8481)\n", |
| 8539 | ext_phy_type); |
| 8540 | |
| 8541 | bp->port.supported |= (SUPPORTED_10baseT_Half | |
| 8542 | SUPPORTED_10baseT_Full | |
| 8543 | SUPPORTED_100baseT_Half | |
| 8544 | SUPPORTED_100baseT_Full | |
| 8545 | SUPPORTED_1000baseT_Full | |
| 8546 | SUPPORTED_10000baseT_Full | |
| 8547 | SUPPORTED_TP | |
| 8548 | SUPPORTED_Autoneg | |
| 8549 | SUPPORTED_Pause | |
| 8550 | SUPPORTED_Asym_Pause); |
| 8551 | break; |
| 8552 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8553 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE: |
| 8554 | BNX2X_ERR("XGXS PHY Failure detected 0x%x\n", |
| 8555 | bp->link_params.ext_phy_config); |
| 8556 | break; |
| 8557 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8558 | default: |
| 8559 | BNX2X_ERR("NVRAM config error. " |
| 8560 | "BAD XGXS ext_phy_config 0x%x\n", |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8561 | bp->link_params.ext_phy_config); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8562 | return; |
| 8563 | } |
| 8564 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8565 | bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + |
| 8566 | port*0x18); |
| 8567 | BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8568 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8569 | break; |
| 8570 | |
| 8571 | default: |
| 8572 | BNX2X_ERR("BAD switch_cfg link_config 0x%x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8573 | bp->port.link_config); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8574 | return; |
| 8575 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8576 | bp->link_params.phy_addr = bp->port.phy_addr; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8577 | |
| 8578 | /* mask what we support according to speed_cap_mask */ |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8579 | if (!(bp->link_params.speed_cap_mask & |
| 8580 | PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8581 | bp->port.supported &= ~SUPPORTED_10baseT_Half; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8582 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8583 | if (!(bp->link_params.speed_cap_mask & |
| 8584 | PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8585 | bp->port.supported &= ~SUPPORTED_10baseT_Full; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8586 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8587 | if (!(bp->link_params.speed_cap_mask & |
| 8588 | PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8589 | bp->port.supported &= ~SUPPORTED_100baseT_Half; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8590 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8591 | if (!(bp->link_params.speed_cap_mask & |
| 8592 | PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8593 | bp->port.supported &= ~SUPPORTED_100baseT_Full; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8594 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8595 | if (!(bp->link_params.speed_cap_mask & |
| 8596 | PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8597 | bp->port.supported &= ~(SUPPORTED_1000baseT_Half | |
| 8598 | SUPPORTED_1000baseT_Full); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8599 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8600 | if (!(bp->link_params.speed_cap_mask & |
| 8601 | PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8602 | bp->port.supported &= ~SUPPORTED_2500baseX_Full; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8603 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8604 | if (!(bp->link_params.speed_cap_mask & |
| 8605 | PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8606 | bp->port.supported &= ~SUPPORTED_10000baseT_Full; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8607 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8608 | BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8609 | } |
| 8610 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8611 | static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8612 | { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8613 | bp->link_params.req_duplex = DUPLEX_FULL; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8614 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8615 | switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8616 | case PORT_FEATURE_LINK_SPEED_AUTO: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8617 | if (bp->port.supported & SUPPORTED_Autoneg) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8618 | bp->link_params.req_line_speed = SPEED_AUTO_NEG; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8619 | bp->port.advertising = bp->port.supported; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8620 | } else { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8621 | u32 ext_phy_type = |
| 8622 | XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config); |
| 8623 | |
| 8624 | if ((ext_phy_type == |
| 8625 | PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) || |
| 8626 | (ext_phy_type == |
| 8627 | PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8628 | /* force 10G, no AN */ |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8629 | bp->link_params.req_line_speed = SPEED_10000; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8630 | bp->port.advertising = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8631 | (ADVERTISED_10000baseT_Full | |
| 8632 | ADVERTISED_FIBRE); |
| 8633 | break; |
| 8634 | } |
| 8635 | BNX2X_ERR("NVRAM config error. " |
| 8636 | "Invalid link_config 0x%x" |
| 8637 | " Autoneg not supported\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8638 | bp->port.link_config); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8639 | return; |
| 8640 | } |
| 8641 | break; |
| 8642 | |
| 8643 | case PORT_FEATURE_LINK_SPEED_10M_FULL: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8644 | if (bp->port.supported & SUPPORTED_10baseT_Full) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8645 | bp->link_params.req_line_speed = SPEED_10; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8646 | bp->port.advertising = (ADVERTISED_10baseT_Full | |
| 8647 | ADVERTISED_TP); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8648 | } else { |
| 8649 | BNX2X_ERR("NVRAM config error. " |
| 8650 | "Invalid link_config 0x%x" |
| 8651 | " speed_cap_mask 0x%x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8652 | bp->port.link_config, |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8653 | bp->link_params.speed_cap_mask); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8654 | return; |
| 8655 | } |
| 8656 | break; |
| 8657 | |
| 8658 | case PORT_FEATURE_LINK_SPEED_10M_HALF: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8659 | if (bp->port.supported & SUPPORTED_10baseT_Half) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8660 | bp->link_params.req_line_speed = SPEED_10; |
| 8661 | bp->link_params.req_duplex = DUPLEX_HALF; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8662 | bp->port.advertising = (ADVERTISED_10baseT_Half | |
| 8663 | ADVERTISED_TP); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8664 | } else { |
| 8665 | BNX2X_ERR("NVRAM config error. " |
| 8666 | "Invalid link_config 0x%x" |
| 8667 | " speed_cap_mask 0x%x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8668 | bp->port.link_config, |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8669 | bp->link_params.speed_cap_mask); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8670 | return; |
| 8671 | } |
| 8672 | break; |
| 8673 | |
| 8674 | case PORT_FEATURE_LINK_SPEED_100M_FULL: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8675 | if (bp->port.supported & SUPPORTED_100baseT_Full) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8676 | bp->link_params.req_line_speed = SPEED_100; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8677 | bp->port.advertising = (ADVERTISED_100baseT_Full | |
| 8678 | ADVERTISED_TP); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8679 | } else { |
| 8680 | BNX2X_ERR("NVRAM config error. " |
| 8681 | "Invalid link_config 0x%x" |
| 8682 | " speed_cap_mask 0x%x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8683 | bp->port.link_config, |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8684 | bp->link_params.speed_cap_mask); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8685 | return; |
| 8686 | } |
| 8687 | break; |
| 8688 | |
| 8689 | case PORT_FEATURE_LINK_SPEED_100M_HALF: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8690 | if (bp->port.supported & SUPPORTED_100baseT_Half) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8691 | bp->link_params.req_line_speed = SPEED_100; |
| 8692 | bp->link_params.req_duplex = DUPLEX_HALF; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8693 | bp->port.advertising = (ADVERTISED_100baseT_Half | |
| 8694 | ADVERTISED_TP); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8695 | } else { |
| 8696 | BNX2X_ERR("NVRAM config error. " |
| 8697 | "Invalid link_config 0x%x" |
| 8698 | " speed_cap_mask 0x%x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8699 | bp->port.link_config, |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8700 | bp->link_params.speed_cap_mask); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8701 | return; |
| 8702 | } |
| 8703 | break; |
| 8704 | |
| 8705 | case PORT_FEATURE_LINK_SPEED_1G: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8706 | if (bp->port.supported & SUPPORTED_1000baseT_Full) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8707 | bp->link_params.req_line_speed = SPEED_1000; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8708 | bp->port.advertising = (ADVERTISED_1000baseT_Full | |
| 8709 | ADVERTISED_TP); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8710 | } else { |
| 8711 | BNX2X_ERR("NVRAM config error. " |
| 8712 | "Invalid link_config 0x%x" |
| 8713 | " speed_cap_mask 0x%x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8714 | bp->port.link_config, |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8715 | bp->link_params.speed_cap_mask); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8716 | return; |
| 8717 | } |
| 8718 | break; |
| 8719 | |
| 8720 | case PORT_FEATURE_LINK_SPEED_2_5G: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8721 | if (bp->port.supported & SUPPORTED_2500baseX_Full) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8722 | bp->link_params.req_line_speed = SPEED_2500; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8723 | bp->port.advertising = (ADVERTISED_2500baseX_Full | |
| 8724 | ADVERTISED_TP); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8725 | } else { |
| 8726 | BNX2X_ERR("NVRAM config error. " |
| 8727 | "Invalid link_config 0x%x" |
| 8728 | " speed_cap_mask 0x%x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8729 | bp->port.link_config, |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8730 | bp->link_params.speed_cap_mask); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8731 | return; |
| 8732 | } |
| 8733 | break; |
| 8734 | |
| 8735 | case PORT_FEATURE_LINK_SPEED_10G_CX4: |
| 8736 | case PORT_FEATURE_LINK_SPEED_10G_KX4: |
| 8737 | case PORT_FEATURE_LINK_SPEED_10G_KR: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8738 | if (bp->port.supported & SUPPORTED_10000baseT_Full) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8739 | bp->link_params.req_line_speed = SPEED_10000; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8740 | bp->port.advertising = (ADVERTISED_10000baseT_Full | |
| 8741 | ADVERTISED_FIBRE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8742 | } else { |
| 8743 | BNX2X_ERR("NVRAM config error. " |
| 8744 | "Invalid link_config 0x%x" |
| 8745 | " speed_cap_mask 0x%x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8746 | bp->port.link_config, |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8747 | bp->link_params.speed_cap_mask); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8748 | return; |
| 8749 | } |
| 8750 | break; |
| 8751 | |
| 8752 | default: |
| 8753 | BNX2X_ERR("NVRAM config error. " |
| 8754 | "BAD link speed link_config 0x%x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8755 | bp->port.link_config); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8756 | bp->link_params.req_line_speed = SPEED_AUTO_NEG; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8757 | bp->port.advertising = bp->port.supported; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8758 | break; |
| 8759 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8760 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8761 | bp->link_params.req_flow_ctrl = (bp->port.link_config & |
| 8762 | PORT_FEATURE_FLOW_CONTROL_MASK); |
David S. Miller | c0700f9 | 2008-12-16 23:53:20 -0800 | [diff] [blame] | 8763 | if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) && |
Randy Dunlap | 4ab84d4 | 2008-08-07 20:33:19 -0700 | [diff] [blame] | 8764 | !(bp->port.supported & SUPPORTED_Autoneg)) |
David S. Miller | c0700f9 | 2008-12-16 23:53:20 -0800 | [diff] [blame] | 8765 | bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8766 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8767 | BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x" |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 8768 | " advertising 0x%x\n", |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8769 | bp->link_params.req_line_speed, |
| 8770 | bp->link_params.req_duplex, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8771 | bp->link_params.req_flow_ctrl, bp->port.advertising); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8772 | } |
| 8773 | |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 8774 | static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi) |
| 8775 | { |
| 8776 | mac_hi = cpu_to_be16(mac_hi); |
| 8777 | mac_lo = cpu_to_be32(mac_lo); |
| 8778 | memcpy(mac_buf, &mac_hi, sizeof(mac_hi)); |
| 8779 | memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo)); |
| 8780 | } |
| 8781 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8782 | static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8783 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8784 | int port = BP_PORT(bp); |
| 8785 | u32 val, val2; |
Eilon Greenstein | 589abe3 | 2009-02-12 08:36:55 +0000 | [diff] [blame] | 8786 | u32 config; |
Eilon Greenstein | c2c8b03 | 2009-02-12 08:37:14 +0000 | [diff] [blame] | 8787 | u16 i; |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 8788 | u32 ext_phy_type; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8789 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8790 | bp->link_params.bp = bp; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8791 | bp->link_params.port = port; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8792 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8793 | bp->link_params.lane_config = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8794 | SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8795 | bp->link_params.ext_phy_config = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8796 | SHMEM_RD(bp, |
| 8797 | dev_info.port_hw_config[port].external_phy_config); |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 8798 | /* BCM8727_NOC => BCM8727 no over current */ |
| 8799 | if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) == |
| 8800 | PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC) { |
| 8801 | bp->link_params.ext_phy_config &= |
| 8802 | ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK; |
| 8803 | bp->link_params.ext_phy_config |= |
| 8804 | PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727; |
| 8805 | bp->link_params.feature_config_flags |= |
| 8806 | FEATURE_CONFIG_BCM8727_NOC; |
| 8807 | } |
| 8808 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8809 | bp->link_params.speed_cap_mask = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8810 | SHMEM_RD(bp, |
| 8811 | dev_info.port_hw_config[port].speed_capability_mask); |
| 8812 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8813 | bp->port.link_config = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8814 | SHMEM_RD(bp, dev_info.port_feature_config[port].link_config); |
| 8815 | |
Eilon Greenstein | c2c8b03 | 2009-02-12 08:37:14 +0000 | [diff] [blame] | 8816 | /* Get the 4 lanes xgxs config rx and tx */ |
| 8817 | for (i = 0; i < 2; i++) { |
| 8818 | val = SHMEM_RD(bp, |
| 8819 | dev_info.port_hw_config[port].xgxs_config_rx[i<<1]); |
| 8820 | bp->link_params.xgxs_config_rx[i << 1] = ((val>>16) & 0xffff); |
| 8821 | bp->link_params.xgxs_config_rx[(i << 1) + 1] = (val & 0xffff); |
| 8822 | |
| 8823 | val = SHMEM_RD(bp, |
| 8824 | dev_info.port_hw_config[port].xgxs_config_tx[i<<1]); |
| 8825 | bp->link_params.xgxs_config_tx[i << 1] = ((val>>16) & 0xffff); |
| 8826 | bp->link_params.xgxs_config_tx[(i << 1) + 1] = (val & 0xffff); |
| 8827 | } |
| 8828 | |
Eilon Greenstein | 3ce2c3f | 2009-02-12 08:37:52 +0000 | [diff] [blame] | 8829 | /* If the device is capable of WoL, set the default state according |
| 8830 | * to the HW |
| 8831 | */ |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 8832 | config = SHMEM_RD(bp, dev_info.port_feature_config[port].config); |
Eilon Greenstein | 3ce2c3f | 2009-02-12 08:37:52 +0000 | [diff] [blame] | 8833 | bp->wol = (!(bp->flags & NO_WOL_FLAG) && |
| 8834 | (config & PORT_FEATURE_WOL_ENABLED)); |
| 8835 | |
Eilon Greenstein | c2c8b03 | 2009-02-12 08:37:14 +0000 | [diff] [blame] | 8836 | BNX2X_DEV_INFO("lane_config 0x%08x ext_phy_config 0x%08x" |
| 8837 | " speed_cap_mask 0x%08x link_config 0x%08x\n", |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8838 | bp->link_params.lane_config, |
| 8839 | bp->link_params.ext_phy_config, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8840 | bp->link_params.speed_cap_mask, bp->port.link_config); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8841 | |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 8842 | bp->link_params.switch_cfg |= (bp->port.link_config & |
| 8843 | PORT_FEATURE_CONNECTED_SWITCH_MASK); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8844 | bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8845 | |
| 8846 | bnx2x_link_settings_requested(bp); |
| 8847 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 8848 | /* |
| 8849 | * If connected directly, work with the internal PHY, otherwise, work |
| 8850 | * with the external PHY |
| 8851 | */ |
| 8852 | ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config); |
| 8853 | if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) |
| 8854 | bp->mdio.prtad = bp->link_params.phy_addr; |
| 8855 | |
| 8856 | else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) && |
| 8857 | (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)) |
| 8858 | bp->mdio.prtad = |
Eilon Greenstein | 659bc5c | 2009-08-12 08:24:02 +0000 | [diff] [blame] | 8859 | XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config); |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 8860 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8861 | val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper); |
| 8862 | val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower); |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 8863 | bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 8864 | memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN); |
| 8865 | memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 8866 | |
| 8867 | #ifdef BCM_CNIC |
| 8868 | val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_upper); |
| 8869 | val = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_lower); |
| 8870 | bnx2x_set_mac_buf(bp->iscsi_mac, val, val2); |
| 8871 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8872 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8873 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8874 | static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp) |
| 8875 | { |
| 8876 | int func = BP_FUNC(bp); |
| 8877 | u32 val, val2; |
| 8878 | int rc = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8879 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8880 | bnx2x_get_common_hwinfo(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8881 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8882 | bp->e1hov = 0; |
| 8883 | bp->e1hmf = 0; |
| 8884 | if (CHIP_IS_E1H(bp)) { |
| 8885 | bp->mf_config = |
| 8886 | SHMEM_RD(bp, mf_cfg.func_mf_config[func].config); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8887 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 8888 | val = (SHMEM_RD(bp, mf_cfg.func_mf_config[FUNC_0].e1hov_tag) & |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 8889 | FUNC_MF_CFG_E1HOV_TAG_MASK); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 8890 | if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8891 | bp->e1hmf = 1; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 8892 | BNX2X_DEV_INFO("%s function mode\n", |
| 8893 | IS_E1HMF(bp) ? "multi" : "single"); |
| 8894 | |
| 8895 | if (IS_E1HMF(bp)) { |
| 8896 | val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func]. |
| 8897 | e1hov_tag) & |
| 8898 | FUNC_MF_CFG_E1HOV_TAG_MASK); |
| 8899 | if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) { |
| 8900 | bp->e1hov = val; |
| 8901 | BNX2X_DEV_INFO("E1HOV for func %d is %d " |
| 8902 | "(0x%04x)\n", |
| 8903 | func, bp->e1hov, bp->e1hov); |
| 8904 | } else { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8905 | BNX2X_ERR("!!! No valid E1HOV for func %d," |
| 8906 | " aborting\n", func); |
| 8907 | rc = -EPERM; |
| 8908 | } |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 8909 | } else { |
| 8910 | if (BP_E1HVN(bp)) { |
| 8911 | BNX2X_ERR("!!! VN %d in single function mode," |
| 8912 | " aborting\n", BP_E1HVN(bp)); |
| 8913 | rc = -EPERM; |
| 8914 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8915 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8916 | } |
| 8917 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8918 | if (!BP_NOMCP(bp)) { |
| 8919 | bnx2x_get_port_hwinfo(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8920 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8921 | bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) & |
| 8922 | DRV_MSG_SEQ_NUMBER_MASK); |
| 8923 | BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq); |
| 8924 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8925 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8926 | if (IS_E1HMF(bp)) { |
| 8927 | val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper); |
| 8928 | val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower); |
| 8929 | if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) && |
| 8930 | (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) { |
| 8931 | bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff); |
| 8932 | bp->dev->dev_addr[1] = (u8)(val2 & 0xff); |
| 8933 | bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff); |
| 8934 | bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff); |
| 8935 | bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff); |
| 8936 | bp->dev->dev_addr[5] = (u8)(val & 0xff); |
| 8937 | memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, |
| 8938 | ETH_ALEN); |
| 8939 | memcpy(bp->dev->perm_addr, bp->dev->dev_addr, |
| 8940 | ETH_ALEN); |
| 8941 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8942 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8943 | return rc; |
| 8944 | } |
| 8945 | |
| 8946 | if (BP_NOMCP(bp)) { |
| 8947 | /* only supposed to happen on emulation/FPGA */ |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 8948 | BNX2X_ERR("warning random MAC workaround active\n"); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8949 | random_ether_addr(bp->dev->dev_addr); |
| 8950 | memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN); |
| 8951 | } |
| 8952 | |
| 8953 | return rc; |
| 8954 | } |
| 8955 | |
| 8956 | static int __devinit bnx2x_init_bp(struct bnx2x *bp) |
| 8957 | { |
| 8958 | int func = BP_FUNC(bp); |
Eilon Greenstein | 87942b4 | 2009-02-12 08:36:49 +0000 | [diff] [blame] | 8959 | int timer_interval; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8960 | int rc; |
| 8961 | |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8962 | /* Disable interrupt handling until HW is initialized */ |
| 8963 | atomic_set(&bp->intr_sem, 1); |
Eilon Greenstein | e151070 | 2009-07-21 05:47:41 +0000 | [diff] [blame] | 8964 | smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */ |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8965 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8966 | mutex_init(&bp->port.phy_mutex); |
Eilon Greenstein | c4ff7cb | 2009-10-15 00:18:27 -0700 | [diff] [blame] | 8967 | mutex_init(&bp->fw_mb_mutex); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 8968 | #ifdef BCM_CNIC |
| 8969 | mutex_init(&bp->cnic_mutex); |
| 8970 | #endif |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8971 | |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 8972 | INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8973 | INIT_WORK(&bp->reset_task, bnx2x_reset_task); |
| 8974 | |
| 8975 | rc = bnx2x_get_hwinfo(bp); |
| 8976 | |
| 8977 | /* need to reset chip if undi was active */ |
| 8978 | if (!BP_NOMCP(bp)) |
| 8979 | bnx2x_undi_unload(bp); |
| 8980 | |
| 8981 | if (CHIP_REV_IS_FPGA(bp)) |
| 8982 | printk(KERN_ERR PFX "FPGA detected\n"); |
| 8983 | |
| 8984 | if (BP_NOMCP(bp) && (func == 0)) |
| 8985 | printk(KERN_ERR PFX |
| 8986 | "MCP disabled, must load devices in order!\n"); |
| 8987 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 8988 | /* Set multi queue mode */ |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 8989 | if ((multi_mode != ETH_RSS_MODE_DISABLED) && |
| 8990 | ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) { |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 8991 | printk(KERN_ERR PFX |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 8992 | "Multi disabled since int_mode requested is not MSI-X\n"); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 8993 | multi_mode = ETH_RSS_MODE_DISABLED; |
| 8994 | } |
| 8995 | bp->multi_mode = multi_mode; |
| 8996 | |
| 8997 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 8998 | /* Set TPA flags */ |
| 8999 | if (disable_tpa) { |
| 9000 | bp->flags &= ~TPA_ENABLE_FLAG; |
| 9001 | bp->dev->features &= ~NETIF_F_LRO; |
| 9002 | } else { |
| 9003 | bp->flags |= TPA_ENABLE_FLAG; |
| 9004 | bp->dev->features |= NETIF_F_LRO; |
| 9005 | } |
| 9006 | |
Eilon Greenstein | a18f512 | 2009-08-12 08:23:26 +0000 | [diff] [blame] | 9007 | if (CHIP_IS_E1(bp)) |
| 9008 | bp->dropless_fc = 0; |
| 9009 | else |
| 9010 | bp->dropless_fc = dropless_fc; |
| 9011 | |
Eilon Greenstein | 8d5726c | 2009-02-12 08:37:19 +0000 | [diff] [blame] | 9012 | bp->mrrs = mrrs; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 9013 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9014 | bp->tx_ring_size = MAX_TX_AVAIL; |
| 9015 | bp->rx_ring_size = MAX_RX_AVAIL; |
| 9016 | |
| 9017 | bp->rx_csum = 1; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9018 | |
Eilon Greenstein | 7d323bf | 2009-11-09 06:09:35 +0000 | [diff] [blame] | 9019 | /* make sure that the numbers are in the right granularity */ |
| 9020 | bp->tx_ticks = (50 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR); |
| 9021 | bp->rx_ticks = (25 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9022 | |
Eilon Greenstein | 87942b4 | 2009-02-12 08:36:49 +0000 | [diff] [blame] | 9023 | timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ); |
| 9024 | bp->current_interval = (poll ? poll : timer_interval); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9025 | |
| 9026 | init_timer(&bp->timer); |
| 9027 | bp->timer.expires = jiffies + bp->current_interval; |
| 9028 | bp->timer.data = (unsigned long) bp; |
| 9029 | bp->timer.function = bnx2x_timer; |
| 9030 | |
| 9031 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9032 | } |
| 9033 | |
| 9034 | /* |
| 9035 | * ethtool service functions |
| 9036 | */ |
| 9037 | |
| 9038 | /* All ethtool functions called with rtnl_lock */ |
| 9039 | |
| 9040 | static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) |
| 9041 | { |
| 9042 | struct bnx2x *bp = netdev_priv(dev); |
| 9043 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9044 | cmd->supported = bp->port.supported; |
| 9045 | cmd->advertising = bp->port.advertising; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9046 | |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 9047 | if ((bp->state == BNX2X_STATE_OPEN) && |
| 9048 | !(bp->flags & MF_FUNC_DIS) && |
| 9049 | (bp->link_vars.link_up)) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9050 | cmd->speed = bp->link_vars.line_speed; |
| 9051 | cmd->duplex = bp->link_vars.duplex; |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 9052 | if (IS_E1HMF(bp)) { |
| 9053 | u16 vn_max_rate; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9054 | |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 9055 | vn_max_rate = |
| 9056 | ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >> |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9057 | FUNC_MF_CFG_MAX_BW_SHIFT) * 100; |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 9058 | if (vn_max_rate < cmd->speed) |
| 9059 | cmd->speed = vn_max_rate; |
| 9060 | } |
| 9061 | } else { |
| 9062 | cmd->speed = -1; |
| 9063 | cmd->duplex = -1; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9064 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9065 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9066 | if (bp->link_params.switch_cfg == SWITCH_CFG_10G) { |
| 9067 | u32 ext_phy_type = |
| 9068 | XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9069 | |
| 9070 | switch (ext_phy_type) { |
| 9071 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT: |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9072 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072: |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9073 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073: |
Eilon Greenstein | 589abe3 | 2009-02-12 08:36:55 +0000 | [diff] [blame] | 9074 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705: |
| 9075 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706: |
| 9076 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726: |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 9077 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727: |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9078 | cmd->port = PORT_FIBRE; |
| 9079 | break; |
| 9080 | |
| 9081 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101: |
Eilon Greenstein | 2857718 | 2009-02-12 08:37:00 +0000 | [diff] [blame] | 9082 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481: |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9083 | cmd->port = PORT_TP; |
| 9084 | break; |
| 9085 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9086 | case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE: |
| 9087 | BNX2X_ERR("XGXS PHY Failure detected 0x%x\n", |
| 9088 | bp->link_params.ext_phy_config); |
| 9089 | break; |
| 9090 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9091 | default: |
| 9092 | DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n", |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9093 | bp->link_params.ext_phy_config); |
| 9094 | break; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9095 | } |
| 9096 | } else |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9097 | cmd->port = PORT_TP; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9098 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 9099 | cmd->phy_address = bp->mdio.prtad; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9100 | cmd->transceiver = XCVR_INTERNAL; |
| 9101 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9102 | if (bp->link_params.req_line_speed == SPEED_AUTO_NEG) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9103 | cmd->autoneg = AUTONEG_ENABLE; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9104 | else |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9105 | cmd->autoneg = AUTONEG_DISABLE; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9106 | |
| 9107 | cmd->maxtxpkt = 0; |
| 9108 | cmd->maxrxpkt = 0; |
| 9109 | |
| 9110 | DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n" |
| 9111 | DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n" |
| 9112 | DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n" |
| 9113 | DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n", |
| 9114 | cmd->cmd, cmd->supported, cmd->advertising, cmd->speed, |
| 9115 | cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver, |
| 9116 | cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt); |
| 9117 | |
| 9118 | return 0; |
| 9119 | } |
| 9120 | |
| 9121 | static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd) |
| 9122 | { |
| 9123 | struct bnx2x *bp = netdev_priv(dev); |
| 9124 | u32 advertising; |
| 9125 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9126 | if (IS_E1HMF(bp)) |
| 9127 | return 0; |
| 9128 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9129 | DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n" |
| 9130 | DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n" |
| 9131 | DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n" |
| 9132 | DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n", |
| 9133 | cmd->cmd, cmd->supported, cmd->advertising, cmd->speed, |
| 9134 | cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver, |
| 9135 | cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt); |
| 9136 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9137 | if (cmd->autoneg == AUTONEG_ENABLE) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9138 | if (!(bp->port.supported & SUPPORTED_Autoneg)) { |
| 9139 | DP(NETIF_MSG_LINK, "Autoneg not supported\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9140 | return -EINVAL; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9141 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9142 | |
| 9143 | /* advertise the requested speed and duplex if supported */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9144 | cmd->advertising &= bp->port.supported; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9145 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9146 | bp->link_params.req_line_speed = SPEED_AUTO_NEG; |
| 9147 | bp->link_params.req_duplex = DUPLEX_FULL; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9148 | bp->port.advertising |= (ADVERTISED_Autoneg | |
| 9149 | cmd->advertising); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9150 | |
| 9151 | } else { /* forced speed */ |
| 9152 | /* advertise the requested speed and duplex if supported */ |
| 9153 | switch (cmd->speed) { |
| 9154 | case SPEED_10: |
| 9155 | if (cmd->duplex == DUPLEX_FULL) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9156 | if (!(bp->port.supported & |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9157 | SUPPORTED_10baseT_Full)) { |
| 9158 | DP(NETIF_MSG_LINK, |
| 9159 | "10M full not supported\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9160 | return -EINVAL; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9161 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9162 | |
| 9163 | advertising = (ADVERTISED_10baseT_Full | |
| 9164 | ADVERTISED_TP); |
| 9165 | } else { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9166 | if (!(bp->port.supported & |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9167 | SUPPORTED_10baseT_Half)) { |
| 9168 | DP(NETIF_MSG_LINK, |
| 9169 | "10M half not supported\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9170 | return -EINVAL; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9171 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9172 | |
| 9173 | advertising = (ADVERTISED_10baseT_Half | |
| 9174 | ADVERTISED_TP); |
| 9175 | } |
| 9176 | break; |
| 9177 | |
| 9178 | case SPEED_100: |
| 9179 | if (cmd->duplex == DUPLEX_FULL) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9180 | if (!(bp->port.supported & |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9181 | SUPPORTED_100baseT_Full)) { |
| 9182 | DP(NETIF_MSG_LINK, |
| 9183 | "100M full not supported\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9184 | return -EINVAL; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9185 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9186 | |
| 9187 | advertising = (ADVERTISED_100baseT_Full | |
| 9188 | ADVERTISED_TP); |
| 9189 | } else { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9190 | if (!(bp->port.supported & |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9191 | SUPPORTED_100baseT_Half)) { |
| 9192 | DP(NETIF_MSG_LINK, |
| 9193 | "100M half not supported\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9194 | return -EINVAL; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9195 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9196 | |
| 9197 | advertising = (ADVERTISED_100baseT_Half | |
| 9198 | ADVERTISED_TP); |
| 9199 | } |
| 9200 | break; |
| 9201 | |
| 9202 | case SPEED_1000: |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9203 | if (cmd->duplex != DUPLEX_FULL) { |
| 9204 | DP(NETIF_MSG_LINK, "1G half not supported\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9205 | return -EINVAL; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9206 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9207 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9208 | if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) { |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9209 | DP(NETIF_MSG_LINK, "1G full not supported\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9210 | return -EINVAL; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9211 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9212 | |
| 9213 | advertising = (ADVERTISED_1000baseT_Full | |
| 9214 | ADVERTISED_TP); |
| 9215 | break; |
| 9216 | |
| 9217 | case SPEED_2500: |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9218 | if (cmd->duplex != DUPLEX_FULL) { |
| 9219 | DP(NETIF_MSG_LINK, |
| 9220 | "2.5G half not supported\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9221 | return -EINVAL; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9222 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9223 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9224 | if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) { |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9225 | DP(NETIF_MSG_LINK, |
| 9226 | "2.5G full not supported\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9227 | return -EINVAL; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9228 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9229 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9230 | advertising = (ADVERTISED_2500baseX_Full | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9231 | ADVERTISED_TP); |
| 9232 | break; |
| 9233 | |
| 9234 | case SPEED_10000: |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9235 | if (cmd->duplex != DUPLEX_FULL) { |
| 9236 | DP(NETIF_MSG_LINK, "10G half not supported\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9237 | return -EINVAL; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9238 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9239 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9240 | if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) { |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9241 | DP(NETIF_MSG_LINK, "10G full not supported\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9242 | return -EINVAL; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9243 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9244 | |
| 9245 | advertising = (ADVERTISED_10000baseT_Full | |
| 9246 | ADVERTISED_FIBRE); |
| 9247 | break; |
| 9248 | |
| 9249 | default: |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9250 | DP(NETIF_MSG_LINK, "Unsupported speed\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9251 | return -EINVAL; |
| 9252 | } |
| 9253 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9254 | bp->link_params.req_line_speed = cmd->speed; |
| 9255 | bp->link_params.req_duplex = cmd->duplex; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9256 | bp->port.advertising = advertising; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9257 | } |
| 9258 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9259 | DP(NETIF_MSG_LINK, "req_line_speed %d\n" |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9260 | DP_LEVEL " req_duplex %d advertising 0x%x\n", |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9261 | bp->link_params.req_line_speed, bp->link_params.req_duplex, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9262 | bp->port.advertising); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9263 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9264 | if (netif_running(dev)) { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 9265 | bnx2x_stats_handle(bp, STATS_EVENT_STOP); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9266 | bnx2x_link_set(bp); |
| 9267 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9268 | |
| 9269 | return 0; |
| 9270 | } |
| 9271 | |
Eilon Greenstein | 0a64ea5 | 2009-03-02 08:01:12 +0000 | [diff] [blame] | 9272 | #define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE) |
| 9273 | #define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE) |
| 9274 | |
| 9275 | static int bnx2x_get_regs_len(struct net_device *dev) |
| 9276 | { |
Eilon Greenstein | 0a64ea5 | 2009-03-02 08:01:12 +0000 | [diff] [blame] | 9277 | struct bnx2x *bp = netdev_priv(dev); |
Eilon Greenstein | 0d28e49 | 2009-08-12 08:23:40 +0000 | [diff] [blame] | 9278 | int regdump_len = 0; |
Eilon Greenstein | 0a64ea5 | 2009-03-02 08:01:12 +0000 | [diff] [blame] | 9279 | int i; |
| 9280 | |
Eilon Greenstein | 0a64ea5 | 2009-03-02 08:01:12 +0000 | [diff] [blame] | 9281 | if (CHIP_IS_E1(bp)) { |
| 9282 | for (i = 0; i < REGS_COUNT; i++) |
| 9283 | if (IS_E1_ONLINE(reg_addrs[i].info)) |
| 9284 | regdump_len += reg_addrs[i].size; |
| 9285 | |
| 9286 | for (i = 0; i < WREGS_COUNT_E1; i++) |
| 9287 | if (IS_E1_ONLINE(wreg_addrs_e1[i].info)) |
| 9288 | regdump_len += wreg_addrs_e1[i].size * |
| 9289 | (1 + wreg_addrs_e1[i].read_regs_count); |
| 9290 | |
| 9291 | } else { /* E1H */ |
| 9292 | for (i = 0; i < REGS_COUNT; i++) |
| 9293 | if (IS_E1H_ONLINE(reg_addrs[i].info)) |
| 9294 | regdump_len += reg_addrs[i].size; |
| 9295 | |
| 9296 | for (i = 0; i < WREGS_COUNT_E1H; i++) |
| 9297 | if (IS_E1H_ONLINE(wreg_addrs_e1h[i].info)) |
| 9298 | regdump_len += wreg_addrs_e1h[i].size * |
| 9299 | (1 + wreg_addrs_e1h[i].read_regs_count); |
| 9300 | } |
| 9301 | regdump_len *= 4; |
| 9302 | regdump_len += sizeof(struct dump_hdr); |
| 9303 | |
| 9304 | return regdump_len; |
| 9305 | } |
| 9306 | |
| 9307 | static void bnx2x_get_regs(struct net_device *dev, |
| 9308 | struct ethtool_regs *regs, void *_p) |
| 9309 | { |
| 9310 | u32 *p = _p, i, j; |
| 9311 | struct bnx2x *bp = netdev_priv(dev); |
| 9312 | struct dump_hdr dump_hdr = {0}; |
| 9313 | |
| 9314 | regs->version = 0; |
| 9315 | memset(p, 0, regs->len); |
| 9316 | |
| 9317 | if (!netif_running(bp->dev)) |
| 9318 | return; |
| 9319 | |
| 9320 | dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1; |
| 9321 | dump_hdr.dump_sign = dump_sign_all; |
| 9322 | dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR); |
| 9323 | dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR); |
| 9324 | dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR); |
| 9325 | dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR); |
| 9326 | dump_hdr.info = CHIP_IS_E1(bp) ? RI_E1_ONLINE : RI_E1H_ONLINE; |
| 9327 | |
| 9328 | memcpy(p, &dump_hdr, sizeof(struct dump_hdr)); |
| 9329 | p += dump_hdr.hdr_size + 1; |
| 9330 | |
| 9331 | if (CHIP_IS_E1(bp)) { |
| 9332 | for (i = 0; i < REGS_COUNT; i++) |
| 9333 | if (IS_E1_ONLINE(reg_addrs[i].info)) |
| 9334 | for (j = 0; j < reg_addrs[i].size; j++) |
| 9335 | *p++ = REG_RD(bp, |
| 9336 | reg_addrs[i].addr + j*4); |
| 9337 | |
| 9338 | } else { /* E1H */ |
| 9339 | for (i = 0; i < REGS_COUNT; i++) |
| 9340 | if (IS_E1H_ONLINE(reg_addrs[i].info)) |
| 9341 | for (j = 0; j < reg_addrs[i].size; j++) |
| 9342 | *p++ = REG_RD(bp, |
| 9343 | reg_addrs[i].addr + j*4); |
| 9344 | } |
| 9345 | } |
| 9346 | |
Eilon Greenstein | 0d28e49 | 2009-08-12 08:23:40 +0000 | [diff] [blame] | 9347 | #define PHY_FW_VER_LEN 10 |
| 9348 | |
| 9349 | static void bnx2x_get_drvinfo(struct net_device *dev, |
| 9350 | struct ethtool_drvinfo *info) |
| 9351 | { |
| 9352 | struct bnx2x *bp = netdev_priv(dev); |
| 9353 | u8 phy_fw_ver[PHY_FW_VER_LEN]; |
| 9354 | |
| 9355 | strcpy(info->driver, DRV_MODULE_NAME); |
| 9356 | strcpy(info->version, DRV_MODULE_VERSION); |
| 9357 | |
| 9358 | phy_fw_ver[0] = '\0'; |
| 9359 | if (bp->port.pmf) { |
| 9360 | bnx2x_acquire_phy_lock(bp); |
| 9361 | bnx2x_get_ext_phy_fw_version(&bp->link_params, |
| 9362 | (bp->state != BNX2X_STATE_CLOSED), |
| 9363 | phy_fw_ver, PHY_FW_VER_LEN); |
| 9364 | bnx2x_release_phy_lock(bp); |
| 9365 | } |
| 9366 | |
| 9367 | snprintf(info->fw_version, 32, "BC:%d.%d.%d%s%s", |
| 9368 | (bp->common.bc_ver & 0xff0000) >> 16, |
| 9369 | (bp->common.bc_ver & 0xff00) >> 8, |
| 9370 | (bp->common.bc_ver & 0xff), |
| 9371 | ((phy_fw_ver[0] != '\0') ? " PHY:" : ""), phy_fw_ver); |
| 9372 | strcpy(info->bus_info, pci_name(bp->pdev)); |
| 9373 | info->n_stats = BNX2X_NUM_STATS; |
| 9374 | info->testinfo_len = BNX2X_NUM_TESTS; |
| 9375 | info->eedump_len = bp->common.flash_size; |
| 9376 | info->regdump_len = bnx2x_get_regs_len(dev); |
| 9377 | } |
| 9378 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9379 | static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol) |
| 9380 | { |
| 9381 | struct bnx2x *bp = netdev_priv(dev); |
| 9382 | |
| 9383 | if (bp->flags & NO_WOL_FLAG) { |
| 9384 | wol->supported = 0; |
| 9385 | wol->wolopts = 0; |
| 9386 | } else { |
| 9387 | wol->supported = WAKE_MAGIC; |
| 9388 | if (bp->wol) |
| 9389 | wol->wolopts = WAKE_MAGIC; |
| 9390 | else |
| 9391 | wol->wolopts = 0; |
| 9392 | } |
| 9393 | memset(&wol->sopass, 0, sizeof(wol->sopass)); |
| 9394 | } |
| 9395 | |
| 9396 | static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol) |
| 9397 | { |
| 9398 | struct bnx2x *bp = netdev_priv(dev); |
| 9399 | |
| 9400 | if (wol->wolopts & ~WAKE_MAGIC) |
| 9401 | return -EINVAL; |
| 9402 | |
| 9403 | if (wol->wolopts & WAKE_MAGIC) { |
| 9404 | if (bp->flags & NO_WOL_FLAG) |
| 9405 | return -EINVAL; |
| 9406 | |
| 9407 | bp->wol = 1; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9408 | } else |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9409 | bp->wol = 0; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9410 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9411 | return 0; |
| 9412 | } |
| 9413 | |
| 9414 | static u32 bnx2x_get_msglevel(struct net_device *dev) |
| 9415 | { |
| 9416 | struct bnx2x *bp = netdev_priv(dev); |
| 9417 | |
| 9418 | return bp->msglevel; |
| 9419 | } |
| 9420 | |
| 9421 | static void bnx2x_set_msglevel(struct net_device *dev, u32 level) |
| 9422 | { |
| 9423 | struct bnx2x *bp = netdev_priv(dev); |
| 9424 | |
| 9425 | if (capable(CAP_NET_ADMIN)) |
| 9426 | bp->msglevel = level; |
| 9427 | } |
| 9428 | |
| 9429 | static int bnx2x_nway_reset(struct net_device *dev) |
| 9430 | { |
| 9431 | struct bnx2x *bp = netdev_priv(dev); |
| 9432 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9433 | if (!bp->port.pmf) |
| 9434 | return 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9435 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9436 | if (netif_running(dev)) { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 9437 | bnx2x_stats_handle(bp, STATS_EVENT_STOP); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9438 | bnx2x_link_set(bp); |
| 9439 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9440 | |
| 9441 | return 0; |
| 9442 | } |
| 9443 | |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 9444 | static u32 bnx2x_get_link(struct net_device *dev) |
Naohiro Ooiwa | 01e5329 | 2009-06-30 12:44:19 -0700 | [diff] [blame] | 9445 | { |
| 9446 | struct bnx2x *bp = netdev_priv(dev); |
| 9447 | |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 9448 | if (bp->flags & MF_FUNC_DIS) |
| 9449 | return 0; |
| 9450 | |
Naohiro Ooiwa | 01e5329 | 2009-06-30 12:44:19 -0700 | [diff] [blame] | 9451 | return bp->link_vars.link_up; |
| 9452 | } |
| 9453 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9454 | static int bnx2x_get_eeprom_len(struct net_device *dev) |
| 9455 | { |
| 9456 | struct bnx2x *bp = netdev_priv(dev); |
| 9457 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9458 | return bp->common.flash_size; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9459 | } |
| 9460 | |
| 9461 | static int bnx2x_acquire_nvram_lock(struct bnx2x *bp) |
| 9462 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9463 | int port = BP_PORT(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9464 | int count, i; |
| 9465 | u32 val = 0; |
| 9466 | |
| 9467 | /* adjust timeout for emulation/FPGA */ |
| 9468 | count = NVRAM_TIMEOUT_COUNT; |
| 9469 | if (CHIP_REV_IS_SLOW(bp)) |
| 9470 | count *= 100; |
| 9471 | |
| 9472 | /* request access to nvram interface */ |
| 9473 | REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB, |
| 9474 | (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port)); |
| 9475 | |
| 9476 | for (i = 0; i < count*10; i++) { |
| 9477 | val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB); |
| 9478 | if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) |
| 9479 | break; |
| 9480 | |
| 9481 | udelay(5); |
| 9482 | } |
| 9483 | |
| 9484 | if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9485 | DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9486 | return -EBUSY; |
| 9487 | } |
| 9488 | |
| 9489 | return 0; |
| 9490 | } |
| 9491 | |
| 9492 | static int bnx2x_release_nvram_lock(struct bnx2x *bp) |
| 9493 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9494 | int port = BP_PORT(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9495 | int count, i; |
| 9496 | u32 val = 0; |
| 9497 | |
| 9498 | /* adjust timeout for emulation/FPGA */ |
| 9499 | count = NVRAM_TIMEOUT_COUNT; |
| 9500 | if (CHIP_REV_IS_SLOW(bp)) |
| 9501 | count *= 100; |
| 9502 | |
| 9503 | /* relinquish nvram interface */ |
| 9504 | REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB, |
| 9505 | (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port)); |
| 9506 | |
| 9507 | for (i = 0; i < count*10; i++) { |
| 9508 | val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB); |
| 9509 | if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) |
| 9510 | break; |
| 9511 | |
| 9512 | udelay(5); |
| 9513 | } |
| 9514 | |
| 9515 | if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9516 | DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9517 | return -EBUSY; |
| 9518 | } |
| 9519 | |
| 9520 | return 0; |
| 9521 | } |
| 9522 | |
| 9523 | static void bnx2x_enable_nvram_access(struct bnx2x *bp) |
| 9524 | { |
| 9525 | u32 val; |
| 9526 | |
| 9527 | val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE); |
| 9528 | |
| 9529 | /* enable both bits, even on read */ |
| 9530 | REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE, |
| 9531 | (val | MCPR_NVM_ACCESS_ENABLE_EN | |
| 9532 | MCPR_NVM_ACCESS_ENABLE_WR_EN)); |
| 9533 | } |
| 9534 | |
| 9535 | static void bnx2x_disable_nvram_access(struct bnx2x *bp) |
| 9536 | { |
| 9537 | u32 val; |
| 9538 | |
| 9539 | val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE); |
| 9540 | |
| 9541 | /* disable both bits, even after read */ |
| 9542 | REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE, |
| 9543 | (val & ~(MCPR_NVM_ACCESS_ENABLE_EN | |
| 9544 | MCPR_NVM_ACCESS_ENABLE_WR_EN))); |
| 9545 | } |
| 9546 | |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 9547 | static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9548 | u32 cmd_flags) |
| 9549 | { |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9550 | int count, i, rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9551 | u32 val; |
| 9552 | |
| 9553 | /* build the command word */ |
| 9554 | cmd_flags |= MCPR_NVM_COMMAND_DOIT; |
| 9555 | |
| 9556 | /* need to clear DONE bit separately */ |
| 9557 | REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE); |
| 9558 | |
| 9559 | /* address of the NVRAM to read from */ |
| 9560 | REG_WR(bp, MCP_REG_MCPR_NVM_ADDR, |
| 9561 | (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE)); |
| 9562 | |
| 9563 | /* issue a read command */ |
| 9564 | REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags); |
| 9565 | |
| 9566 | /* adjust timeout for emulation/FPGA */ |
| 9567 | count = NVRAM_TIMEOUT_COUNT; |
| 9568 | if (CHIP_REV_IS_SLOW(bp)) |
| 9569 | count *= 100; |
| 9570 | |
| 9571 | /* wait for completion */ |
| 9572 | *ret_val = 0; |
| 9573 | rc = -EBUSY; |
| 9574 | for (i = 0; i < count; i++) { |
| 9575 | udelay(5); |
| 9576 | val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND); |
| 9577 | |
| 9578 | if (val & MCPR_NVM_COMMAND_DONE) { |
| 9579 | val = REG_RD(bp, MCP_REG_MCPR_NVM_READ); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9580 | /* we read nvram data in cpu order |
| 9581 | * but ethtool sees it as an array of bytes |
| 9582 | * converting to big-endian will do the work */ |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 9583 | *ret_val = cpu_to_be32(val); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9584 | rc = 0; |
| 9585 | break; |
| 9586 | } |
| 9587 | } |
| 9588 | |
| 9589 | return rc; |
| 9590 | } |
| 9591 | |
| 9592 | static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf, |
| 9593 | int buf_size) |
| 9594 | { |
| 9595 | int rc; |
| 9596 | u32 cmd_flags; |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 9597 | __be32 val; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9598 | |
| 9599 | if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9600 | DP(BNX2X_MSG_NVM, |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 9601 | "Invalid parameter: offset 0x%x buf_size 0x%x\n", |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9602 | offset, buf_size); |
| 9603 | return -EINVAL; |
| 9604 | } |
| 9605 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9606 | if (offset + buf_size > bp->common.flash_size) { |
| 9607 | DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +" |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9608 | " buf_size (0x%x) > flash_size (0x%x)\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9609 | offset, buf_size, bp->common.flash_size); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9610 | return -EINVAL; |
| 9611 | } |
| 9612 | |
| 9613 | /* request access to nvram interface */ |
| 9614 | rc = bnx2x_acquire_nvram_lock(bp); |
| 9615 | if (rc) |
| 9616 | return rc; |
| 9617 | |
| 9618 | /* enable access to nvram interface */ |
| 9619 | bnx2x_enable_nvram_access(bp); |
| 9620 | |
| 9621 | /* read the first word(s) */ |
| 9622 | cmd_flags = MCPR_NVM_COMMAND_FIRST; |
| 9623 | while ((buf_size > sizeof(u32)) && (rc == 0)) { |
| 9624 | rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags); |
| 9625 | memcpy(ret_buf, &val, 4); |
| 9626 | |
| 9627 | /* advance to the next dword */ |
| 9628 | offset += sizeof(u32); |
| 9629 | ret_buf += sizeof(u32); |
| 9630 | buf_size -= sizeof(u32); |
| 9631 | cmd_flags = 0; |
| 9632 | } |
| 9633 | |
| 9634 | if (rc == 0) { |
| 9635 | cmd_flags |= MCPR_NVM_COMMAND_LAST; |
| 9636 | rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags); |
| 9637 | memcpy(ret_buf, &val, 4); |
| 9638 | } |
| 9639 | |
| 9640 | /* disable access to nvram interface */ |
| 9641 | bnx2x_disable_nvram_access(bp); |
| 9642 | bnx2x_release_nvram_lock(bp); |
| 9643 | |
| 9644 | return rc; |
| 9645 | } |
| 9646 | |
| 9647 | static int bnx2x_get_eeprom(struct net_device *dev, |
| 9648 | struct ethtool_eeprom *eeprom, u8 *eebuf) |
| 9649 | { |
| 9650 | struct bnx2x *bp = netdev_priv(dev); |
| 9651 | int rc; |
| 9652 | |
Eilon Greenstein | 2add3ac | 2009-01-14 06:44:07 +0000 | [diff] [blame] | 9653 | if (!netif_running(dev)) |
| 9654 | return -EAGAIN; |
| 9655 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9656 | DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n" |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9657 | DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n", |
| 9658 | eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset, |
| 9659 | eeprom->len, eeprom->len); |
| 9660 | |
| 9661 | /* parameters already validated in ethtool_get_eeprom */ |
| 9662 | |
| 9663 | rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len); |
| 9664 | |
| 9665 | return rc; |
| 9666 | } |
| 9667 | |
| 9668 | static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val, |
| 9669 | u32 cmd_flags) |
| 9670 | { |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9671 | int count, i, rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9672 | |
| 9673 | /* build the command word */ |
| 9674 | cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR; |
| 9675 | |
| 9676 | /* need to clear DONE bit separately */ |
| 9677 | REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE); |
| 9678 | |
| 9679 | /* write the data */ |
| 9680 | REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val); |
| 9681 | |
| 9682 | /* address of the NVRAM to write to */ |
| 9683 | REG_WR(bp, MCP_REG_MCPR_NVM_ADDR, |
| 9684 | (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE)); |
| 9685 | |
| 9686 | /* issue the write command */ |
| 9687 | REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags); |
| 9688 | |
| 9689 | /* adjust timeout for emulation/FPGA */ |
| 9690 | count = NVRAM_TIMEOUT_COUNT; |
| 9691 | if (CHIP_REV_IS_SLOW(bp)) |
| 9692 | count *= 100; |
| 9693 | |
| 9694 | /* wait for completion */ |
| 9695 | rc = -EBUSY; |
| 9696 | for (i = 0; i < count; i++) { |
| 9697 | udelay(5); |
| 9698 | val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND); |
| 9699 | if (val & MCPR_NVM_COMMAND_DONE) { |
| 9700 | rc = 0; |
| 9701 | break; |
| 9702 | } |
| 9703 | } |
| 9704 | |
| 9705 | return rc; |
| 9706 | } |
| 9707 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 9708 | #define BYTE_OFFSET(offset) (8 * (offset & 0x03)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9709 | |
| 9710 | static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf, |
| 9711 | int buf_size) |
| 9712 | { |
| 9713 | int rc; |
| 9714 | u32 cmd_flags; |
| 9715 | u32 align_offset; |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 9716 | __be32 val; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9717 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9718 | if (offset + buf_size > bp->common.flash_size) { |
| 9719 | DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +" |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9720 | " buf_size (0x%x) > flash_size (0x%x)\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9721 | offset, buf_size, bp->common.flash_size); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9722 | return -EINVAL; |
| 9723 | } |
| 9724 | |
| 9725 | /* request access to nvram interface */ |
| 9726 | rc = bnx2x_acquire_nvram_lock(bp); |
| 9727 | if (rc) |
| 9728 | return rc; |
| 9729 | |
| 9730 | /* enable access to nvram interface */ |
| 9731 | bnx2x_enable_nvram_access(bp); |
| 9732 | |
| 9733 | cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST); |
| 9734 | align_offset = (offset & ~0x03); |
| 9735 | rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags); |
| 9736 | |
| 9737 | if (rc == 0) { |
| 9738 | val &= ~(0xff << BYTE_OFFSET(offset)); |
| 9739 | val |= (*data_buf << BYTE_OFFSET(offset)); |
| 9740 | |
| 9741 | /* nvram data is returned as an array of bytes |
| 9742 | * convert it back to cpu order */ |
| 9743 | val = be32_to_cpu(val); |
| 9744 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9745 | rc = bnx2x_nvram_write_dword(bp, align_offset, val, |
| 9746 | cmd_flags); |
| 9747 | } |
| 9748 | |
| 9749 | /* disable access to nvram interface */ |
| 9750 | bnx2x_disable_nvram_access(bp); |
| 9751 | bnx2x_release_nvram_lock(bp); |
| 9752 | |
| 9753 | return rc; |
| 9754 | } |
| 9755 | |
| 9756 | static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf, |
| 9757 | int buf_size) |
| 9758 | { |
| 9759 | int rc; |
| 9760 | u32 cmd_flags; |
| 9761 | u32 val; |
| 9762 | u32 written_so_far; |
| 9763 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9764 | if (buf_size == 1) /* ethtool */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9765 | return bnx2x_nvram_write1(bp, offset, data_buf, buf_size); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9766 | |
| 9767 | if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9768 | DP(BNX2X_MSG_NVM, |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 9769 | "Invalid parameter: offset 0x%x buf_size 0x%x\n", |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9770 | offset, buf_size); |
| 9771 | return -EINVAL; |
| 9772 | } |
| 9773 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9774 | if (offset + buf_size > bp->common.flash_size) { |
| 9775 | DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +" |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9776 | " buf_size (0x%x) > flash_size (0x%x)\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9777 | offset, buf_size, bp->common.flash_size); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9778 | return -EINVAL; |
| 9779 | } |
| 9780 | |
| 9781 | /* request access to nvram interface */ |
| 9782 | rc = bnx2x_acquire_nvram_lock(bp); |
| 9783 | if (rc) |
| 9784 | return rc; |
| 9785 | |
| 9786 | /* enable access to nvram interface */ |
| 9787 | bnx2x_enable_nvram_access(bp); |
| 9788 | |
| 9789 | written_so_far = 0; |
| 9790 | cmd_flags = MCPR_NVM_COMMAND_FIRST; |
| 9791 | while ((written_so_far < buf_size) && (rc == 0)) { |
| 9792 | if (written_so_far == (buf_size - sizeof(u32))) |
| 9793 | cmd_flags |= MCPR_NVM_COMMAND_LAST; |
| 9794 | else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0) |
| 9795 | cmd_flags |= MCPR_NVM_COMMAND_LAST; |
| 9796 | else if ((offset % NVRAM_PAGE_SIZE) == 0) |
| 9797 | cmd_flags |= MCPR_NVM_COMMAND_FIRST; |
| 9798 | |
| 9799 | memcpy(&val, data_buf, 4); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9800 | |
| 9801 | rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags); |
| 9802 | |
| 9803 | /* advance to the next dword */ |
| 9804 | offset += sizeof(u32); |
| 9805 | data_buf += sizeof(u32); |
| 9806 | written_so_far += sizeof(u32); |
| 9807 | cmd_flags = 0; |
| 9808 | } |
| 9809 | |
| 9810 | /* disable access to nvram interface */ |
| 9811 | bnx2x_disable_nvram_access(bp); |
| 9812 | bnx2x_release_nvram_lock(bp); |
| 9813 | |
| 9814 | return rc; |
| 9815 | } |
| 9816 | |
| 9817 | static int bnx2x_set_eeprom(struct net_device *dev, |
| 9818 | struct ethtool_eeprom *eeprom, u8 *eebuf) |
| 9819 | { |
| 9820 | struct bnx2x *bp = netdev_priv(dev); |
Eilon Greenstein | f57a602 | 2009-08-12 08:23:11 +0000 | [diff] [blame] | 9821 | int port = BP_PORT(bp); |
| 9822 | int rc = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9823 | |
Eilon Greenstein | 9f4c958 | 2009-01-08 11:21:43 -0800 | [diff] [blame] | 9824 | if (!netif_running(dev)) |
| 9825 | return -EAGAIN; |
| 9826 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9827 | DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n" |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9828 | DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n", |
| 9829 | eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset, |
| 9830 | eeprom->len, eeprom->len); |
| 9831 | |
| 9832 | /* parameters already validated in ethtool_set_eeprom */ |
| 9833 | |
Eilon Greenstein | f57a602 | 2009-08-12 08:23:11 +0000 | [diff] [blame] | 9834 | /* PHY eeprom can be accessed only by the PMF */ |
| 9835 | if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) && |
| 9836 | !bp->port.pmf) |
| 9837 | return -EINVAL; |
| 9838 | |
| 9839 | if (eeprom->magic == 0x50485950) { |
| 9840 | /* 'PHYP' (0x50485950): prepare phy for FW upgrade */ |
| 9841 | bnx2x_stats_handle(bp, STATS_EVENT_STOP); |
| 9842 | |
| 9843 | bnx2x_acquire_phy_lock(bp); |
| 9844 | rc |= bnx2x_link_reset(&bp->link_params, |
| 9845 | &bp->link_vars, 0); |
| 9846 | if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) == |
| 9847 | PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) |
| 9848 | bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0, |
| 9849 | MISC_REGISTERS_GPIO_HIGH, port); |
| 9850 | bnx2x_release_phy_lock(bp); |
| 9851 | bnx2x_link_report(bp); |
| 9852 | |
| 9853 | } else if (eeprom->magic == 0x50485952) { |
| 9854 | /* 'PHYR' (0x50485952): re-init link after FW upgrade */ |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 9855 | if (bp->state == BNX2X_STATE_OPEN) { |
Eilon Greenstein | f57a602 | 2009-08-12 08:23:11 +0000 | [diff] [blame] | 9856 | bnx2x_acquire_phy_lock(bp); |
| 9857 | rc |= bnx2x_link_reset(&bp->link_params, |
| 9858 | &bp->link_vars, 1); |
| 9859 | |
| 9860 | rc |= bnx2x_phy_init(&bp->link_params, |
| 9861 | &bp->link_vars); |
| 9862 | bnx2x_release_phy_lock(bp); |
| 9863 | bnx2x_calc_fc_adv(bp); |
| 9864 | } |
| 9865 | } else if (eeprom->magic == 0x53985943) { |
| 9866 | /* 'PHYC' (0x53985943): PHY FW upgrade completed */ |
| 9867 | if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) == |
| 9868 | PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) { |
| 9869 | u8 ext_phy_addr = |
Eilon Greenstein | 659bc5c | 2009-08-12 08:24:02 +0000 | [diff] [blame] | 9870 | XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config); |
Eilon Greenstein | f57a602 | 2009-08-12 08:23:11 +0000 | [diff] [blame] | 9871 | |
| 9872 | /* DSP Remove Download Mode */ |
| 9873 | bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0, |
| 9874 | MISC_REGISTERS_GPIO_LOW, port); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9875 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 9876 | bnx2x_acquire_phy_lock(bp); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9877 | |
Eilon Greenstein | f57a602 | 2009-08-12 08:23:11 +0000 | [diff] [blame] | 9878 | bnx2x_sfx7101_sp_sw_reset(bp, port, ext_phy_addr); |
| 9879 | |
| 9880 | /* wait 0.5 sec to allow it to run */ |
| 9881 | msleep(500); |
| 9882 | bnx2x_ext_phy_hw_reset(bp, port); |
| 9883 | msleep(500); |
| 9884 | bnx2x_release_phy_lock(bp); |
| 9885 | } |
| 9886 | } else |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9887 | rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9888 | |
| 9889 | return rc; |
| 9890 | } |
| 9891 | |
| 9892 | static int bnx2x_get_coalesce(struct net_device *dev, |
| 9893 | struct ethtool_coalesce *coal) |
| 9894 | { |
| 9895 | struct bnx2x *bp = netdev_priv(dev); |
| 9896 | |
| 9897 | memset(coal, 0, sizeof(struct ethtool_coalesce)); |
| 9898 | |
| 9899 | coal->rx_coalesce_usecs = bp->rx_ticks; |
| 9900 | coal->tx_coalesce_usecs = bp->tx_ticks; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9901 | |
| 9902 | return 0; |
| 9903 | } |
| 9904 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 9905 | #define BNX2X_MAX_COALES_TOUT (0xf0*12) /* Maximal coalescing timeout in us */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9906 | static int bnx2x_set_coalesce(struct net_device *dev, |
| 9907 | struct ethtool_coalesce *coal) |
| 9908 | { |
| 9909 | struct bnx2x *bp = netdev_priv(dev); |
| 9910 | |
| 9911 | bp->rx_ticks = (u16) coal->rx_coalesce_usecs; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 9912 | if (bp->rx_ticks > BNX2X_MAX_COALES_TOUT) |
| 9913 | bp->rx_ticks = BNX2X_MAX_COALES_TOUT; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9914 | |
| 9915 | bp->tx_ticks = (u16) coal->tx_coalesce_usecs; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 9916 | if (bp->tx_ticks > BNX2X_MAX_COALES_TOUT) |
| 9917 | bp->tx_ticks = BNX2X_MAX_COALES_TOUT; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9918 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9919 | if (netif_running(dev)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9920 | bnx2x_update_coalesce(bp); |
| 9921 | |
| 9922 | return 0; |
| 9923 | } |
| 9924 | |
| 9925 | static void bnx2x_get_ringparam(struct net_device *dev, |
| 9926 | struct ethtool_ringparam *ering) |
| 9927 | { |
| 9928 | struct bnx2x *bp = netdev_priv(dev); |
| 9929 | |
| 9930 | ering->rx_max_pending = MAX_RX_AVAIL; |
| 9931 | ering->rx_mini_max_pending = 0; |
| 9932 | ering->rx_jumbo_max_pending = 0; |
| 9933 | |
| 9934 | ering->rx_pending = bp->rx_ring_size; |
| 9935 | ering->rx_mini_pending = 0; |
| 9936 | ering->rx_jumbo_pending = 0; |
| 9937 | |
| 9938 | ering->tx_max_pending = MAX_TX_AVAIL; |
| 9939 | ering->tx_pending = bp->tx_ring_size; |
| 9940 | } |
| 9941 | |
| 9942 | static int bnx2x_set_ringparam(struct net_device *dev, |
| 9943 | struct ethtool_ringparam *ering) |
| 9944 | { |
| 9945 | struct bnx2x *bp = netdev_priv(dev); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9946 | int rc = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9947 | |
| 9948 | if ((ering->rx_pending > MAX_RX_AVAIL) || |
| 9949 | (ering->tx_pending > MAX_TX_AVAIL) || |
| 9950 | (ering->tx_pending <= MAX_SKB_FRAGS + 4)) |
| 9951 | return -EINVAL; |
| 9952 | |
| 9953 | bp->rx_ring_size = ering->rx_pending; |
| 9954 | bp->tx_ring_size = ering->tx_pending; |
| 9955 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9956 | if (netif_running(dev)) { |
| 9957 | bnx2x_nic_unload(bp, UNLOAD_NORMAL); |
| 9958 | rc = bnx2x_nic_load(bp, LOAD_NORMAL); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9959 | } |
| 9960 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9961 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9962 | } |
| 9963 | |
| 9964 | static void bnx2x_get_pauseparam(struct net_device *dev, |
| 9965 | struct ethtool_pauseparam *epause) |
| 9966 | { |
| 9967 | struct bnx2x *bp = netdev_priv(dev); |
| 9968 | |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 9969 | epause->autoneg = (bp->link_params.req_flow_ctrl == |
| 9970 | BNX2X_FLOW_CTRL_AUTO) && |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9971 | (bp->link_params.req_line_speed == SPEED_AUTO_NEG); |
| 9972 | |
David S. Miller | c0700f9 | 2008-12-16 23:53:20 -0800 | [diff] [blame] | 9973 | epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) == |
| 9974 | BNX2X_FLOW_CTRL_RX); |
| 9975 | epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) == |
| 9976 | BNX2X_FLOW_CTRL_TX); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9977 | |
| 9978 | DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n" |
| 9979 | DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n", |
| 9980 | epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause); |
| 9981 | } |
| 9982 | |
| 9983 | static int bnx2x_set_pauseparam(struct net_device *dev, |
| 9984 | struct ethtool_pauseparam *epause) |
| 9985 | { |
| 9986 | struct bnx2x *bp = netdev_priv(dev); |
| 9987 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9988 | if (IS_E1HMF(bp)) |
| 9989 | return 0; |
| 9990 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9991 | DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n" |
| 9992 | DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n", |
| 9993 | epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause); |
| 9994 | |
David S. Miller | c0700f9 | 2008-12-16 23:53:20 -0800 | [diff] [blame] | 9995 | bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9996 | |
| 9997 | if (epause->rx_pause) |
David S. Miller | c0700f9 | 2008-12-16 23:53:20 -0800 | [diff] [blame] | 9998 | bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 9999 | |
| 10000 | if (epause->tx_pause) |
David S. Miller | c0700f9 | 2008-12-16 23:53:20 -0800 | [diff] [blame] | 10001 | bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10002 | |
David S. Miller | c0700f9 | 2008-12-16 23:53:20 -0800 | [diff] [blame] | 10003 | if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) |
| 10004 | bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10005 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10006 | if (epause->autoneg) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10007 | if (!(bp->port.supported & SUPPORTED_Autoneg)) { |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 10008 | DP(NETIF_MSG_LINK, "autoneg not supported\n"); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 10009 | return -EINVAL; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10010 | } |
| 10011 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10012 | if (bp->link_params.req_line_speed == SPEED_AUTO_NEG) |
David S. Miller | c0700f9 | 2008-12-16 23:53:20 -0800 | [diff] [blame] | 10013 | bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10014 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10015 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10016 | DP(NETIF_MSG_LINK, |
| 10017 | "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10018 | |
| 10019 | if (netif_running(dev)) { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10020 | bnx2x_stats_handle(bp, STATS_EVENT_STOP); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10021 | bnx2x_link_set(bp); |
| 10022 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10023 | |
| 10024 | return 0; |
| 10025 | } |
| 10026 | |
Vladislav Zolotarov | df0f234 | 2008-08-13 15:53:38 -0700 | [diff] [blame] | 10027 | static int bnx2x_set_flags(struct net_device *dev, u32 data) |
| 10028 | { |
| 10029 | struct bnx2x *bp = netdev_priv(dev); |
| 10030 | int changed = 0; |
| 10031 | int rc = 0; |
| 10032 | |
| 10033 | /* TPA requires Rx CSUM offloading */ |
| 10034 | if ((data & ETH_FLAG_LRO) && bp->rx_csum) { |
| 10035 | if (!(dev->features & NETIF_F_LRO)) { |
| 10036 | dev->features |= NETIF_F_LRO; |
| 10037 | bp->flags |= TPA_ENABLE_FLAG; |
| 10038 | changed = 1; |
| 10039 | } |
| 10040 | |
| 10041 | } else if (dev->features & NETIF_F_LRO) { |
| 10042 | dev->features &= ~NETIF_F_LRO; |
| 10043 | bp->flags &= ~TPA_ENABLE_FLAG; |
| 10044 | changed = 1; |
| 10045 | } |
| 10046 | |
| 10047 | if (changed && netif_running(dev)) { |
| 10048 | bnx2x_nic_unload(bp, UNLOAD_NORMAL); |
| 10049 | rc = bnx2x_nic_load(bp, LOAD_NORMAL); |
| 10050 | } |
| 10051 | |
| 10052 | return rc; |
| 10053 | } |
| 10054 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10055 | static u32 bnx2x_get_rx_csum(struct net_device *dev) |
| 10056 | { |
| 10057 | struct bnx2x *bp = netdev_priv(dev); |
| 10058 | |
| 10059 | return bp->rx_csum; |
| 10060 | } |
| 10061 | |
| 10062 | static int bnx2x_set_rx_csum(struct net_device *dev, u32 data) |
| 10063 | { |
| 10064 | struct bnx2x *bp = netdev_priv(dev); |
Vladislav Zolotarov | df0f234 | 2008-08-13 15:53:38 -0700 | [diff] [blame] | 10065 | int rc = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10066 | |
| 10067 | bp->rx_csum = data; |
Vladislav Zolotarov | df0f234 | 2008-08-13 15:53:38 -0700 | [diff] [blame] | 10068 | |
| 10069 | /* Disable TPA, when Rx CSUM is disabled. Otherwise all |
| 10070 | TPA'ed packets will be discarded due to wrong TCP CSUM */ |
| 10071 | if (!data) { |
| 10072 | u32 flags = ethtool_op_get_flags(dev); |
| 10073 | |
| 10074 | rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO)); |
| 10075 | } |
| 10076 | |
| 10077 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10078 | } |
| 10079 | |
| 10080 | static int bnx2x_set_tso(struct net_device *dev, u32 data) |
| 10081 | { |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 10082 | if (data) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10083 | dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN); |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 10084 | dev->features |= NETIF_F_TSO6; |
| 10085 | } else { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10086 | dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN); |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 10087 | dev->features &= ~NETIF_F_TSO6; |
| 10088 | } |
| 10089 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10090 | return 0; |
| 10091 | } |
| 10092 | |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10093 | static const struct { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10094 | char string[ETH_GSTRING_LEN]; |
| 10095 | } bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = { |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10096 | { "register_test (offline)" }, |
| 10097 | { "memory_test (offline)" }, |
| 10098 | { "loopback_test (offline)" }, |
| 10099 | { "nvram_test (online)" }, |
| 10100 | { "interrupt_test (online)" }, |
| 10101 | { "link_test (online)" }, |
Eilon Greenstein | d3d4f49 | 2009-02-12 08:36:27 +0000 | [diff] [blame] | 10102 | { "idle check (online)" } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10103 | }; |
| 10104 | |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10105 | static int bnx2x_test_registers(struct bnx2x *bp) |
| 10106 | { |
| 10107 | int idx, i, rc = -ENODEV; |
| 10108 | u32 wr_val = 0; |
Yitchak Gertner | 9dabc42 | 2008-08-13 15:51:28 -0700 | [diff] [blame] | 10109 | int port = BP_PORT(bp); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10110 | static const struct { |
| 10111 | u32 offset0; |
| 10112 | u32 offset1; |
| 10113 | u32 mask; |
| 10114 | } reg_tbl[] = { |
| 10115 | /* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff }, |
| 10116 | { DORQ_REG_DB_ADDR0, 4, 0xffffffff }, |
| 10117 | { HC_REG_AGG_INT_0, 4, 0x000003ff }, |
| 10118 | { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 }, |
| 10119 | { PBF_REG_P0_INIT_CRD, 4, 0x000007ff }, |
| 10120 | { PRS_REG_CID_PORT_0, 4, 0x00ffffff }, |
| 10121 | { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff }, |
| 10122 | { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff }, |
| 10123 | { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff }, |
| 10124 | { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff }, |
| 10125 | /* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff }, |
| 10126 | { QM_REG_CONNNUM_0, 4, 0x000fffff }, |
| 10127 | { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff }, |
| 10128 | { SRC_REG_KEYRSS0_0, 40, 0xffffffff }, |
| 10129 | { SRC_REG_KEYRSS0_7, 40, 0xffffffff }, |
| 10130 | { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 }, |
| 10131 | { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 }, |
| 10132 | { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff }, |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10133 | { NIG_REG_LLH0_T_BIT, 4, 0x00000001 }, |
Eilon Greenstein | c1f1a06 | 2009-07-29 00:20:08 +0000 | [diff] [blame] | 10134 | { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 }, |
| 10135 | /* 20 */ { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 }, |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10136 | { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 }, |
| 10137 | { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 }, |
| 10138 | { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 }, |
| 10139 | { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff }, |
| 10140 | { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff }, |
| 10141 | { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff }, |
| 10142 | { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff }, |
| 10143 | { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 }, |
Eilon Greenstein | c1f1a06 | 2009-07-29 00:20:08 +0000 | [diff] [blame] | 10144 | { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff }, |
| 10145 | /* 30 */ { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff }, |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10146 | { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff }, |
| 10147 | { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 }, |
| 10148 | { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 }, |
| 10149 | { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff }, |
| 10150 | { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 }, |
| 10151 | { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f }, |
| 10152 | |
| 10153 | { 0xffffffff, 0, 0x00000000 } |
| 10154 | }; |
| 10155 | |
| 10156 | if (!netif_running(bp->dev)) |
| 10157 | return rc; |
| 10158 | |
| 10159 | /* Repeat the test twice: |
| 10160 | First by writing 0x00000000, second by writing 0xffffffff */ |
| 10161 | for (idx = 0; idx < 2; idx++) { |
| 10162 | |
| 10163 | switch (idx) { |
| 10164 | case 0: |
| 10165 | wr_val = 0; |
| 10166 | break; |
| 10167 | case 1: |
| 10168 | wr_val = 0xffffffff; |
| 10169 | break; |
| 10170 | } |
| 10171 | |
| 10172 | for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) { |
| 10173 | u32 offset, mask, save_val, val; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10174 | |
| 10175 | offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1; |
| 10176 | mask = reg_tbl[i].mask; |
| 10177 | |
| 10178 | save_val = REG_RD(bp, offset); |
| 10179 | |
| 10180 | REG_WR(bp, offset, wr_val); |
| 10181 | val = REG_RD(bp, offset); |
| 10182 | |
| 10183 | /* Restore the original register's value */ |
| 10184 | REG_WR(bp, offset, save_val); |
| 10185 | |
| 10186 | /* verify that value is as expected value */ |
| 10187 | if ((val & mask) != (wr_val & mask)) |
| 10188 | goto test_reg_exit; |
| 10189 | } |
| 10190 | } |
| 10191 | |
| 10192 | rc = 0; |
| 10193 | |
| 10194 | test_reg_exit: |
| 10195 | return rc; |
| 10196 | } |
| 10197 | |
| 10198 | static int bnx2x_test_memory(struct bnx2x *bp) |
| 10199 | { |
| 10200 | int i, j, rc = -ENODEV; |
| 10201 | u32 val; |
| 10202 | static const struct { |
| 10203 | u32 offset; |
| 10204 | int size; |
| 10205 | } mem_tbl[] = { |
| 10206 | { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE }, |
| 10207 | { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE }, |
| 10208 | { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE }, |
| 10209 | { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE }, |
| 10210 | { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE }, |
| 10211 | { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE }, |
| 10212 | { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE }, |
| 10213 | |
| 10214 | { 0xffffffff, 0 } |
| 10215 | }; |
| 10216 | static const struct { |
| 10217 | char *name; |
| 10218 | u32 offset; |
Yitchak Gertner | 9dabc42 | 2008-08-13 15:51:28 -0700 | [diff] [blame] | 10219 | u32 e1_mask; |
| 10220 | u32 e1h_mask; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10221 | } prty_tbl[] = { |
Yitchak Gertner | 9dabc42 | 2008-08-13 15:51:28 -0700 | [diff] [blame] | 10222 | { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 }, |
| 10223 | { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 }, |
| 10224 | { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 }, |
| 10225 | { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 }, |
| 10226 | { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 }, |
| 10227 | { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 }, |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10228 | |
Yitchak Gertner | 9dabc42 | 2008-08-13 15:51:28 -0700 | [diff] [blame] | 10229 | { NULL, 0xffffffff, 0, 0 } |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10230 | }; |
| 10231 | |
| 10232 | if (!netif_running(bp->dev)) |
| 10233 | return rc; |
| 10234 | |
| 10235 | /* Go through all the memories */ |
| 10236 | for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) |
| 10237 | for (j = 0; j < mem_tbl[i].size; j++) |
| 10238 | REG_RD(bp, mem_tbl[i].offset + j*4); |
| 10239 | |
| 10240 | /* Check the parity status */ |
| 10241 | for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) { |
| 10242 | val = REG_RD(bp, prty_tbl[i].offset); |
Yitchak Gertner | 9dabc42 | 2008-08-13 15:51:28 -0700 | [diff] [blame] | 10243 | if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) || |
| 10244 | (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) { |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10245 | DP(NETIF_MSG_HW, |
| 10246 | "%s is 0x%x\n", prty_tbl[i].name, val); |
| 10247 | goto test_mem_exit; |
| 10248 | } |
| 10249 | } |
| 10250 | |
| 10251 | rc = 0; |
| 10252 | |
| 10253 | test_mem_exit: |
| 10254 | return rc; |
| 10255 | } |
| 10256 | |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10257 | static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up) |
| 10258 | { |
| 10259 | int cnt = 1000; |
| 10260 | |
| 10261 | if (link_up) |
| 10262 | while (bnx2x_link_test(bp) && cnt--) |
| 10263 | msleep(10); |
| 10264 | } |
| 10265 | |
| 10266 | static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up) |
| 10267 | { |
| 10268 | unsigned int pkt_size, num_pkts, i; |
| 10269 | struct sk_buff *skb; |
| 10270 | unsigned char *packet; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10271 | struct bnx2x_fastpath *fp_rx = &bp->fp[0]; |
| 10272 | struct bnx2x_fastpath *fp_tx = &bp->fp[bp->num_rx_queues]; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10273 | u16 tx_start_idx, tx_idx; |
| 10274 | u16 rx_start_idx, rx_idx; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10275 | u16 pkt_prod, bd_prod; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10276 | struct sw_tx_bd *tx_buf; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10277 | struct eth_tx_start_bd *tx_start_bd; |
| 10278 | struct eth_tx_parse_bd *pbd = NULL; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10279 | dma_addr_t mapping; |
| 10280 | union eth_rx_cqe *cqe; |
| 10281 | u8 cqe_fp_flags; |
| 10282 | struct sw_rx_bd *rx_buf; |
| 10283 | u16 len; |
| 10284 | int rc = -ENODEV; |
| 10285 | |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 10286 | /* check the loopback mode */ |
| 10287 | switch (loopback_mode) { |
| 10288 | case BNX2X_PHY_LOOPBACK: |
| 10289 | if (bp->link_params.loopback_mode != LOOPBACK_XGXS_10) |
| 10290 | return -EINVAL; |
| 10291 | break; |
| 10292 | case BNX2X_MAC_LOOPBACK: |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10293 | bp->link_params.loopback_mode = LOOPBACK_BMAC; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10294 | bnx2x_phy_init(&bp->link_params, &bp->link_vars); |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 10295 | break; |
| 10296 | default: |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10297 | return -EINVAL; |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 10298 | } |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10299 | |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 10300 | /* prepare the loopback packet */ |
| 10301 | pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ? |
| 10302 | bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10303 | skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size); |
| 10304 | if (!skb) { |
| 10305 | rc = -ENOMEM; |
| 10306 | goto test_loopback_exit; |
| 10307 | } |
| 10308 | packet = skb_put(skb, pkt_size); |
| 10309 | memcpy(packet, bp->dev->dev_addr, ETH_ALEN); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10310 | memset(packet + ETH_ALEN, 0, ETH_ALEN); |
| 10311 | memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN)); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10312 | for (i = ETH_HLEN; i < pkt_size; i++) |
| 10313 | packet[i] = (unsigned char) (i & 0xff); |
| 10314 | |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 10315 | /* send the loopback packet */ |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10316 | num_pkts = 0; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10317 | tx_start_idx = le16_to_cpu(*fp_tx->tx_cons_sb); |
| 10318 | rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10319 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10320 | pkt_prod = fp_tx->tx_pkt_prod++; |
| 10321 | tx_buf = &fp_tx->tx_buf_ring[TX_BD(pkt_prod)]; |
| 10322 | tx_buf->first_bd = fp_tx->tx_bd_prod; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10323 | tx_buf->skb = skb; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10324 | tx_buf->flags = 0; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10325 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10326 | bd_prod = TX_BD(fp_tx->tx_bd_prod); |
| 10327 | tx_start_bd = &fp_tx->tx_desc_ring[bd_prod].start_bd; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10328 | mapping = pci_map_single(bp->pdev, skb->data, |
| 10329 | skb_headlen(skb), PCI_DMA_TODEVICE); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10330 | tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping)); |
| 10331 | tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping)); |
| 10332 | tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */ |
| 10333 | tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb)); |
| 10334 | tx_start_bd->vlan = cpu_to_le16(pkt_prod); |
| 10335 | tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD; |
| 10336 | tx_start_bd->general_data = ((UNICAST_ADDRESS << |
| 10337 | ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT) | 1); |
| 10338 | |
| 10339 | /* turn on parsing and get a BD */ |
| 10340 | bd_prod = TX_BD(NEXT_TX_IDX(bd_prod)); |
| 10341 | pbd = &fp_tx->tx_desc_ring[bd_prod].parse_bd; |
| 10342 | |
| 10343 | memset(pbd, 0, sizeof(struct eth_tx_parse_bd)); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10344 | |
Eilon Greenstein | 58f4c4c | 2009-01-14 21:23:36 -0800 | [diff] [blame] | 10345 | wmb(); |
| 10346 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10347 | fp_tx->tx_db.data.prod += 2; |
| 10348 | barrier(); |
| 10349 | DOORBELL(bp, fp_tx->index - bp->num_rx_queues, fp_tx->tx_db.raw); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10350 | |
| 10351 | mmiowb(); |
| 10352 | |
| 10353 | num_pkts++; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10354 | fp_tx->tx_bd_prod += 2; /* start + pbd */ |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10355 | bp->dev->trans_start = jiffies; |
| 10356 | |
| 10357 | udelay(100); |
| 10358 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10359 | tx_idx = le16_to_cpu(*fp_tx->tx_cons_sb); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10360 | if (tx_idx != tx_start_idx + num_pkts) |
| 10361 | goto test_loopback_exit; |
| 10362 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10363 | rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10364 | if (rx_idx != rx_start_idx + num_pkts) |
| 10365 | goto test_loopback_exit; |
| 10366 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10367 | cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)]; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10368 | cqe_fp_flags = cqe->fast_path_cqe.type_error_flags; |
| 10369 | if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS)) |
| 10370 | goto test_loopback_rx_exit; |
| 10371 | |
| 10372 | len = le16_to_cpu(cqe->fast_path_cqe.pkt_len); |
| 10373 | if (len != pkt_size) |
| 10374 | goto test_loopback_rx_exit; |
| 10375 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10376 | rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)]; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10377 | skb = rx_buf->skb; |
| 10378 | skb_reserve(skb, cqe->fast_path_cqe.placement_offset); |
| 10379 | for (i = ETH_HLEN; i < pkt_size; i++) |
| 10380 | if (*(skb->data + i) != (unsigned char) (i & 0xff)) |
| 10381 | goto test_loopback_rx_exit; |
| 10382 | |
| 10383 | rc = 0; |
| 10384 | |
| 10385 | test_loopback_rx_exit: |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10386 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10387 | fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons); |
| 10388 | fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod); |
| 10389 | fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons); |
| 10390 | fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10391 | |
| 10392 | /* Update producers */ |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10393 | bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod, |
| 10394 | fp_rx->rx_sge_prod); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10395 | |
| 10396 | test_loopback_exit: |
| 10397 | bp->link_params.loopback_mode = LOOPBACK_NONE; |
| 10398 | |
| 10399 | return rc; |
| 10400 | } |
| 10401 | |
| 10402 | static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up) |
| 10403 | { |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 10404 | int rc = 0, res; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10405 | |
| 10406 | if (!netif_running(bp->dev)) |
| 10407 | return BNX2X_LOOPBACK_FAILED; |
| 10408 | |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 10409 | bnx2x_netif_stop(bp, 1); |
Eilon Greenstein | 3910c8a | 2009-01-22 06:01:32 +0000 | [diff] [blame] | 10410 | bnx2x_acquire_phy_lock(bp); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10411 | |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 10412 | res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up); |
| 10413 | if (res) { |
| 10414 | DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res); |
| 10415 | rc |= BNX2X_PHY_LOOPBACK_FAILED; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10416 | } |
| 10417 | |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 10418 | res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up); |
| 10419 | if (res) { |
| 10420 | DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res); |
| 10421 | rc |= BNX2X_MAC_LOOPBACK_FAILED; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10422 | } |
| 10423 | |
Eilon Greenstein | 3910c8a | 2009-01-22 06:01:32 +0000 | [diff] [blame] | 10424 | bnx2x_release_phy_lock(bp); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10425 | bnx2x_netif_start(bp); |
| 10426 | |
| 10427 | return rc; |
| 10428 | } |
| 10429 | |
| 10430 | #define CRC32_RESIDUAL 0xdebb20e3 |
| 10431 | |
| 10432 | static int bnx2x_test_nvram(struct bnx2x *bp) |
| 10433 | { |
| 10434 | static const struct { |
| 10435 | int offset; |
| 10436 | int size; |
| 10437 | } nvram_tbl[] = { |
| 10438 | { 0, 0x14 }, /* bootstrap */ |
| 10439 | { 0x14, 0xec }, /* dir */ |
| 10440 | { 0x100, 0x350 }, /* manuf_info */ |
| 10441 | { 0x450, 0xf0 }, /* feature_info */ |
| 10442 | { 0x640, 0x64 }, /* upgrade_key_info */ |
| 10443 | { 0x6a4, 0x64 }, |
| 10444 | { 0x708, 0x70 }, /* manuf_key_info */ |
| 10445 | { 0x778, 0x70 }, |
| 10446 | { 0, 0 } |
| 10447 | }; |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 10448 | __be32 buf[0x350 / 4]; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10449 | u8 *data = (u8 *)buf; |
| 10450 | int i, rc; |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 10451 | u32 magic, crc; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10452 | |
| 10453 | rc = bnx2x_nvram_read(bp, 0, data, 4); |
| 10454 | if (rc) { |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 10455 | DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10456 | goto test_nvram_exit; |
| 10457 | } |
| 10458 | |
| 10459 | magic = be32_to_cpu(buf[0]); |
| 10460 | if (magic != 0x669955aa) { |
| 10461 | DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic); |
| 10462 | rc = -ENODEV; |
| 10463 | goto test_nvram_exit; |
| 10464 | } |
| 10465 | |
| 10466 | for (i = 0; nvram_tbl[i].size; i++) { |
| 10467 | |
| 10468 | rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data, |
| 10469 | nvram_tbl[i].size); |
| 10470 | if (rc) { |
| 10471 | DP(NETIF_MSG_PROBE, |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 10472 | "nvram_tbl[%d] read data (rc %d)\n", i, rc); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10473 | goto test_nvram_exit; |
| 10474 | } |
| 10475 | |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 10476 | crc = ether_crc_le(nvram_tbl[i].size, data); |
| 10477 | if (crc != CRC32_RESIDUAL) { |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10478 | DP(NETIF_MSG_PROBE, |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 10479 | "nvram_tbl[%d] crc value (0x%08x)\n", i, crc); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10480 | rc = -ENODEV; |
| 10481 | goto test_nvram_exit; |
| 10482 | } |
| 10483 | } |
| 10484 | |
| 10485 | test_nvram_exit: |
| 10486 | return rc; |
| 10487 | } |
| 10488 | |
| 10489 | static int bnx2x_test_intr(struct bnx2x *bp) |
| 10490 | { |
| 10491 | struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config); |
| 10492 | int i, rc; |
| 10493 | |
| 10494 | if (!netif_running(bp->dev)) |
| 10495 | return -ENODEV; |
| 10496 | |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 10497 | config->hdr.length = 0; |
Eilon Greenstein | af24640 | 2009-01-14 06:43:59 +0000 | [diff] [blame] | 10498 | if (CHIP_IS_E1(bp)) |
| 10499 | config->hdr.offset = (BP_PORT(bp) ? 32 : 0); |
| 10500 | else |
| 10501 | config->hdr.offset = BP_FUNC(bp); |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 10502 | config->hdr.client_id = bp->fp->cl_id; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10503 | config->hdr.reserved1 = 0; |
| 10504 | |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 10505 | bp->set_mac_pending++; |
| 10506 | smp_wmb(); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10507 | rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0, |
| 10508 | U64_HI(bnx2x_sp_mapping(bp, mac_config)), |
| 10509 | U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0); |
| 10510 | if (rc == 0) { |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10511 | for (i = 0; i < 10; i++) { |
| 10512 | if (!bp->set_mac_pending) |
| 10513 | break; |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 10514 | smp_rmb(); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10515 | msleep_interruptible(10); |
| 10516 | } |
| 10517 | if (i == 10) |
| 10518 | rc = -ENODEV; |
| 10519 | } |
| 10520 | |
| 10521 | return rc; |
| 10522 | } |
| 10523 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10524 | static void bnx2x_self_test(struct net_device *dev, |
| 10525 | struct ethtool_test *etest, u64 *buf) |
| 10526 | { |
| 10527 | struct bnx2x *bp = netdev_priv(dev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10528 | |
| 10529 | memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS); |
| 10530 | |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10531 | if (!netif_running(dev)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10532 | return; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10533 | |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 10534 | /* offline tests are not supported in MF mode */ |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10535 | if (IS_E1HMF(bp)) |
| 10536 | etest->flags &= ~ETH_TEST_FL_OFFLINE; |
| 10537 | |
| 10538 | if (etest->flags & ETH_TEST_FL_OFFLINE) { |
Eilon Greenstein | 279abdf | 2009-07-21 05:47:22 +0000 | [diff] [blame] | 10539 | int port = BP_PORT(bp); |
| 10540 | u32 val; |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10541 | u8 link_up; |
| 10542 | |
Eilon Greenstein | 279abdf | 2009-07-21 05:47:22 +0000 | [diff] [blame] | 10543 | /* save current value of input enable for TX port IF */ |
| 10544 | val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4); |
| 10545 | /* disable input for TX port IF */ |
| 10546 | REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0); |
| 10547 | |
Eilon Greenstein | 061bc70 | 2009-10-15 00:18:47 -0700 | [diff] [blame] | 10548 | link_up = (bnx2x_link_test(bp) == 0); |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10549 | bnx2x_nic_unload(bp, UNLOAD_NORMAL); |
| 10550 | bnx2x_nic_load(bp, LOAD_DIAG); |
| 10551 | /* wait until link state is restored */ |
| 10552 | bnx2x_wait_for_link(bp, link_up); |
| 10553 | |
| 10554 | if (bnx2x_test_registers(bp) != 0) { |
| 10555 | buf[0] = 1; |
| 10556 | etest->flags |= ETH_TEST_FL_FAILED; |
| 10557 | } |
| 10558 | if (bnx2x_test_memory(bp) != 0) { |
| 10559 | buf[1] = 1; |
| 10560 | etest->flags |= ETH_TEST_FL_FAILED; |
| 10561 | } |
| 10562 | buf[2] = bnx2x_test_loopback(bp, link_up); |
| 10563 | if (buf[2] != 0) |
| 10564 | etest->flags |= ETH_TEST_FL_FAILED; |
| 10565 | |
| 10566 | bnx2x_nic_unload(bp, UNLOAD_NORMAL); |
Eilon Greenstein | 279abdf | 2009-07-21 05:47:22 +0000 | [diff] [blame] | 10567 | |
| 10568 | /* restore input for TX port IF */ |
| 10569 | REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val); |
| 10570 | |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10571 | bnx2x_nic_load(bp, LOAD_NORMAL); |
| 10572 | /* wait until link state is restored */ |
| 10573 | bnx2x_wait_for_link(bp, link_up); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10574 | } |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10575 | if (bnx2x_test_nvram(bp) != 0) { |
| 10576 | buf[3] = 1; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10577 | etest->flags |= ETH_TEST_FL_FAILED; |
| 10578 | } |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10579 | if (bnx2x_test_intr(bp) != 0) { |
| 10580 | buf[4] = 1; |
| 10581 | etest->flags |= ETH_TEST_FL_FAILED; |
| 10582 | } |
| 10583 | if (bp->port.pmf) |
| 10584 | if (bnx2x_link_test(bp) != 0) { |
| 10585 | buf[5] = 1; |
| 10586 | etest->flags |= ETH_TEST_FL_FAILED; |
| 10587 | } |
Yitchak Gertner | f3c87cd | 2008-06-23 20:35:51 -0700 | [diff] [blame] | 10588 | |
| 10589 | #ifdef BNX2X_EXTRA_DEBUG |
| 10590 | bnx2x_panic_dump(bp); |
| 10591 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10592 | } |
| 10593 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10594 | static const struct { |
| 10595 | long offset; |
| 10596 | int size; |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10597 | u8 string[ETH_GSTRING_LEN]; |
| 10598 | } bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = { |
| 10599 | /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" }, |
| 10600 | { Q_STATS_OFFSET32(error_bytes_received_hi), |
| 10601 | 8, "[%d]: rx_error_bytes" }, |
| 10602 | { Q_STATS_OFFSET32(total_unicast_packets_received_hi), |
| 10603 | 8, "[%d]: rx_ucast_packets" }, |
| 10604 | { Q_STATS_OFFSET32(total_multicast_packets_received_hi), |
| 10605 | 8, "[%d]: rx_mcast_packets" }, |
| 10606 | { Q_STATS_OFFSET32(total_broadcast_packets_received_hi), |
| 10607 | 8, "[%d]: rx_bcast_packets" }, |
| 10608 | { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" }, |
| 10609 | { Q_STATS_OFFSET32(rx_err_discard_pkt), |
| 10610 | 4, "[%d]: rx_phy_ip_err_discards"}, |
| 10611 | { Q_STATS_OFFSET32(rx_skb_alloc_failed), |
| 10612 | 4, "[%d]: rx_skb_alloc_discard" }, |
| 10613 | { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" }, |
| 10614 | |
| 10615 | /* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" }, |
| 10616 | { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi), |
| 10617 | 8, "[%d]: tx_packets" } |
| 10618 | }; |
| 10619 | |
| 10620 | static const struct { |
| 10621 | long offset; |
| 10622 | int size; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10623 | u32 flags; |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10624 | #define STATS_FLAGS_PORT 1 |
| 10625 | #define STATS_FLAGS_FUNC 2 |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10626 | #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT) |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10627 | u8 string[ETH_GSTRING_LEN]; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10628 | } bnx2x_stats_arr[BNX2X_NUM_STATS] = { |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10629 | /* 1 */ { STATS_OFFSET32(total_bytes_received_hi), |
| 10630 | 8, STATS_FLAGS_BOTH, "rx_bytes" }, |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10631 | { STATS_OFFSET32(error_bytes_received_hi), |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10632 | 8, STATS_FLAGS_BOTH, "rx_error_bytes" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10633 | { STATS_OFFSET32(total_unicast_packets_received_hi), |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10634 | 8, STATS_FLAGS_BOTH, "rx_ucast_packets" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10635 | { STATS_OFFSET32(total_multicast_packets_received_hi), |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10636 | 8, STATS_FLAGS_BOTH, "rx_mcast_packets" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10637 | { STATS_OFFSET32(total_broadcast_packets_received_hi), |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10638 | 8, STATS_FLAGS_BOTH, "rx_bcast_packets" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10639 | { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10640 | 8, STATS_FLAGS_PORT, "rx_crc_errors" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10641 | { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10642 | 8, STATS_FLAGS_PORT, "rx_align_errors" }, |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10643 | { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi), |
| 10644 | 8, STATS_FLAGS_PORT, "rx_undersize_packets" }, |
| 10645 | { STATS_OFFSET32(etherstatsoverrsizepkts_hi), |
| 10646 | 8, STATS_FLAGS_PORT, "rx_oversize_packets" }, |
| 10647 | /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi), |
| 10648 | 8, STATS_FLAGS_PORT, "rx_fragments" }, |
| 10649 | { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi), |
| 10650 | 8, STATS_FLAGS_PORT, "rx_jabbers" }, |
| 10651 | { STATS_OFFSET32(no_buff_discard_hi), |
| 10652 | 8, STATS_FLAGS_BOTH, "rx_discards" }, |
| 10653 | { STATS_OFFSET32(mac_filter_discard), |
| 10654 | 4, STATS_FLAGS_PORT, "rx_filtered_packets" }, |
| 10655 | { STATS_OFFSET32(xxoverflow_discard), |
| 10656 | 4, STATS_FLAGS_PORT, "rx_fw_discards" }, |
| 10657 | { STATS_OFFSET32(brb_drop_hi), |
| 10658 | 8, STATS_FLAGS_PORT, "rx_brb_discard" }, |
| 10659 | { STATS_OFFSET32(brb_truncate_hi), |
| 10660 | 8, STATS_FLAGS_PORT, "rx_brb_truncate" }, |
| 10661 | { STATS_OFFSET32(pause_frames_received_hi), |
| 10662 | 8, STATS_FLAGS_PORT, "rx_pause_frames" }, |
| 10663 | { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi), |
| 10664 | 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" }, |
| 10665 | { STATS_OFFSET32(nig_timer_max), |
| 10666 | 4, STATS_FLAGS_PORT, "rx_constant_pause_events" }, |
| 10667 | /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt), |
| 10668 | 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"}, |
| 10669 | { STATS_OFFSET32(rx_skb_alloc_failed), |
| 10670 | 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" }, |
| 10671 | { STATS_OFFSET32(hw_csum_err), |
| 10672 | 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" }, |
| 10673 | |
| 10674 | { STATS_OFFSET32(total_bytes_transmitted_hi), |
| 10675 | 8, STATS_FLAGS_BOTH, "tx_bytes" }, |
| 10676 | { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi), |
| 10677 | 8, STATS_FLAGS_PORT, "tx_error_bytes" }, |
| 10678 | { STATS_OFFSET32(total_unicast_packets_transmitted_hi), |
| 10679 | 8, STATS_FLAGS_BOTH, "tx_packets" }, |
| 10680 | { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi), |
| 10681 | 8, STATS_FLAGS_PORT, "tx_mac_errors" }, |
| 10682 | { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi), |
| 10683 | 8, STATS_FLAGS_PORT, "tx_carrier_errors" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10684 | { STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10685 | 8, STATS_FLAGS_PORT, "tx_single_collisions" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10686 | { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10687 | 8, STATS_FLAGS_PORT, "tx_multi_collisions" }, |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10688 | /* 30 */{ STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10689 | 8, STATS_FLAGS_PORT, "tx_deferred" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10690 | { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10691 | 8, STATS_FLAGS_PORT, "tx_excess_collisions" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10692 | { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10693 | 8, STATS_FLAGS_PORT, "tx_late_collisions" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10694 | { STATS_OFFSET32(tx_stat_etherstatscollisions_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10695 | 8, STATS_FLAGS_PORT, "tx_total_collisions" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10696 | { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10697 | 8, STATS_FLAGS_PORT, "tx_64_byte_packets" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10698 | { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10699 | 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10700 | { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10701 | 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10702 | { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10703 | 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10704 | { STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10705 | 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" }, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10706 | { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10707 | 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" }, |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10708 | /* 40 */{ STATS_OFFSET32(etherstatspktsover1522octets_hi), |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10709 | 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" }, |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10710 | { STATS_OFFSET32(pause_frames_sent_hi), |
| 10711 | 8, STATS_FLAGS_PORT, "tx_pause_frames" } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10712 | }; |
| 10713 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10714 | #define IS_PORT_STAT(i) \ |
| 10715 | ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT) |
| 10716 | #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC) |
| 10717 | #define IS_E1HMF_MODE_STAT(bp) \ |
| 10718 | (IS_E1HMF(bp) && !(bp->msglevel & BNX2X_MSG_STATS)) |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 10719 | |
Ben Hutchings | 15f0a39 | 2009-10-01 11:58:24 +0000 | [diff] [blame] | 10720 | static int bnx2x_get_sset_count(struct net_device *dev, int stringset) |
| 10721 | { |
| 10722 | struct bnx2x *bp = netdev_priv(dev); |
| 10723 | int i, num_stats; |
| 10724 | |
| 10725 | switch(stringset) { |
| 10726 | case ETH_SS_STATS: |
| 10727 | if (is_multi(bp)) { |
| 10728 | num_stats = BNX2X_NUM_Q_STATS * bp->num_rx_queues; |
| 10729 | if (!IS_E1HMF_MODE_STAT(bp)) |
| 10730 | num_stats += BNX2X_NUM_STATS; |
| 10731 | } else { |
| 10732 | if (IS_E1HMF_MODE_STAT(bp)) { |
| 10733 | num_stats = 0; |
| 10734 | for (i = 0; i < BNX2X_NUM_STATS; i++) |
| 10735 | if (IS_FUNC_STAT(i)) |
| 10736 | num_stats++; |
| 10737 | } else |
| 10738 | num_stats = BNX2X_NUM_STATS; |
| 10739 | } |
| 10740 | return num_stats; |
| 10741 | |
| 10742 | case ETH_SS_TEST: |
| 10743 | return BNX2X_NUM_TESTS; |
| 10744 | |
| 10745 | default: |
| 10746 | return -EINVAL; |
| 10747 | } |
| 10748 | } |
| 10749 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10750 | static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf) |
| 10751 | { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10752 | struct bnx2x *bp = netdev_priv(dev); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10753 | int i, j, k; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10754 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10755 | switch (stringset) { |
| 10756 | case ETH_SS_STATS: |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10757 | if (is_multi(bp)) { |
| 10758 | k = 0; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10759 | for_each_rx_queue(bp, i) { |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10760 | for (j = 0; j < BNX2X_NUM_Q_STATS; j++) |
| 10761 | sprintf(buf + (k + j)*ETH_GSTRING_LEN, |
| 10762 | bnx2x_q_stats_arr[j].string, i); |
| 10763 | k += BNX2X_NUM_Q_STATS; |
| 10764 | } |
| 10765 | if (IS_E1HMF_MODE_STAT(bp)) |
| 10766 | break; |
| 10767 | for (j = 0; j < BNX2X_NUM_STATS; j++) |
| 10768 | strcpy(buf + (k + j)*ETH_GSTRING_LEN, |
| 10769 | bnx2x_stats_arr[j].string); |
| 10770 | } else { |
| 10771 | for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) { |
| 10772 | if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i)) |
| 10773 | continue; |
| 10774 | strcpy(buf + j*ETH_GSTRING_LEN, |
| 10775 | bnx2x_stats_arr[i].string); |
| 10776 | j++; |
| 10777 | } |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10778 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10779 | break; |
| 10780 | |
| 10781 | case ETH_SS_TEST: |
| 10782 | memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr)); |
| 10783 | break; |
| 10784 | } |
| 10785 | } |
| 10786 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10787 | static void bnx2x_get_ethtool_stats(struct net_device *dev, |
| 10788 | struct ethtool_stats *stats, u64 *buf) |
| 10789 | { |
| 10790 | struct bnx2x *bp = netdev_priv(dev); |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10791 | u32 *hw_stats, *offset; |
| 10792 | int i, j, k; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10793 | |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10794 | if (is_multi(bp)) { |
| 10795 | k = 0; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 10796 | for_each_rx_queue(bp, i) { |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10797 | hw_stats = (u32 *)&bp->fp[i].eth_q_stats; |
| 10798 | for (j = 0; j < BNX2X_NUM_Q_STATS; j++) { |
| 10799 | if (bnx2x_q_stats_arr[j].size == 0) { |
| 10800 | /* skip this counter */ |
| 10801 | buf[k + j] = 0; |
| 10802 | continue; |
| 10803 | } |
| 10804 | offset = (hw_stats + |
| 10805 | bnx2x_q_stats_arr[j].offset); |
| 10806 | if (bnx2x_q_stats_arr[j].size == 4) { |
| 10807 | /* 4-byte counter */ |
| 10808 | buf[k + j] = (u64) *offset; |
| 10809 | continue; |
| 10810 | } |
| 10811 | /* 8-byte counter */ |
| 10812 | buf[k + j] = HILO_U64(*offset, *(offset + 1)); |
| 10813 | } |
| 10814 | k += BNX2X_NUM_Q_STATS; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10815 | } |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10816 | if (IS_E1HMF_MODE_STAT(bp)) |
| 10817 | return; |
| 10818 | hw_stats = (u32 *)&bp->eth_stats; |
| 10819 | for (j = 0; j < BNX2X_NUM_STATS; j++) { |
| 10820 | if (bnx2x_stats_arr[j].size == 0) { |
| 10821 | /* skip this counter */ |
| 10822 | buf[k + j] = 0; |
| 10823 | continue; |
| 10824 | } |
| 10825 | offset = (hw_stats + bnx2x_stats_arr[j].offset); |
| 10826 | if (bnx2x_stats_arr[j].size == 4) { |
| 10827 | /* 4-byte counter */ |
| 10828 | buf[k + j] = (u64) *offset; |
| 10829 | continue; |
| 10830 | } |
| 10831 | /* 8-byte counter */ |
| 10832 | buf[k + j] = HILO_U64(*offset, *(offset + 1)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10833 | } |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 10834 | } else { |
| 10835 | hw_stats = (u32 *)&bp->eth_stats; |
| 10836 | for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) { |
| 10837 | if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i)) |
| 10838 | continue; |
| 10839 | if (bnx2x_stats_arr[i].size == 0) { |
| 10840 | /* skip this counter */ |
| 10841 | buf[j] = 0; |
| 10842 | j++; |
| 10843 | continue; |
| 10844 | } |
| 10845 | offset = (hw_stats + bnx2x_stats_arr[i].offset); |
| 10846 | if (bnx2x_stats_arr[i].size == 4) { |
| 10847 | /* 4-byte counter */ |
| 10848 | buf[j] = (u64) *offset; |
| 10849 | j++; |
| 10850 | continue; |
| 10851 | } |
| 10852 | /* 8-byte counter */ |
| 10853 | buf[j] = HILO_U64(*offset, *(offset + 1)); |
| 10854 | j++; |
| 10855 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10856 | } |
| 10857 | } |
| 10858 | |
| 10859 | static int bnx2x_phys_id(struct net_device *dev, u32 data) |
| 10860 | { |
| 10861 | struct bnx2x *bp = netdev_priv(dev); |
| 10862 | int i; |
| 10863 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10864 | if (!netif_running(dev)) |
| 10865 | return 0; |
| 10866 | |
| 10867 | if (!bp->port.pmf) |
| 10868 | return 0; |
| 10869 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10870 | if (data == 0) |
| 10871 | data = 2; |
| 10872 | |
| 10873 | for (i = 0; i < (data * 2); i++) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10874 | if ((i % 2) == 0) |
Yaniv Rosner | 7846e47 | 2009-11-05 19:18:07 +0200 | [diff] [blame] | 10875 | bnx2x_set_led(&bp->link_params, LED_MODE_OPER, |
| 10876 | SPEED_1000); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10877 | else |
Yaniv Rosner | 7846e47 | 2009-11-05 19:18:07 +0200 | [diff] [blame] | 10878 | bnx2x_set_led(&bp->link_params, LED_MODE_OFF, 0); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10879 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10880 | msleep_interruptible(500); |
| 10881 | if (signal_pending(current)) |
| 10882 | break; |
| 10883 | } |
| 10884 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10885 | if (bp->link_vars.link_up) |
Yaniv Rosner | 7846e47 | 2009-11-05 19:18:07 +0200 | [diff] [blame] | 10886 | bnx2x_set_led(&bp->link_params, LED_MODE_OPER, |
| 10887 | bp->link_vars.line_speed); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10888 | |
| 10889 | return 0; |
| 10890 | } |
| 10891 | |
Stephen Hemminger | 0fc0b73 | 2009-09-02 01:03:33 -0700 | [diff] [blame] | 10892 | static const struct ethtool_ops bnx2x_ethtool_ops = { |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 10893 | .get_settings = bnx2x_get_settings, |
| 10894 | .set_settings = bnx2x_set_settings, |
| 10895 | .get_drvinfo = bnx2x_get_drvinfo, |
Eilon Greenstein | 0a64ea5 | 2009-03-02 08:01:12 +0000 | [diff] [blame] | 10896 | .get_regs_len = bnx2x_get_regs_len, |
| 10897 | .get_regs = bnx2x_get_regs, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10898 | .get_wol = bnx2x_get_wol, |
| 10899 | .set_wol = bnx2x_set_wol, |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 10900 | .get_msglevel = bnx2x_get_msglevel, |
| 10901 | .set_msglevel = bnx2x_set_msglevel, |
| 10902 | .nway_reset = bnx2x_nway_reset, |
Naohiro Ooiwa | 01e5329 | 2009-06-30 12:44:19 -0700 | [diff] [blame] | 10903 | .get_link = bnx2x_get_link, |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 10904 | .get_eeprom_len = bnx2x_get_eeprom_len, |
| 10905 | .get_eeprom = bnx2x_get_eeprom, |
| 10906 | .set_eeprom = bnx2x_set_eeprom, |
| 10907 | .get_coalesce = bnx2x_get_coalesce, |
| 10908 | .set_coalesce = bnx2x_set_coalesce, |
| 10909 | .get_ringparam = bnx2x_get_ringparam, |
| 10910 | .set_ringparam = bnx2x_set_ringparam, |
| 10911 | .get_pauseparam = bnx2x_get_pauseparam, |
| 10912 | .set_pauseparam = bnx2x_set_pauseparam, |
| 10913 | .get_rx_csum = bnx2x_get_rx_csum, |
| 10914 | .set_rx_csum = bnx2x_set_rx_csum, |
| 10915 | .get_tx_csum = ethtool_op_get_tx_csum, |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 10916 | .set_tx_csum = ethtool_op_set_tx_hw_csum, |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 10917 | .set_flags = bnx2x_set_flags, |
| 10918 | .get_flags = ethtool_op_get_flags, |
| 10919 | .get_sg = ethtool_op_get_sg, |
| 10920 | .set_sg = ethtool_op_set_sg, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10921 | .get_tso = ethtool_op_get_tso, |
| 10922 | .set_tso = bnx2x_set_tso, |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 10923 | .self_test = bnx2x_self_test, |
Ben Hutchings | 15f0a39 | 2009-10-01 11:58:24 +0000 | [diff] [blame] | 10924 | .get_sset_count = bnx2x_get_sset_count, |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 10925 | .get_strings = bnx2x_get_strings, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10926 | .phys_id = bnx2x_phys_id, |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 10927 | .get_ethtool_stats = bnx2x_get_ethtool_stats, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10928 | }; |
| 10929 | |
| 10930 | /* end of ethtool_ops */ |
| 10931 | |
| 10932 | /**************************************************************************** |
| 10933 | * General service functions |
| 10934 | ****************************************************************************/ |
| 10935 | |
| 10936 | static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state) |
| 10937 | { |
| 10938 | u16 pmcsr; |
| 10939 | |
| 10940 | pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr); |
| 10941 | |
| 10942 | switch (state) { |
| 10943 | case PCI_D0: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10944 | pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10945 | ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) | |
| 10946 | PCI_PM_CTRL_PME_STATUS)); |
| 10947 | |
| 10948 | if (pmcsr & PCI_PM_CTRL_STATE_MASK) |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 10949 | /* delay required during transition out of D3hot */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10950 | msleep(20); |
| 10951 | break; |
| 10952 | |
| 10953 | case PCI_D3hot: |
| 10954 | pmcsr &= ~PCI_PM_CTRL_STATE_MASK; |
| 10955 | pmcsr |= 3; |
| 10956 | |
| 10957 | if (bp->wol) |
| 10958 | pmcsr |= PCI_PM_CTRL_PME_ENABLE; |
| 10959 | |
| 10960 | pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, |
| 10961 | pmcsr); |
| 10962 | |
| 10963 | /* No more memory access after this point until |
| 10964 | * device is brought back to D0. |
| 10965 | */ |
| 10966 | break; |
| 10967 | |
| 10968 | default: |
| 10969 | return -EINVAL; |
| 10970 | } |
| 10971 | return 0; |
| 10972 | } |
| 10973 | |
Eilon Greenstein | 237907c | 2009-01-14 06:42:44 +0000 | [diff] [blame] | 10974 | static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp) |
| 10975 | { |
| 10976 | u16 rx_cons_sb; |
| 10977 | |
| 10978 | /* Tell compiler that status block fields can change */ |
| 10979 | barrier(); |
| 10980 | rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb); |
| 10981 | if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT) |
| 10982 | rx_cons_sb++; |
| 10983 | return (fp->rx_comp_cons != rx_cons_sb); |
| 10984 | } |
| 10985 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10986 | /* |
| 10987 | * net_device service functions |
| 10988 | */ |
| 10989 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10990 | static int bnx2x_poll(struct napi_struct *napi, int budget) |
| 10991 | { |
| 10992 | struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath, |
| 10993 | napi); |
| 10994 | struct bnx2x *bp = fp->bp; |
| 10995 | int work_done = 0; |
| 10996 | |
| 10997 | #ifdef BNX2X_STOP_ON_ERROR |
| 10998 | if (unlikely(bp->panic)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10999 | goto poll_panic; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11000 | #endif |
| 11001 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11002 | prefetch(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb); |
| 11003 | prefetch((char *)(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb) + 256); |
| 11004 | |
| 11005 | bnx2x_update_fpsb_idx(fp); |
| 11006 | |
Eilon Greenstein | 8534f32 | 2009-03-02 07:59:45 +0000 | [diff] [blame] | 11007 | if (bnx2x_has_rx_work(fp)) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11008 | work_done = bnx2x_rx_int(fp, budget); |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 11009 | |
Eilon Greenstein | 8534f32 | 2009-03-02 07:59:45 +0000 | [diff] [blame] | 11010 | /* must not complete if we consumed full budget */ |
| 11011 | if (work_done >= budget) |
| 11012 | goto poll_again; |
| 11013 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11014 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11015 | /* bnx2x_has_rx_work() reads the status block, thus we need to |
Eilon Greenstein | 8534f32 | 2009-03-02 07:59:45 +0000 | [diff] [blame] | 11016 | * ensure that status block indices have been actually read |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11017 | * (bnx2x_update_fpsb_idx) prior to this check (bnx2x_has_rx_work) |
Eilon Greenstein | 8534f32 | 2009-03-02 07:59:45 +0000 | [diff] [blame] | 11018 | * so that we won't write the "newer" value of the status block to IGU |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11019 | * (if there was a DMA right after bnx2x_has_rx_work and |
Eilon Greenstein | 8534f32 | 2009-03-02 07:59:45 +0000 | [diff] [blame] | 11020 | * if there is no rmb, the memory reading (bnx2x_update_fpsb_idx) |
| 11021 | * may be postponed to right before bnx2x_ack_sb). In this case |
| 11022 | * there will never be another interrupt until there is another update |
| 11023 | * of the status block, while there is still unhandled work. |
| 11024 | */ |
| 11025 | rmb(); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11026 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11027 | if (!bnx2x_has_rx_work(fp)) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11028 | #ifdef BNX2X_STOP_ON_ERROR |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11029 | poll_panic: |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11030 | #endif |
Ben Hutchings | 288379f | 2009-01-19 16:43:59 -0800 | [diff] [blame] | 11031 | napi_complete(napi); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11032 | |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 11033 | bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11034 | le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1); |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 11035 | bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11036 | le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1); |
| 11037 | } |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 11038 | |
Eilon Greenstein | 8534f32 | 2009-03-02 07:59:45 +0000 | [diff] [blame] | 11039 | poll_again: |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11040 | return work_done; |
| 11041 | } |
| 11042 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11043 | |
| 11044 | /* we split the first BD into headers and data BDs |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 11045 | * to ease the pain of our fellow microcode engineers |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11046 | * we use one mapping for both BDs |
| 11047 | * So far this has only been observed to happen |
| 11048 | * in Other Operating Systems(TM) |
| 11049 | */ |
| 11050 | static noinline u16 bnx2x_tx_split(struct bnx2x *bp, |
| 11051 | struct bnx2x_fastpath *fp, |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11052 | struct sw_tx_bd *tx_buf, |
| 11053 | struct eth_tx_start_bd **tx_bd, u16 hlen, |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11054 | u16 bd_prod, int nbd) |
| 11055 | { |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11056 | struct eth_tx_start_bd *h_tx_bd = *tx_bd; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11057 | struct eth_tx_bd *d_tx_bd; |
| 11058 | dma_addr_t mapping; |
| 11059 | int old_len = le16_to_cpu(h_tx_bd->nbytes); |
| 11060 | |
| 11061 | /* first fix first BD */ |
| 11062 | h_tx_bd->nbd = cpu_to_le16(nbd); |
| 11063 | h_tx_bd->nbytes = cpu_to_le16(hlen); |
| 11064 | |
| 11065 | DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d " |
| 11066 | "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi, |
| 11067 | h_tx_bd->addr_lo, h_tx_bd->nbd); |
| 11068 | |
| 11069 | /* now get a new data BD |
| 11070 | * (after the pbd) and fill it */ |
| 11071 | bd_prod = TX_BD(NEXT_TX_IDX(bd_prod)); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11072 | d_tx_bd = &fp->tx_desc_ring[bd_prod].reg_bd; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11073 | |
| 11074 | mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi), |
| 11075 | le32_to_cpu(h_tx_bd->addr_lo)) + hlen; |
| 11076 | |
| 11077 | d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping)); |
| 11078 | d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping)); |
| 11079 | d_tx_bd->nbytes = cpu_to_le16(old_len - hlen); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11080 | |
| 11081 | /* this marks the BD as one that has no individual mapping */ |
| 11082 | tx_buf->flags |= BNX2X_TSO_SPLIT_BD; |
| 11083 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11084 | DP(NETIF_MSG_TX_QUEUED, |
| 11085 | "TSO split data size is %d (%x:%x)\n", |
| 11086 | d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo); |
| 11087 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11088 | /* update tx_bd */ |
| 11089 | *tx_bd = (struct eth_tx_start_bd *)d_tx_bd; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11090 | |
| 11091 | return bd_prod; |
| 11092 | } |
| 11093 | |
| 11094 | static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix) |
| 11095 | { |
| 11096 | if (fix > 0) |
| 11097 | csum = (u16) ~csum_fold(csum_sub(csum, |
| 11098 | csum_partial(t_header - fix, fix, 0))); |
| 11099 | |
| 11100 | else if (fix < 0) |
| 11101 | csum = (u16) ~csum_fold(csum_add(csum, |
| 11102 | csum_partial(t_header, -fix, 0))); |
| 11103 | |
| 11104 | return swab16(csum); |
| 11105 | } |
| 11106 | |
| 11107 | static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb) |
| 11108 | { |
| 11109 | u32 rc; |
| 11110 | |
| 11111 | if (skb->ip_summed != CHECKSUM_PARTIAL) |
| 11112 | rc = XMIT_PLAIN; |
| 11113 | |
| 11114 | else { |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 11115 | if (skb->protocol == htons(ETH_P_IPV6)) { |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11116 | rc = XMIT_CSUM_V6; |
| 11117 | if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP) |
| 11118 | rc |= XMIT_CSUM_TCP; |
| 11119 | |
| 11120 | } else { |
| 11121 | rc = XMIT_CSUM_V4; |
| 11122 | if (ip_hdr(skb)->protocol == IPPROTO_TCP) |
| 11123 | rc |= XMIT_CSUM_TCP; |
| 11124 | } |
| 11125 | } |
| 11126 | |
| 11127 | if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4) |
Eilon Greenstein | d6a2f98 | 2009-11-09 06:09:22 +0000 | [diff] [blame] | 11128 | rc |= (XMIT_GSO_V4 | XMIT_CSUM_V4 | XMIT_CSUM_TCP); |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11129 | |
| 11130 | else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) |
Eilon Greenstein | d6a2f98 | 2009-11-09 06:09:22 +0000 | [diff] [blame] | 11131 | rc |= (XMIT_GSO_V6 | XMIT_CSUM_TCP | XMIT_CSUM_V6); |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11132 | |
| 11133 | return rc; |
| 11134 | } |
| 11135 | |
Eilon Greenstein | 632da4d | 2009-01-14 06:44:10 +0000 | [diff] [blame] | 11136 | #if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3) |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 11137 | /* check if packet requires linearization (packet is too fragmented) |
| 11138 | no need to check fragmentation if page size > 8K (there will be no |
| 11139 | violation to FW restrictions) */ |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11140 | static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb, |
| 11141 | u32 xmit_type) |
| 11142 | { |
| 11143 | int to_copy = 0; |
| 11144 | int hlen = 0; |
| 11145 | int first_bd_sz = 0; |
| 11146 | |
| 11147 | /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */ |
| 11148 | if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) { |
| 11149 | |
| 11150 | if (xmit_type & XMIT_GSO) { |
| 11151 | unsigned short lso_mss = skb_shinfo(skb)->gso_size; |
| 11152 | /* Check if LSO packet needs to be copied: |
| 11153 | 3 = 1 (for headers BD) + 2 (for PBD and last BD) */ |
| 11154 | int wnd_size = MAX_FETCH_BD - 3; |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 11155 | /* Number of windows to check */ |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11156 | int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size; |
| 11157 | int wnd_idx = 0; |
| 11158 | int frag_idx = 0; |
| 11159 | u32 wnd_sum = 0; |
| 11160 | |
| 11161 | /* Headers length */ |
| 11162 | hlen = (int)(skb_transport_header(skb) - skb->data) + |
| 11163 | tcp_hdrlen(skb); |
| 11164 | |
| 11165 | /* Amount of data (w/o headers) on linear part of SKB*/ |
| 11166 | first_bd_sz = skb_headlen(skb) - hlen; |
| 11167 | |
| 11168 | wnd_sum = first_bd_sz; |
| 11169 | |
| 11170 | /* Calculate the first sum - it's special */ |
| 11171 | for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++) |
| 11172 | wnd_sum += |
| 11173 | skb_shinfo(skb)->frags[frag_idx].size; |
| 11174 | |
| 11175 | /* If there was data on linear skb data - check it */ |
| 11176 | if (first_bd_sz > 0) { |
| 11177 | if (unlikely(wnd_sum < lso_mss)) { |
| 11178 | to_copy = 1; |
| 11179 | goto exit_lbl; |
| 11180 | } |
| 11181 | |
| 11182 | wnd_sum -= first_bd_sz; |
| 11183 | } |
| 11184 | |
| 11185 | /* Others are easier: run through the frag list and |
| 11186 | check all windows */ |
| 11187 | for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) { |
| 11188 | wnd_sum += |
| 11189 | skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size; |
| 11190 | |
| 11191 | if (unlikely(wnd_sum < lso_mss)) { |
| 11192 | to_copy = 1; |
| 11193 | break; |
| 11194 | } |
| 11195 | wnd_sum -= |
| 11196 | skb_shinfo(skb)->frags[wnd_idx].size; |
| 11197 | } |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11198 | } else { |
| 11199 | /* in non-LSO too fragmented packet should always |
| 11200 | be linearized */ |
| 11201 | to_copy = 1; |
| 11202 | } |
| 11203 | } |
| 11204 | |
| 11205 | exit_lbl: |
| 11206 | if (unlikely(to_copy)) |
| 11207 | DP(NETIF_MSG_TX_QUEUED, |
| 11208 | "Linearization IS REQUIRED for %s packet. " |
| 11209 | "num_frags %d hlen %d first_bd_sz %d\n", |
| 11210 | (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO", |
| 11211 | skb_shinfo(skb)->nr_frags, hlen, first_bd_sz); |
| 11212 | |
| 11213 | return to_copy; |
| 11214 | } |
Eilon Greenstein | 632da4d | 2009-01-14 06:44:10 +0000 | [diff] [blame] | 11215 | #endif |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11216 | |
| 11217 | /* called with netif_tx_lock |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11218 | * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11219 | * netif_wake_queue() |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11220 | */ |
Stephen Hemminger | 61357325 | 2009-08-31 19:50:58 +0000 | [diff] [blame] | 11221 | static netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11222 | { |
| 11223 | struct bnx2x *bp = netdev_priv(dev); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11224 | struct bnx2x_fastpath *fp, *fp_stat; |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 11225 | struct netdev_queue *txq; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11226 | struct sw_tx_bd *tx_buf; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11227 | struct eth_tx_start_bd *tx_start_bd; |
| 11228 | struct eth_tx_bd *tx_data_bd, *total_pkt_bd = NULL; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11229 | struct eth_tx_parse_bd *pbd = NULL; |
| 11230 | u16 pkt_prod, bd_prod; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11231 | int nbd, fp_index; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11232 | dma_addr_t mapping; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11233 | u32 xmit_type = bnx2x_xmit_type(bp, skb); |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11234 | int i; |
| 11235 | u8 hlen = 0; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11236 | __le16 pkt_size = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11237 | |
| 11238 | #ifdef BNX2X_STOP_ON_ERROR |
| 11239 | if (unlikely(bp->panic)) |
| 11240 | return NETDEV_TX_BUSY; |
| 11241 | #endif |
| 11242 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 11243 | fp_index = skb_get_queue_mapping(skb); |
| 11244 | txq = netdev_get_tx_queue(dev, fp_index); |
| 11245 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11246 | fp = &bp->fp[fp_index + bp->num_rx_queues]; |
| 11247 | fp_stat = &bp->fp[fp_index]; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11248 | |
Yitchak Gertner | 231fd58 | 2008-08-25 15:27:06 -0700 | [diff] [blame] | 11249 | if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) { |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11250 | fp_stat->eth_q_stats.driver_xoff++; |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 11251 | netif_tx_stop_queue(txq); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11252 | BNX2X_ERR("BUG! Tx ring full when queue awake!\n"); |
| 11253 | return NETDEV_TX_BUSY; |
| 11254 | } |
| 11255 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11256 | DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)" |
| 11257 | " gso type %x xmit_type %x\n", |
| 11258 | skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr, |
| 11259 | ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type); |
| 11260 | |
Eilon Greenstein | 632da4d | 2009-01-14 06:44:10 +0000 | [diff] [blame] | 11261 | #if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3) |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 11262 | /* First, check if we need to linearize the skb (due to FW |
| 11263 | restrictions). No need to check fragmentation if page size > 8K |
| 11264 | (there will be no violation to FW restrictions) */ |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11265 | if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) { |
| 11266 | /* Statistics of linearization */ |
| 11267 | bp->lin_cnt++; |
| 11268 | if (skb_linearize(skb) != 0) { |
| 11269 | DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - " |
| 11270 | "silently dropping this SKB\n"); |
| 11271 | dev_kfree_skb_any(skb); |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 11272 | return NETDEV_TX_OK; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11273 | } |
| 11274 | } |
Eilon Greenstein | 632da4d | 2009-01-14 06:44:10 +0000 | [diff] [blame] | 11275 | #endif |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11276 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11277 | /* |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11278 | Please read carefully. First we use one BD which we mark as start, |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11279 | then we have a parsing info BD (used for TSO or xsum), |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11280 | and only then we have the rest of the TSO BDs. |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11281 | (don't forget to mark the last one as last, |
| 11282 | and to unmap only AFTER you write to the BD ...) |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11283 | And above all, all pdb sizes are in words - NOT DWORDS! |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11284 | */ |
| 11285 | |
| 11286 | pkt_prod = fp->tx_pkt_prod++; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11287 | bd_prod = TX_BD(fp->tx_bd_prod); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11288 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11289 | /* get a tx_buf and first BD */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11290 | tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)]; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11291 | tx_start_bd = &fp->tx_desc_ring[bd_prod].start_bd; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11292 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11293 | tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD; |
| 11294 | tx_start_bd->general_data = (UNICAST_ADDRESS << |
| 11295 | ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT); |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 11296 | /* header nbd */ |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11297 | tx_start_bd->general_data |= (1 << ETH_TX_START_BD_HDR_NBDS_SHIFT); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11298 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11299 | /* remember the first BD of the packet */ |
| 11300 | tx_buf->first_bd = fp->tx_bd_prod; |
| 11301 | tx_buf->skb = skb; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11302 | tx_buf->flags = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11303 | |
| 11304 | DP(NETIF_MSG_TX_QUEUED, |
| 11305 | "sending pkt %u @%p next_idx %u bd %u @%p\n", |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11306 | pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_start_bd); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11307 | |
Eilon Greenstein | 0c6671b | 2009-01-14 21:26:51 -0800 | [diff] [blame] | 11308 | #ifdef BCM_VLAN |
| 11309 | if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) && |
| 11310 | (bp->flags & HW_VLAN_TX_FLAG)) { |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11311 | tx_start_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb)); |
| 11312 | tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11313 | } else |
Eilon Greenstein | 0c6671b | 2009-01-14 21:26:51 -0800 | [diff] [blame] | 11314 | #endif |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11315 | tx_start_bd->vlan = cpu_to_le16(pkt_prod); |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11316 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11317 | /* turn on parsing and get a BD */ |
| 11318 | bd_prod = TX_BD(NEXT_TX_IDX(bd_prod)); |
| 11319 | pbd = &fp->tx_desc_ring[bd_prod].parse_bd; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11320 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11321 | memset(pbd, 0, sizeof(struct eth_tx_parse_bd)); |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11322 | |
| 11323 | if (xmit_type & XMIT_CSUM) { |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11324 | hlen = (skb_network_header(skb) - skb->data) / 2; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11325 | |
| 11326 | /* for now NS flag is not used in Linux */ |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 11327 | pbd->global_data = |
| 11328 | (hlen | ((skb->protocol == cpu_to_be16(ETH_P_8021Q)) << |
| 11329 | ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT)); |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11330 | |
| 11331 | pbd->ip_hlen = (skb_transport_header(skb) - |
| 11332 | skb_network_header(skb)) / 2; |
| 11333 | |
| 11334 | hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2; |
| 11335 | |
| 11336 | pbd->total_hlen = cpu_to_le16(hlen); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11337 | hlen = hlen*2; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11338 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11339 | tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_L4_CSUM; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11340 | |
| 11341 | if (xmit_type & XMIT_CSUM_V4) |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11342 | tx_start_bd->bd_flags.as_bitfield |= |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11343 | ETH_TX_BD_FLAGS_IP_CSUM; |
| 11344 | else |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11345 | tx_start_bd->bd_flags.as_bitfield |= |
| 11346 | ETH_TX_BD_FLAGS_IPV6; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11347 | |
| 11348 | if (xmit_type & XMIT_CSUM_TCP) { |
| 11349 | pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check); |
| 11350 | |
| 11351 | } else { |
| 11352 | s8 fix = SKB_CS_OFF(skb); /* signed! */ |
| 11353 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11354 | pbd->global_data |= ETH_TX_PARSE_BD_UDP_CS_FLG; |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11355 | |
| 11356 | DP(NETIF_MSG_TX_QUEUED, |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11357 | "hlen %d fix %d csum before fix %x\n", |
| 11358 | le16_to_cpu(pbd->total_hlen), fix, SKB_CS(skb)); |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11359 | |
| 11360 | /* HW bug: fixup the CSUM */ |
| 11361 | pbd->tcp_pseudo_csum = |
| 11362 | bnx2x_csum_fix(skb_transport_header(skb), |
| 11363 | SKB_CS(skb), fix); |
| 11364 | |
| 11365 | DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n", |
| 11366 | pbd->tcp_pseudo_csum); |
| 11367 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11368 | } |
| 11369 | |
| 11370 | mapping = pci_map_single(bp->pdev, skb->data, |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11371 | skb_headlen(skb), PCI_DMA_TODEVICE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11372 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11373 | tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping)); |
| 11374 | tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping)); |
| 11375 | nbd = skb_shinfo(skb)->nr_frags + 2; /* start_bd + pbd + frags */ |
| 11376 | tx_start_bd->nbd = cpu_to_le16(nbd); |
| 11377 | tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb)); |
| 11378 | pkt_size = tx_start_bd->nbytes; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11379 | |
| 11380 | DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d" |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11381 | " nbytes %d flags %x vlan %x\n", |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11382 | tx_start_bd, tx_start_bd->addr_hi, tx_start_bd->addr_lo, |
| 11383 | le16_to_cpu(tx_start_bd->nbd), le16_to_cpu(tx_start_bd->nbytes), |
| 11384 | tx_start_bd->bd_flags.as_bitfield, le16_to_cpu(tx_start_bd->vlan)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11385 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11386 | if (xmit_type & XMIT_GSO) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11387 | |
| 11388 | DP(NETIF_MSG_TX_QUEUED, |
| 11389 | "TSO packet len %d hlen %d total len %d tso size %d\n", |
| 11390 | skb->len, hlen, skb_headlen(skb), |
| 11391 | skb_shinfo(skb)->gso_size); |
| 11392 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11393 | tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11394 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11395 | if (unlikely(skb_headlen(skb) > hlen)) |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11396 | bd_prod = bnx2x_tx_split(bp, fp, tx_buf, &tx_start_bd, |
| 11397 | hlen, bd_prod, ++nbd); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11398 | |
| 11399 | pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size); |
| 11400 | pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq); |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11401 | pbd->tcp_flags = pbd_tcp_flags(skb); |
| 11402 | |
| 11403 | if (xmit_type & XMIT_GSO_V4) { |
| 11404 | pbd->ip_id = swab16(ip_hdr(skb)->id); |
| 11405 | pbd->tcp_pseudo_csum = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11406 | swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr, |
| 11407 | ip_hdr(skb)->daddr, |
| 11408 | 0, IPPROTO_TCP, 0)); |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11409 | |
| 11410 | } else |
| 11411 | pbd->tcp_pseudo_csum = |
| 11412 | swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr, |
| 11413 | &ipv6_hdr(skb)->daddr, |
| 11414 | 0, IPPROTO_TCP, 0)); |
| 11415 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11416 | pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN; |
| 11417 | } |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11418 | tx_data_bd = (struct eth_tx_bd *)tx_start_bd; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11419 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11420 | for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { |
| 11421 | skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11422 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11423 | bd_prod = TX_BD(NEXT_TX_IDX(bd_prod)); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11424 | tx_data_bd = &fp->tx_desc_ring[bd_prod].reg_bd; |
| 11425 | if (total_pkt_bd == NULL) |
| 11426 | total_pkt_bd = &fp->tx_desc_ring[bd_prod].reg_bd; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11427 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11428 | mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset, |
| 11429 | frag->size, PCI_DMA_TODEVICE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11430 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11431 | tx_data_bd->addr_hi = cpu_to_le32(U64_HI(mapping)); |
| 11432 | tx_data_bd->addr_lo = cpu_to_le32(U64_LO(mapping)); |
| 11433 | tx_data_bd->nbytes = cpu_to_le16(frag->size); |
| 11434 | le16_add_cpu(&pkt_size, frag->size); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11435 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11436 | DP(NETIF_MSG_TX_QUEUED, |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11437 | "frag %d bd @%p addr (%x:%x) nbytes %d\n", |
| 11438 | i, tx_data_bd, tx_data_bd->addr_hi, tx_data_bd->addr_lo, |
| 11439 | le16_to_cpu(tx_data_bd->nbytes)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11440 | } |
| 11441 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11442 | DP(NETIF_MSG_TX_QUEUED, "last bd @%p\n", tx_data_bd); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11443 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11444 | bd_prod = TX_BD(NEXT_TX_IDX(bd_prod)); |
| 11445 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11446 | /* now send a tx doorbell, counting the next BD |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11447 | * if the packet contains or ends with it |
| 11448 | */ |
| 11449 | if (TX_BD_POFF(bd_prod) < nbd) |
| 11450 | nbd++; |
| 11451 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11452 | if (total_pkt_bd != NULL) |
| 11453 | total_pkt_bd->total_pkt_bytes = pkt_size; |
| 11454 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11455 | if (pbd) |
| 11456 | DP(NETIF_MSG_TX_QUEUED, |
| 11457 | "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u" |
| 11458 | " tcp_flags %x xsum %x seq %u hlen %u\n", |
| 11459 | pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id, |
| 11460 | pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum, |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11461 | pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11462 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11463 | DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11464 | |
Eilon Greenstein | 58f4c4c | 2009-01-14 21:23:36 -0800 | [diff] [blame] | 11465 | /* |
| 11466 | * Make sure that the BD data is updated before updating the producer |
| 11467 | * since FW might read the BD right after the producer is updated. |
| 11468 | * This is only applicable for weak-ordered memory model archs such |
| 11469 | * as IA-64. The following barrier is also mandatory since FW will |
| 11470 | * assumes packets must have BDs. |
| 11471 | */ |
| 11472 | wmb(); |
| 11473 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11474 | fp->tx_db.data.prod += nbd; |
| 11475 | barrier(); |
| 11476 | DOORBELL(bp, fp->index - bp->num_rx_queues, fp->tx_db.raw); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11477 | |
| 11478 | mmiowb(); |
| 11479 | |
Eilon Greenstein | 755735eb | 2008-06-23 20:35:13 -0700 | [diff] [blame] | 11480 | fp->tx_bd_prod += nbd; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11481 | |
| 11482 | if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) { |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11483 | netif_tx_stop_queue(txq); |
Eilon Greenstein | 58f4c4c | 2009-01-14 21:23:36 -0800 | [diff] [blame] | 11484 | /* We want bnx2x_tx_int to "see" the updated tx_bd_prod |
| 11485 | if we put Tx into XOFF state. */ |
| 11486 | smp_mb(); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11487 | fp_stat->eth_q_stats.driver_xoff++; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11488 | if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3) |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 11489 | netif_tx_wake_queue(txq); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11490 | } |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11491 | fp_stat->tx_pkt++; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11492 | |
| 11493 | return NETDEV_TX_OK; |
| 11494 | } |
| 11495 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 11496 | /* called with rtnl_lock */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11497 | static int bnx2x_open(struct net_device *dev) |
| 11498 | { |
| 11499 | struct bnx2x *bp = netdev_priv(dev); |
| 11500 | |
Eilon Greenstein | 6eccabb | 2009-01-22 03:37:48 +0000 | [diff] [blame] | 11501 | netif_carrier_off(dev); |
| 11502 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11503 | bnx2x_set_power_state(bp, PCI_D0); |
| 11504 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 11505 | return bnx2x_nic_load(bp, LOAD_OPEN); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11506 | } |
| 11507 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 11508 | /* called with rtnl_lock */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11509 | static int bnx2x_close(struct net_device *dev) |
| 11510 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11511 | struct bnx2x *bp = netdev_priv(dev); |
| 11512 | |
| 11513 | /* Unload the driver, release IRQs */ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 11514 | bnx2x_nic_unload(bp, UNLOAD_CLOSE); |
| 11515 | if (atomic_read(&bp->pdev->enable_cnt) == 1) |
| 11516 | if (!CHIP_REV_IS_SLOW(bp)) |
| 11517 | bnx2x_set_power_state(bp, PCI_D3hot); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11518 | |
| 11519 | return 0; |
| 11520 | } |
| 11521 | |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 11522 | /* called with netif_tx_lock from dev_mcast.c */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11523 | static void bnx2x_set_rx_mode(struct net_device *dev) |
| 11524 | { |
| 11525 | struct bnx2x *bp = netdev_priv(dev); |
| 11526 | u32 rx_mode = BNX2X_RX_MODE_NORMAL; |
| 11527 | int port = BP_PORT(bp); |
| 11528 | |
| 11529 | if (bp->state != BNX2X_STATE_OPEN) { |
| 11530 | DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state); |
| 11531 | return; |
| 11532 | } |
| 11533 | |
| 11534 | DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags); |
| 11535 | |
| 11536 | if (dev->flags & IFF_PROMISC) |
| 11537 | rx_mode = BNX2X_RX_MODE_PROMISC; |
| 11538 | |
| 11539 | else if ((dev->flags & IFF_ALLMULTI) || |
| 11540 | ((dev->mc_count > BNX2X_MAX_MULTICAST) && CHIP_IS_E1(bp))) |
| 11541 | rx_mode = BNX2X_RX_MODE_ALLMULTI; |
| 11542 | |
| 11543 | else { /* some multicasts */ |
| 11544 | if (CHIP_IS_E1(bp)) { |
| 11545 | int i, old, offset; |
| 11546 | struct dev_mc_list *mclist; |
| 11547 | struct mac_configuration_cmd *config = |
| 11548 | bnx2x_sp(bp, mcast_config); |
| 11549 | |
| 11550 | for (i = 0, mclist = dev->mc_list; |
| 11551 | mclist && (i < dev->mc_count); |
| 11552 | i++, mclist = mclist->next) { |
| 11553 | |
| 11554 | config->config_table[i]. |
| 11555 | cam_entry.msb_mac_addr = |
| 11556 | swab16(*(u16 *)&mclist->dmi_addr[0]); |
| 11557 | config->config_table[i]. |
| 11558 | cam_entry.middle_mac_addr = |
| 11559 | swab16(*(u16 *)&mclist->dmi_addr[2]); |
| 11560 | config->config_table[i]. |
| 11561 | cam_entry.lsb_mac_addr = |
| 11562 | swab16(*(u16 *)&mclist->dmi_addr[4]); |
| 11563 | config->config_table[i].cam_entry.flags = |
| 11564 | cpu_to_le16(port); |
| 11565 | config->config_table[i]. |
| 11566 | target_table_entry.flags = 0; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 11567 | config->config_table[i].target_table_entry. |
| 11568 | clients_bit_vector = |
| 11569 | cpu_to_le32(1 << BP_L_ID(bp)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11570 | config->config_table[i]. |
| 11571 | target_table_entry.vlan_id = 0; |
| 11572 | |
| 11573 | DP(NETIF_MSG_IFUP, |
| 11574 | "setting MCAST[%d] (%04x:%04x:%04x)\n", i, |
| 11575 | config->config_table[i]. |
| 11576 | cam_entry.msb_mac_addr, |
| 11577 | config->config_table[i]. |
| 11578 | cam_entry.middle_mac_addr, |
| 11579 | config->config_table[i]. |
| 11580 | cam_entry.lsb_mac_addr); |
| 11581 | } |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 11582 | old = config->hdr.length; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11583 | if (old > i) { |
| 11584 | for (; i < old; i++) { |
| 11585 | if (CAM_IS_INVALID(config-> |
| 11586 | config_table[i])) { |
Eilon Greenstein | af24640 | 2009-01-14 06:43:59 +0000 | [diff] [blame] | 11587 | /* already invalidated */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11588 | break; |
| 11589 | } |
| 11590 | /* invalidate */ |
| 11591 | CAM_INVALIDATE(config-> |
| 11592 | config_table[i]); |
| 11593 | } |
| 11594 | } |
| 11595 | |
| 11596 | if (CHIP_REV_IS_SLOW(bp)) |
| 11597 | offset = BNX2X_MAX_EMUL_MULTI*(1 + port); |
| 11598 | else |
| 11599 | offset = BNX2X_MAX_MULTICAST*(1 + port); |
| 11600 | |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 11601 | config->hdr.length = i; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11602 | config->hdr.offset = offset; |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 11603 | config->hdr.client_id = bp->fp->cl_id; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11604 | config->hdr.reserved1 = 0; |
| 11605 | |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 11606 | bp->set_mac_pending++; |
| 11607 | smp_wmb(); |
| 11608 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11609 | bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0, |
| 11610 | U64_HI(bnx2x_sp_mapping(bp, mcast_config)), |
| 11611 | U64_LO(bnx2x_sp_mapping(bp, mcast_config)), |
| 11612 | 0); |
| 11613 | } else { /* E1H */ |
| 11614 | /* Accept one or more multicasts */ |
| 11615 | struct dev_mc_list *mclist; |
| 11616 | u32 mc_filter[MC_HASH_SIZE]; |
| 11617 | u32 crc, bit, regidx; |
| 11618 | int i; |
| 11619 | |
| 11620 | memset(mc_filter, 0, 4 * MC_HASH_SIZE); |
| 11621 | |
| 11622 | for (i = 0, mclist = dev->mc_list; |
| 11623 | mclist && (i < dev->mc_count); |
| 11624 | i++, mclist = mclist->next) { |
| 11625 | |
Johannes Berg | 7c510e4 | 2008-10-27 17:47:26 -0700 | [diff] [blame] | 11626 | DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n", |
| 11627 | mclist->dmi_addr); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11628 | |
| 11629 | crc = crc32c_le(0, mclist->dmi_addr, ETH_ALEN); |
| 11630 | bit = (crc >> 24) & 0xff; |
| 11631 | regidx = bit >> 5; |
| 11632 | bit &= 0x1f; |
| 11633 | mc_filter[regidx] |= (1 << bit); |
| 11634 | } |
| 11635 | |
| 11636 | for (i = 0; i < MC_HASH_SIZE; i++) |
| 11637 | REG_WR(bp, MC_HASH_OFFSET(bp, i), |
| 11638 | mc_filter[i]); |
| 11639 | } |
| 11640 | } |
| 11641 | |
| 11642 | bp->rx_mode = rx_mode; |
| 11643 | bnx2x_set_storm_rx_mode(bp); |
| 11644 | } |
| 11645 | |
| 11646 | /* called with rtnl_lock */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11647 | static int bnx2x_change_mac_addr(struct net_device *dev, void *p) |
| 11648 | { |
| 11649 | struct sockaddr *addr = p; |
| 11650 | struct bnx2x *bp = netdev_priv(dev); |
| 11651 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11652 | if (!is_valid_ether_addr((u8 *)(addr->sa_data))) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11653 | return -EINVAL; |
| 11654 | |
| 11655 | memcpy(dev->dev_addr, addr->sa_data, dev->addr_len); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11656 | if (netif_running(dev)) { |
| 11657 | if (CHIP_IS_E1(bp)) |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 11658 | bnx2x_set_eth_mac_addr_e1(bp, 1); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11659 | else |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 11660 | bnx2x_set_eth_mac_addr_e1h(bp, 1); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11661 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11662 | |
| 11663 | return 0; |
| 11664 | } |
| 11665 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 11666 | /* called with rtnl_lock */ |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 11667 | static int bnx2x_mdio_read(struct net_device *netdev, int prtad, |
| 11668 | int devad, u16 addr) |
| 11669 | { |
| 11670 | struct bnx2x *bp = netdev_priv(netdev); |
| 11671 | u16 value; |
| 11672 | int rc; |
| 11673 | u32 phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config); |
| 11674 | |
| 11675 | DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n", |
| 11676 | prtad, devad, addr); |
| 11677 | |
| 11678 | if (prtad != bp->mdio.prtad) { |
| 11679 | DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n", |
| 11680 | prtad, bp->mdio.prtad); |
| 11681 | return -EINVAL; |
| 11682 | } |
| 11683 | |
| 11684 | /* The HW expects different devad if CL22 is used */ |
| 11685 | devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad; |
| 11686 | |
| 11687 | bnx2x_acquire_phy_lock(bp); |
| 11688 | rc = bnx2x_cl45_read(bp, BP_PORT(bp), phy_type, prtad, |
| 11689 | devad, addr, &value); |
| 11690 | bnx2x_release_phy_lock(bp); |
| 11691 | DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc); |
| 11692 | |
| 11693 | if (!rc) |
| 11694 | rc = value; |
| 11695 | return rc; |
| 11696 | } |
| 11697 | |
| 11698 | /* called with rtnl_lock */ |
| 11699 | static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad, |
| 11700 | u16 addr, u16 value) |
| 11701 | { |
| 11702 | struct bnx2x *bp = netdev_priv(netdev); |
| 11703 | u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config); |
| 11704 | int rc; |
| 11705 | |
| 11706 | DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x," |
| 11707 | " value 0x%x\n", prtad, devad, addr, value); |
| 11708 | |
| 11709 | if (prtad != bp->mdio.prtad) { |
| 11710 | DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n", |
| 11711 | prtad, bp->mdio.prtad); |
| 11712 | return -EINVAL; |
| 11713 | } |
| 11714 | |
| 11715 | /* The HW expects different devad if CL22 is used */ |
| 11716 | devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad; |
| 11717 | |
| 11718 | bnx2x_acquire_phy_lock(bp); |
| 11719 | rc = bnx2x_cl45_write(bp, BP_PORT(bp), ext_phy_type, prtad, |
| 11720 | devad, addr, value); |
| 11721 | bnx2x_release_phy_lock(bp); |
| 11722 | return rc; |
| 11723 | } |
| 11724 | |
| 11725 | /* called with rtnl_lock */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11726 | static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) |
| 11727 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11728 | struct bnx2x *bp = netdev_priv(dev); |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 11729 | struct mii_ioctl_data *mdio = if_mii(ifr); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11730 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 11731 | DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n", |
| 11732 | mdio->phy_id, mdio->reg_num, mdio->val_in); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11733 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 11734 | if (!netif_running(dev)) |
| 11735 | return -EAGAIN; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 11736 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 11737 | return mdio_mii_ioctl(&bp->mdio, mdio, cmd); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11738 | } |
| 11739 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11740 | /* called with rtnl_lock */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11741 | static int bnx2x_change_mtu(struct net_device *dev, int new_mtu) |
| 11742 | { |
| 11743 | struct bnx2x *bp = netdev_priv(dev); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11744 | int rc = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11745 | |
| 11746 | if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) || |
| 11747 | ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE)) |
| 11748 | return -EINVAL; |
| 11749 | |
| 11750 | /* This does not race with packet allocation |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 11751 | * because the actual alloc size is |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11752 | * only updated as part of load |
| 11753 | */ |
| 11754 | dev->mtu = new_mtu; |
| 11755 | |
| 11756 | if (netif_running(dev)) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11757 | bnx2x_nic_unload(bp, UNLOAD_NORMAL); |
| 11758 | rc = bnx2x_nic_load(bp, LOAD_NORMAL); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11759 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11760 | |
| 11761 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11762 | } |
| 11763 | |
| 11764 | static void bnx2x_tx_timeout(struct net_device *dev) |
| 11765 | { |
| 11766 | struct bnx2x *bp = netdev_priv(dev); |
| 11767 | |
| 11768 | #ifdef BNX2X_STOP_ON_ERROR |
| 11769 | if (!bp->panic) |
| 11770 | bnx2x_panic(); |
| 11771 | #endif |
| 11772 | /* This allows the netif to be shutdown gracefully before resetting */ |
| 11773 | schedule_work(&bp->reset_task); |
| 11774 | } |
| 11775 | |
| 11776 | #ifdef BCM_VLAN |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11777 | /* called with rtnl_lock */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11778 | static void bnx2x_vlan_rx_register(struct net_device *dev, |
| 11779 | struct vlan_group *vlgrp) |
| 11780 | { |
| 11781 | struct bnx2x *bp = netdev_priv(dev); |
| 11782 | |
| 11783 | bp->vlgrp = vlgrp; |
Eilon Greenstein | 0c6671b | 2009-01-14 21:26:51 -0800 | [diff] [blame] | 11784 | |
| 11785 | /* Set flags according to the required capabilities */ |
| 11786 | bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG); |
| 11787 | |
| 11788 | if (dev->features & NETIF_F_HW_VLAN_TX) |
| 11789 | bp->flags |= HW_VLAN_TX_FLAG; |
| 11790 | |
| 11791 | if (dev->features & NETIF_F_HW_VLAN_RX) |
| 11792 | bp->flags |= HW_VLAN_RX_FLAG; |
| 11793 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11794 | if (netif_running(dev)) |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 11795 | bnx2x_set_client_config(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11796 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11797 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11798 | #endif |
| 11799 | |
| 11800 | #if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER) |
| 11801 | static void poll_bnx2x(struct net_device *dev) |
| 11802 | { |
| 11803 | struct bnx2x *bp = netdev_priv(dev); |
| 11804 | |
| 11805 | disable_irq(bp->pdev->irq); |
| 11806 | bnx2x_interrupt(bp->pdev->irq, dev); |
| 11807 | enable_irq(bp->pdev->irq); |
| 11808 | } |
| 11809 | #endif |
| 11810 | |
Stephen Hemminger | c64213c | 2008-11-21 17:36:04 -0800 | [diff] [blame] | 11811 | static const struct net_device_ops bnx2x_netdev_ops = { |
| 11812 | .ndo_open = bnx2x_open, |
| 11813 | .ndo_stop = bnx2x_close, |
| 11814 | .ndo_start_xmit = bnx2x_start_xmit, |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 11815 | .ndo_set_multicast_list = bnx2x_set_rx_mode, |
Stephen Hemminger | c64213c | 2008-11-21 17:36:04 -0800 | [diff] [blame] | 11816 | .ndo_set_mac_address = bnx2x_change_mac_addr, |
| 11817 | .ndo_validate_addr = eth_validate_addr, |
| 11818 | .ndo_do_ioctl = bnx2x_ioctl, |
| 11819 | .ndo_change_mtu = bnx2x_change_mtu, |
| 11820 | .ndo_tx_timeout = bnx2x_tx_timeout, |
| 11821 | #ifdef BCM_VLAN |
| 11822 | .ndo_vlan_rx_register = bnx2x_vlan_rx_register, |
| 11823 | #endif |
| 11824 | #if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER) |
| 11825 | .ndo_poll_controller = poll_bnx2x, |
| 11826 | #endif |
| 11827 | }; |
| 11828 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11829 | static int __devinit bnx2x_init_dev(struct pci_dev *pdev, |
| 11830 | struct net_device *dev) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11831 | { |
| 11832 | struct bnx2x *bp; |
| 11833 | int rc; |
| 11834 | |
| 11835 | SET_NETDEV_DEV(dev, &pdev->dev); |
| 11836 | bp = netdev_priv(dev); |
| 11837 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11838 | bp->dev = dev; |
| 11839 | bp->pdev = pdev; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11840 | bp->flags = 0; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11841 | bp->func = PCI_FUNC(pdev->devfn); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11842 | |
| 11843 | rc = pci_enable_device(pdev); |
| 11844 | if (rc) { |
| 11845 | printk(KERN_ERR PFX "Cannot enable PCI device, aborting\n"); |
| 11846 | goto err_out; |
| 11847 | } |
| 11848 | |
| 11849 | if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) { |
| 11850 | printk(KERN_ERR PFX "Cannot find PCI device base address," |
| 11851 | " aborting\n"); |
| 11852 | rc = -ENODEV; |
| 11853 | goto err_out_disable; |
| 11854 | } |
| 11855 | |
| 11856 | if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) { |
| 11857 | printk(KERN_ERR PFX "Cannot find second PCI device" |
| 11858 | " base address, aborting\n"); |
| 11859 | rc = -ENODEV; |
| 11860 | goto err_out_disable; |
| 11861 | } |
| 11862 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11863 | if (atomic_read(&pdev->enable_cnt) == 1) { |
| 11864 | rc = pci_request_regions(pdev, DRV_MODULE_NAME); |
| 11865 | if (rc) { |
| 11866 | printk(KERN_ERR PFX "Cannot obtain PCI resources," |
| 11867 | " aborting\n"); |
| 11868 | goto err_out_disable; |
| 11869 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11870 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11871 | pci_set_master(pdev); |
| 11872 | pci_save_state(pdev); |
| 11873 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11874 | |
| 11875 | bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM); |
| 11876 | if (bp->pm_cap == 0) { |
| 11877 | printk(KERN_ERR PFX "Cannot find power management" |
| 11878 | " capability, aborting\n"); |
| 11879 | rc = -EIO; |
| 11880 | goto err_out_release; |
| 11881 | } |
| 11882 | |
| 11883 | bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP); |
| 11884 | if (bp->pcie_cap == 0) { |
| 11885 | printk(KERN_ERR PFX "Cannot find PCI Express capability," |
| 11886 | " aborting\n"); |
| 11887 | rc = -EIO; |
| 11888 | goto err_out_release; |
| 11889 | } |
| 11890 | |
Yang Hongyang | 6a35528 | 2009-04-06 19:01:13 -0700 | [diff] [blame] | 11891 | if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11892 | bp->flags |= USING_DAC_FLAG; |
Yang Hongyang | 6a35528 | 2009-04-06 19:01:13 -0700 | [diff] [blame] | 11893 | if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11894 | printk(KERN_ERR PFX "pci_set_consistent_dma_mask" |
| 11895 | " failed, aborting\n"); |
| 11896 | rc = -EIO; |
| 11897 | goto err_out_release; |
| 11898 | } |
| 11899 | |
Yang Hongyang | 284901a9 | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 11900 | } else if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11901 | printk(KERN_ERR PFX "System does not support DMA," |
| 11902 | " aborting\n"); |
| 11903 | rc = -EIO; |
| 11904 | goto err_out_release; |
| 11905 | } |
| 11906 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11907 | dev->mem_start = pci_resource_start(pdev, 0); |
| 11908 | dev->base_addr = dev->mem_start; |
| 11909 | dev->mem_end = pci_resource_end(pdev, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11910 | |
| 11911 | dev->irq = pdev->irq; |
| 11912 | |
Arjan van de Ven | 275f165 | 2008-10-20 21:42:39 -0700 | [diff] [blame] | 11913 | bp->regview = pci_ioremap_bar(pdev, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11914 | if (!bp->regview) { |
| 11915 | printk(KERN_ERR PFX "Cannot map register space, aborting\n"); |
| 11916 | rc = -ENOMEM; |
| 11917 | goto err_out_release; |
| 11918 | } |
| 11919 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11920 | bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2), |
| 11921 | min_t(u64, BNX2X_DB_SIZE, |
| 11922 | pci_resource_len(pdev, 2))); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11923 | if (!bp->doorbells) { |
| 11924 | printk(KERN_ERR PFX "Cannot map doorbell space, aborting\n"); |
| 11925 | rc = -ENOMEM; |
| 11926 | goto err_out_unmap; |
| 11927 | } |
| 11928 | |
| 11929 | bnx2x_set_power_state(bp, PCI_D0); |
| 11930 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11931 | /* clean indirect addresses */ |
| 11932 | pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, |
| 11933 | PCICFG_VENDOR_ID_OFFSET); |
| 11934 | REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0); |
| 11935 | REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0); |
| 11936 | REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0); |
| 11937 | REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11938 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11939 | dev->watchdog_timeo = TX_TIMEOUT; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11940 | |
Stephen Hemminger | c64213c | 2008-11-21 17:36:04 -0800 | [diff] [blame] | 11941 | dev->netdev_ops = &bnx2x_netdev_ops; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11942 | dev->ethtool_ops = &bnx2x_ethtool_ops; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11943 | dev->features |= NETIF_F_SG; |
| 11944 | dev->features |= NETIF_F_HW_CSUM; |
| 11945 | if (bp->flags & USING_DAC_FLAG) |
| 11946 | dev->features |= NETIF_F_HIGHDMA; |
Eilon Greenstein | 5316bc0 | 2009-07-21 05:47:43 +0000 | [diff] [blame] | 11947 | dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN); |
| 11948 | dev->features |= NETIF_F_TSO6; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11949 | #ifdef BCM_VLAN |
| 11950 | dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX); |
Eilon Greenstein | 0c6671b | 2009-01-14 21:26:51 -0800 | [diff] [blame] | 11951 | bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG); |
Eilon Greenstein | 5316bc0 | 2009-07-21 05:47:43 +0000 | [diff] [blame] | 11952 | |
| 11953 | dev->vlan_features |= NETIF_F_SG; |
| 11954 | dev->vlan_features |= NETIF_F_HW_CSUM; |
| 11955 | if (bp->flags & USING_DAC_FLAG) |
| 11956 | dev->vlan_features |= NETIF_F_HIGHDMA; |
| 11957 | dev->vlan_features |= (NETIF_F_TSO | NETIF_F_TSO_ECN); |
| 11958 | dev->vlan_features |= NETIF_F_TSO6; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11959 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11960 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 11961 | /* get_port_hwinfo() will set prtad and mmds properly */ |
| 11962 | bp->mdio.prtad = MDIO_PRTAD_NONE; |
| 11963 | bp->mdio.mmds = 0; |
| 11964 | bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22; |
| 11965 | bp->mdio.dev = dev; |
| 11966 | bp->mdio.mdio_read = bnx2x_mdio_read; |
| 11967 | bp->mdio.mdio_write = bnx2x_mdio_write; |
| 11968 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11969 | return 0; |
| 11970 | |
| 11971 | err_out_unmap: |
| 11972 | if (bp->regview) { |
| 11973 | iounmap(bp->regview); |
| 11974 | bp->regview = NULL; |
| 11975 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11976 | if (bp->doorbells) { |
| 11977 | iounmap(bp->doorbells); |
| 11978 | bp->doorbells = NULL; |
| 11979 | } |
| 11980 | |
| 11981 | err_out_release: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11982 | if (atomic_read(&pdev->enable_cnt) == 1) |
| 11983 | pci_release_regions(pdev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11984 | |
| 11985 | err_out_disable: |
| 11986 | pci_disable_device(pdev); |
| 11987 | pci_set_drvdata(pdev, NULL); |
| 11988 | |
| 11989 | err_out: |
| 11990 | return rc; |
| 11991 | } |
| 11992 | |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 11993 | static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp, |
| 11994 | int *width, int *speed) |
Eliezer Tamir | 2504795 | 2008-02-28 11:50:16 -0800 | [diff] [blame] | 11995 | { |
| 11996 | u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL); |
| 11997 | |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 11998 | *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT; |
| 11999 | |
| 12000 | /* return value of 1=2.5GHz 2=5GHz */ |
| 12001 | *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT; |
Eliezer Tamir | 2504795 | 2008-02-28 11:50:16 -0800 | [diff] [blame] | 12002 | } |
| 12003 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12004 | static int __devinit bnx2x_check_firmware(struct bnx2x *bp) |
| 12005 | { |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 12006 | const struct firmware *firmware = bp->firmware; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12007 | struct bnx2x_fw_file_hdr *fw_hdr; |
| 12008 | struct bnx2x_fw_file_section *sections; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12009 | u32 offset, len, num_ops; |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 12010 | u16 *ops_offsets; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12011 | int i; |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 12012 | const u8 *fw_ver; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12013 | |
| 12014 | if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) |
| 12015 | return -EINVAL; |
| 12016 | |
| 12017 | fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data; |
| 12018 | sections = (struct bnx2x_fw_file_section *)fw_hdr; |
| 12019 | |
| 12020 | /* Make sure none of the offsets and sizes make us read beyond |
| 12021 | * the end of the firmware data */ |
| 12022 | for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) { |
| 12023 | offset = be32_to_cpu(sections[i].offset); |
| 12024 | len = be32_to_cpu(sections[i].len); |
| 12025 | if (offset + len > firmware->size) { |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 12026 | printk(KERN_ERR PFX "Section %d length is out of " |
| 12027 | "bounds\n", i); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12028 | return -EINVAL; |
| 12029 | } |
| 12030 | } |
| 12031 | |
| 12032 | /* Likewise for the init_ops offsets */ |
| 12033 | offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset); |
| 12034 | ops_offsets = (u16 *)(firmware->data + offset); |
| 12035 | num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op); |
| 12036 | |
| 12037 | for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) { |
| 12038 | if (be16_to_cpu(ops_offsets[i]) > num_ops) { |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 12039 | printk(KERN_ERR PFX "Section offset %d is out of " |
| 12040 | "bounds\n", i); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12041 | return -EINVAL; |
| 12042 | } |
| 12043 | } |
| 12044 | |
| 12045 | /* Check FW version */ |
| 12046 | offset = be32_to_cpu(fw_hdr->fw_version.offset); |
| 12047 | fw_ver = firmware->data + offset; |
| 12048 | if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) || |
| 12049 | (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) || |
| 12050 | (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) || |
| 12051 | (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) { |
| 12052 | printk(KERN_ERR PFX "Bad FW version:%d.%d.%d.%d." |
| 12053 | " Should be %d.%d.%d.%d\n", |
| 12054 | fw_ver[0], fw_ver[1], fw_ver[2], |
| 12055 | fw_ver[3], BCM_5710_FW_MAJOR_VERSION, |
| 12056 | BCM_5710_FW_MINOR_VERSION, |
| 12057 | BCM_5710_FW_REVISION_VERSION, |
| 12058 | BCM_5710_FW_ENGINEERING_VERSION); |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12059 | return -EINVAL; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12060 | } |
| 12061 | |
| 12062 | return 0; |
| 12063 | } |
| 12064 | |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12065 | static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n) |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12066 | { |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12067 | const __be32 *source = (const __be32 *)_source; |
| 12068 | u32 *target = (u32 *)_target; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12069 | u32 i; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12070 | |
| 12071 | for (i = 0; i < n/4; i++) |
| 12072 | target[i] = be32_to_cpu(source[i]); |
| 12073 | } |
| 12074 | |
| 12075 | /* |
| 12076 | Ops array is stored in the following format: |
| 12077 | {op(8bit), offset(24bit, big endian), data(32bit, big endian)} |
| 12078 | */ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12079 | static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n) |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12080 | { |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12081 | const __be32 *source = (const __be32 *)_source; |
| 12082 | struct raw_op *target = (struct raw_op *)_target; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12083 | u32 i, j, tmp; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12084 | |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12085 | for (i = 0, j = 0; i < n/8; i++, j += 2) { |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12086 | tmp = be32_to_cpu(source[j]); |
| 12087 | target[i].op = (tmp >> 24) & 0xff; |
| 12088 | target[i].offset = tmp & 0xffffff; |
| 12089 | target[i].raw_data = be32_to_cpu(source[j+1]); |
| 12090 | } |
| 12091 | } |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12092 | |
| 12093 | static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n) |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12094 | { |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12095 | const __be16 *source = (const __be16 *)_source; |
| 12096 | u16 *target = (u16 *)_target; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12097 | u32 i; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12098 | |
| 12099 | for (i = 0; i < n/2; i++) |
| 12100 | target[i] = be16_to_cpu(source[i]); |
| 12101 | } |
| 12102 | |
| 12103 | #define BNX2X_ALLOC_AND_SET(arr, lbl, func) \ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12104 | do { \ |
| 12105 | u32 len = be32_to_cpu(fw_hdr->arr.len); \ |
| 12106 | bp->arr = kmalloc(len, GFP_KERNEL); \ |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12107 | if (!bp->arr) { \ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12108 | printk(KERN_ERR PFX "Failed to allocate %d bytes " \ |
| 12109 | "for "#arr"\n", len); \ |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12110 | goto lbl; \ |
| 12111 | } \ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12112 | func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \ |
| 12113 | (u8 *)bp->arr, len); \ |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12114 | } while (0) |
| 12115 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12116 | static int __devinit bnx2x_init_firmware(struct bnx2x *bp, struct device *dev) |
| 12117 | { |
Ben Hutchings | 45229b4 | 2009-11-07 11:53:39 +0000 | [diff] [blame] | 12118 | const char *fw_file_name; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12119 | struct bnx2x_fw_file_hdr *fw_hdr; |
Ben Hutchings | 45229b4 | 2009-11-07 11:53:39 +0000 | [diff] [blame] | 12120 | int rc; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12121 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12122 | if (CHIP_IS_E1(bp)) |
Ben Hutchings | 45229b4 | 2009-11-07 11:53:39 +0000 | [diff] [blame] | 12123 | fw_file_name = FW_FILE_NAME_E1; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12124 | else |
Ben Hutchings | 45229b4 | 2009-11-07 11:53:39 +0000 | [diff] [blame] | 12125 | fw_file_name = FW_FILE_NAME_E1H; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12126 | |
| 12127 | printk(KERN_INFO PFX "Loading %s\n", fw_file_name); |
| 12128 | |
| 12129 | rc = request_firmware(&bp->firmware, fw_file_name, dev); |
| 12130 | if (rc) { |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12131 | printk(KERN_ERR PFX "Can't load firmware file %s\n", |
| 12132 | fw_file_name); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12133 | goto request_firmware_exit; |
| 12134 | } |
| 12135 | |
| 12136 | rc = bnx2x_check_firmware(bp); |
| 12137 | if (rc) { |
| 12138 | printk(KERN_ERR PFX "Corrupt firmware file %s\n", fw_file_name); |
| 12139 | goto request_firmware_exit; |
| 12140 | } |
| 12141 | |
| 12142 | fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data; |
| 12143 | |
| 12144 | /* Initialize the pointers to the init arrays */ |
| 12145 | /* Blob */ |
| 12146 | BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n); |
| 12147 | |
| 12148 | /* Opcodes */ |
| 12149 | BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops); |
| 12150 | |
| 12151 | /* Offsets */ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12152 | BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err, |
| 12153 | be16_to_cpu_n); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12154 | |
| 12155 | /* STORMs firmware */ |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 12156 | INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data + |
| 12157 | be32_to_cpu(fw_hdr->tsem_int_table_data.offset); |
| 12158 | INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data + |
| 12159 | be32_to_cpu(fw_hdr->tsem_pram_data.offset); |
| 12160 | INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data + |
| 12161 | be32_to_cpu(fw_hdr->usem_int_table_data.offset); |
| 12162 | INIT_USEM_PRAM_DATA(bp) = bp->firmware->data + |
| 12163 | be32_to_cpu(fw_hdr->usem_pram_data.offset); |
| 12164 | INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data + |
| 12165 | be32_to_cpu(fw_hdr->xsem_int_table_data.offset); |
| 12166 | INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data + |
| 12167 | be32_to_cpu(fw_hdr->xsem_pram_data.offset); |
| 12168 | INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data + |
| 12169 | be32_to_cpu(fw_hdr->csem_int_table_data.offset); |
| 12170 | INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data + |
| 12171 | be32_to_cpu(fw_hdr->csem_pram_data.offset); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12172 | |
| 12173 | return 0; |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12174 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12175 | init_offsets_alloc_err: |
| 12176 | kfree(bp->init_ops); |
| 12177 | init_ops_alloc_err: |
| 12178 | kfree(bp->init_data); |
| 12179 | request_firmware_exit: |
| 12180 | release_firmware(bp->firmware); |
| 12181 | |
| 12182 | return rc; |
| 12183 | } |
| 12184 | |
| 12185 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12186 | static int __devinit bnx2x_init_one(struct pci_dev *pdev, |
| 12187 | const struct pci_device_id *ent) |
| 12188 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12189 | struct net_device *dev = NULL; |
| 12190 | struct bnx2x *bp; |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 12191 | int pcie_width, pcie_speed; |
Eliezer Tamir | 2504795 | 2008-02-28 11:50:16 -0800 | [diff] [blame] | 12192 | int rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12193 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12194 | /* dev zeroed in init_etherdev */ |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 12195 | dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12196 | if (!dev) { |
| 12197 | printk(KERN_ERR PFX "Cannot allocate net device\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12198 | return -ENOMEM; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12199 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12200 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12201 | bp = netdev_priv(dev); |
| 12202 | bp->msglevel = debug; |
| 12203 | |
Eilon Greenstein | df4770de | 2009-08-12 08:23:28 +0000 | [diff] [blame] | 12204 | pci_set_drvdata(pdev, dev); |
| 12205 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12206 | rc = bnx2x_init_dev(pdev, dev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12207 | if (rc < 0) { |
| 12208 | free_netdev(dev); |
| 12209 | return rc; |
| 12210 | } |
| 12211 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12212 | rc = bnx2x_init_bp(bp); |
Eilon Greenstein | 693fc0d | 2009-01-14 06:43:52 +0000 | [diff] [blame] | 12213 | if (rc) |
| 12214 | goto init_one_exit; |
| 12215 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12216 | /* Set init arrays */ |
| 12217 | rc = bnx2x_init_firmware(bp, &pdev->dev); |
| 12218 | if (rc) { |
| 12219 | printk(KERN_ERR PFX "Error loading firmware\n"); |
| 12220 | goto init_one_exit; |
| 12221 | } |
| 12222 | |
Eilon Greenstein | 693fc0d | 2009-01-14 06:43:52 +0000 | [diff] [blame] | 12223 | rc = register_netdev(dev); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12224 | if (rc) { |
Eilon Greenstein | 693fc0d | 2009-01-14 06:43:52 +0000 | [diff] [blame] | 12225 | dev_err(&pdev->dev, "Cannot register net device\n"); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12226 | goto init_one_exit; |
| 12227 | } |
| 12228 | |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 12229 | bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed); |
Eliezer Tamir | 2504795 | 2008-02-28 11:50:16 -0800 | [diff] [blame] | 12230 | printk(KERN_INFO "%s: %s (%c%d) PCI-E x%d %s found at mem %lx," |
Eilon Greenstein | 87942b4 | 2009-02-12 08:36:49 +0000 | [diff] [blame] | 12231 | " IRQ %d, ", dev->name, board_info[ent->driver_data].name, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12232 | (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4), |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 12233 | pcie_width, (pcie_speed == 2) ? "5GHz (Gen2)" : "2.5GHz", |
Eliezer Tamir | 2504795 | 2008-02-28 11:50:16 -0800 | [diff] [blame] | 12234 | dev->base_addr, bp->pdev->irq); |
Johannes Berg | e174961 | 2008-10-27 15:59:26 -0700 | [diff] [blame] | 12235 | printk(KERN_CONT "node addr %pM\n", dev->dev_addr); |
Eilon Greenstein | c016201 | 2009-03-02 08:01:05 +0000 | [diff] [blame] | 12236 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12237 | return 0; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12238 | |
| 12239 | init_one_exit: |
| 12240 | if (bp->regview) |
| 12241 | iounmap(bp->regview); |
| 12242 | |
| 12243 | if (bp->doorbells) |
| 12244 | iounmap(bp->doorbells); |
| 12245 | |
| 12246 | free_netdev(dev); |
| 12247 | |
| 12248 | if (atomic_read(&pdev->enable_cnt) == 1) |
| 12249 | pci_release_regions(pdev); |
| 12250 | |
| 12251 | pci_disable_device(pdev); |
| 12252 | pci_set_drvdata(pdev, NULL); |
| 12253 | |
| 12254 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12255 | } |
| 12256 | |
| 12257 | static void __devexit bnx2x_remove_one(struct pci_dev *pdev) |
| 12258 | { |
| 12259 | struct net_device *dev = pci_get_drvdata(pdev); |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 12260 | struct bnx2x *bp; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12261 | |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 12262 | if (!dev) { |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 12263 | printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n"); |
| 12264 | return; |
| 12265 | } |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 12266 | bp = netdev_priv(dev); |
| 12267 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12268 | unregister_netdev(dev); |
| 12269 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12270 | kfree(bp->init_ops_offsets); |
| 12271 | kfree(bp->init_ops); |
| 12272 | kfree(bp->init_data); |
| 12273 | release_firmware(bp->firmware); |
| 12274 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12275 | if (bp->regview) |
| 12276 | iounmap(bp->regview); |
| 12277 | |
| 12278 | if (bp->doorbells) |
| 12279 | iounmap(bp->doorbells); |
| 12280 | |
| 12281 | free_netdev(dev); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12282 | |
| 12283 | if (atomic_read(&pdev->enable_cnt) == 1) |
| 12284 | pci_release_regions(pdev); |
| 12285 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12286 | pci_disable_device(pdev); |
| 12287 | pci_set_drvdata(pdev, NULL); |
| 12288 | } |
| 12289 | |
| 12290 | static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state) |
| 12291 | { |
| 12292 | struct net_device *dev = pci_get_drvdata(pdev); |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 12293 | struct bnx2x *bp; |
| 12294 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12295 | if (!dev) { |
| 12296 | printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n"); |
| 12297 | return -ENODEV; |
| 12298 | } |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 12299 | bp = netdev_priv(dev); |
| 12300 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12301 | rtnl_lock(); |
| 12302 | |
| 12303 | pci_save_state(pdev); |
| 12304 | |
| 12305 | if (!netif_running(dev)) { |
| 12306 | rtnl_unlock(); |
| 12307 | return 0; |
| 12308 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12309 | |
| 12310 | netif_device_detach(dev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12311 | |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 12312 | bnx2x_nic_unload(bp, UNLOAD_CLOSE); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12313 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12314 | bnx2x_set_power_state(bp, pci_choose_state(pdev, state)); |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 12315 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12316 | rtnl_unlock(); |
| 12317 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12318 | return 0; |
| 12319 | } |
| 12320 | |
| 12321 | static int bnx2x_resume(struct pci_dev *pdev) |
| 12322 | { |
| 12323 | struct net_device *dev = pci_get_drvdata(pdev); |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 12324 | struct bnx2x *bp; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12325 | int rc; |
| 12326 | |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 12327 | if (!dev) { |
| 12328 | printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n"); |
| 12329 | return -ENODEV; |
| 12330 | } |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 12331 | bp = netdev_priv(dev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12332 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12333 | rtnl_lock(); |
| 12334 | |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 12335 | pci_restore_state(pdev); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12336 | |
| 12337 | if (!netif_running(dev)) { |
| 12338 | rtnl_unlock(); |
| 12339 | return 0; |
| 12340 | } |
| 12341 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12342 | bnx2x_set_power_state(bp, PCI_D0); |
| 12343 | netif_device_attach(dev); |
| 12344 | |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 12345 | rc = bnx2x_nic_load(bp, LOAD_OPEN); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12346 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12347 | rtnl_unlock(); |
| 12348 | |
| 12349 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12350 | } |
| 12351 | |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 12352 | static int bnx2x_eeh_nic_unload(struct bnx2x *bp) |
| 12353 | { |
| 12354 | int i; |
| 12355 | |
| 12356 | bp->state = BNX2X_STATE_ERROR; |
| 12357 | |
| 12358 | bp->rx_mode = BNX2X_RX_MODE_NONE; |
| 12359 | |
| 12360 | bnx2x_netif_stop(bp, 0); |
| 12361 | |
| 12362 | del_timer_sync(&bp->timer); |
| 12363 | bp->stats_state = STATS_STATE_DISABLED; |
| 12364 | DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n"); |
| 12365 | |
| 12366 | /* Release IRQs */ |
| 12367 | bnx2x_free_irq(bp); |
| 12368 | |
| 12369 | if (CHIP_IS_E1(bp)) { |
| 12370 | struct mac_configuration_cmd *config = |
| 12371 | bnx2x_sp(bp, mcast_config); |
| 12372 | |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 12373 | for (i = 0; i < config->hdr.length; i++) |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 12374 | CAM_INVALIDATE(config->config_table[i]); |
| 12375 | } |
| 12376 | |
| 12377 | /* Free SKBs, SGEs, TPA pool and driver internals */ |
| 12378 | bnx2x_free_skbs(bp); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 12379 | for_each_rx_queue(bp, i) |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 12380 | bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 12381 | for_each_rx_queue(bp, i) |
Eilon Greenstein | 7cde1c8 | 2009-01-22 06:01:25 +0000 | [diff] [blame] | 12382 | netif_napi_del(&bnx2x_fp(bp, i, napi)); |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 12383 | bnx2x_free_mem(bp); |
| 12384 | |
| 12385 | bp->state = BNX2X_STATE_CLOSED; |
| 12386 | |
| 12387 | netif_carrier_off(bp->dev); |
| 12388 | |
| 12389 | return 0; |
| 12390 | } |
| 12391 | |
| 12392 | static void bnx2x_eeh_recover(struct bnx2x *bp) |
| 12393 | { |
| 12394 | u32 val; |
| 12395 | |
| 12396 | mutex_init(&bp->port.phy_mutex); |
| 12397 | |
| 12398 | bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR); |
| 12399 | bp->link_params.shmem_base = bp->common.shmem_base; |
| 12400 | BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base); |
| 12401 | |
| 12402 | if (!bp->common.shmem_base || |
| 12403 | (bp->common.shmem_base < 0xA0000) || |
| 12404 | (bp->common.shmem_base >= 0xC0000)) { |
| 12405 | BNX2X_DEV_INFO("MCP not active\n"); |
| 12406 | bp->flags |= NO_MCP_FLAG; |
| 12407 | return; |
| 12408 | } |
| 12409 | |
| 12410 | val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]); |
| 12411 | if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) |
| 12412 | != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) |
| 12413 | BNX2X_ERR("BAD MCP validity signature\n"); |
| 12414 | |
| 12415 | if (!BP_NOMCP(bp)) { |
| 12416 | bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header) |
| 12417 | & DRV_MSG_SEQ_NUMBER_MASK); |
| 12418 | BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq); |
| 12419 | } |
| 12420 | } |
| 12421 | |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 12422 | /** |
| 12423 | * bnx2x_io_error_detected - called when PCI error is detected |
| 12424 | * @pdev: Pointer to PCI device |
| 12425 | * @state: The current pci connection state |
| 12426 | * |
| 12427 | * This function is called after a PCI bus error affecting |
| 12428 | * this device has been detected. |
| 12429 | */ |
| 12430 | static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev, |
| 12431 | pci_channel_state_t state) |
| 12432 | { |
| 12433 | struct net_device *dev = pci_get_drvdata(pdev); |
| 12434 | struct bnx2x *bp = netdev_priv(dev); |
| 12435 | |
| 12436 | rtnl_lock(); |
| 12437 | |
| 12438 | netif_device_detach(dev); |
| 12439 | |
Dean Nelson | 07ce50e | 2009-07-31 09:13:25 +0000 | [diff] [blame] | 12440 | if (state == pci_channel_io_perm_failure) { |
| 12441 | rtnl_unlock(); |
| 12442 | return PCI_ERS_RESULT_DISCONNECT; |
| 12443 | } |
| 12444 | |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 12445 | if (netif_running(dev)) |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 12446 | bnx2x_eeh_nic_unload(bp); |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 12447 | |
| 12448 | pci_disable_device(pdev); |
| 12449 | |
| 12450 | rtnl_unlock(); |
| 12451 | |
| 12452 | /* Request a slot reset */ |
| 12453 | return PCI_ERS_RESULT_NEED_RESET; |
| 12454 | } |
| 12455 | |
| 12456 | /** |
| 12457 | * bnx2x_io_slot_reset - called after the PCI bus has been reset |
| 12458 | * @pdev: Pointer to PCI device |
| 12459 | * |
| 12460 | * Restart the card from scratch, as if from a cold-boot. |
| 12461 | */ |
| 12462 | static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev) |
| 12463 | { |
| 12464 | struct net_device *dev = pci_get_drvdata(pdev); |
| 12465 | struct bnx2x *bp = netdev_priv(dev); |
| 12466 | |
| 12467 | rtnl_lock(); |
| 12468 | |
| 12469 | if (pci_enable_device(pdev)) { |
| 12470 | dev_err(&pdev->dev, |
| 12471 | "Cannot re-enable PCI device after reset\n"); |
| 12472 | rtnl_unlock(); |
| 12473 | return PCI_ERS_RESULT_DISCONNECT; |
| 12474 | } |
| 12475 | |
| 12476 | pci_set_master(pdev); |
| 12477 | pci_restore_state(pdev); |
| 12478 | |
| 12479 | if (netif_running(dev)) |
| 12480 | bnx2x_set_power_state(bp, PCI_D0); |
| 12481 | |
| 12482 | rtnl_unlock(); |
| 12483 | |
| 12484 | return PCI_ERS_RESULT_RECOVERED; |
| 12485 | } |
| 12486 | |
| 12487 | /** |
| 12488 | * bnx2x_io_resume - called when traffic can start flowing again |
| 12489 | * @pdev: Pointer to PCI device |
| 12490 | * |
| 12491 | * This callback is called when the error recovery driver tells us that |
| 12492 | * its OK to resume normal operation. |
| 12493 | */ |
| 12494 | static void bnx2x_io_resume(struct pci_dev *pdev) |
| 12495 | { |
| 12496 | struct net_device *dev = pci_get_drvdata(pdev); |
| 12497 | struct bnx2x *bp = netdev_priv(dev); |
| 12498 | |
| 12499 | rtnl_lock(); |
| 12500 | |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 12501 | bnx2x_eeh_recover(bp); |
| 12502 | |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 12503 | if (netif_running(dev)) |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 12504 | bnx2x_nic_load(bp, LOAD_NORMAL); |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 12505 | |
| 12506 | netif_device_attach(dev); |
| 12507 | |
| 12508 | rtnl_unlock(); |
| 12509 | } |
| 12510 | |
| 12511 | static struct pci_error_handlers bnx2x_err_handler = { |
| 12512 | .error_detected = bnx2x_io_error_detected, |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 12513 | .slot_reset = bnx2x_io_slot_reset, |
| 12514 | .resume = bnx2x_io_resume, |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 12515 | }; |
| 12516 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12517 | static struct pci_driver bnx2x_pci_driver = { |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 12518 | .name = DRV_MODULE_NAME, |
| 12519 | .id_table = bnx2x_pci_tbl, |
| 12520 | .probe = bnx2x_init_one, |
| 12521 | .remove = __devexit_p(bnx2x_remove_one), |
| 12522 | .suspend = bnx2x_suspend, |
| 12523 | .resume = bnx2x_resume, |
| 12524 | .err_handler = &bnx2x_err_handler, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12525 | }; |
| 12526 | |
| 12527 | static int __init bnx2x_init(void) |
| 12528 | { |
Stanislaw Gruszka | dd21ca6 | 2009-05-05 23:22:01 +0000 | [diff] [blame] | 12529 | int ret; |
| 12530 | |
Eilon Greenstein | 938cf54 | 2009-08-12 08:23:37 +0000 | [diff] [blame] | 12531 | printk(KERN_INFO "%s", version); |
| 12532 | |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 12533 | bnx2x_wq = create_singlethread_workqueue("bnx2x"); |
| 12534 | if (bnx2x_wq == NULL) { |
| 12535 | printk(KERN_ERR PFX "Cannot create workqueue\n"); |
| 12536 | return -ENOMEM; |
| 12537 | } |
| 12538 | |
Stanislaw Gruszka | dd21ca6 | 2009-05-05 23:22:01 +0000 | [diff] [blame] | 12539 | ret = pci_register_driver(&bnx2x_pci_driver); |
| 12540 | if (ret) { |
| 12541 | printk(KERN_ERR PFX "Cannot register driver\n"); |
| 12542 | destroy_workqueue(bnx2x_wq); |
| 12543 | } |
| 12544 | return ret; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12545 | } |
| 12546 | |
| 12547 | static void __exit bnx2x_cleanup(void) |
| 12548 | { |
| 12549 | pci_unregister_driver(&bnx2x_pci_driver); |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 12550 | |
| 12551 | destroy_workqueue(bnx2x_wq); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12552 | } |
| 12553 | |
| 12554 | module_init(bnx2x_init); |
| 12555 | module_exit(bnx2x_cleanup); |
| 12556 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 12557 | #ifdef BCM_CNIC |
| 12558 | |
| 12559 | /* count denotes the number of new completions we have seen */ |
| 12560 | static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count) |
| 12561 | { |
| 12562 | struct eth_spe *spe; |
| 12563 | |
| 12564 | #ifdef BNX2X_STOP_ON_ERROR |
| 12565 | if (unlikely(bp->panic)) |
| 12566 | return; |
| 12567 | #endif |
| 12568 | |
| 12569 | spin_lock_bh(&bp->spq_lock); |
| 12570 | bp->cnic_spq_pending -= count; |
| 12571 | |
| 12572 | for (; bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending; |
| 12573 | bp->cnic_spq_pending++) { |
| 12574 | |
| 12575 | if (!bp->cnic_kwq_pending) |
| 12576 | break; |
| 12577 | |
| 12578 | spe = bnx2x_sp_get_next(bp); |
| 12579 | *spe = *bp->cnic_kwq_cons; |
| 12580 | |
| 12581 | bp->cnic_kwq_pending--; |
| 12582 | |
| 12583 | DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n", |
| 12584 | bp->cnic_spq_pending, bp->cnic_kwq_pending, count); |
| 12585 | |
| 12586 | if (bp->cnic_kwq_cons == bp->cnic_kwq_last) |
| 12587 | bp->cnic_kwq_cons = bp->cnic_kwq; |
| 12588 | else |
| 12589 | bp->cnic_kwq_cons++; |
| 12590 | } |
| 12591 | bnx2x_sp_prod_update(bp); |
| 12592 | spin_unlock_bh(&bp->spq_lock); |
| 12593 | } |
| 12594 | |
| 12595 | static int bnx2x_cnic_sp_queue(struct net_device *dev, |
| 12596 | struct kwqe_16 *kwqes[], u32 count) |
| 12597 | { |
| 12598 | struct bnx2x *bp = netdev_priv(dev); |
| 12599 | int i; |
| 12600 | |
| 12601 | #ifdef BNX2X_STOP_ON_ERROR |
| 12602 | if (unlikely(bp->panic)) |
| 12603 | return -EIO; |
| 12604 | #endif |
| 12605 | |
| 12606 | spin_lock_bh(&bp->spq_lock); |
| 12607 | |
| 12608 | for (i = 0; i < count; i++) { |
| 12609 | struct eth_spe *spe = (struct eth_spe *)kwqes[i]; |
| 12610 | |
| 12611 | if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT) |
| 12612 | break; |
| 12613 | |
| 12614 | *bp->cnic_kwq_prod = *spe; |
| 12615 | |
| 12616 | bp->cnic_kwq_pending++; |
| 12617 | |
| 12618 | DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n", |
| 12619 | spe->hdr.conn_and_cmd_data, spe->hdr.type, |
| 12620 | spe->data.mac_config_addr.hi, |
| 12621 | spe->data.mac_config_addr.lo, |
| 12622 | bp->cnic_kwq_pending); |
| 12623 | |
| 12624 | if (bp->cnic_kwq_prod == bp->cnic_kwq_last) |
| 12625 | bp->cnic_kwq_prod = bp->cnic_kwq; |
| 12626 | else |
| 12627 | bp->cnic_kwq_prod++; |
| 12628 | } |
| 12629 | |
| 12630 | spin_unlock_bh(&bp->spq_lock); |
| 12631 | |
| 12632 | if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending) |
| 12633 | bnx2x_cnic_sp_post(bp, 0); |
| 12634 | |
| 12635 | return i; |
| 12636 | } |
| 12637 | |
| 12638 | static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl) |
| 12639 | { |
| 12640 | struct cnic_ops *c_ops; |
| 12641 | int rc = 0; |
| 12642 | |
| 12643 | mutex_lock(&bp->cnic_mutex); |
| 12644 | c_ops = bp->cnic_ops; |
| 12645 | if (c_ops) |
| 12646 | rc = c_ops->cnic_ctl(bp->cnic_data, ctl); |
| 12647 | mutex_unlock(&bp->cnic_mutex); |
| 12648 | |
| 12649 | return rc; |
| 12650 | } |
| 12651 | |
| 12652 | static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl) |
| 12653 | { |
| 12654 | struct cnic_ops *c_ops; |
| 12655 | int rc = 0; |
| 12656 | |
| 12657 | rcu_read_lock(); |
| 12658 | c_ops = rcu_dereference(bp->cnic_ops); |
| 12659 | if (c_ops) |
| 12660 | rc = c_ops->cnic_ctl(bp->cnic_data, ctl); |
| 12661 | rcu_read_unlock(); |
| 12662 | |
| 12663 | return rc; |
| 12664 | } |
| 12665 | |
| 12666 | /* |
| 12667 | * for commands that have no data |
| 12668 | */ |
| 12669 | static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd) |
| 12670 | { |
| 12671 | struct cnic_ctl_info ctl = {0}; |
| 12672 | |
| 12673 | ctl.cmd = cmd; |
| 12674 | |
| 12675 | return bnx2x_cnic_ctl_send(bp, &ctl); |
| 12676 | } |
| 12677 | |
| 12678 | static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid) |
| 12679 | { |
| 12680 | struct cnic_ctl_info ctl; |
| 12681 | |
| 12682 | /* first we tell CNIC and only then we count this as a completion */ |
| 12683 | ctl.cmd = CNIC_CTL_COMPLETION_CMD; |
| 12684 | ctl.data.comp.cid = cid; |
| 12685 | |
| 12686 | bnx2x_cnic_ctl_send_bh(bp, &ctl); |
| 12687 | bnx2x_cnic_sp_post(bp, 1); |
| 12688 | } |
| 12689 | |
| 12690 | static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl) |
| 12691 | { |
| 12692 | struct bnx2x *bp = netdev_priv(dev); |
| 12693 | int rc = 0; |
| 12694 | |
| 12695 | switch (ctl->cmd) { |
| 12696 | case DRV_CTL_CTXTBL_WR_CMD: { |
| 12697 | u32 index = ctl->data.io.offset; |
| 12698 | dma_addr_t addr = ctl->data.io.dma_addr; |
| 12699 | |
| 12700 | bnx2x_ilt_wr(bp, index, addr); |
| 12701 | break; |
| 12702 | } |
| 12703 | |
| 12704 | case DRV_CTL_COMPLETION_CMD: { |
| 12705 | int count = ctl->data.comp.comp_count; |
| 12706 | |
| 12707 | bnx2x_cnic_sp_post(bp, count); |
| 12708 | break; |
| 12709 | } |
| 12710 | |
| 12711 | /* rtnl_lock is held. */ |
| 12712 | case DRV_CTL_START_L2_CMD: { |
| 12713 | u32 cli = ctl->data.ring.client_id; |
| 12714 | |
| 12715 | bp->rx_mode_cl_mask |= (1 << cli); |
| 12716 | bnx2x_set_storm_rx_mode(bp); |
| 12717 | break; |
| 12718 | } |
| 12719 | |
| 12720 | /* rtnl_lock is held. */ |
| 12721 | case DRV_CTL_STOP_L2_CMD: { |
| 12722 | u32 cli = ctl->data.ring.client_id; |
| 12723 | |
| 12724 | bp->rx_mode_cl_mask &= ~(1 << cli); |
| 12725 | bnx2x_set_storm_rx_mode(bp); |
| 12726 | break; |
| 12727 | } |
| 12728 | |
| 12729 | default: |
| 12730 | BNX2X_ERR("unknown command %x\n", ctl->cmd); |
| 12731 | rc = -EINVAL; |
| 12732 | } |
| 12733 | |
| 12734 | return rc; |
| 12735 | } |
| 12736 | |
| 12737 | static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp) |
| 12738 | { |
| 12739 | struct cnic_eth_dev *cp = &bp->cnic_eth_dev; |
| 12740 | |
| 12741 | if (bp->flags & USING_MSIX_FLAG) { |
| 12742 | cp->drv_state |= CNIC_DRV_STATE_USING_MSIX; |
| 12743 | cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX; |
| 12744 | cp->irq_arr[0].vector = bp->msix_table[1].vector; |
| 12745 | } else { |
| 12746 | cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX; |
| 12747 | cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX; |
| 12748 | } |
| 12749 | cp->irq_arr[0].status_blk = bp->cnic_sb; |
| 12750 | cp->irq_arr[0].status_blk_num = CNIC_SB_ID(bp); |
| 12751 | cp->irq_arr[1].status_blk = bp->def_status_blk; |
| 12752 | cp->irq_arr[1].status_blk_num = DEF_SB_ID; |
| 12753 | |
| 12754 | cp->num_irq = 2; |
| 12755 | } |
| 12756 | |
| 12757 | static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops, |
| 12758 | void *data) |
| 12759 | { |
| 12760 | struct bnx2x *bp = netdev_priv(dev); |
| 12761 | struct cnic_eth_dev *cp = &bp->cnic_eth_dev; |
| 12762 | |
| 12763 | if (ops == NULL) |
| 12764 | return -EINVAL; |
| 12765 | |
| 12766 | if (atomic_read(&bp->intr_sem) != 0) |
| 12767 | return -EBUSY; |
| 12768 | |
| 12769 | bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL); |
| 12770 | if (!bp->cnic_kwq) |
| 12771 | return -ENOMEM; |
| 12772 | |
| 12773 | bp->cnic_kwq_cons = bp->cnic_kwq; |
| 12774 | bp->cnic_kwq_prod = bp->cnic_kwq; |
| 12775 | bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT; |
| 12776 | |
| 12777 | bp->cnic_spq_pending = 0; |
| 12778 | bp->cnic_kwq_pending = 0; |
| 12779 | |
| 12780 | bp->cnic_data = data; |
| 12781 | |
| 12782 | cp->num_irq = 0; |
| 12783 | cp->drv_state = CNIC_DRV_STATE_REGD; |
| 12784 | |
| 12785 | bnx2x_init_sb(bp, bp->cnic_sb, bp->cnic_sb_mapping, CNIC_SB_ID(bp)); |
| 12786 | |
| 12787 | bnx2x_setup_cnic_irq_info(bp); |
| 12788 | bnx2x_set_iscsi_eth_mac_addr(bp, 1); |
| 12789 | bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET; |
| 12790 | rcu_assign_pointer(bp->cnic_ops, ops); |
| 12791 | |
| 12792 | return 0; |
| 12793 | } |
| 12794 | |
| 12795 | static int bnx2x_unregister_cnic(struct net_device *dev) |
| 12796 | { |
| 12797 | struct bnx2x *bp = netdev_priv(dev); |
| 12798 | struct cnic_eth_dev *cp = &bp->cnic_eth_dev; |
| 12799 | |
| 12800 | mutex_lock(&bp->cnic_mutex); |
| 12801 | if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) { |
| 12802 | bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET; |
| 12803 | bnx2x_set_iscsi_eth_mac_addr(bp, 0); |
| 12804 | } |
| 12805 | cp->drv_state = 0; |
| 12806 | rcu_assign_pointer(bp->cnic_ops, NULL); |
| 12807 | mutex_unlock(&bp->cnic_mutex); |
| 12808 | synchronize_rcu(); |
| 12809 | kfree(bp->cnic_kwq); |
| 12810 | bp->cnic_kwq = NULL; |
| 12811 | |
| 12812 | return 0; |
| 12813 | } |
| 12814 | |
| 12815 | struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev) |
| 12816 | { |
| 12817 | struct bnx2x *bp = netdev_priv(dev); |
| 12818 | struct cnic_eth_dev *cp = &bp->cnic_eth_dev; |
| 12819 | |
| 12820 | cp->drv_owner = THIS_MODULE; |
| 12821 | cp->chip_id = CHIP_ID(bp); |
| 12822 | cp->pdev = bp->pdev; |
| 12823 | cp->io_base = bp->regview; |
| 12824 | cp->io_base2 = bp->doorbells; |
| 12825 | cp->max_kwqe_pending = 8; |
| 12826 | cp->ctx_blk_size = CNIC_CTX_PER_ILT * sizeof(union cdu_context); |
| 12827 | cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) + 1; |
| 12828 | cp->ctx_tbl_len = CNIC_ILT_LINES; |
| 12829 | cp->starting_cid = BCM_CNIC_CID_START; |
| 12830 | cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue; |
| 12831 | cp->drv_ctl = bnx2x_drv_ctl; |
| 12832 | cp->drv_register_cnic = bnx2x_register_cnic; |
| 12833 | cp->drv_unregister_cnic = bnx2x_unregister_cnic; |
| 12834 | |
| 12835 | return cp; |
| 12836 | } |
| 12837 | EXPORT_SYMBOL(bnx2x_cnic_probe); |
| 12838 | |
| 12839 | #endif /* BCM_CNIC */ |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12840 | |