blob: 16b20cedc38dd434c085de0e8963eb80e74916d2 [file] [log] [blame]
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -07001/*
2 * OMAP4 specific common source file.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Author:
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 *
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/io.h>
Colin Crosscd8ce152012-10-18 12:20:08 +030017#include <linux/irq.h>
Rob Herring0529e3152012-11-05 16:18:28 -060018#include <linux/irqchip.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070019#include <linux/platform_device.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070020#include <linux/memblock.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070021#include <linux/of_irq.h>
22#include <linux/of_platform.h>
23#include <linux/export.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060024#include <linux/irqchip/arm-gic.h>
Sricharan R5c61e612013-12-03 15:57:25 +053025#include <linux/irqchip/irq-crossbar.h>
Santosh Shilimkarfd1c0782013-02-25 14:12:58 +053026#include <linux/of_address.h>
Robin Holt7b6d8642013-07-08 16:01:40 -070027#include <linux/reboot.h>
Rajendra Nayak1306c082014-09-10 11:04:04 -050028#include <linux/genalloc.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070029
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070030#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070031#include <asm/mach/map.h>
Russell King716a3dc2012-01-13 15:00:51 +000032#include <asm/memblock.h>
Colin Crosscd8ce152012-10-18 12:20:08 +030033#include <asm/smp_twd.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070034
Tony Lindgren732231a2012-09-20 11:41:16 -070035#include "omap-wakeupgen.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070036#include "soc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060037#include "iomap.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010038#include "common.h"
Tony Lindgren68f39e72012-10-15 12:09:43 -070039#include "mmc.h"
Paul Walmsley2f334a32012-10-29 20:56:07 -060040#include "prminst44xx.h"
Paul Walmsleyd9a16f92012-10-29 20:57:39 -060041#include "prcm_mpu44xx.h"
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053042#include "omap4-sar-layout.h"
Lokesh Vutlaf7a9b8a2012-10-02 00:17:06 +053043#include "omap-secure.h"
Tony Lindgrenbb772092012-10-29 09:35:35 -070044#include "sram.h"
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070045
46#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053047static void __iomem *l2cache_base;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070048#endif
49
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053050static void __iomem *sar_ram_base;
Santosh Shilimkarff999b82012-10-18 12:20:05 +030051static void __iomem *gic_dist_base_addr;
Colin Crosscd8ce152012-10-18 12:20:08 +030052static void __iomem *twd_base;
53
54#define IRQ_LOCALTIMER 29
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053055
Santosh Shilimkar137d1052011-06-25 18:04:31 -070056#ifdef CONFIG_OMAP4_ERRATA_I688
57/* Used to implement memory barrier on DRAM path */
58#define OMAP4_DRAM_BARRIER_VA 0xfe600000
59
60void __iomem *dram_sync, *sram_sync;
61
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053062static phys_addr_t paddr;
63static u32 size;
64
Santosh Shilimkar137d1052011-06-25 18:04:31 -070065void omap_bus_sync(void)
66{
67 if (dram_sync && sram_sync) {
68 writel_relaxed(readl_relaxed(dram_sync), dram_sync);
69 writel_relaxed(readl_relaxed(sram_sync), sram_sync);
70 isb();
71 }
72}
R Sricharancc4ad902012-03-02 16:31:18 +053073EXPORT_SYMBOL(omap_bus_sync);
Santosh Shilimkar137d1052011-06-25 18:04:31 -070074
Rajendra Nayak1306c082014-09-10 11:04:04 -050075static int __init omap4_sram_init(void)
76{
77 struct device_node *np;
78 struct gen_pool *sram_pool;
79
80 np = of_find_compatible_node(NULL, NULL, "ti,omap4-mpu");
81 if (!np)
82 pr_warn("%s:Unable to allocate sram needed to handle errata I688\n",
83 __func__);
84 sram_pool = of_get_named_gen_pool(np, "sram", 0);
85 if (!sram_pool)
86 pr_warn("%s:Unable to get sram pool needed to handle errata I688\n",
87 __func__);
88 else
89 sram_sync = (void *)gen_pool_alloc(sram_pool, PAGE_SIZE);
90
91 return 0;
92}
93omap_arch_initcall(omap4_sram_init);
94
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053095/* Steal one page physical memory for barrier implementation */
96int __init omap_barrier_reserve_memblock(void)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070097{
Santosh Shilimkar137d1052011-06-25 18:04:31 -070098
99 size = ALIGN(PAGE_SIZE, SZ_1M);
Russell King716a3dc2012-01-13 15:00:51 +0000100 paddr = arm_memblock_steal(size, SZ_1M);
101
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +0530102 return 0;
103}
104
105void __init omap_barriers_init(void)
106{
107 struct map_desc dram_io_desc[1];
108
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700109 dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
110 dram_io_desc[0].pfn = __phys_to_pfn(paddr);
111 dram_io_desc[0].length = size;
Russell King2e2c9de2013-10-24 10:26:40 +0100112 dram_io_desc[0].type = MT_MEMORY_RW_SO;
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700113 iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
114 dram_sync = (void __iomem *) dram_io_desc[0].virtual;
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700115
116 pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
117 (long long) paddr, dram_io_desc[0].virtual);
118
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700119}
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +0530120#else
121void __init omap_barriers_init(void)
122{}
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700123#endif
124
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300125void gic_dist_disable(void)
126{
127 if (gic_dist_base_addr)
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300128 writel_relaxed(0x0, gic_dist_base_addr + GIC_DIST_CTRL);
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300129}
130
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300131void gic_dist_enable(void)
132{
133 if (gic_dist_base_addr)
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300134 writel_relaxed(0x1, gic_dist_base_addr + GIC_DIST_CTRL);
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300135}
136
Colin Crosscd8ce152012-10-18 12:20:08 +0300137bool gic_dist_disabled(void)
138{
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300139 return !(readl_relaxed(gic_dist_base_addr + GIC_DIST_CTRL) & 0x1);
Colin Crosscd8ce152012-10-18 12:20:08 +0300140}
141
142void gic_timer_retrigger(void)
143{
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300144 u32 twd_int = readl_relaxed(twd_base + TWD_TIMER_INTSTAT);
145 u32 gic_int = readl_relaxed(gic_dist_base_addr + GIC_DIST_PENDING_SET);
146 u32 twd_ctrl = readl_relaxed(twd_base + TWD_TIMER_CONTROL);
Colin Crosscd8ce152012-10-18 12:20:08 +0300147
148 if (twd_int && !(gic_int & BIT(IRQ_LOCALTIMER))) {
149 /*
150 * The local timer interrupt got lost while the distributor was
151 * disabled. Ack the pending interrupt, and retrigger it.
152 */
153 pr_warn("%s: lost localtimer interrupt\n", __func__);
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300154 writel_relaxed(1, twd_base + TWD_TIMER_INTSTAT);
Colin Crosscd8ce152012-10-18 12:20:08 +0300155 if (!(twd_ctrl & TWD_TIMER_CONTROL_PERIODIC)) {
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300156 writel_relaxed(1, twd_base + TWD_TIMER_COUNTER);
Colin Crosscd8ce152012-10-18 12:20:08 +0300157 twd_ctrl |= TWD_TIMER_CONTROL_ENABLE;
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300158 writel_relaxed(twd_ctrl, twd_base + TWD_TIMER_CONTROL);
Colin Crosscd8ce152012-10-18 12:20:08 +0300159 }
160 }
161}
162
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700163#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530164
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +0530165void __iomem *omap4_get_l2cache_base(void)
166{
167 return l2cache_base;
168}
169
Russell King36827ed2014-03-16 17:45:56 +0000170static void omap4_l2c310_write_sec(unsigned long val, unsigned reg)
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530171{
Russell King36827ed2014-03-16 17:45:56 +0000172 unsigned smc_op;
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530173
Russell King36827ed2014-03-16 17:45:56 +0000174 switch (reg) {
175 case L2X0_CTRL:
176 smc_op = OMAP4_MON_L2X0_CTRL_INDEX;
177 break;
178
179 case L2X0_AUX_CTRL:
180 smc_op = OMAP4_MON_L2X0_AUXCTRL_INDEX;
181 break;
182
183 case L2X0_DEBUG_CTRL:
184 smc_op = OMAP4_MON_L2X0_DBG_CTRL_INDEX;
185 break;
186
187 case L310_PREFETCH_CTRL:
188 smc_op = OMAP4_MON_L2X0_PREFETCH_INDEX;
189 break;
190
Sekhar Noriba394f02014-07-14 18:43:46 +0530191 case L310_POWER_CTRL:
192 pr_info_once("OMAP L2C310: ROM does not support power control setting\n");
193 return;
194
Russell King36827ed2014-03-16 17:45:56 +0000195 default:
196 WARN_ONCE(1, "OMAP L2C310: ignoring write to reg 0x%x\n", reg);
197 return;
198 }
199
200 omap_smc1(smc_op, val);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700201}
202
Sekhar Norib39b14e2014-04-22 13:58:01 +0530203int __init omap_l2_cache_init(void)
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100204{
Russell Kingcef3d922014-03-19 13:38:10 +0000205 u32 aux_ctrl;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700206
207 /* Static mapping, never released */
208 l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
Santosh Shilimkar0db18032011-03-03 17:36:52 +0530209 if (WARN_ON(!l2cache_base))
210 return -ENOMEM;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700211
Russell Kingcef3d922014-03-19 13:38:10 +0000212 /* 16-way associativity, parity disabled, way size - 64KB (es2.0 +) */
Sekhar Norid1964832014-04-22 13:58:02 +0530213 aux_ctrl = L2C_AUX_CTRL_SHARED_OVERRIDE |
Russell King1a5a9542014-03-16 20:52:25 +0000214 L310_AUX_CTRL_DATA_PREFETCH |
Russell King36bccb12014-03-19 12:44:41 +0000215 L310_AUX_CTRL_INSTR_PREFETCH;
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530216
Russell King36827ed2014-03-16 17:45:56 +0000217 outer_cache.write_sec = omap4_l2c310_write_sec;
Santosh Shilimkar926fd452012-07-04 17:57:34 +0530218 if (of_have_populated_dt())
Sekhar Norid1964832014-04-22 13:58:02 +0530219 l2x0_of_init(aux_ctrl, 0xcf9fffff);
Santosh Shilimkar926fd452012-07-04 17:57:34 +0530220 else
Sekhar Norid1964832014-04-22 13:58:02 +0530221 l2x0_init(l2cache_base, aux_ctrl, 0xcf9fffff);
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530222
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700223 return 0;
224}
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700225#endif
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530226
227void __iomem *omap4_get_sar_ram_base(void)
228{
229 return sar_ram_base;
230}
231
232/*
233 * SAR RAM used to save and restore the HW
234 * context in low power modes
235 */
236static int __init omap4_sar_ram_init(void)
237{
Santosh Shilimkarda0e02a2013-02-06 17:54:39 +0530238 unsigned long sar_base;
239
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530240 /*
241 * To avoid code running on other OMAPs in
242 * multi-omap builds
243 */
Santosh Shilimkarda0e02a2013-02-06 17:54:39 +0530244 if (cpu_is_omap44xx())
245 sar_base = OMAP44XX_SAR_RAM_BASE;
246 else if (soc_is_omap54xx())
247 sar_base = OMAP54XX_SAR_RAM_BASE;
248 else
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530249 return -ENOMEM;
250
251 /* Static mapping, never released */
Santosh Shilimkarda0e02a2013-02-06 17:54:39 +0530252 sar_ram_base = ioremap(sar_base, SZ_16K);
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530253 if (WARN_ON(!sar_ram_base))
254 return -ENOMEM;
255
256 return 0;
257}
Tony Lindgrenb76c8b12013-01-11 11:24:18 -0800258omap_early_initcall(omap4_sar_ram_init);
Balaji T K1ee47b02012-04-25 17:27:46 +0530259
R Sricharanc4082d42012-06-05 16:31:06 +0530260void __init omap_gic_of_init(void)
261{
Santosh Shilimkarfd1c0782013-02-25 14:12:58 +0530262 struct device_node *np;
263
264 /* Extract GIC distributor and TWD bases for OMAP4460 ROM Errata WA */
265 if (!cpu_is_omap446x())
266 goto skip_errata_init;
267
268 np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-gic");
269 gic_dist_base_addr = of_iomap(np, 0);
270 WARN_ON(!gic_dist_base_addr);
271
272 np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-twd-timer");
273 twd_base = of_iomap(np, 0);
274 WARN_ON(!twd_base);
275
276skip_errata_init:
R Sricharanc4082d42012-06-05 16:31:06 +0530277 omap_wakeupgen_init();
Sricharan R5c61e612013-12-03 15:57:25 +0530278#ifdef CONFIG_IRQ_CROSSBAR
279 irqcrossbar_init();
280#endif
Rob Herring0529e3152012-11-05 16:18:28 -0600281 irqchip_init();
R Sricharanc4082d42012-06-05 16:31:06 +0530282}