blob: 93834ab6c3a3f92d2a1cf40616f69214f1e85ac6 [file] [log] [blame]
Olof Johansson03d2bfc2011-01-01 23:52:56 -05001/*
2 * Copyright (C) 2010 Google, Inc.
3 *
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14
15#include <linux/err.h>
Paul Gortmaker96547f52011-07-03 15:15:51 -040016#include <linux/module.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050017#include <linux/init.h>
18#include <linux/platform_device.h>
19#include <linux/clk.h>
20#include <linux/io.h>
Stephen Warren55cd65e2011-08-30 13:17:16 -060021#include <linux/of.h>
Stephen Warren3e44a1a2012-02-01 16:30:55 -070022#include <linux/of_device.h>
Grant Likely275173b2011-08-23 12:15:33 -060023#include <linux/of_gpio.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050024#include <linux/gpio.h>
25#include <linux/mmc/card.h>
26#include <linux/mmc/host.h>
Joseph Lo0aacd232013-03-11 14:44:11 -060027#include <linux/mmc/slot-gpio.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050028
Olof Johansson03d2bfc2011-01-01 23:52:56 -050029#include "sdhci-pltfm.h"
30
Pavan Kunapulica5879d2012-04-18 18:48:02 +053031/* Tegra SDHOST controller vendor register definitions */
32#define SDHCI_TEGRA_VENDOR_MISC_CTRL 0x120
Andrew Bresticker31453512014-05-22 08:55:35 -070033#define SDHCI_MISC_CTRL_ENABLE_SDR104 0x8
34#define SDHCI_MISC_CTRL_ENABLE_SDR50 0x10
Pavan Kunapulica5879d2012-04-18 18:48:02 +053035#define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300 0x20
Andrew Bresticker31453512014-05-22 08:55:35 -070036#define SDHCI_MISC_CTRL_ENABLE_DDR50 0x200
Pavan Kunapulica5879d2012-04-18 18:48:02 +053037
Stephen Warren3e44a1a2012-02-01 16:30:55 -070038#define NVQUIRK_FORCE_SDHCI_SPEC_200 BIT(0)
39#define NVQUIRK_ENABLE_BLOCK_GAP_DET BIT(1)
Pavan Kunapulica5879d2012-04-18 18:48:02 +053040#define NVQUIRK_ENABLE_SDHCI_SPEC_300 BIT(2)
Andrew Bresticker31453512014-05-22 08:55:35 -070041#define NVQUIRK_DISABLE_SDR50 BIT(3)
42#define NVQUIRK_DISABLE_SDR104 BIT(4)
43#define NVQUIRK_DISABLE_DDR50 BIT(5)
Stephen Warren3e44a1a2012-02-01 16:30:55 -070044
45struct sdhci_tegra_soc_data {
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +010046 const struct sdhci_pltfm_data *pdata;
Stephen Warren3e44a1a2012-02-01 16:30:55 -070047 u32 nvquirks;
48};
49
50struct sdhci_tegra {
Stephen Warren3e44a1a2012-02-01 16:30:55 -070051 const struct sdhci_tegra_soc_data *soc_data;
Stephen Warren0e786102013-02-15 15:07:19 -070052 int power_gpio;
Stephen Warren3e44a1a2012-02-01 16:30:55 -070053};
54
Olof Johansson03d2bfc2011-01-01 23:52:56 -050055static u16 tegra_sdhci_readw(struct sdhci_host *host, int reg)
56{
Stephen Warren3e44a1a2012-02-01 16:30:55 -070057 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
58 struct sdhci_tegra *tegra_host = pltfm_host->priv;
59 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
60
61 if (unlikely((soc_data->nvquirks & NVQUIRK_FORCE_SDHCI_SPEC_200) &&
62 (reg == SDHCI_HOST_VERSION))) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -050063 /* Erratum: Version register is invalid in HW. */
64 return SDHCI_SPEC_200;
65 }
66
67 return readw(host->ioaddr + reg);
68}
69
Pavan Kunapuli352ee862015-01-28 11:45:16 -050070static void tegra_sdhci_writew(struct sdhci_host *host, u16 val, int reg)
71{
72 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Pavan Kunapuli352ee862015-01-28 11:45:16 -050073
Rhyland Klein01df7ec2015-02-11 12:55:51 -050074 switch (reg) {
75 case SDHCI_TRANSFER_MODE:
76 /*
77 * Postpone this write, we must do it together with a
78 * command write that is down below.
79 */
80 pltfm_host->xfer_mode_shadow = val;
81 return;
82 case SDHCI_COMMAND:
83 writel((val << 16) | pltfm_host->xfer_mode_shadow,
84 host->ioaddr + SDHCI_TRANSFER_MODE);
85 return;
Pavan Kunapuli352ee862015-01-28 11:45:16 -050086 }
87
88 writew(val, host->ioaddr + reg);
89}
90
Olof Johansson03d2bfc2011-01-01 23:52:56 -050091static void tegra_sdhci_writel(struct sdhci_host *host, u32 val, int reg)
92{
Stephen Warren3e44a1a2012-02-01 16:30:55 -070093 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
94 struct sdhci_tegra *tegra_host = pltfm_host->priv;
95 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
96
Olof Johansson03d2bfc2011-01-01 23:52:56 -050097 /* Seems like we're getting spurious timeout and crc errors, so
98 * disable signalling of them. In case of real errors software
99 * timers should take care of eventually detecting them.
100 */
101 if (unlikely(reg == SDHCI_SIGNAL_ENABLE))
102 val &= ~(SDHCI_INT_TIMEOUT|SDHCI_INT_CRC);
103
104 writel(val, host->ioaddr + reg);
105
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700106 if (unlikely((soc_data->nvquirks & NVQUIRK_ENABLE_BLOCK_GAP_DET) &&
107 (reg == SDHCI_INT_ENABLE))) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500108 /* Erratum: Must enable block gap interrupt detection */
109 u8 gap_ctrl = readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
110 if (val & SDHCI_INT_CARD_INT)
111 gap_ctrl |= 0x8;
112 else
113 gap_ctrl &= ~0x8;
114 writeb(gap_ctrl, host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
115 }
116}
117
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700118static unsigned int tegra_sdhci_get_ro(struct sdhci_host *host)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500119{
Joseph Lo0aacd232013-03-11 14:44:11 -0600120 return mmc_gpio_get_ro(host->mmc);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500121}
122
Russell King03231f92014-04-25 12:57:12 +0100123static void tegra_sdhci_reset(struct sdhci_host *host, u8 mask)
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530124{
125 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
126 struct sdhci_tegra *tegra_host = pltfm_host->priv;
127 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
Andrew Bresticker31453512014-05-22 08:55:35 -0700128 u32 misc_ctrl;
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530129
Russell King03231f92014-04-25 12:57:12 +0100130 sdhci_reset(host, mask);
131
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530132 if (!(mask & SDHCI_RESET_ALL))
133 return;
134
Andrew Bresticker31453512014-05-22 08:55:35 -0700135 misc_ctrl = sdhci_readw(host, SDHCI_TEGRA_VENDOR_MISC_CTRL);
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530136 /* Erratum: Enable SDHCI spec v3.00 support */
Andrew Bresticker31453512014-05-22 08:55:35 -0700137 if (soc_data->nvquirks & NVQUIRK_ENABLE_SDHCI_SPEC_300)
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530138 misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300;
Andrew Bresticker31453512014-05-22 08:55:35 -0700139 /* Don't advertise UHS modes which aren't supported yet */
140 if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR50)
141 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR50;
142 if (soc_data->nvquirks & NVQUIRK_DISABLE_DDR50)
143 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_DDR50;
144 if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR104)
145 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR104;
146 sdhci_writew(host, misc_ctrl, SDHCI_TEGRA_VENDOR_MISC_CTRL);
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530147}
148
Russell King2317f562014-04-25 12:57:07 +0100149static void tegra_sdhci_set_bus_width(struct sdhci_host *host, int bus_width)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500150{
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500151 u32 ctrl;
152
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500153 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Joseph Lo0aacd232013-03-11 14:44:11 -0600154 if ((host->mmc->caps & MMC_CAP_8_BIT_DATA) &&
155 (bus_width == MMC_BUS_WIDTH_8)) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500156 ctrl &= ~SDHCI_CTRL_4BITBUS;
157 ctrl |= SDHCI_CTRL_8BITBUS;
158 } else {
159 ctrl &= ~SDHCI_CTRL_8BITBUS;
160 if (bus_width == MMC_BUS_WIDTH_4)
161 ctrl |= SDHCI_CTRL_4BITBUS;
162 else
163 ctrl &= ~SDHCI_CTRL_4BITBUS;
164 }
165 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500166}
167
Lars-Peter Clausenc9155682013-03-13 19:26:05 +0100168static const struct sdhci_ops tegra_sdhci_ops = {
Shawn Guo85d65092011-05-27 23:48:12 +0800169 .get_ro = tegra_sdhci_get_ro,
Shawn Guo85d65092011-05-27 23:48:12 +0800170 .read_w = tegra_sdhci_readw,
171 .write_l = tegra_sdhci_writel,
Russell King17710592014-04-25 12:58:55 +0100172 .set_clock = sdhci_set_clock,
Russell King2317f562014-04-25 12:57:07 +0100173 .set_bus_width = tegra_sdhci_set_bus_width,
Russell King03231f92014-04-25 12:57:12 +0100174 .reset = tegra_sdhci_reset,
Russell King96d7b782014-04-25 12:59:26 +0100175 .set_uhs_signaling = sdhci_set_uhs_signaling,
Andrew Brestickerf9260352014-05-22 08:55:36 -0700176 .get_max_clock = sdhci_pltfm_clk_get_max_clock,
Shawn Guo85d65092011-05-27 23:48:12 +0800177};
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500178
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100179static const struct sdhci_pltfm_data sdhci_tegra20_pdata = {
Shawn Guo85d65092011-05-27 23:48:12 +0800180 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
181 SDHCI_QUIRK_SINGLE_POWER_WRITE |
182 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700183 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
184 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Shawn Guo85d65092011-05-27 23:48:12 +0800185 .ops = &tegra_sdhci_ops,
186};
187
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700188static struct sdhci_tegra_soc_data soc_data_tegra20 = {
189 .pdata = &sdhci_tegra20_pdata,
190 .nvquirks = NVQUIRK_FORCE_SDHCI_SPEC_200 |
191 NVQUIRK_ENABLE_BLOCK_GAP_DET,
192};
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700193
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100194static const struct sdhci_pltfm_data sdhci_tegra30_pdata = {
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700195 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
196 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
197 SDHCI_QUIRK_SINGLE_POWER_WRITE |
198 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700199 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
200 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700201 .ops = &tegra_sdhci_ops,
202};
203
204static struct sdhci_tegra_soc_data soc_data_tegra30 = {
205 .pdata = &sdhci_tegra30_pdata,
Andrew Bresticker31453512014-05-22 08:55:35 -0700206 .nvquirks = NVQUIRK_ENABLE_SDHCI_SPEC_300 |
207 NVQUIRK_DISABLE_SDR50 |
208 NVQUIRK_DISABLE_SDR104,
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700209};
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700210
Rhyland Klein01df7ec2015-02-11 12:55:51 -0500211static const struct sdhci_ops tegra114_sdhci_ops = {
212 .get_ro = tegra_sdhci_get_ro,
213 .read_w = tegra_sdhci_readw,
214 .write_w = tegra_sdhci_writew,
215 .write_l = tegra_sdhci_writel,
216 .set_clock = sdhci_set_clock,
217 .set_bus_width = tegra_sdhci_set_bus_width,
218 .reset = tegra_sdhci_reset,
219 .set_uhs_signaling = sdhci_set_uhs_signaling,
220 .get_max_clock = sdhci_pltfm_clk_get_max_clock,
221};
222
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100223static const struct sdhci_pltfm_data sdhci_tegra114_pdata = {
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500224 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
225 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
226 SDHCI_QUIRK_SINGLE_POWER_WRITE |
227 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700228 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
229 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Rhyland Klein01df7ec2015-02-11 12:55:51 -0500230 .ops = &tegra114_sdhci_ops,
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500231};
232
233static struct sdhci_tegra_soc_data soc_data_tegra114 = {
234 .pdata = &sdhci_tegra114_pdata,
Andrew Bresticker31453512014-05-22 08:55:35 -0700235 .nvquirks = NVQUIRK_DISABLE_SDR50 |
236 NVQUIRK_DISABLE_DDR50 |
Rhyland Klein01df7ec2015-02-11 12:55:51 -0500237 NVQUIRK_DISABLE_SDR104,
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500238};
239
Bill Pemberton498d83e2012-11-19 13:24:22 -0500240static const struct of_device_id sdhci_tegra_dt_match[] = {
Stephen Warren67debea2014-01-06 11:17:47 -0700241 { .compatible = "nvidia,tegra124-sdhci", .data = &soc_data_tegra114 },
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500242 { .compatible = "nvidia,tegra114-sdhci", .data = &soc_data_tegra114 },
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700243 { .compatible = "nvidia,tegra30-sdhci", .data = &soc_data_tegra30 },
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700244 { .compatible = "nvidia,tegra20-sdhci", .data = &soc_data_tegra20 },
Grant Likely275173b2011-08-23 12:15:33 -0600245 {}
246};
Arnd Bergmanne4404fa2013-04-23 15:05:57 -0400247MODULE_DEVICE_TABLE(of, sdhci_tegra_dt_match);
Grant Likely275173b2011-08-23 12:15:33 -0600248
Simon Baatz47caa842013-06-09 22:14:16 +0200249static int sdhci_tegra_parse_dt(struct device *dev)
Grant Likely275173b2011-08-23 12:15:33 -0600250{
Stephen Warren0e786102013-02-15 15:07:19 -0700251 struct device_node *np = dev->of_node;
Joseph Lo0aacd232013-03-11 14:44:11 -0600252 struct sdhci_host *host = dev_get_drvdata(dev);
253 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
254 struct sdhci_tegra *tegra_host = pltfm_host->priv;
Grant Likely275173b2011-08-23 12:15:33 -0600255
Stephen Warren0e786102013-02-15 15:07:19 -0700256 tegra_host->power_gpio = of_get_named_gpio(np, "power-gpios", 0);
Simon Baatz47caa842013-06-09 22:14:16 +0200257 return mmc_of_parse(host->mmc);
Grant Likely275173b2011-08-23 12:15:33 -0600258}
259
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500260static int sdhci_tegra_probe(struct platform_device *pdev)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500261{
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700262 const struct of_device_id *match;
263 const struct sdhci_tegra_soc_data *soc_data;
264 struct sdhci_host *host;
Shawn Guo85d65092011-05-27 23:48:12 +0800265 struct sdhci_pltfm_host *pltfm_host;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700266 struct sdhci_tegra *tegra_host;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500267 struct clk *clk;
268 int rc;
269
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700270 match = of_match_device(sdhci_tegra_dt_match, &pdev->dev);
Joseph Lob37f9d92012-08-17 15:04:31 +0800271 if (!match)
272 return -EINVAL;
273 soc_data = match->data;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700274
Christian Daudt0e748232013-05-29 13:50:05 -0700275 host = sdhci_pltfm_init(pdev, soc_data->pdata, 0);
Shawn Guo85d65092011-05-27 23:48:12 +0800276 if (IS_ERR(host))
277 return PTR_ERR(host);
Shawn Guo85d65092011-05-27 23:48:12 +0800278 pltfm_host = sdhci_priv(host);
279
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700280 tegra_host = devm_kzalloc(&pdev->dev, sizeof(*tegra_host), GFP_KERNEL);
281 if (!tegra_host) {
282 dev_err(mmc_dev(host->mmc), "failed to allocate tegra_host\n");
283 rc = -ENOMEM;
Stephen Warren0e786102013-02-15 15:07:19 -0700284 goto err_alloc_tegra_host;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700285 }
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700286 tegra_host->soc_data = soc_data;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700287 pltfm_host->priv = tegra_host;
Grant Likely275173b2011-08-23 12:15:33 -0600288
Simon Baatz47caa842013-06-09 22:14:16 +0200289 rc = sdhci_tegra_parse_dt(&pdev->dev);
290 if (rc)
291 goto err_parse_dt;
Stephen Warren0e786102013-02-15 15:07:19 -0700292
293 if (gpio_is_valid(tegra_host->power_gpio)) {
Kevin Haoe4f79d92015-02-27 15:47:27 +0800294 rc = devm_gpio_request(&pdev->dev, tegra_host->power_gpio,
295 "sdhci_power");
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500296 if (rc) {
297 dev_err(mmc_dev(host->mmc),
298 "failed to allocate power gpio\n");
Shawn Guo85d65092011-05-27 23:48:12 +0800299 goto err_power_req;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500300 }
Stephen Warren0e786102013-02-15 15:07:19 -0700301 gpio_direction_output(tegra_host->power_gpio, 1);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500302 }
303
Kevin Haoe4f79d92015-02-27 15:47:27 +0800304 clk = devm_clk_get(mmc_dev(host->mmc), NULL);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500305 if (IS_ERR(clk)) {
306 dev_err(mmc_dev(host->mmc), "clk err\n");
307 rc = PTR_ERR(clk);
Shawn Guo85d65092011-05-27 23:48:12 +0800308 goto err_clk_get;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500309 }
Prashant Gaikwad1e674bc2012-06-05 09:59:37 +0530310 clk_prepare_enable(clk);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500311 pltfm_host->clk = clk;
312
Shawn Guo85d65092011-05-27 23:48:12 +0800313 rc = sdhci_add_host(host);
314 if (rc)
315 goto err_add_host;
316
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500317 return 0;
318
Shawn Guo85d65092011-05-27 23:48:12 +0800319err_add_host:
Prashant Gaikwad1e674bc2012-06-05 09:59:37 +0530320 clk_disable_unprepare(pltfm_host->clk);
Shawn Guo85d65092011-05-27 23:48:12 +0800321err_clk_get:
Shawn Guo85d65092011-05-27 23:48:12 +0800322err_power_req:
Simon Baatz47caa842013-06-09 22:14:16 +0200323err_parse_dt:
Stephen Warren0e786102013-02-15 15:07:19 -0700324err_alloc_tegra_host:
Shawn Guo85d65092011-05-27 23:48:12 +0800325 sdhci_pltfm_free(pdev);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500326 return rc;
327}
328
Shawn Guo85d65092011-05-27 23:48:12 +0800329static struct platform_driver sdhci_tegra_driver = {
330 .driver = {
331 .name = "sdhci-tegra",
Grant Likely275173b2011-08-23 12:15:33 -0600332 .of_match_table = sdhci_tegra_dt_match,
Manuel Lauss29495aa2011-11-03 11:09:45 +0100333 .pm = SDHCI_PLTFM_PMOPS,
Shawn Guo85d65092011-05-27 23:48:12 +0800334 },
335 .probe = sdhci_tegra_probe,
Kevin Haocaebcae2015-02-27 15:47:31 +0800336 .remove = sdhci_pltfm_unregister,
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500337};
338
Axel Lind1f81a62011-11-26 12:55:43 +0800339module_platform_driver(sdhci_tegra_driver);
Shawn Guo85d65092011-05-27 23:48:12 +0800340
341MODULE_DESCRIPTION("SDHCI driver for Tegra");
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700342MODULE_AUTHOR("Google, Inc.");
Shawn Guo85d65092011-05-27 23:48:12 +0800343MODULE_LICENSE("GPL v2");