blob: 0a229fcd7acfdfff4e07b4359cf0c7776e510efc [file] [log] [blame]
Kukjin Kimb074abb2012-02-10 13:12:21 +09001/*
2 * SAMSUNG EXYNOS5250 SoC device tree source
3 *
4 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * SAMSUNG EXYNOS5250 SoC device nodes are listed in this file.
8 * EXYNOS5250 based board files can include this file and provide
9 * values for board specfic bindings.
10 *
11 * Note: This file does not include device nodes for all the controllers in
12 * EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases,
13 * additional nodes can be added to this file.
14 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18*/
19
Andrzej Hajdafe273c32014-02-26 09:53:30 +090020#include <dt-bindings/clock/exynos5250.h>
Chander Kashyape6c21cb2013-06-19 00:29:34 +090021#include "exynos5.dtsi"
Padmavathi Venna37992792013-06-18 00:02:08 +090022#include "exynos5250-pinctrl.dtsi"
Kukjin Kimb074abb2012-02-10 13:12:21 +090023
Tushar Behera602408e2014-03-21 04:31:30 +090024#include <dt-bindings/clock/exynos-audss-clk.h>
Kukjin Kimb074abb2012-02-10 13:12:21 +090025
26/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090027 compatible = "samsung,exynos5250", "samsung,exynos5";
Kukjin Kimb074abb2012-02-10 13:12:21 +090028
Thomas Abraham79989ba2012-07-14 10:45:36 +090029 aliases {
30 spi0 = &spi_0;
31 spi1 = &spi_1;
32 spi2 = &spi_2;
Shaik Ameer Basha11286582012-09-07 14:13:08 +090033 gsc0 = &gsc_0;
34 gsc1 = &gsc_1;
35 gsc2 = &gsc_2;
36 gsc3 = &gsc_3;
Yuvaraj Kumar C Dc8149df2013-10-21 05:48:16 +090037 mshc0 = &mmc_0;
38 mshc1 = &mmc_1;
39 mshc2 = &mmc_2;
40 mshc3 = &mmc_3;
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +090041 i2c0 = &i2c_0;
42 i2c1 = &i2c_1;
43 i2c2 = &i2c_2;
44 i2c3 = &i2c_3;
45 i2c4 = &i2c_4;
46 i2c5 = &i2c_5;
47 i2c6 = &i2c_6;
48 i2c7 = &i2c_7;
49 i2c8 = &i2c_8;
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +090050 i2c9 = &i2c_9;
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +090051 pinctrl0 = &pinctrl_0;
52 pinctrl1 = &pinctrl_1;
53 pinctrl2 = &pinctrl_2;
54 pinctrl3 = &pinctrl_3;
Thomas Abraham79989ba2012-07-14 10:45:36 +090055 };
56
Chander Kashyap1897d2f2013-06-19 00:29:34 +090057 cpus {
58 #address-cells = <1>;
59 #size-cells = <0>;
60
61 cpu@0 {
62 device_type = "cpu";
63 compatible = "arm,cortex-a15";
64 reg = <0>;
Sachin Kamat0da80562013-12-12 06:54:34 +090065 clock-frequency = <1700000000>;
Chander Kashyap1897d2f2013-06-19 00:29:34 +090066 };
67 cpu@1 {
68 device_type = "cpu";
69 compatible = "arm,cortex-a15";
70 reg = <1>;
Sachin Kamat0da80562013-12-12 06:54:34 +090071 clock-frequency = <1700000000>;
Chander Kashyap1897d2f2013-06-19 00:29:34 +090072 };
Kukjin Kimb074abb2012-02-10 13:12:21 +090073 };
74
Sachin Kamatb3205de2014-05-13 07:13:44 +090075 sysram@02020000 {
76 compatible = "mmio-sram";
77 reg = <0x02020000 0x30000>;
78 #address-cells = <1>;
79 #size-cells = <1>;
80 ranges = <0 0x02020000 0x30000>;
81
82 smp-sysram@0 {
83 compatible = "samsung,exynos4210-sysram";
84 reg = <0x0 0x1000>;
85 };
86
87 smp-sysram@2f000 {
88 compatible = "samsung,exynos4210-sysram-ns";
89 reg = <0x2f000 0x1000>;
90 };
91 };
92
Lee Jonesc31f5662013-08-06 03:04:55 +090093 pd_gsc: gsc-power-domain@10044000 {
Prasanna Kumar6f9e95e2013-02-12 15:27:43 -080094 compatible = "samsung,exynos4210-pd";
95 reg = <0x10044000 0x20>;
96 };
97
Lee Jonesc31f5662013-08-06 03:04:55 +090098 pd_mfc: mfc-power-domain@10044040 {
Prasanna Kumar6f9e95e2013-02-12 15:27:43 -080099 compatible = "samsung,exynos4210-pd";
100 reg = <0x10044040 0x20>;
101 };
102
Lee Jonesc31f5662013-08-06 03:04:55 +0900103 clock: clock-controller@10010000 {
Thomas Abrahamd8bafc82013-03-09 17:11:33 +0900104 compatible = "samsung,exynos5250-clock";
105 reg = <0x10010000 0x30000>;
106 #clock-cells = <1>;
107 };
108
Padmavathi Vennabba23d92013-06-18 00:02:21 +0900109 clock_audss: audss-clock-controller@3810000 {
110 compatible = "samsung,exynos5250-audss-clock";
111 reg = <0x03810000 0x0C>;
112 #clock-cells = <1>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900113 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_FOUT_EPLL>,
114 <&clock CLK_SCLK_AUDIO0>, <&clock CLK_DIV_PCM0>;
Andrew Brestickerc08ceea2013-09-25 14:12:50 -0700115 clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
Padmavathi Vennabba23d92013-06-18 00:02:21 +0900116 };
117
Alexander Graf2b7da982013-04-04 14:30:16 +0900118 timer {
119 compatible = "arm,armv7-timer";
120 interrupts = <1 13 0xf08>,
121 <1 14 0xf08>,
122 <1 11 0xf08>,
123 <1 10 0xf08>;
Yuvaraj Kumar C D4d594dd2013-09-18 15:41:53 +0530124 /* Unfortunately we need this since some versions of U-Boot
125 * on Exynos don't set the CNTFRQ register, so we need the
126 * value from DT.
127 */
128 clock-frequency = <24000000>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900129 };
130
Thomas Abrahambbd97002013-03-09 16:12:35 +0900131 mct@101C0000 {
132 compatible = "samsung,exynos4210-mct";
133 reg = <0x101C0000 0x800>;
134 interrupt-controller;
135 #interrups-cells = <2>;
136 interrupt-parent = <&mct_map>;
137 interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
138 <4 0>, <5 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900139 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900140 clock-names = "fin_pll", "mct";
Thomas Abrahambbd97002013-03-09 16:12:35 +0900141
142 mct_map: mct-map {
143 #interrupt-cells = <2>;
144 #address-cells = <0>;
145 #size-cells = <0>;
146 interrupt-map = <0x0 0 &combiner 23 3>,
147 <0x1 0 &combiner 23 4>,
148 <0x2 0 &combiner 25 2>,
149 <0x3 0 &combiner 25 3>,
150 <0x4 0 &gic 0 120 0>,
151 <0x5 0 &gic 0 121 0>;
152 };
153 };
154
Chanho Park4f801e52012-12-12 14:03:59 +0900155 pmu {
156 compatible = "arm,cortex-a15-pmu";
157 interrupt-parent = <&combiner>;
158 interrupts = <1 2>, <22 4>;
159 };
160
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900161 pinctrl_0: pinctrl@11400000 {
162 compatible = "samsung,exynos5250-pinctrl";
163 reg = <0x11400000 0x1000>;
164 interrupts = <0 46 0>;
165
166 wakup_eint: wakeup-interrupt-controller {
167 compatible = "samsung,exynos4210-wakeup-eint";
168 interrupt-parent = <&gic>;
169 interrupts = <0 32 0>;
170 };
171 };
172
173 pinctrl_1: pinctrl@13400000 {
174 compatible = "samsung,exynos5250-pinctrl";
175 reg = <0x13400000 0x1000>;
176 interrupts = <0 45 0>;
177 };
178
179 pinctrl_2: pinctrl@10d10000 {
180 compatible = "samsung,exynos5250-pinctrl";
181 reg = <0x10d10000 0x1000>;
182 interrupts = <0 50 0>;
183 };
184
Padmavathi Venna0abb6ae2013-06-12 13:53:44 +0530185 pinctrl_3: pinctrl@03860000 {
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900186 compatible = "samsung,exynos5250-pinctrl";
Padmavathi Venna0abb6ae2013-06-12 13:53:44 +0530187 reg = <0x03860000 0x1000>;
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900188 interrupts = <0 47 0>;
189 };
190
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900191 pmu_system_controller: system-controller@10040000 {
192 compatible = "samsung,exynos5250-pmu", "syscon";
193 reg = <0x10040000 0x5000>;
Tomasz Figad19bb392014-06-24 18:08:27 +0200194 clock-names = "clkout16";
195 clocks = <&clock CLK_FIN_PLL>;
196 #clock-cells = <1>;
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900197 };
198
Vivek Gautamdfbbdbf2014-05-22 07:49:13 +0900199 sysreg_system_controller: syscon@10050000 {
200 compatible = "samsung,exynos5-sysreg", "syscon";
201 reg = <0x10050000 0x5000>;
202 };
203
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900204 watchdog@101D0000 {
205 compatible = "samsung,exynos5250-wdt";
206 reg = <0x101D0000 0x100>;
207 interrupts = <0 42 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900208 clocks = <&clock CLK_WDT>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900209 clock-names = "watchdog";
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900210 samsung,syscon-phandle = <&pmu_system_controller>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900211 };
212
Sachin Kamat21aa5212013-07-31 21:07:53 +0900213 g2d@10850000 {
214 compatible = "samsung,exynos5250-g2d";
215 reg = <0x10850000 0x1000>;
216 interrupts = <0 91 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900217 clocks = <&clock CLK_G2D>;
Sachin Kamat21aa5212013-07-31 21:07:53 +0900218 clock-names = "fimg2d";
219 };
220
Andreas Faerber19fd45b2014-09-23 07:20:52 +0900221 mfc: codec@11000000 {
Arun Kumar K2eae6132012-10-23 22:51:33 +0900222 compatible = "samsung,mfc-v6";
223 reg = <0x11000000 0x10000>;
224 interrupts = <0 96 0>;
Prasanna Kumar6f9e95e2013-02-12 15:27:43 -0800225 samsung,power-domain = <&pd_mfc>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900226 clocks = <&clock CLK_MFC>;
Arun Kumar K8b6bea32013-08-19 04:43:01 +0900227 clock-names = "mfc";
Arun Kumar K2eae6132012-10-23 22:51:33 +0900228 };
229
Andreas Faerber19fd45b2014-09-23 07:20:52 +0900230 rtc: rtc@101E0000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900231 clocks = <&clock CLK_RTC>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900232 clock-names = "rtc";
Sachin Kamat65cedf02014-02-24 08:47:28 +0900233 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900234 };
235
Amit Daniel Kachhapef405e02012-10-29 21:23:29 +0900236 tmu@10060000 {
237 compatible = "samsung,exynos5250-tmu";
238 reg = <0x10060000 0x100>;
239 interrupts = <0 65 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900240 clocks = <&clock CLK_TMU>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900241 clock-names = "tmu_apbif";
Amit Daniel Kachhapef405e02012-10-29 21:23:29 +0900242 };
243
Kukjin Kimb074abb2012-02-10 13:12:21 +0900244 serial@12C00000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900245 clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900246 clock-names = "uart", "clk_uart_baud0";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900247 };
248
249 serial@12C10000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900250 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900251 clock-names = "uart", "clk_uart_baud0";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900252 };
253
254 serial@12C20000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900255 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900256 clock-names = "uart", "clk_uart_baud0";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900257 };
258
259 serial@12C30000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900260 clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900261 clock-names = "uart", "clk_uart_baud0";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900262 };
263
Andreas Faerber19fd45b2014-09-23 07:20:52 +0900264 sata: sata@122F0000 {
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +0900265 compatible = "snps,dwc-ahci";
266 samsung,sata-freq = <66>;
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900267 reg = <0x122F0000 0x1ff>;
268 interrupts = <0 115 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900269 clocks = <&clock CLK_SATA>, <&clock CLK_SCLK_SATA>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900270 clock-names = "sata", "sclk_sata";
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +0900271 phys = <&sata_phy>;
272 phy-names = "sata-phy";
273 status = "disabled";
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900274 };
275
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +0900276 sata_phy: sata-phy@12170000 {
277 compatible = "samsung,exynos5250-sata-phy";
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900278 reg = <0x12170000 0x1ff>;
Beomho Seoe06e1062014-05-23 02:38:47 +0900279 clocks = <&clock CLK_SATA_PHYCTRL>;
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +0900280 clock-names = "sata_phyctrl";
281 #phy-cells = <0>;
282 samsung,syscon-phandle = <&pmu_system_controller>;
283 status = "disabled";
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900284 };
285
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900286 i2c_0: i2c@12C60000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900287 compatible = "samsung,s3c2440-i2c";
288 reg = <0x12C60000 0x100>;
289 interrupts = <0 56 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900290 #address-cells = <1>;
291 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900292 clocks = <&clock CLK_I2C0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900293 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900294 pinctrl-names = "default";
295 pinctrl-0 = <&i2c0_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900296 samsung,sysreg-phandle = <&sysreg_system_controller>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900297 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900298 };
299
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900300 i2c_1: i2c@12C70000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900301 compatible = "samsung,s3c2440-i2c";
302 reg = <0x12C70000 0x100>;
303 interrupts = <0 57 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900304 #address-cells = <1>;
305 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900306 clocks = <&clock CLK_I2C1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900307 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900308 pinctrl-names = "default";
309 pinctrl-0 = <&i2c1_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900310 samsung,sysreg-phandle = <&sysreg_system_controller>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900311 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900312 };
313
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900314 i2c_2: i2c@12C80000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900315 compatible = "samsung,s3c2440-i2c";
316 reg = <0x12C80000 0x100>;
317 interrupts = <0 58 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900318 #address-cells = <1>;
319 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900320 clocks = <&clock CLK_I2C2>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900321 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900322 pinctrl-names = "default";
323 pinctrl-0 = <&i2c2_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900324 samsung,sysreg-phandle = <&sysreg_system_controller>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900325 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900326 };
327
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900328 i2c_3: i2c@12C90000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900329 compatible = "samsung,s3c2440-i2c";
330 reg = <0x12C90000 0x100>;
331 interrupts = <0 59 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900332 #address-cells = <1>;
333 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900334 clocks = <&clock CLK_I2C3>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900335 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900336 pinctrl-names = "default";
337 pinctrl-0 = <&i2c3_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900338 samsung,sysreg-phandle = <&sysreg_system_controller>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900339 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900340 };
341
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900342 i2c_4: i2c@12CA0000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900343 compatible = "samsung,s3c2440-i2c";
344 reg = <0x12CA0000 0x100>;
345 interrupts = <0 60 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900346 #address-cells = <1>;
347 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900348 clocks = <&clock CLK_I2C4>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900349 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900350 pinctrl-names = "default";
351 pinctrl-0 = <&i2c4_bus>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900352 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900353 };
354
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900355 i2c_5: i2c@12CB0000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900356 compatible = "samsung,s3c2440-i2c";
357 reg = <0x12CB0000 0x100>;
358 interrupts = <0 61 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900359 #address-cells = <1>;
360 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900361 clocks = <&clock CLK_I2C5>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900362 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900363 pinctrl-names = "default";
364 pinctrl-0 = <&i2c5_bus>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900365 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900366 };
367
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900368 i2c_6: i2c@12CC0000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900369 compatible = "samsung,s3c2440-i2c";
370 reg = <0x12CC0000 0x100>;
371 interrupts = <0 62 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900372 #address-cells = <1>;
373 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900374 clocks = <&clock CLK_I2C6>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900375 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900376 pinctrl-names = "default";
377 pinctrl-0 = <&i2c6_bus>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900378 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900379 };
380
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900381 i2c_7: i2c@12CD0000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900382 compatible = "samsung,s3c2440-i2c";
383 reg = <0x12CD0000 0x100>;
384 interrupts = <0 63 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900385 #address-cells = <1>;
386 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900387 clocks = <&clock CLK_I2C7>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900388 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900389 pinctrl-names = "default";
390 pinctrl-0 = <&i2c7_bus>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900391 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900392 };
393
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900394 i2c_8: i2c@12CE0000 {
Rahul Sharma3e3e9ce2012-10-29 21:51:42 +0900395 compatible = "samsung,s3c2440-hdmiphy-i2c";
396 reg = <0x12CE0000 0x1000>;
397 interrupts = <0 64 0>;
398 #address-cells = <1>;
399 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900400 clocks = <&clock CLK_I2C_HDMI>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900401 clock-names = "i2c";
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900402 status = "disabled";
Rahul Sharma3e3e9ce2012-10-29 21:51:42 +0900403 };
404
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +0900405 i2c_9: i2c@121D0000 {
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900406 compatible = "samsung,exynos5-sata-phy-i2c";
407 reg = <0x121D0000 0x100>;
408 #address-cells = <1>;
409 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900410 clocks = <&clock CLK_SATA_PHYI2C>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900411 clock-names = "i2c";
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900412 status = "disabled";
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900413 };
414
Thomas Abraham79989ba2012-07-14 10:45:36 +0900415 spi_0: spi@12d20000 {
416 compatible = "samsung,exynos4210-spi";
Mark Brownfae93f72013-12-21 08:31:30 +0900417 status = "disabled";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900418 reg = <0x12d20000 0x100>;
419 interrupts = <0 66 0>;
Padmavathi Vennaa4a8a9d2013-01-18 17:17:07 +0530420 dmas = <&pdma0 5
421 &pdma0 4>;
422 dma-names = "tx", "rx";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900423 #address-cells = <1>;
424 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900425 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900426 clock-names = "spi", "spi_busclk0";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900427 pinctrl-names = "default";
428 pinctrl-0 = <&spi0_bus>;
Thomas Abraham79989ba2012-07-14 10:45:36 +0900429 };
430
431 spi_1: spi@12d30000 {
432 compatible = "samsung,exynos4210-spi";
Mark Brownfae93f72013-12-21 08:31:30 +0900433 status = "disabled";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900434 reg = <0x12d30000 0x100>;
435 interrupts = <0 67 0>;
Padmavathi Vennaa4a8a9d2013-01-18 17:17:07 +0530436 dmas = <&pdma1 5
437 &pdma1 4>;
438 dma-names = "tx", "rx";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900439 #address-cells = <1>;
440 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900441 clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900442 clock-names = "spi", "spi_busclk0";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900443 pinctrl-names = "default";
444 pinctrl-0 = <&spi1_bus>;
Thomas Abraham79989ba2012-07-14 10:45:36 +0900445 };
446
447 spi_2: spi@12d40000 {
448 compatible = "samsung,exynos4210-spi";
Mark Brownfae93f72013-12-21 08:31:30 +0900449 status = "disabled";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900450 reg = <0x12d40000 0x100>;
451 interrupts = <0 68 0>;
Padmavathi Vennaa4a8a9d2013-01-18 17:17:07 +0530452 dmas = <&pdma0 7
453 &pdma0 6>;
454 dma-names = "tx", "rx";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900455 #address-cells = <1>;
456 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900457 clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900458 clock-names = "spi", "spi_busclk0";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900459 pinctrl-names = "default";
460 pinctrl-0 = <&spi2_bus>;
Thomas Abraham79989ba2012-07-14 10:45:36 +0900461 };
462
Yuvaraj Kumar C Dc8149df2013-10-21 05:48:16 +0900463 mmc_0: mmc@12200000 {
Yuvaraj Kumar C D906fd842013-10-21 05:47:14 +0900464 compatible = "samsung,exynos5250-dw-mshc";
465 interrupts = <0 75 0>;
466 #address-cells = <1>;
467 #size-cells = <0>;
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900468 reg = <0x12200000 0x1000>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900469 clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900470 clock-names = "biu", "ciu";
Yuvaraj Kumar C D46285a92013-10-21 05:48:11 +0900471 fifo-depth = <0x80>;
Yuvaraj Kumar C De908d5c2013-10-21 05:48:06 +0900472 status = "disabled";
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900473 };
474
Yuvaraj Kumar C Dc8149df2013-10-21 05:48:16 +0900475 mmc_1: mmc@12210000 {
Yuvaraj Kumar C D906fd842013-10-21 05:47:14 +0900476 compatible = "samsung,exynos5250-dw-mshc";
477 interrupts = <0 76 0>;
478 #address-cells = <1>;
479 #size-cells = <0>;
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900480 reg = <0x12210000 0x1000>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900481 clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900482 clock-names = "biu", "ciu";
Yuvaraj Kumar C D46285a92013-10-21 05:48:11 +0900483 fifo-depth = <0x80>;
Yuvaraj Kumar C De908d5c2013-10-21 05:48:06 +0900484 status = "disabled";
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900485 };
486
Yuvaraj Kumar C Dc8149df2013-10-21 05:48:16 +0900487 mmc_2: mmc@12220000 {
Yuvaraj Kumar C D906fd842013-10-21 05:47:14 +0900488 compatible = "samsung,exynos5250-dw-mshc";
489 interrupts = <0 77 0>;
490 #address-cells = <1>;
491 #size-cells = <0>;
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900492 reg = <0x12220000 0x1000>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900493 clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900494 clock-names = "biu", "ciu";
Yuvaraj Kumar C D46285a92013-10-21 05:48:11 +0900495 fifo-depth = <0x80>;
Yuvaraj Kumar C De908d5c2013-10-21 05:48:06 +0900496 status = "disabled";
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900497 };
498
Yuvaraj Kumar C Dc8149df2013-10-21 05:48:16 +0900499 mmc_3: mmc@12230000 {
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900500 compatible = "samsung,exynos5250-dw-mshc";
501 reg = <0x12230000 0x1000>;
502 interrupts = <0 78 0>;
503 #address-cells = <1>;
504 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900505 clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900506 clock-names = "biu", "ciu";
Yuvaraj Kumar C D46285a92013-10-21 05:48:11 +0900507 fifo-depth = <0x80>;
Yuvaraj Kumar C De908d5c2013-10-21 05:48:06 +0900508 status = "disabled";
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900509 };
510
Padmavathi Venna28a48052013-01-18 17:17:06 +0530511 i2s0: i2s@03830000 {
Padmavathi Venna64183652013-08-16 09:56:18 +0530512 compatible = "samsung,s5pv210-i2s";
Mark Brown328aee42013-10-07 23:13:47 +0900513 status = "disabled";
Mark Browna0b5f812013-08-16 01:37:12 +0100514 reg = <0x03830000 0x100>;
Padmavathi Venna4c4c7462013-01-18 17:17:04 +0530515 dmas = <&pdma0 10
516 &pdma0 9
517 &pdma0 8>;
518 dma-names = "tx", "rx", "tx-sec";
Padmavathi Venna916ec472013-06-18 00:02:26 +0900519 clocks = <&clock_audss EXYNOS_I2S_BUS>,
520 <&clock_audss EXYNOS_I2S_BUS>,
521 <&clock_audss EXYNOS_SCLK_I2S>;
522 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
Mark Browna0b5f812013-08-16 01:37:12 +0100523 samsung,idma-addr = <0x03000000>;
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900524 pinctrl-names = "default";
525 pinctrl-0 = <&i2s0_bus>;
Padmavathi Venna4c4c7462013-01-18 17:17:04 +0530526 };
527
Padmavathi Venna28a48052013-01-18 17:17:06 +0530528 i2s1: i2s@12D60000 {
Padmavathi Venna64183652013-08-16 09:56:18 +0530529 compatible = "samsung,s3c6410-i2s";
Mark Brown328aee42013-10-07 23:13:47 +0900530 status = "disabled";
Mark Browna0b5f812013-08-16 01:37:12 +0100531 reg = <0x12D60000 0x100>;
532 dmas = <&pdma1 12
533 &pdma1 11>;
534 dma-names = "tx", "rx";
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900535 clocks = <&clock CLK_I2S1>, <&clock CLK_DIV_I2S1>;
Padmavathi Venna916ec472013-06-18 00:02:26 +0900536 clock-names = "iis", "i2s_opclk0";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900537 pinctrl-names = "default";
538 pinctrl-0 = <&i2s1_bus>;
Padmavathi Venna4c4c7462013-01-18 17:17:04 +0530539 };
540
Padmavathi Venna28a48052013-01-18 17:17:06 +0530541 i2s2: i2s@12D70000 {
Padmavathi Venna64183652013-08-16 09:56:18 +0530542 compatible = "samsung,s3c6410-i2s";
Mark Brown328aee42013-10-07 23:13:47 +0900543 status = "disabled";
Mark Browna0b5f812013-08-16 01:37:12 +0100544 reg = <0x12D70000 0x100>;
545 dmas = <&pdma0 12
546 &pdma0 11>;
547 dma-names = "tx", "rx";
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900548 clocks = <&clock CLK_I2S2>, <&clock CLK_DIV_I2S2>;
Padmavathi Venna916ec472013-06-18 00:02:26 +0900549 clock-names = "iis", "i2s_opclk0";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900550 pinctrl-names = "default";
551 pinctrl-0 = <&i2s2_bus>;
Padmavathi Venna4c4c7462013-01-18 17:17:04 +0530552 };
553
Vivek Gautam0b3dc972013-04-10 19:38:36 +0900554 usb@12000000 {
555 compatible = "samsung,exynos5250-dwusb3";
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900556 clocks = <&clock CLK_USB3>;
Vivek Gautam0b3dc972013-04-10 19:38:36 +0900557 clock-names = "usbdrd30";
558 #address-cells = <1>;
559 #size-cells = <1>;
560 ranges;
561
Sjoerd Simons0526f272014-11-19 16:52:15 +0900562 usbdrd_dwc3: dwc3 {
Vivek Gautam0b3dc972013-04-10 19:38:36 +0900563 compatible = "synopsys,dwc3";
564 reg = <0x12000000 0x10000>;
565 interrupts = <0 72 0>;
Vivek Gautam7a4cf0f2014-05-16 06:38:15 +0900566 phys = <&usbdrd_phy 0>, <&usbdrd_phy 1>;
567 phy-names = "usb2-phy", "usb3-phy";
Vivek Gautam896db3b2013-04-10 19:31:34 +0900568 };
569 };
570
Vivek Gautam517083f2014-05-16 06:38:10 +0900571 usbdrd_phy: phy@12100000 {
572 compatible = "samsung,exynos5250-usbdrd-phy";
573 reg = <0x12100000 0x100>;
574 clocks = <&clock CLK_USB3>, <&clock CLK_FIN_PLL>;
575 clock-names = "phy", "ref";
576 samsung,pmu-syscon = <&pmu_system_controller>;
577 #phy-cells = <1>;
578 };
579
Andreas Faerber19fd45b2014-09-23 07:20:52 +0900580 ehci: usb@12110000 {
Vivek Gautam13cbd1e2013-02-12 15:24:15 -0800581 compatible = "samsung,exynos4210-ehci";
582 reg = <0x12110000 0x100>;
583 interrupts = <0 71 0>;
Doug Andersonb3cd7d82013-04-04 15:04:58 +0900584
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900585 clocks = <&clock CLK_USB2>;
Doug Andersonb3cd7d82013-04-04 15:04:58 +0900586 clock-names = "usbhost";
Kamil Debskidba2f052014-05-22 07:50:48 +0900587 #address-cells = <1>;
588 #size-cells = <0>;
589 port@0 {
590 reg = <0>;
591 phys = <&usb2_phy_gen 1>;
592 };
Vivek Gautam13cbd1e2013-02-12 15:24:15 -0800593 };
594
Andreas Faerber19fd45b2014-09-23 07:20:52 +0900595 ohci: usb@12120000 {
Vivek Gautam7d40d862013-02-12 15:24:19 -0800596 compatible = "samsung,exynos4210-ohci";
597 reg = <0x12120000 0x100>;
598 interrupts = <0 71 0>;
Doug Andersonb3cd7d82013-04-04 15:04:58 +0900599
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900600 clocks = <&clock CLK_USB2>;
Doug Andersonb3cd7d82013-04-04 15:04:58 +0900601 clock-names = "usbhost";
Kamil Debskidba2f052014-05-22 07:50:48 +0900602 #address-cells = <1>;
603 #size-cells = <0>;
604 port@0 {
605 reg = <0>;
606 phys = <&usb2_phy_gen 1>;
607 };
Vivek Gautam7d40d862013-02-12 15:24:19 -0800608 };
609
Kamil Debskidba2f052014-05-22 07:50:48 +0900610 usb2_phy_gen: phy@12130000 {
611 compatible = "samsung,exynos5250-usb2-phy";
612 reg = <0x12130000 0x100>;
613 clocks = <&clock CLK_USB2>, <&clock CLK_FIN_PLL>;
614 clock-names = "phy", "ref";
615 #phy-cells = <1>;
616 samsung,sysreg-phandle = <&sysreg_system_controller>;
617 samsung,pmureg-phandle = <&pmu_system_controller>;
618 };
619
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900620 pwm: pwm@12dd0000 {
621 compatible = "samsung,exynos4210-pwm";
622 reg = <0x12dd0000 0x100>;
623 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
624 #pwm-cells = <3>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900625 clocks = <&clock CLK_PWM>;
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900626 clock-names = "timers";
627 };
628
Kukjin Kimb074abb2012-02-10 13:12:21 +0900629 amba {
630 #address-cells = <1>;
631 #size-cells = <1>;
632 compatible = "arm,amba-bus";
633 interrupt-parent = <&gic>;
634 ranges;
635
636 pdma0: pdma@121A0000 {
637 compatible = "arm,pl330", "arm,primecell";
638 reg = <0x121A0000 0x1000>;
639 interrupts = <0 34 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900640 clocks = <&clock CLK_PDMA0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900641 clock-names = "apb_pclk";
Padmavathi Venna42cf2092013-02-14 09:10:08 +0530642 #dma-cells = <1>;
643 #dma-channels = <8>;
644 #dma-requests = <32>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900645 };
646
647 pdma1: pdma@121B0000 {
648 compatible = "arm,pl330", "arm,primecell";
649 reg = <0x121B0000 0x1000>;
650 interrupts = <0 35 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900651 clocks = <&clock CLK_PDMA1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900652 clock-names = "apb_pclk";
Padmavathi Venna42cf2092013-02-14 09:10:08 +0530653 #dma-cells = <1>;
654 #dma-channels = <8>;
655 #dma-requests = <32>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900656 };
657
Thomas Abraham009f7c92012-05-15 23:47:53 +0900658 mdma0: mdma@10800000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900659 compatible = "arm,pl330", "arm,primecell";
660 reg = <0x10800000 0x1000>;
661 interrupts = <0 33 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900662 clocks = <&clock CLK_MDMA0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900663 clock-names = "apb_pclk";
Padmavathi Venna42cf2092013-02-14 09:10:08 +0530664 #dma-cells = <1>;
665 #dma-channels = <8>;
666 #dma-requests = <1>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900667 };
668
Thomas Abraham009f7c92012-05-15 23:47:53 +0900669 mdma1: mdma@11C10000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900670 compatible = "arm,pl330", "arm,primecell";
671 reg = <0x11C10000 0x1000>;
672 interrupts = <0 124 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900673 clocks = <&clock CLK_MDMA1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900674 clock-names = "apb_pclk";
Padmavathi Venna42cf2092013-02-14 09:10:08 +0530675 #dma-cells = <1>;
676 #dma-channels = <8>;
677 #dma-requests = <1>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900678 };
679 };
680
Lee Jonesc31f5662013-08-06 03:04:55 +0900681 gsc_0: gsc@13e00000 {
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900682 compatible = "samsung,exynos5-gsc";
683 reg = <0x13e00000 0x1000>;
684 interrupts = <0 85 0>;
Prasanna Kumar6f9e95e2013-02-12 15:27:43 -0800685 samsung,power-domain = <&pd_gsc>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900686 clocks = <&clock CLK_GSCL0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900687 clock-names = "gscl";
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900688 };
689
Lee Jonesc31f5662013-08-06 03:04:55 +0900690 gsc_1: gsc@13e10000 {
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900691 compatible = "samsung,exynos5-gsc";
692 reg = <0x13e10000 0x1000>;
693 interrupts = <0 86 0>;
Prasanna Kumar6f9e95e2013-02-12 15:27:43 -0800694 samsung,power-domain = <&pd_gsc>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900695 clocks = <&clock CLK_GSCL1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900696 clock-names = "gscl";
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900697 };
698
Lee Jonesc31f5662013-08-06 03:04:55 +0900699 gsc_2: gsc@13e20000 {
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900700 compatible = "samsung,exynos5-gsc";
701 reg = <0x13e20000 0x1000>;
702 interrupts = <0 87 0>;
Prasanna Kumar6f9e95e2013-02-12 15:27:43 -0800703 samsung,power-domain = <&pd_gsc>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900704 clocks = <&clock CLK_GSCL2>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900705 clock-names = "gscl";
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900706 };
707
Lee Jonesc31f5662013-08-06 03:04:55 +0900708 gsc_3: gsc@13e30000 {
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900709 compatible = "samsung,exynos5-gsc";
710 reg = <0x13e30000 0x1000>;
711 interrupts = <0 88 0>;
Prasanna Kumar6f9e95e2013-02-12 15:27:43 -0800712 samsung,power-domain = <&pd_gsc>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900713 clocks = <&clock CLK_GSCL3>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900714 clock-names = "gscl";
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900715 };
Rahul Sharma566cf8ee2012-10-29 21:48:43 +0900716
Andreas Faerber19fd45b2014-09-23 07:20:52 +0900717 hdmi: hdmi {
Rahul Sharma0d1fc822013-06-19 18:21:09 +0530718 compatible = "samsung,exynos4212-hdmi";
Sean Paul101250c2012-12-27 10:35:51 -0800719 reg = <0x14530000 0x70000>;
Rahul Sharma566cf8ee2012-10-29 21:48:43 +0900720 interrupts = <0 95 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900721 clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
722 <&clock CLK_SCLK_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
723 <&clock CLK_MOUT_HDMI>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900724 clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
Rahul Sharma27c16d12013-10-08 06:49:46 +0900725 "sclk_hdmiphy", "mout_hdmi";
Rahul Sharmae54d90e2014-05-23 02:45:42 +0900726 samsung,syscon-phandle = <&pmu_system_controller>;
Rahul Sharma566cf8ee2012-10-29 21:48:43 +0900727 };
Rahul Sharma5af0d8a32012-10-29 21:51:36 +0900728
729 mixer {
Rahul Sharma0d1fc822013-06-19 18:21:09 +0530730 compatible = "samsung,exynos5250-mixer";
Rahul Sharma5af0d8a32012-10-29 21:51:36 +0900731 reg = <0x14450000 0x10000>;
732 interrupts = <0 94 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900733 clocks = <&clock CLK_MIXER>, <&clock CLK_SCLK_HDMI>;
Sean Paul18fe6ef2013-10-08 06:49:45 +0900734 clock-names = "mixer", "sclk_hdmi";
Rahul Sharma5af0d8a32012-10-29 21:51:36 +0900735 };
Jingoo Hanad4aebe2013-02-12 11:11:58 -0800736
Vikas Sajjan77899d52013-08-14 17:15:00 +0900737 dp_phy: video-phy@10040720 {
738 compatible = "samsung,exynos5250-dp-video-phy";
739 reg = <0x10040720 4>;
740 #phy-cells = <0>;
Jingoo Hanad4aebe2013-02-12 11:11:58 -0800741 };
Leela Krishna Amudalaa7389cb2013-04-04 15:58:47 +0900742
Andreas Faerber19fd45b2014-09-23 07:20:52 +0900743 dp: dp-controller@145B0000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900744 clocks = <&clock CLK_DP>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900745 clock-names = "dp";
Vikas Sajjan77899d52013-08-14 17:15:00 +0900746 phys = <&dp_phy>;
747 phy-names = "dp";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900748 };
749
Andreas Faerber19fd45b2014-09-23 07:20:52 +0900750 fimd: fimd@14400000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900751 clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900752 clock-names = "sclk_fimd", "fimd";
753 };
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900754
755 adc: adc@12D10000 {
756 compatible = "samsung,exynos-adc-v1";
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100757 reg = <0x12D10000 0x100>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900758 interrupts = <0 106 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900759 clocks = <&clock CLK_ADC>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900760 clock-names = "adc";
761 #io-channel-cells = <1>;
762 io-channel-ranges;
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100763 samsung,syscon-phandle = <&pmu_system_controller>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900764 status = "disabled";
765 };
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900766
767 sss@10830000 {
768 compatible = "samsung,exynos4210-secss";
769 reg = <0x10830000 0x10000>;
770 interrupts = <0 112 0>;
Beomho Seoe06e1062014-05-23 02:38:47 +0900771 clocks = <&clock CLK_SSS>;
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900772 clock-names = "secss";
773 };
Kukjin Kimb074abb2012-02-10 13:12:21 +0900774};