blob: 8bf3264e5d00e3f277e91ba43d47b4e1fdd0aeab [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2
3 he.h
4
5 ForeRunnerHE ATM Adapter driver for ATM on Linux
6 Copyright (C) 1999-2001 Naval Research Laboratory
7
8 This library is free software; you can redistribute it and/or
9 modify it under the terms of the GNU Lesser General Public
10 License as published by the Free Software Foundation; either
11 version 2.1 of the License, or (at your option) any later version.
12
13 This library is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 Lesser General Public License for more details.
17
18 You should have received a copy of the GNU Lesser General Public
19 License along with this library; if not, write to the Free Software
20 Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21
22*/
23
24/*
25
26 he.h
27
28 ForeRunnerHE ATM Adapter driver for ATM on Linux
29 Copyright (C) 1999-2000 Naval Research Laboratory
30
31 Permission to use, copy, modify and distribute this software and its
32 documentation is hereby granted, provided that both the copyright
33 notice and this permission notice appear in all copies of the software,
34 derivative works or modified versions, and any portions thereof, and
35 that both notices appear in supporting documentation.
36
37 NRL ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS" CONDITION AND
38 DISCLAIMS ANY LIABILITY OF ANY KIND FOR ANY DAMAGES WHATSOEVER
39 RESULTING FROM THE USE OF THIS SOFTWARE.
40
41 */
42
43#ifndef _HE_H_
44#define _HE_H_
45
46#define DEV_LABEL "he"
47
48#define CONFIG_DEFAULT_VCIBITS 12
49#define CONFIG_DEFAULT_VPIBITS 0
50
51#define CONFIG_IRQ_SIZE 128
52#define CONFIG_IRQ_THRESH (CONFIG_IRQ_SIZE/2)
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#define CONFIG_TPDRQ_SIZE 512
55#define TPDRQ_MASK(x) (((unsigned long)(x))&((CONFIG_TPDRQ_SIZE<<3)-1))
56
57#define CONFIG_RBRQ_SIZE 512
58#define CONFIG_RBRQ_THRESH 400
59#define RBRQ_MASK(x) (((unsigned long)(x))&((CONFIG_RBRQ_SIZE<<3)-1))
60
61#define CONFIG_TBRQ_SIZE 512
62#define CONFIG_TBRQ_THRESH 400
63#define TBRQ_MASK(x) (((unsigned long)(x))&((CONFIG_TBRQ_SIZE<<2)-1))
64
65#define CONFIG_RBPL_SIZE 512
66#define CONFIG_RBPL_THRESH 64
67#define CONFIG_RBPL_BUFSIZE 4096
68#define RBPL_MASK(x) (((unsigned long)(x))&((CONFIG_RBPL_SIZE<<3)-1))
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/* 5.1.3 initialize connection memory */
71
72#define CONFIG_RSRA 0x00000
73#define CONFIG_RCMLBM 0x08000
74#define CONFIG_RCMABR 0x0d800
75#define CONFIG_RSRB 0x0e000
76
77#define CONFIG_TSRA 0x00000
78#define CONFIG_TSRB 0x08000
79#define CONFIG_TSRC 0x0c000
80#define CONFIG_TSRD 0x0e000
81#define CONFIG_TMABR 0x0f000
82#define CONFIG_TPDBA 0x10000
83
84#define HE_MAXCIDBITS 12
85
86/* 2.9.3.3 interrupt encodings */
87
88struct he_irq {
89 volatile u32 isw;
90};
91
92#define IRQ_ALIGNMENT 0x1000
93
94#define NEXT_ENTRY(base, tail, mask) \
95 (((unsigned long)base)|(((unsigned long)(tail+1))&mask))
96
97#define ITYPE_INVALID 0xffffffff
98#define ITYPE_TBRQ_THRESH (0<<3)
99#define ITYPE_TPD_COMPLETE (1<<3)
100#define ITYPE_RBPS_THRESH (2<<3)
101#define ITYPE_RBPL_THRESH (3<<3)
102#define ITYPE_RBRQ_THRESH (4<<3)
103#define ITYPE_RBRQ_TIMER (5<<3)
104#define ITYPE_PHY (6<<3)
105#define ITYPE_OTHER 0x80
106#define ITYPE_PARITY 0x81
107#define ITYPE_ABORT 0x82
108
109#define ITYPE_GROUP(x) (x & 0x7)
110#define ITYPE_TYPE(x) (x & 0xf8)
111
112#define HE_NUM_GROUPS 8
113
114/* 2.1.4 transmit packet descriptor */
115
116struct he_tpd {
117
118 /* read by the adapter */
119
120 volatile u32 status;
121 volatile u32 reserved;
122
123#define TPD_MAXIOV 3
124 struct {
125 u32 addr, len;
126 } iovec[TPD_MAXIOV];
127
128#define address0 iovec[0].addr
129#define length0 iovec[0].len
130
131 /* linux-atm extensions */
132
133 struct sk_buff *skb;
134 struct atm_vcc *vcc;
135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 struct list_head entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137};
138
139#define TPD_ALIGNMENT 64
140#define TPD_LEN_MASK 0xffff
141
142#define TPD_ADDR_SHIFT 6
143#define TPD_MASK 0xffffffc0
144#define TPD_ADDR(x) ((x) & TPD_MASK)
145#define TPD_INDEX(x) (TPD_ADDR(x) >> TPD_ADDR_SHIFT)
146
147
148/* table 2.3 transmit buffer return elements */
149
150struct he_tbrq {
151 volatile u32 tbre;
152};
153
154#define TBRQ_ALIGNMENT CONFIG_TBRQ_SIZE
155
156#define TBRQ_TPD(tbrq) ((tbrq)->tbre & 0xffffffc0)
157#define TBRQ_EOS(tbrq) ((tbrq)->tbre & (1<<3))
158#define TBRQ_MULTIPLE(tbrq) ((tbrq)->tbre & (1))
159
160/* table 2.21 receive buffer return queue element field organization */
161
162struct he_rbrq {
163 volatile u32 addr;
164 volatile u32 cidlen;
165};
166
167#define RBRQ_ALIGNMENT CONFIG_RBRQ_SIZE
168
169#define RBRQ_ADDR(rbrq) ((rbrq)->addr & 0xffffffc0)
170#define RBRQ_CRC_ERR(rbrq) ((rbrq)->addr & (1<<5))
171#define RBRQ_LEN_ERR(rbrq) ((rbrq)->addr & (1<<4))
172#define RBRQ_END_PDU(rbrq) ((rbrq)->addr & (1<<3))
173#define RBRQ_AAL5_PROT(rbrq) ((rbrq)->addr & (1<<2))
174#define RBRQ_CON_CLOSED(rbrq) ((rbrq)->addr & (1<<1))
175#define RBRQ_HBUF_ERR(rbrq) ((rbrq)->addr & 1)
176#define RBRQ_CID(rbrq) (((rbrq)->cidlen >> 16) & 0x1fff)
177#define RBRQ_BUFLEN(rbrq) ((rbrq)->cidlen & 0xffff)
178
179/* figure 2.3 transmit packet descriptor ready queue */
180
181struct he_tpdrq {
182 volatile u32 tpd;
183 volatile u32 cid;
184};
185
186#define TPDRQ_ALIGNMENT CONFIG_TPDRQ_SIZE
187
188/* table 2.30 host status page detail */
189
190#define HSP_ALIGNMENT 0x400 /* must align on 1k boundary */
191
192struct he_hsp {
193 struct he_hsp_entry {
194 volatile u32 tbrq_tail;
195 volatile u32 reserved1[15];
196 volatile u32 rbrq_tail;
197 volatile u32 reserved2[15];
198 } group[HE_NUM_GROUPS];
199};
200
201/* figure 2.9 receive buffer pools */
202
203struct he_rbp {
204 volatile u32 phys;
205 volatile u32 status;
206};
207
208/* NOTE: it is suggested that virt be the virtual address of the host
209 buffer. on a 64-bit machine, this would not work. Instead, we
210 store the real virtual address in another list, and store an index
211 (and buffer status) in the virt member.
212*/
213
214#define RBP_INDEX_OFF 6
215#define RBP_INDEX(x) (((long)(x) >> RBP_INDEX_OFF) & 0xffff)
216#define RBP_LOANED 0x80000000
217#define RBP_SMALLBUF 0x40000000
218
219struct he_virt {
220 void *virt;
221};
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#ifdef notyet
224struct he_group {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 u32 rpbl_size, rpbl_qsize;
226 struct he_rpb_entry *rbpl_ba;
227};
228#endif
229
230#define HE_LOOKUP_VCC(dev, cid) ((dev)->he_vcc_table[(cid)].vcc)
231
232struct he_vcc_table
233{
234 struct atm_vcc *vcc;
235};
236
237struct he_cs_stper
238{
239 long pcr;
240 int inuse;
241};
242
243#define HE_NUM_CS_STPER 16
244
245struct he_dev {
246 unsigned int number;
247 unsigned int irq;
248 void __iomem *membase;
249
250 char prod_id[30];
251 char mac_addr[6];
Chas Williams059e3772008-06-16 17:17:31 -0700252 int media;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
254 unsigned int vcibits, vpibits;
255 unsigned int cells_per_row;
256 unsigned int bytes_per_row;
257 unsigned int cells_per_lbuf;
258 unsigned int r0_numrows, r0_startrow, r0_numbuffs;
259 unsigned int r1_numrows, r1_startrow, r1_numbuffs;
260 unsigned int tx_numrows, tx_startrow, tx_numbuffs;
261 unsigned int buffer_limit;
262
263 struct he_vcc_table *he_vcc_table;
264
265#ifdef notyet
266 struct he_group group[HE_NUM_GROUPS];
267#endif
268 struct he_cs_stper cs_stper[HE_NUM_CS_STPER];
269 unsigned total_bw;
270
271 dma_addr_t irq_phys;
272 struct he_irq *irq_base, *irq_head, *irq_tail;
273 volatile unsigned *irq_tailoffset;
274 int irq_peak;
275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 struct tasklet_struct tasklet;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 struct pci_pool *tpd_pool;
278 struct list_head outstanding_tpds;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
280 dma_addr_t tpdrq_phys;
281 struct he_tpdrq *tpdrq_base, *tpdrq_tail, *tpdrq_head;
282
283 spinlock_t global_lock; /* 8.1.5 pci transaction ordering
284 error problem */
285 dma_addr_t rbrq_phys;
286 struct he_rbrq *rbrq_base, *rbrq_head;
287 int rbrq_peak;
288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 struct pci_pool *rbpl_pool;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 dma_addr_t rbpl_phys;
291 struct he_rbp *rbpl_base, *rbpl_tail;
292 struct he_virt *rbpl_virt;
293 int rbpl_peak;
294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 dma_addr_t tbrq_phys;
296 struct he_tbrq *tbrq_base, *tbrq_head;
297 int tbrq_peak;
298
299 dma_addr_t hsp_phys;
300 struct he_hsp *hsp;
301
302 struct pci_dev *pci_dev;
303 struct atm_dev *atm_dev;
304 struct he_dev *next;
305};
306
307struct he_iovec
308{
309 u32 iov_base;
310 u32 iov_len;
311};
312
313#define HE_MAXIOV 20
314
315struct he_vcc
316{
317 struct he_iovec iov_head[HE_MAXIOV];
318 struct he_iovec *iov_tail;
319 int pdu_len;
320
321 int rc_index;
322
323 wait_queue_head_t rx_waitq;
324 wait_queue_head_t tx_waitq;
325};
326
327#define HE_VCC(vcc) ((struct he_vcc *)(vcc->dev_data))
328
329#define PCI_VENDOR_ID_FORE 0x1127
330#define PCI_DEVICE_ID_FORE_HE 0x400
331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define GEN_CNTL_0 0x40
333#define INT_PROC_ENBL (1<<25)
334#define SLAVE_ENDIAN_MODE (1<<16)
335#define MRL_ENB (1<<5)
336#define MRM_ENB (1<<4)
337#define INIT_ENB (1<<2)
338#define IGNORE_TIMEOUT (1<<1)
339#define ENBL_64 (1<<0)
340
341#define MIN_PCI_LATENCY 32 /* errata 8.1.3 */
342
343#define HE_DEV(dev) ((struct he_dev *) (dev)->dev_data)
344
345#define he_is622(dev) ((dev)->media & 0x1)
Chas Williams059e3772008-06-16 17:17:31 -0700346#define he_isMM(dev) ((dev)->media & 0x20)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
348#define HE_REGMAP_SIZE 0x100000
349
350#define RESET_CNTL 0x80000
351#define BOARD_RST_STATUS (1<<6)
352
353#define HOST_CNTL 0x80004
354#define PCI_BUS_SIZE64 (1<<27)
355#define DESC_RD_STATIC_64 (1<<26)
356#define DATA_RD_STATIC_64 (1<<25)
357#define DATA_WR_STATIC_64 (1<<24)
358#define ID_CS (1<<12)
359#define ID_WREN (1<<11)
360#define ID_DOUT (1<<10)
361#define ID_DOFFSET 10
362#define ID_DIN (1<<9)
363#define ID_CLOCK (1<<8)
364#define QUICK_RD_RETRY (1<<7)
365#define QUICK_WR_RETRY (1<<6)
366#define OUTFF_ENB (1<<5)
367#define CMDFF_ENB (1<<4)
368#define PERR_INT_ENB (1<<2)
369#define IGNORE_INTR (1<<0)
370
371#define LB_SWAP 0x80008
372#define SWAP_RNUM_MAX(x) (x<<27)
373#define DATA_WR_SWAP (1<<20)
374#define DESC_RD_SWAP (1<<19)
375#define DATA_RD_SWAP (1<<18)
376#define INTR_SWAP (1<<17)
377#define DESC_WR_SWAP (1<<16)
378#define SDRAM_INIT (1<<15)
379#define BIG_ENDIAN_HOST (1<<14)
380#define XFER_SIZE (1<<7)
381
382#define LB_MEM_ADDR 0x8000c
383#define LB_MEM_DATA 0x80010
384
385#define LB_MEM_ACCESS 0x80014
386#define LB_MEM_HNDSHK (1<<30)
387#define LM_MEM_WRITE (0x7)
388#define LM_MEM_READ (0x3)
389
390#define SDRAM_CTL 0x80018
391#define LB_64_ENB (1<<3)
392#define LB_TWR (1<<2)
393#define LB_TRP (1<<1)
394#define LB_TRAS (1<<0)
395
396#define INT_FIFO 0x8001c
397#define INT_MASK_D (1<<15)
398#define INT_MASK_C (1<<14)
399#define INT_MASK_B (1<<13)
400#define INT_MASK_A (1<<12)
401#define INT_CLEAR_D (1<<11)
402#define INT_CLEAR_C (1<<10)
403#define INT_CLEAR_B (1<<9)
404#define INT_CLEAR_A (1<<8)
405
406#define ABORT_ADDR 0x80020
407
408#define IRQ0_BASE 0x80080
409#define IRQ_BASE(x) (x<<12)
410#define IRQ_MASK ((CONFIG_IRQ_SIZE<<2)-1) /* was 0x3ff */
411#define IRQ_TAIL(x) (((unsigned long)(x)) & IRQ_MASK)
412#define IRQ0_HEAD 0x80084
413#define IRQ_SIZE(x) (x<<22)
414#define IRQ_THRESH(x) (x<<12)
415#define IRQ_HEAD(x) (x<<2)
416/* #define IRQ_PENDING (1) conflict with linux/irq.h */
417#define IRQ0_CNTL 0x80088
418#define IRQ_ADDRSEL(x) (x<<2)
419#define IRQ_INT_A (0<<2)
420#define IRQ_INT_B (1<<2)
421#define IRQ_INT_C (2<<2)
422#define IRQ_INT_D (3<<2)
423#define IRQ_TYPE_ADDR 0x1
424#define IRQ_TYPE_LINE 0x0
425#define IRQ0_DATA 0x8008c
426
427#define IRQ1_BASE 0x80090
428#define IRQ1_HEAD 0x80094
429#define IRQ1_CNTL 0x80098
430#define IRQ1_DATA 0x8009c
431
432#define IRQ2_BASE 0x800a0
433#define IRQ2_HEAD 0x800a4
434#define IRQ2_CNTL 0x800a8
435#define IRQ2_DATA 0x800ac
436
437#define IRQ3_BASE 0x800b0
438#define IRQ3_HEAD 0x800b4
439#define IRQ3_CNTL 0x800b8
440#define IRQ3_DATA 0x800bc
441
442#define GRP_10_MAP 0x800c0
443#define GRP_32_MAP 0x800c4
444#define GRP_54_MAP 0x800c8
445#define GRP_76_MAP 0x800cc
446
447#define G0_RBPS_S 0x80400
448#define G0_RBPS_T 0x80404
449#define RBP_TAIL(x) ((x)<<3)
450#define RBP_MASK(x) ((x)|0x1fff)
451#define G0_RBPS_QI 0x80408
452#define RBP_QSIZE(x) ((x)<<14)
453#define RBP_INT_ENB (1<<13)
454#define RBP_THRESH(x) (x)
455#define G0_RBPS_BS 0x8040c
456#define G0_RBPL_S 0x80410
457#define G0_RBPL_T 0x80414
458#define G0_RBPL_QI 0x80418
459#define G0_RBPL_BS 0x8041c
460
461#define G1_RBPS_S 0x80420
462#define G1_RBPS_T 0x80424
463#define G1_RBPS_QI 0x80428
464#define G1_RBPS_BS 0x8042c
465#define G1_RBPL_S 0x80430
466#define G1_RBPL_T 0x80434
467#define G1_RBPL_QI 0x80438
468#define G1_RBPL_BS 0x8043c
469
470#define G2_RBPS_S 0x80440
471#define G2_RBPS_T 0x80444
472#define G2_RBPS_QI 0x80448
473#define G2_RBPS_BS 0x8044c
474#define G2_RBPL_S 0x80450
475#define G2_RBPL_T 0x80454
476#define G2_RBPL_QI 0x80458
477#define G2_RBPL_BS 0x8045c
478
479#define G3_RBPS_S 0x80460
480#define G3_RBPS_T 0x80464
481#define G3_RBPS_QI 0x80468
482#define G3_RBPS_BS 0x8046c
483#define G3_RBPL_S 0x80470
484#define G3_RBPL_T 0x80474
485#define G3_RBPL_QI 0x80478
486#define G3_RBPL_BS 0x8047c
487
488#define G4_RBPS_S 0x80480
489#define G4_RBPS_T 0x80484
490#define G4_RBPS_QI 0x80488
491#define G4_RBPS_BS 0x8048c
492#define G4_RBPL_S 0x80490
493#define G4_RBPL_T 0x80494
494#define G4_RBPL_QI 0x80498
495#define G4_RBPL_BS 0x8049c
496
497#define G5_RBPS_S 0x804a0
498#define G5_RBPS_T 0x804a4
499#define G5_RBPS_QI 0x804a8
500#define G5_RBPS_BS 0x804ac
501#define G5_RBPL_S 0x804b0
502#define G5_RBPL_T 0x804b4
503#define G5_RBPL_QI 0x804b8
504#define G5_RBPL_BS 0x804bc
505
506#define G6_RBPS_S 0x804c0
507#define G6_RBPS_T 0x804c4
508#define G6_RBPS_QI 0x804c8
509#define G6_RBPS_BS 0x804cc
510#define G6_RBPL_S 0x804d0
511#define G6_RBPL_T 0x804d4
512#define G6_RBPL_QI 0x804d8
513#define G6_RBPL_BS 0x804dc
514
515#define G7_RBPS_S 0x804e0
516#define G7_RBPS_T 0x804e4
517#define G7_RBPS_QI 0x804e8
518#define G7_RBPS_BS 0x804ec
519
520#define G7_RBPL_S 0x804f0
521#define G7_RBPL_T 0x804f4
522#define G7_RBPL_QI 0x804f8
523#define G7_RBPL_BS 0x804fc
524
525#define G0_RBRQ_ST 0x80500
526#define G0_RBRQ_H 0x80504
527#define G0_RBRQ_Q 0x80508
528#define RBRQ_THRESH(x) ((x)<<13)
529#define RBRQ_SIZE(x) (x)
530#define G0_RBRQ_I 0x8050c
531#define RBRQ_TIME(x) ((x)<<8)
532#define RBRQ_COUNT(x) (x)
533
534/* fill in 1 ... 7 later */
535
536#define G0_TBRQ_B_T 0x80600
537#define G0_TBRQ_H 0x80604
538#define G0_TBRQ_S 0x80608
539#define G0_TBRQ_THRESH 0x8060c
540#define TBRQ_THRESH(x) (x)
541
542/* fill in 1 ... 7 later */
543
544#define RH_CONFIG 0x805c0
545#define PHY_INT_ENB (1<<10)
546#define OAM_GID(x) (x<<7)
547#define PTMR_PRE(x) (x)
548
549#define G0_INMQ_S 0x80580
550#define G0_INMQ_L 0x80584
551#define G1_INMQ_S 0x80588
552#define G1_INMQ_L 0x8058c
553#define G2_INMQ_S 0x80590
554#define G2_INMQ_L 0x80594
555#define G3_INMQ_S 0x80598
556#define G3_INMQ_L 0x8059c
557#define G4_INMQ_S 0x805a0
558#define G4_INMQ_L 0x805a4
559#define G5_INMQ_S 0x805a8
560#define G5_INMQ_L 0x805ac
561#define G6_INMQ_S 0x805b0
562#define G6_INMQ_L 0x805b4
563#define G7_INMQ_S 0x805b8
564#define G7_INMQ_L 0x805bc
565
566#define TPDRQ_B_H 0x80680
567#define TPDRQ_T 0x80684
568#define TPDRQ_S 0x80688
569
570#define UBUFF_BA 0x8068c
571
572#define RLBF0_H 0x806c0
573#define RLBF0_T 0x806c4
574#define RLBF1_H 0x806c8
575#define RLBF1_T 0x806cc
576#define RLBC_H 0x806d0
577#define RLBC_T 0x806d4
578#define RLBC_H2 0x806d8
579#define TLBF_H 0x806e0
580#define TLBF_T 0x806e4
581#define RLBF0_C 0x806e8
582#define RLBF1_C 0x806ec
583#define RXTHRSH 0x806f0
584#define LITHRSH 0x806f4
585
586#define LBARB 0x80700
587#define SLICE_X(x) (x<<28)
588#define ARB_RNUM_MAX(x) (x<<23)
589#define TH_PRTY(x) (x<<21)
590#define RH_PRTY(x) (x<<19)
591#define TL_PRTY(x) (x<<17)
592#define RL_PRTY(x) (x<<15)
593#define BUS_MULTI(x) (x<<8)
594#define NET_PREF(x) (x)
595
596#define SDRAMCON 0x80704
597#define BANK_ON (1<<14)
598#define WIDE_DATA (1<<13)
599#define TWR_WAIT (1<<12)
600#define TRP_WAIT (1<<11)
601#define TRAS_WAIT (1<<10)
602#define REF_RATE(x) (x)
603
604#define LBSTAT 0x80708
605
606#define RCC_STAT 0x8070c
607#define RCC_BUSY (1)
608
609#define TCMCONFIG 0x80740
610#define TM_DESL2 (1<<10)
611#define TM_BANK_WAIT(x) (x<<6)
612#define TM_ADD_BANK4(x) (x<<4)
613#define TM_PAR_CHECK(x) (x<<3)
614#define TM_RW_WAIT(x) (x<<2)
615#define TM_SRAM_TYPE(x) (x)
616
617#define TSRB_BA 0x80744
618#define TSRC_BA 0x80748
619#define TMABR_BA 0x8074c
620#define TPD_BA 0x80750
621#define TSRD_BA 0x80758
622
623#define TX_CONFIG 0x80760
624#define DRF_THRESH(x) (x<<22)
625#define TX_UT_MODE(x) (x<<21)
626#define TX_VCI_MASK(x) (x<<17)
627#define LBFREE_CNT(x) (x)
628
629#define TXAAL5_PROTO 0x80764
630#define CPCS_UU(x) (x<<8)
631#define CPI(x) (x)
632
633#define RCMCONFIG 0x80780
634#define RM_DESL2(x) (x<<10)
635#define RM_BANK_WAIT(x) (x<<6)
636#define RM_ADD_BANK(x) (x<<4)
637#define RM_PAR_CHECK(x) (x<<3)
638#define RM_RW_WAIT(x) (x<<2)
639#define RM_SRAM_TYPE(x) (x)
640
641#define RCMRSRB_BA 0x80784
642#define RCMLBM_BA 0x80788
643#define RCMABR_BA 0x8078c
644
645#define RC_CONFIG 0x807c0
646#define UT_RD_DELAY(x) (x<<11)
647#define WRAP_MODE(x) (x<<10)
648#define RC_UT_MODE(x) (x<<9)
649#define RX_ENABLE (1<<8)
650#define RX_VALVP(x) (x<<4)
651#define RX_VALVC(x) (x)
652
653#define MCC 0x807c4
654#define OEC 0x807c8
655#define DCC 0x807cc
656#define CEC 0x807d0
657
658#define HSP_BA 0x807f0
659
660#define LB_CONFIG 0x807f4
661#define LB_SIZE(x) (x)
662
663#define CON_DAT 0x807f8
664#define CON_CTL 0x807fc
665#define CON_CTL_MBOX (2<<30)
666#define CON_CTL_TCM (1<<30)
667#define CON_CTL_RCM (0<<30)
668#define CON_CTL_WRITE (1<<29)
669#define CON_CTL_READ (0<<29)
670#define CON_CTL_BUSY (1<<28)
671#define CON_BYTE_DISABLE_3 (1<<22) /* 24..31 */
672#define CON_BYTE_DISABLE_2 (1<<21) /* 16..23 */
673#define CON_BYTE_DISABLE_1 (1<<20) /* 8..15 */
674#define CON_BYTE_DISABLE_0 (1<<19) /* 0..7 */
675#define CON_CTL_ADDR(x) (x)
676
677#define FRAMER 0x80800 /* to 0x80bfc */
678
679/* 3.3 network controller (internal) mailbox registers */
680
681#define CS_STPER0 0x0
682 /* ... */
683#define CS_STPER31 0x01f
684
685#define CS_STTIM0 0x020
686 /* ... */
687#define CS_STTIM31 0x03f
688
689#define CS_TGRLD0 0x040
690 /* ... */
691#define CS_TGRLD15 0x04f
692
693#define CS_ERTHR0 0x050
694#define CS_ERTHR1 0x051
695#define CS_ERTHR2 0x052
696#define CS_ERTHR3 0x053
697#define CS_ERTHR4 0x054
698#define CS_ERCTL0 0x055
699#define TX_ENABLE (1<<28)
700#define ER_ENABLE (1<<27)
701#define CS_ERCTL1 0x056
702#define CS_ERCTL2 0x057
703#define CS_ERSTAT0 0x058
704#define CS_ERSTAT1 0x059
705
706#define CS_RTCCT 0x060
707#define CS_RTFWC 0x061
708#define CS_RTFWR 0x062
709#define CS_RTFTC 0x063
710#define CS_RTATR 0x064
711
712#define CS_TFBSET 0x070
713#define CS_TFBADD 0x071
714#define CS_TFBSUB 0x072
715#define CS_WCRMAX 0x073
716#define CS_WCRMIN 0x074
717#define CS_WCRINC 0x075
718#define CS_WCRDEC 0x076
719#define CS_WCRCEIL 0x077
720#define CS_BWDCNT 0x078
721
722#define CS_OTPPER 0x080
723#define CS_OTWPER 0x081
724#define CS_OTTLIM 0x082
725#define CS_OTTCNT 0x083
726
727#define CS_HGRRT0 0x090
728 /* ... */
729#define CS_HGRRT7 0x097
730
731#define CS_ORPTRS 0x0a0
732
733#define RXCON_CLOSE 0x100
734
735
736#define RCM_MEM_SIZE 0x10000 /* 1M of 32-bit registers */
737#define TCM_MEM_SIZE 0x20000 /* 2M of 32-bit registers */
738
739/* 2.5 transmit connection memory registers */
740
741#define TSR0_CONN_STATE(x) ((x>>28) & 0x7)
742#define TSR0_USE_WMIN (1<<23)
743#define TSR0_GROUP(x) ((x & 0x7)<<18)
744#define TSR0_ABR (2<<16)
745#define TSR0_UBR (1<<16)
746#define TSR0_CBR (0<<16)
747#define TSR0_PROT (1<<15)
748#define TSR0_AAL0_SDU (2<<12)
749#define TSR0_AAL0 (1<<12)
750#define TSR0_AAL5 (0<<12)
751#define TSR0_HALT_ER (1<<11)
752#define TSR0_MARK_CI (1<<10)
753#define TSR0_MARK_ER (1<<9)
754#define TSR0_UPDATE_GER (1<<8)
755#define TSR0_RC_INDEX(x) (x & 0x1F)
756
757#define TSR1_PCR(x) ((x & 0x7FFF)<<16)
758#define TSR1_MCR(x) (x & 0x7FFF)
759
760#define TSR2_ACR(x) ((x & 0x7FFF)<<16)
761
762#define TSR3_NRM_CNT(x) ((x & 0xFF)<<24)
763#define TSR3_CRM_CNT(x) (x & 0xFFFF)
764
765#define TSR4_FLUSH_CONN (1<<31)
766#define TSR4_SESSION_ENDED (1<<30)
767#define TSR4_CRC10 (1<<28)
768#define TSR4_NULL_CRC10 (1<<27)
769#define TSR4_PROT (1<<26)
770#define TSR4_AAL0_SDU (2<<23)
771#define TSR4_AAL0 (1<<23)
772#define TSR4_AAL5 (0<<23)
773
774#define TSR9_OPEN_CONN (1<<20)
775
776#define TSR11_ICR(x) ((x & 0x7FFF)<<16)
777#define TSR11_TRM(x) ((x & 0x7)<<13)
778#define TSR11_NRM(x) ((x & 0x7)<<10)
779#define TSR11_ADTF(x) (x & 0x3FF)
780
781#define TSR13_RDF(x) ((x & 0xF)<<23)
782#define TSR13_RIF(x) ((x & 0xF)<<19)
783#define TSR13_CDF(x) ((x & 0x7)<<16)
784#define TSR13_CRM(x) (x & 0xFFFF)
785
786#define TSR14_DELETE (1<<31)
787#define TSR14_ABR_CLOSE (1<<16)
788
789/* 2.7.1 per connection receieve state registers */
790
791#define RSR0_START_PDU (1<<10)
792#define RSR0_OPEN_CONN (1<<6)
793#define RSR0_CLOSE_CONN (0<<6)
794#define RSR0_PPD_ENABLE (1<<5)
795#define RSR0_EPD_ENABLE (1<<4)
796#define RSR0_TCP_CKSUM (1<<3)
797#define RSR0_AAL5 (0)
798#define RSR0_AAL0 (1)
799#define RSR0_AAL0_SDU (2)
800#define RSR0_RAWCELL (3)
801#define RSR0_RAWCELL_CRC10 (4)
802
803#define RSR1_AQI_ENABLE (1<<20)
804#define RSR1_RBPL_ONLY (1<<19)
805#define RSR1_GROUP(x) ((x)<<16)
806
807#define RSR4_AQI_ENABLE (1<<30)
808#define RSR4_GROUP(x) ((x)<<27)
809#define RSR4_RBPL_ONLY (1<<26)
810
811/* 2.1.4 transmit packet descriptor */
812
813#define TPD_USERCELL 0x0
814#define TPD_SEGMENT_OAMF5 0x4
815#define TPD_END2END_OAMF5 0x5
816#define TPD_RMCELL 0x6
817#define TPD_CELLTYPE(x) (x<<3)
818#define TPD_EOS (1<<2)
819#define TPD_CLP (1<<1)
820#define TPD_INT (1<<0)
821#define TPD_LST (1<<31)
822
823/* table 4.3 serial eeprom information */
824
825#define PROD_ID 0x08 /* char[] */
826#define PROD_ID_LEN 30
827#define HW_REV 0x26 /* char[] */
828#define M_SN 0x3a /* integer */
829#define MEDIA 0x3e /* integer */
830#define HE155MM 0x26
Chas Williams059e3772008-06-16 17:17:31 -0700831#define HE622MM 0x27
832#define HE155SM 0x46
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833#define HE622SM 0x47
834#define MAC_ADDR 0x42 /* char[] */
835
836#define CS_LOW 0x0
837#define CS_HIGH ID_CS /* HOST_CNTL_ID_PROM_SEL */
838#define CLK_LOW 0x0
839#define CLK_HIGH ID_CLOCK /* HOST_CNTL_ID_PROM_CLOCK */
840#define SI_HIGH ID_DIN /* HOST_CNTL_ID_PROM_DATA_IN */
841#define EEPROM_DELAY 400 /* microseconds */
842
843#endif /* _HE_H_ */