blob: 68b31f7c290b6942c636fb38f44fc0489237a1b9 [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +010019/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010045#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000046#include <linux/clk.h>
47#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000048#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070049#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000050#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070051#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000053#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070054#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070056#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020057#include <linux/mod_devicetable.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000058#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000059#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010060#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000061#include <linux/pm_runtime.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000062#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040063#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070064
65#define DRIVER_NAME "sh_mmcif"
66#define DRIVER_VERSION "2010-04-28"
67
Yusuke Godafdc50a92010-05-26 14:41:59 -070068/* CE_CMD_SET */
69#define CMD_MASK 0x3f000000
70#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
71#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
72#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
73#define CMD_SET_RBSY (1 << 21) /* R1b */
74#define CMD_SET_CCSEN (1 << 20)
75#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
76#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
77#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
78#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
79#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
80#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
81#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
82#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
83#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
84#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
85#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
86#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
87#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
88#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
89#define CMD_SET_CCSH (1 << 5)
90#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
91#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
92#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
93
94/* CE_CMD_CTRL */
95#define CMD_CTRL_BREAK (1 << 0)
96
97/* CE_BLOCK_SET */
98#define BLOCK_SIZE_MASK 0x0000ffff
99
Yusuke Godafdc50a92010-05-26 14:41:59 -0700100/* CE_INT */
101#define INT_CCSDE (1 << 29)
102#define INT_CMD12DRE (1 << 26)
103#define INT_CMD12RBE (1 << 25)
104#define INT_CMD12CRE (1 << 24)
105#define INT_DTRANE (1 << 23)
106#define INT_BUFRE (1 << 22)
107#define INT_BUFWEN (1 << 21)
108#define INT_BUFREN (1 << 20)
109#define INT_CCSRCV (1 << 19)
110#define INT_RBSYE (1 << 17)
111#define INT_CRSPE (1 << 16)
112#define INT_CMDVIO (1 << 15)
113#define INT_BUFVIO (1 << 14)
114#define INT_WDATERR (1 << 11)
115#define INT_RDATERR (1 << 10)
116#define INT_RIDXERR (1 << 9)
117#define INT_RSPERR (1 << 8)
118#define INT_CCSTO (1 << 5)
119#define INT_CRCSTO (1 << 4)
120#define INT_WDATTO (1 << 3)
121#define INT_RDATTO (1 << 2)
122#define INT_RBSYTO (1 << 1)
123#define INT_RSPTO (1 << 0)
124#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
125 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
126 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
127 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
128
129/* CE_INT_MASK */
130#define MASK_ALL 0x00000000
131#define MASK_MCCSDE (1 << 29)
132#define MASK_MCMD12DRE (1 << 26)
133#define MASK_MCMD12RBE (1 << 25)
134#define MASK_MCMD12CRE (1 << 24)
135#define MASK_MDTRANE (1 << 23)
136#define MASK_MBUFRE (1 << 22)
137#define MASK_MBUFWEN (1 << 21)
138#define MASK_MBUFREN (1 << 20)
139#define MASK_MCCSRCV (1 << 19)
140#define MASK_MRBSYE (1 << 17)
141#define MASK_MCRSPE (1 << 16)
142#define MASK_MCMDVIO (1 << 15)
143#define MASK_MBUFVIO (1 << 14)
144#define MASK_MWDATERR (1 << 11)
145#define MASK_MRDATERR (1 << 10)
146#define MASK_MRIDXERR (1 << 9)
147#define MASK_MRSPERR (1 << 8)
148#define MASK_MCCSTO (1 << 5)
149#define MASK_MCRCSTO (1 << 4)
150#define MASK_MWDATTO (1 << 3)
151#define MASK_MRDATTO (1 << 2)
152#define MASK_MRBSYTO (1 << 1)
153#define MASK_MRSPTO (1 << 0)
154
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100155#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
156 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
157 MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO | \
158 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
159
Yusuke Godafdc50a92010-05-26 14:41:59 -0700160/* CE_HOST_STS1 */
161#define STS1_CMDSEQ (1 << 31)
162
163/* CE_HOST_STS2 */
164#define STS2_CRCSTE (1 << 31)
165#define STS2_CRC16E (1 << 30)
166#define STS2_AC12CRCE (1 << 29)
167#define STS2_RSPCRC7E (1 << 28)
168#define STS2_CRCSTEBE (1 << 27)
169#define STS2_RDATEBE (1 << 26)
170#define STS2_AC12REBE (1 << 25)
171#define STS2_RSPEBE (1 << 24)
172#define STS2_AC12IDXE (1 << 23)
173#define STS2_RSPIDXE (1 << 22)
174#define STS2_CCSTO (1 << 15)
175#define STS2_RDATTO (1 << 14)
176#define STS2_DATBSYTO (1 << 13)
177#define STS2_CRCSTTO (1 << 12)
178#define STS2_AC12BSYTO (1 << 11)
179#define STS2_RSPBSYTO (1 << 10)
180#define STS2_AC12RSPTO (1 << 9)
181#define STS2_RSPTO (1 << 8)
182#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
183 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
184#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
185 STS2_DATBSYTO | STS2_CRCSTTO | \
186 STS2_AC12BSYTO | STS2_RSPBSYTO | \
187 STS2_AC12RSPTO | STS2_RSPTO)
188
Yusuke Godafdc50a92010-05-26 14:41:59 -0700189#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
190#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
191#define CLKDEV_INIT 400000 /* 400 KHz */
192
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000193enum mmcif_state {
194 STATE_IDLE,
195 STATE_REQUEST,
196 STATE_IOS,
197};
198
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100199enum mmcif_wait_for {
200 MMCIF_WAIT_FOR_REQUEST,
201 MMCIF_WAIT_FOR_CMD,
202 MMCIF_WAIT_FOR_MREAD,
203 MMCIF_WAIT_FOR_MWRITE,
204 MMCIF_WAIT_FOR_READ,
205 MMCIF_WAIT_FOR_WRITE,
206 MMCIF_WAIT_FOR_READ_END,
207 MMCIF_WAIT_FOR_WRITE_END,
208 MMCIF_WAIT_FOR_STOP,
209};
210
Yusuke Godafdc50a92010-05-26 14:41:59 -0700211struct sh_mmcif_host {
212 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100213 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700214 struct platform_device *pd;
Guennadi Liakhovetski714c4a62011-08-30 18:26:39 +0200215 struct sh_dmae_slave dma_slave_tx;
216 struct sh_dmae_slave dma_slave_rx;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700217 struct clk *hclk;
218 unsigned int clk;
219 int bus_width;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000220 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100221 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700222 long timeout;
223 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100224 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100225 spinlock_t lock; /* protect sh_mmcif_host::state */
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000226 enum mmcif_state state;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100227 enum mmcif_wait_for wait_for;
228 struct delayed_work timeout_work;
229 size_t blocksize;
230 int sg_idx;
231 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000232 bool power;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200233 bool card_present;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700234
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000235 /* DMA support */
236 struct dma_chan *chan_rx;
237 struct dma_chan *chan_tx;
238 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100239 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000240};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700241
242static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
243 unsigned int reg, u32 val)
244{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000245 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700246}
247
248static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
249 unsigned int reg, u32 val)
250{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000251 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700252}
253
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000254static void mmcif_dma_complete(void *arg)
255{
256 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500257 struct mmc_data *data = host->mrq->data;
258
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000259 dev_dbg(&host->pd->dev, "Command completed\n");
260
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500261 if (WARN(!data, "%s: NULL data in DMA completion!\n",
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000262 dev_name(&host->pd->dev)))
263 return;
264
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500265 if (data->flags & MMC_DATA_READ)
Linus Walleij1ed828d2011-02-10 16:09:29 +0100266 dma_unmap_sg(host->chan_rx->device->dev,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500267 data->sg, data->sg_len,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000268 DMA_FROM_DEVICE);
269 else
Linus Walleij1ed828d2011-02-10 16:09:29 +0100270 dma_unmap_sg(host->chan_tx->device->dev,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500271 data->sg, data->sg_len,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000272 DMA_TO_DEVICE);
273
274 complete(&host->dma_complete);
275}
276
277static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
278{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500279 struct mmc_data *data = host->mrq->data;
280 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000281 struct dma_async_tx_descriptor *desc = NULL;
282 struct dma_chan *chan = host->chan_rx;
283 dma_cookie_t cookie = -EINVAL;
284 int ret;
285
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500286 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100287 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000288 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100289 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500290 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530291 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000292 }
293
294 if (desc) {
295 desc->callback = mmcif_dma_complete;
296 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100297 cookie = dmaengine_submit(desc);
298 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
299 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000300 }
301 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500302 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000303
304 if (!desc) {
305 /* DMA failed, fall back to PIO */
306 if (ret >= 0)
307 ret = -EIO;
308 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100309 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000310 dma_release_channel(chan);
311 /* Free the Tx channel too */
312 chan = host->chan_tx;
313 if (chan) {
314 host->chan_tx = NULL;
315 dma_release_channel(chan);
316 }
317 dev_warn(&host->pd->dev,
318 "DMA failed: %d, falling back to PIO\n", ret);
319 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
320 }
321
322 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500323 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000324}
325
326static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
327{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500328 struct mmc_data *data = host->mrq->data;
329 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000330 struct dma_async_tx_descriptor *desc = NULL;
331 struct dma_chan *chan = host->chan_tx;
332 dma_cookie_t cookie = -EINVAL;
333 int ret;
334
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500335 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100336 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000337 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100338 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500339 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530340 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000341 }
342
343 if (desc) {
344 desc->callback = mmcif_dma_complete;
345 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100346 cookie = dmaengine_submit(desc);
347 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
348 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000349 }
350 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500351 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000352
353 if (!desc) {
354 /* DMA failed, fall back to PIO */
355 if (ret >= 0)
356 ret = -EIO;
357 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100358 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000359 dma_release_channel(chan);
360 /* Free the Rx channel too */
361 chan = host->chan_rx;
362 if (chan) {
363 host->chan_rx = NULL;
364 dma_release_channel(chan);
365 }
366 dev_warn(&host->pd->dev,
367 "DMA failed: %d, falling back to PIO\n", ret);
368 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
369 }
370
371 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
372 desc, cookie);
373}
374
375static bool sh_mmcif_filter(struct dma_chan *chan, void *arg)
376{
377 dev_dbg(chan->device->dev, "%s: slave data %p\n", __func__, arg);
378 chan->private = arg;
379 return true;
380}
381
382static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
383 struct sh_mmcif_plat_data *pdata)
384{
Guennadi Liakhovetski714c4a62011-08-30 18:26:39 +0200385 struct sh_dmae_slave *tx, *rx;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100386 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000387
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200388 if (!pdata)
389 return;
390
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000391 /* We can only either use DMA for both Tx and Rx or not use it at all */
392 if (pdata->dma) {
Guennadi Liakhovetski714c4a62011-08-30 18:26:39 +0200393 dev_warn(&host->pd->dev,
394 "Update your platform to use embedded DMA slave IDs\n");
395 tx = &pdata->dma->chan_priv_tx;
396 rx = &pdata->dma->chan_priv_rx;
397 } else {
398 tx = &host->dma_slave_tx;
399 tx->slave_id = pdata->slave_id_tx;
400 rx = &host->dma_slave_rx;
401 rx->slave_id = pdata->slave_id_rx;
402 }
403 if (tx->slave_id > 0 && rx->slave_id > 0) {
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000404 dma_cap_mask_t mask;
405
406 dma_cap_zero(mask);
407 dma_cap_set(DMA_SLAVE, mask);
408
Guennadi Liakhovetski714c4a62011-08-30 18:26:39 +0200409 host->chan_tx = dma_request_channel(mask, sh_mmcif_filter, tx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000410 dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
411 host->chan_tx);
412
413 if (!host->chan_tx)
414 return;
415
Guennadi Liakhovetski714c4a62011-08-30 18:26:39 +0200416 host->chan_rx = dma_request_channel(mask, sh_mmcif_filter, rx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000417 dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
418 host->chan_rx);
419
420 if (!host->chan_rx) {
421 dma_release_channel(host->chan_tx);
422 host->chan_tx = NULL;
423 return;
424 }
425
426 init_completion(&host->dma_complete);
427 }
428}
429
430static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
431{
432 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
433 /* Descriptors are freed automatically */
434 if (host->chan_tx) {
435 struct dma_chan *chan = host->chan_tx;
436 host->chan_tx = NULL;
437 dma_release_channel(chan);
438 }
439 if (host->chan_rx) {
440 struct dma_chan *chan = host->chan_rx;
441 host->chan_rx = NULL;
442 dma_release_channel(chan);
443 }
444
Linus Walleijf38f94c2011-02-10 16:09:50 +0100445 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000446}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700447
448static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
449{
450 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200451 bool sup_pclk = p ? p->sup_pclk : false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700452
453 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
454 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
455
456 if (!clk)
457 return;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200458 if (sup_pclk && clk == host->clk)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700459 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
460 else
461 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
Simon Hormanf9388252012-03-28 18:01:09 +0900462 ((fls(DIV_ROUND_UP(host->clk,
463 clk) - 1) - 1) << 16));
Yusuke Godafdc50a92010-05-26 14:41:59 -0700464
465 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
466}
467
468static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
469{
470 u32 tmp;
471
Magnus Damm487d9fc2010-05-18 14:42:51 +0000472 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700473
Magnus Damm487d9fc2010-05-18 14:42:51 +0000474 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
475 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700476 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
477 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
478 /* byte swap on */
479 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
480}
481
482static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
483{
484 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100485 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700486
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000487 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700488
Magnus Damm487d9fc2010-05-18 14:42:51 +0000489 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
490 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000491 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
492 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700493
494 if (state1 & STS1_CMDSEQ) {
495 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
496 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100497 for (timeout = 10000000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000498 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100499 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700500 break;
501 mdelay(1);
502 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100503 if (!timeout) {
504 dev_err(&host->pd->dev,
505 "Forced end of command sequence timeout err\n");
506 return -EIO;
507 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700508 sh_mmcif_sync_reset(host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000509 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700510 return -EIO;
511 }
512
513 if (state2 & STS2_CRC_ERR) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100514 dev_dbg(&host->pd->dev, ": CRC error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700515 ret = -EIO;
516 } else if (state2 & STS2_TIMEOUT_ERR) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100517 dev_dbg(&host->pd->dev, ": Timeout\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700518 ret = -ETIMEDOUT;
519 } else {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100520 dev_dbg(&host->pd->dev, ": End/Index error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700521 ret = -EIO;
522 }
523 return ret;
524}
525
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100526static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700527{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100528 struct mmc_data *data = host->mrq->data;
529
530 host->sg_blkidx += host->blocksize;
531
532 /* data->sg->length must be a multiple of host->blocksize? */
533 BUG_ON(host->sg_blkidx > data->sg->length);
534
535 if (host->sg_blkidx == data->sg->length) {
536 host->sg_blkidx = 0;
537 if (++host->sg_idx < data->sg_len)
538 host->pio_ptr = sg_virt(++data->sg);
539 } else {
540 host->pio_ptr = p;
541 }
542
543 if (host->sg_idx == data->sg_len)
544 return false;
545
546 return true;
547}
548
549static void sh_mmcif_single_read(struct sh_mmcif_host *host,
550 struct mmc_request *mrq)
551{
552 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
553 BLOCK_SIZE_MASK) + 3;
554
555 host->wait_for = MMCIF_WAIT_FOR_READ;
556 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700557
Yusuke Godafdc50a92010-05-26 14:41:59 -0700558 /* buf read enable */
559 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100560}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700561
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100562static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
563{
564 struct mmc_data *data = host->mrq->data;
565 u32 *p = sg_virt(data->sg);
566 int i;
567
568 if (host->sd_error) {
569 data->error = sh_mmcif_error_manage(host);
570 return false;
571 }
572
573 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000574 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700575
576 /* buffer read end */
577 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100578 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700579
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100580 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700581}
582
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100583static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
584 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700585{
586 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700587
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100588 if (!data->sg_len || !data->sg->length)
589 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700590
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100591 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
592 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700593
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100594 host->wait_for = MMCIF_WAIT_FOR_MREAD;
595 host->sg_idx = 0;
596 host->sg_blkidx = 0;
597 host->pio_ptr = sg_virt(data->sg);
598 schedule_delayed_work(&host->timeout_work, host->timeout);
599 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
600}
601
602static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
603{
604 struct mmc_data *data = host->mrq->data;
605 u32 *p = host->pio_ptr;
606 int i;
607
608 if (host->sd_error) {
609 data->error = sh_mmcif_error_manage(host);
610 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700611 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100612
613 BUG_ON(!data->sg->length);
614
615 for (i = 0; i < host->blocksize / 4; i++)
616 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
617
618 if (!sh_mmcif_next_block(host, p))
619 return false;
620
621 schedule_delayed_work(&host->timeout_work, host->timeout);
622 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
623
624 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700625}
626
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100627static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700628 struct mmc_request *mrq)
629{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100630 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
631 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700632
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100633 host->wait_for = MMCIF_WAIT_FOR_WRITE;
634 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700635
636 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100637 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
638}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700639
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100640static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
641{
642 struct mmc_data *data = host->mrq->data;
643 u32 *p = sg_virt(data->sg);
644 int i;
645
646 if (host->sd_error) {
647 data->error = sh_mmcif_error_manage(host);
648 return false;
649 }
650
651 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000652 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700653
654 /* buffer write end */
655 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100656 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700657
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100658 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700659}
660
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100661static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
662 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700663{
664 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700665
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100666 if (!data->sg_len || !data->sg->length)
667 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700668
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100669 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
670 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700671
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100672 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
673 host->sg_idx = 0;
674 host->sg_blkidx = 0;
675 host->pio_ptr = sg_virt(data->sg);
676 schedule_delayed_work(&host->timeout_work, host->timeout);
677 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
678}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700679
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100680static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
681{
682 struct mmc_data *data = host->mrq->data;
683 u32 *p = host->pio_ptr;
684 int i;
685
686 if (host->sd_error) {
687 data->error = sh_mmcif_error_manage(host);
688 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700689 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100690
691 BUG_ON(!data->sg->length);
692
693 for (i = 0; i < host->blocksize / 4; i++)
694 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
695
696 if (!sh_mmcif_next_block(host, p))
697 return false;
698
699 schedule_delayed_work(&host->timeout_work, host->timeout);
700 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
701
702 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700703}
704
705static void sh_mmcif_get_response(struct sh_mmcif_host *host,
706 struct mmc_command *cmd)
707{
708 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000709 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
710 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
711 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
712 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700713 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000714 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700715}
716
717static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
718 struct mmc_command *cmd)
719{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000720 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700721}
722
723static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500724 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700725{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500726 struct mmc_data *data = mrq->data;
727 struct mmc_command *cmd = mrq->cmd;
728 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700729 u32 tmp = 0;
730
731 /* Response Type check */
732 switch (mmc_resp_type(cmd)) {
733 case MMC_RSP_NONE:
734 tmp |= CMD_SET_RTYP_NO;
735 break;
736 case MMC_RSP_R1:
737 case MMC_RSP_R1B:
738 case MMC_RSP_R3:
739 tmp |= CMD_SET_RTYP_6B;
740 break;
741 case MMC_RSP_R2:
742 tmp |= CMD_SET_RTYP_17B;
743 break;
744 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000745 dev_err(&host->pd->dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700746 break;
747 }
748 switch (opc) {
749 /* RBSY */
750 case MMC_SWITCH:
751 case MMC_STOP_TRANSMISSION:
752 case MMC_SET_WRITE_PROT:
753 case MMC_CLR_WRITE_PROT:
754 case MMC_ERASE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700755 tmp |= CMD_SET_RBSY;
756 break;
757 }
758 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500759 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700760 tmp |= CMD_SET_WDAT;
761 switch (host->bus_width) {
762 case MMC_BUS_WIDTH_1:
763 tmp |= CMD_SET_DATW_1;
764 break;
765 case MMC_BUS_WIDTH_4:
766 tmp |= CMD_SET_DATW_4;
767 break;
768 case MMC_BUS_WIDTH_8:
769 tmp |= CMD_SET_DATW_8;
770 break;
771 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000772 dev_err(&host->pd->dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700773 break;
774 }
775 }
776 /* DWEN */
777 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
778 tmp |= CMD_SET_DWEN;
779 /* CMLTE/CMD12EN */
780 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
781 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
782 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500783 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700784 }
785 /* RIDXC[1:0] check bits */
786 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
787 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
788 tmp |= CMD_SET_RIDXC_BITS;
789 /* RCRC7C[1:0] check bits */
790 if (opc == MMC_SEND_OP_COND)
791 tmp |= CMD_SET_CRC7C_BITS;
792 /* RCRC7C[1:0] internal CRC7 */
793 if (opc == MMC_ALL_SEND_CID ||
794 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
795 tmp |= CMD_SET_CRC7C_INTERNAL;
796
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500797 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700798}
799
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000800static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100801 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700802{
Yusuke Godafdc50a92010-05-26 14:41:59 -0700803 switch (opc) {
804 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100805 sh_mmcif_multi_read(host, mrq);
806 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700807 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100808 sh_mmcif_multi_write(host, mrq);
809 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700810 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100811 sh_mmcif_single_write(host, mrq);
812 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700813 case MMC_READ_SINGLE_BLOCK:
814 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100815 sh_mmcif_single_read(host, mrq);
816 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700817 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000818 dev_err(&host->pd->dev, "UNSUPPORTED CMD = d'%08d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100819 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700820 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700821}
822
823static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100824 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700825{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100826 struct mmc_command *cmd = mrq->cmd;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100827 u32 opc = cmd->opcode;
828 u32 mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700829
Yusuke Godafdc50a92010-05-26 14:41:59 -0700830 switch (opc) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100831 /* response busy check */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700832 case MMC_SWITCH:
833 case MMC_STOP_TRANSMISSION:
834 case MMC_SET_WRITE_PROT:
835 case MMC_CLR_WRITE_PROT:
836 case MMC_ERASE:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100837 mask = MASK_START_CMD | MASK_MRBSYE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700838 break;
839 default:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100840 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700841 break;
842 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700843
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500844 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000845 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
846 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
847 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700848 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500849 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700850
Magnus Damm487d9fc2010-05-18 14:42:51 +0000851 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
852 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700853 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000854 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700855 /* set cmd */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000856 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700857
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100858 host->wait_for = MMCIF_WAIT_FOR_CMD;
859 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700860}
861
862static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100863 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700864{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500865 switch (mrq->cmd->opcode) {
866 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700867 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500868 break;
869 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700870 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500871 break;
872 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000873 dev_err(&host->pd->dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500874 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700875 return;
876 }
877
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100878 host->wait_for = MMCIF_WAIT_FOR_STOP;
879 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700880}
881
882static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
883{
884 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000885 unsigned long flags;
886
887 spin_lock_irqsave(&host->lock, flags);
888 if (host->state != STATE_IDLE) {
889 spin_unlock_irqrestore(&host->lock, flags);
890 mrq->cmd->error = -EAGAIN;
891 mmc_request_done(mmc, mrq);
892 return;
893 }
894
895 host->state = STATE_REQUEST;
896 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700897
898 switch (mrq->cmd->opcode) {
899 /* MMCIF does not support SD/SDIO command */
Laurent Pinchart7541ca92012-06-12 22:56:09 +0200900 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
901 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
902 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
903 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700904 case MMC_APP_CMD:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000905 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700906 mrq->cmd->error = -ETIMEDOUT;
907 mmc_request_done(mmc, mrq);
908 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700909 default:
910 break;
911 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700912
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100913 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100914
915 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700916}
917
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200918static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
919{
920 int ret = clk_enable(host->hclk);
921
922 if (!ret) {
923 host->clk = clk_get_rate(host->hclk);
924 host->mmc->f_max = host->clk / 2;
925 host->mmc->f_min = host->clk / 512;
926 }
927
928 return ret;
929}
930
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200931static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
932{
933 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
934 struct mmc_host *mmc = host->mmc;
935
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200936 if (pd && pd->set_pwr)
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200937 pd->set_pwr(host->pd, ios->power_mode != MMC_POWER_OFF);
938 if (!IS_ERR(mmc->supply.vmmc))
939 /* Errors ignored... */
940 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
941 ios->power_mode ? ios->vdd : 0);
942}
943
Yusuke Godafdc50a92010-05-26 14:41:59 -0700944static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
945{
946 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000947 unsigned long flags;
948
949 spin_lock_irqsave(&host->lock, flags);
950 if (host->state != STATE_IDLE) {
951 spin_unlock_irqrestore(&host->lock, flags);
952 return;
953 }
954
955 host->state = STATE_IOS;
956 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700957
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100958 if (ios->power_mode == MMC_POWER_UP) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200959 if (!host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000960 /* See if we also get DMA */
961 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200962 host->card_present = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000963 }
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200964 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100965 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
966 /* clock stop */
967 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000968 if (ios->power_mode == MMC_POWER_OFF) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200969 if (host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000970 sh_mmcif_release_dma(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200971 host->card_present = false;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000972 }
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200973 }
974 if (host->power) {
975 pm_runtime_put(&host->pd->dev);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +0200976 clk_disable(host->hclk);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200977 host->power = false;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200978 if (ios->power_mode == MMC_POWER_OFF)
979 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000980 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000981 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100982 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700983 }
984
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200985 if (ios->clock) {
986 if (!host->power) {
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200987 sh_mmcif_clk_update(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200988 pm_runtime_get_sync(&host->pd->dev);
989 host->power = true;
990 sh_mmcif_sync_reset(host);
991 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700992 sh_mmcif_clock_control(host, ios->clock);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200993 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700994
995 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000996 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700997}
998
Arnd Hannemann777271d2010-08-24 17:27:01 +0200999static int sh_mmcif_get_cd(struct mmc_host *mmc)
1000{
1001 struct sh_mmcif_host *host = mmc_priv(mmc);
1002 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
1003
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001004 if (!p || !p->get_cd)
Arnd Hannemann777271d2010-08-24 17:27:01 +02001005 return -ENOSYS;
1006 else
1007 return p->get_cd(host->pd);
1008}
1009
Yusuke Godafdc50a92010-05-26 14:41:59 -07001010static struct mmc_host_ops sh_mmcif_ops = {
1011 .request = sh_mmcif_request,
1012 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +02001013 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001014};
1015
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001016static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1017{
1018 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001019 struct mmc_data *data = host->mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001020 long time;
1021
1022 if (host->sd_error) {
1023 switch (cmd->opcode) {
1024 case MMC_ALL_SEND_CID:
1025 case MMC_SELECT_CARD:
1026 case MMC_APP_CMD:
1027 cmd->error = -ETIMEDOUT;
1028 host->sd_error = false;
1029 break;
1030 default:
1031 cmd->error = sh_mmcif_error_manage(host);
1032 dev_dbg(&host->pd->dev, "Cmd(d'%d) error %d\n",
1033 cmd->opcode, cmd->error);
1034 break;
1035 }
1036 return false;
1037 }
1038 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1039 cmd->error = 0;
1040 return false;
1041 }
1042
1043 sh_mmcif_get_response(host, cmd);
1044
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001045 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001046 return false;
1047
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001048 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001049 if (host->chan_rx)
1050 sh_mmcif_start_dma_rx(host);
1051 } else {
1052 if (host->chan_tx)
1053 sh_mmcif_start_dma_tx(host);
1054 }
1055
1056 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001057 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
1058 if (!data->error)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001059 return true;
1060 return false;
1061 }
1062
1063 /* Running in the IRQ thread, can sleep */
1064 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1065 host->timeout);
1066 if (host->sd_error) {
1067 dev_err(host->mmc->parent,
1068 "Error IRQ while waiting for DMA completion!\n");
1069 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001070 if (data->flags & MMC_DATA_READ)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001071 dmaengine_terminate_all(host->chan_rx);
1072 else
1073 dmaengine_terminate_all(host->chan_tx);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001074 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001075 } else if (!time) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001076 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001077 } else if (time < 0) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001078 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001079 }
1080 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1081 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1082 host->dma_active = false;
1083
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001084 if (data->error)
1085 data->bytes_xfered = 0;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001086
1087 return false;
1088}
1089
1090static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1091{
1092 struct sh_mmcif_host *host = dev_id;
1093 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001094 struct mmc_data *data = mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001095
1096 cancel_delayed_work_sync(&host->timeout_work);
1097
1098 /*
1099 * All handlers return true, if processing continues, and false, if the
1100 * request has to be completed - successfully or not
1101 */
1102 switch (host->wait_for) {
1103 case MMCIF_WAIT_FOR_REQUEST:
1104 /* We're too late, the timeout has already kicked in */
1105 return IRQ_HANDLED;
1106 case MMCIF_WAIT_FOR_CMD:
1107 if (sh_mmcif_end_cmd(host))
1108 /* Wait for data */
1109 return IRQ_HANDLED;
1110 break;
1111 case MMCIF_WAIT_FOR_MREAD:
1112 if (sh_mmcif_mread_block(host))
1113 /* Wait for more data */
1114 return IRQ_HANDLED;
1115 break;
1116 case MMCIF_WAIT_FOR_READ:
1117 if (sh_mmcif_read_block(host))
1118 /* Wait for data end */
1119 return IRQ_HANDLED;
1120 break;
1121 case MMCIF_WAIT_FOR_MWRITE:
1122 if (sh_mmcif_mwrite_block(host))
1123 /* Wait data to write */
1124 return IRQ_HANDLED;
1125 break;
1126 case MMCIF_WAIT_FOR_WRITE:
1127 if (sh_mmcif_write_block(host))
1128 /* Wait for data end */
1129 return IRQ_HANDLED;
1130 break;
1131 case MMCIF_WAIT_FOR_STOP:
1132 if (host->sd_error) {
1133 mrq->stop->error = sh_mmcif_error_manage(host);
1134 break;
1135 }
1136 sh_mmcif_get_cmd12response(host, mrq->stop);
1137 mrq->stop->error = 0;
1138 break;
1139 case MMCIF_WAIT_FOR_READ_END:
1140 case MMCIF_WAIT_FOR_WRITE_END:
1141 if (host->sd_error)
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001142 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001143 break;
1144 default:
1145 BUG();
1146 }
1147
1148 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001149 if (!mrq->cmd->error && data && !data->error)
1150 data->bytes_xfered =
1151 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001152
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001153 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001154 sh_mmcif_stop_cmd(host, mrq);
1155 if (!mrq->stop->error)
1156 return IRQ_HANDLED;
1157 }
1158 }
1159
1160 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1161 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001162 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001163 mmc_request_done(host->mmc, mrq);
1164
1165 return IRQ_HANDLED;
1166}
1167
Yusuke Godafdc50a92010-05-26 14:41:59 -07001168static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1169{
1170 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001171 u32 state;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001172 int err = 0;
1173
Magnus Damm487d9fc2010-05-18 14:42:51 +00001174 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001175
Guennadi Liakhovetski8a8284a2011-12-14 19:31:51 +01001176 if (state & INT_ERR_STS) {
1177 /* error interrupts - process first */
1178 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
1179 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1180 err = 1;
1181 } else if (state & INT_RBSYE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001182 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
1183 ~(INT_RBSYE | INT_CRSPE));
Yusuke Godafdc50a92010-05-26 14:41:59 -07001184 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MRBSYE);
1185 } else if (state & INT_CRSPE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001186 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_CRSPE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001187 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCRSPE);
1188 } else if (state & INT_BUFREN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001189 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFREN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001190 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
1191 } else if (state & INT_BUFWEN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001192 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFWEN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001193 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
1194 } else if (state & INT_CMD12DRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001195 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001196 ~(INT_CMD12DRE | INT_CMD12RBE |
1197 INT_CMD12CRE | INT_BUFRE));
1198 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
1199 } else if (state & INT_BUFRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001200 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFRE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001201 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
1202 } else if (state & INT_DTRANE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001203 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_DTRANE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001204 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
1205 } else if (state & INT_CMD12RBE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001206 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001207 ~(INT_CMD12RBE | INT_CMD12CRE));
1208 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001209 } else {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001210 dev_dbg(&host->pd->dev, "Unsupported interrupt: 0x%x\n", state);
Magnus Damm487d9fc2010-05-18 14:42:51 +00001211 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001212 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1213 err = 1;
1214 }
1215 if (err) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001216 host->sd_error = true;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001217 dev_dbg(&host->pd->dev, "int err state = %08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001218 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001219 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
1220 if (!host->dma_active)
1221 return IRQ_WAKE_THREAD;
1222 else if (host->sd_error)
1223 mmcif_dma_complete(host);
1224 } else {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001225 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001226 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001227
1228 return IRQ_HANDLED;
1229}
1230
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001231static void mmcif_timeout_work(struct work_struct *work)
1232{
1233 struct delayed_work *d = container_of(work, struct delayed_work, work);
1234 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1235 struct mmc_request *mrq = host->mrq;
1236
1237 if (host->dying)
1238 /* Don't run after mmc_remove_host() */
1239 return;
1240
1241 /*
1242 * Handle races with cancel_delayed_work(), unless
1243 * cancel_delayed_work_sync() is used
1244 */
1245 switch (host->wait_for) {
1246 case MMCIF_WAIT_FOR_CMD:
1247 mrq->cmd->error = sh_mmcif_error_manage(host);
1248 break;
1249 case MMCIF_WAIT_FOR_STOP:
1250 mrq->stop->error = sh_mmcif_error_manage(host);
1251 break;
1252 case MMCIF_WAIT_FOR_MREAD:
1253 case MMCIF_WAIT_FOR_MWRITE:
1254 case MMCIF_WAIT_FOR_READ:
1255 case MMCIF_WAIT_FOR_WRITE:
1256 case MMCIF_WAIT_FOR_READ_END:
1257 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001258 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001259 break;
1260 default:
1261 BUG();
1262 }
1263
1264 host->state = STATE_IDLE;
1265 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001266 host->mrq = NULL;
1267 mmc_request_done(host->mmc, mrq);
1268}
1269
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001270static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1271{
1272 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1273 struct mmc_host *mmc = host->mmc;
1274
1275 mmc_regulator_get_supply(mmc);
1276
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001277 if (!pd)
1278 return;
1279
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001280 if (!mmc->ocr_avail)
1281 mmc->ocr_avail = pd->ocr;
1282 else if (pd->ocr)
1283 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1284}
1285
Yusuke Godafdc50a92010-05-26 14:41:59 -07001286static int __devinit sh_mmcif_probe(struct platform_device *pdev)
1287{
1288 int ret = 0, irq[2];
1289 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001290 struct sh_mmcif_host *host;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001291 struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001292 struct resource *res;
1293 void __iomem *reg;
1294 char clk_name[8];
1295
1296 irq[0] = platform_get_irq(pdev, 0);
1297 irq[1] = platform_get_irq(pdev, 1);
1298 if (irq[0] < 0 || irq[1] < 0) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001299 dev_err(&pdev->dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001300 return -ENXIO;
1301 }
1302 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1303 if (!res) {
1304 dev_err(&pdev->dev, "platform_get_resource error.\n");
1305 return -ENXIO;
1306 }
1307 reg = ioremap(res->start, resource_size(res));
1308 if (!reg) {
1309 dev_err(&pdev->dev, "ioremap error.\n");
1310 return -ENOMEM;
1311 }
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001312
Yusuke Godafdc50a92010-05-26 14:41:59 -07001313 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
1314 if (!mmc) {
1315 ret = -ENOMEM;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001316 goto ealloch;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001317 }
1318 host = mmc_priv(mmc);
1319 host->mmc = mmc;
1320 host->addr = reg;
1321 host->timeout = 1000;
1322
Yusuke Godafdc50a92010-05-26 14:41:59 -07001323 host->pd = pdev;
1324
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001325 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001326
1327 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001328 sh_mmcif_init_ocr(host);
1329
Yusuke Godafdc50a92010-05-26 14:41:59 -07001330 mmc->caps = MMC_CAP_MMC_HIGHSPEED;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001331 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001332 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001333 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001334 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001335 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1336 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001337 mmc->max_seg_size = mmc->max_req_size;
1338
Yusuke Godafdc50a92010-05-26 14:41:59 -07001339 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001340
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001341 pm_runtime_enable(&pdev->dev);
1342 host->power = false;
1343
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001344 snprintf(clk_name, sizeof(clk_name), "mmc%d", pdev->id);
1345 host->hclk = clk_get(&pdev->dev, clk_name);
1346 if (IS_ERR(host->hclk)) {
1347 ret = PTR_ERR(host->hclk);
1348 dev_err(&pdev->dev, "cannot get clock \"%s\": %d\n", clk_name, ret);
1349 goto eclkget;
1350 }
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001351 ret = sh_mmcif_clk_update(host);
1352 if (ret < 0)
1353 goto eclkupdate;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001354
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001355 ret = pm_runtime_resume(&pdev->dev);
1356 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001357 goto eresume;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001358
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001359 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001360
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001361 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001362 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1363
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001364 ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, "sh_mmc:error", host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001365 if (ret) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001366 dev_err(&pdev->dev, "request_irq error (sh_mmc:error)\n");
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001367 goto ereqirq0;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001368 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001369 ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt, 0, "sh_mmc:int", host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001370 if (ret) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001371 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001372 goto ereqirq1;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001373 }
1374
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001375 clk_disable(host->hclk);
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001376 ret = mmc_add_host(mmc);
1377 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001378 goto emmcaddh;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001379
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001380 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1381
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001382 dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
1383 dev_dbg(&pdev->dev, "chip ver H'%04x\n",
Magnus Damm487d9fc2010-05-18 14:42:51 +00001384 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001385 return ret;
1386
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001387emmcaddh:
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001388 free_irq(irq[1], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001389ereqirq1:
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001390 free_irq(irq[0], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001391ereqirq0:
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001392 pm_runtime_suspend(&pdev->dev);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001393eresume:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001394 clk_disable(host->hclk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001395eclkupdate:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001396 clk_put(host->hclk);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001397eclkget:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001398 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001399 mmc_free_host(mmc);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001400ealloch:
1401 iounmap(reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001402 return ret;
1403}
1404
1405static int __devexit sh_mmcif_remove(struct platform_device *pdev)
1406{
1407 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1408 int irq[2];
1409
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001410 host->dying = true;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001411 clk_enable(host->hclk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001412 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001413
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001414 dev_pm_qos_hide_latency_limit(&pdev->dev);
1415
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001416 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001417 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1418
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001419 /*
1420 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1421 * mmc_remove_host() call above. But swapping order doesn't help either
1422 * (a query on the linux-mmc mailing list didn't bring any replies).
1423 */
1424 cancel_delayed_work_sync(&host->timeout_work);
1425
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001426 if (host->addr)
1427 iounmap(host->addr);
1428
Yusuke Godafdc50a92010-05-26 14:41:59 -07001429 irq[0] = platform_get_irq(pdev, 0);
1430 irq[1] = platform_get_irq(pdev, 1);
1431
Yusuke Godafdc50a92010-05-26 14:41:59 -07001432 free_irq(irq[0], host);
1433 free_irq(irq[1], host);
1434
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001435 platform_set_drvdata(pdev, NULL);
1436
Yusuke Godafdc50a92010-05-26 14:41:59 -07001437 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001438 pm_runtime_put_sync(&pdev->dev);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001439 clk_disable(host->hclk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001440 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001441
1442 return 0;
1443}
1444
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001445#ifdef CONFIG_PM
1446static int sh_mmcif_suspend(struct device *dev)
1447{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001448 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001449 int ret = mmc_suspend_host(host->mmc);
1450
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001451 if (!ret)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001452 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001453
1454 return ret;
1455}
1456
1457static int sh_mmcif_resume(struct device *dev)
1458{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001459 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001460
1461 return mmc_resume_host(host->mmc);
1462}
1463#else
1464#define sh_mmcif_suspend NULL
1465#define sh_mmcif_resume NULL
1466#endif /* CONFIG_PM */
1467
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001468static const struct of_device_id mmcif_of_match[] = {
1469 { .compatible = "renesas,sh-mmcif" },
1470 { }
1471};
1472MODULE_DEVICE_TABLE(of, mmcif_of_match);
1473
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001474static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
1475 .suspend = sh_mmcif_suspend,
1476 .resume = sh_mmcif_resume,
1477};
1478
Yusuke Godafdc50a92010-05-26 14:41:59 -07001479static struct platform_driver sh_mmcif_driver = {
1480 .probe = sh_mmcif_probe,
1481 .remove = sh_mmcif_remove,
1482 .driver = {
1483 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001484 .pm = &sh_mmcif_dev_pm_ops,
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001485 .owner = THIS_MODULE,
1486 .of_match_table = mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001487 },
1488};
1489
Axel Lind1f81a62011-11-26 12:55:43 +08001490module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001491
1492MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1493MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001494MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001495MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");