Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * numa.c - Low-level PCI access for NUMA-Q machines |
| 3 | */ |
| 4 | |
| 5 | #include <linux/pci.h> |
| 6 | #include <linux/init.h> |
| 7 | #include <linux/nodemask.h> |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 8 | #include <mach_apic.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | #include "pci.h" |
| 10 | |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 11 | #define XQUAD_PORTIO_BASE 0xfe400000 |
| 12 | #define XQUAD_PORTIO_QUAD 0x40000 /* 256k per quad. */ |
| 13 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #define BUS2QUAD(global) (mp_bus_id_to_node[global]) |
| 15 | #define BUS2LOCAL(global) (mp_bus_id_to_local[global]) |
Alexey Starikovskiy | 6079d2d | 2008-03-11 19:45:48 +0300 | [diff] [blame] | 16 | |
| 17 | int quad_local_to_mp_bus_id [NR_CPUS/4][4]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #define QUADLOCAL2BUS(quad,local) (quad_local_to_mp_bus_id[quad][local]) |
| 19 | |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 20 | extern void *xquad_portio; /* Where the IO area was mapped */ |
| 21 | #define XQUAD_PORT_ADDR(port, quad) (xquad_portio + (XQUAD_PORTIO_QUAD*quad) + port) |
| 22 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #define PCI_CONF1_MQ_ADDRESS(bus, devfn, reg) \ |
| 24 | (0x80000000 | (BUS2LOCAL(bus) << 16) | (devfn << 8) | (reg & ~3)) |
| 25 | |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 26 | static void write_cf8(unsigned bus, unsigned devfn, unsigned reg) |
| 27 | { |
| 28 | unsigned val = PCI_CONF1_MQ_ADDRESS(bus, devfn, reg); |
| 29 | if (xquad_portio) |
| 30 | writel(val, XQUAD_PORT_ADDR(0xcf8, BUS2QUAD(bus))); |
| 31 | else |
| 32 | outl(val, 0xCF8); |
| 33 | } |
| 34 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | static int pci_conf1_mq_read(unsigned int seg, unsigned int bus, |
| 36 | unsigned int devfn, int reg, int len, u32 *value) |
| 37 | { |
| 38 | unsigned long flags; |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 39 | void *adr __iomem = XQUAD_PORT_ADDR(0xcfc, BUS2QUAD(bus)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | |
| 41 | if (!value || (bus >= MAX_MP_BUSSES) || (devfn > 255) || (reg > 255)) |
| 42 | return -EINVAL; |
| 43 | |
| 44 | spin_lock_irqsave(&pci_config_lock, flags); |
| 45 | |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 46 | write_cf8(bus, devfn, reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | |
| 48 | switch (len) { |
| 49 | case 1: |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 50 | if (xquad_portio) |
| 51 | *value = readb(adr + (reg & 3)); |
| 52 | else |
| 53 | *value = inb(0xCFC + (reg & 3)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | break; |
| 55 | case 2: |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 56 | if (xquad_portio) |
| 57 | *value = readw(adr + (reg & 2)); |
| 58 | else |
| 59 | *value = inw(0xCFC + (reg & 2)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | break; |
| 61 | case 4: |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 62 | if (xquad_portio) |
| 63 | *value = readl(adr); |
| 64 | else |
| 65 | *value = inl(0xCFC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | break; |
| 67 | } |
| 68 | |
| 69 | spin_unlock_irqrestore(&pci_config_lock, flags); |
| 70 | |
| 71 | return 0; |
| 72 | } |
| 73 | |
| 74 | static int pci_conf1_mq_write(unsigned int seg, unsigned int bus, |
| 75 | unsigned int devfn, int reg, int len, u32 value) |
| 76 | { |
| 77 | unsigned long flags; |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 78 | void *adr __iomem = XQUAD_PORT_ADDR(0xcfc, BUS2QUAD(bus)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | |
| 80 | if ((bus >= MAX_MP_BUSSES) || (devfn > 255) || (reg > 255)) |
| 81 | return -EINVAL; |
| 82 | |
| 83 | spin_lock_irqsave(&pci_config_lock, flags); |
| 84 | |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 85 | write_cf8(bus, devfn, reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | |
| 87 | switch (len) { |
| 88 | case 1: |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 89 | if (xquad_portio) |
| 90 | writeb(value, adr + (reg & 3)); |
| 91 | else |
| 92 | outb((u8)value, 0xCFC + (reg & 3)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | break; |
| 94 | case 2: |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 95 | if (xquad_portio) |
| 96 | writew(value, adr + (reg & 2)); |
| 97 | else |
| 98 | outw((u16)value, 0xCFC + (reg & 2)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | break; |
| 100 | case 4: |
Andi Kleen | c7e844f | 2008-02-04 16:48:03 +0100 | [diff] [blame] | 101 | if (xquad_portio) |
| 102 | writel(value, adr + reg); |
| 103 | else |
| 104 | outl((u32)value, 0xCFC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 | break; |
| 106 | } |
| 107 | |
| 108 | spin_unlock_irqrestore(&pci_config_lock, flags); |
| 109 | |
| 110 | return 0; |
| 111 | } |
| 112 | |
| 113 | #undef PCI_CONF1_MQ_ADDRESS |
| 114 | |
| 115 | static struct pci_raw_ops pci_direct_conf1_mq = { |
| 116 | .read = pci_conf1_mq_read, |
| 117 | .write = pci_conf1_mq_write |
| 118 | }; |
| 119 | |
| 120 | |
| 121 | static void __devinit pci_fixup_i450nx(struct pci_dev *d) |
| 122 | { |
| 123 | /* |
| 124 | * i450NX -- Find and scan all secondary buses on all PXB's. |
| 125 | */ |
| 126 | int pxb, reg; |
| 127 | u8 busno, suba, subb; |
| 128 | int quad = BUS2QUAD(d->bus->number); |
| 129 | |
| 130 | printk("PCI: Searching for i450NX host bridges on %s\n", pci_name(d)); |
| 131 | reg = 0xd0; |
| 132 | for(pxb=0; pxb<2; pxb++) { |
| 133 | pci_read_config_byte(d, reg++, &busno); |
| 134 | pci_read_config_byte(d, reg++, &suba); |
| 135 | pci_read_config_byte(d, reg++, &subb); |
| 136 | DBG("i450NX PXB %d: %02x/%02x/%02x\n", pxb, busno, suba, subb); |
Muli Ben-Yehuda | 73c59af | 2007-08-10 13:01:19 -0700 | [diff] [blame] | 137 | if (busno) { |
| 138 | /* Bus A */ |
| 139 | pci_scan_bus_with_sysdata(QUADLOCAL2BUS(quad, busno)); |
| 140 | } |
| 141 | if (suba < subb) { |
| 142 | /* Bus B */ |
| 143 | pci_scan_bus_with_sysdata(QUADLOCAL2BUS(quad, suba+1)); |
| 144 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | } |
| 146 | pcibios_last_bus = -1; |
| 147 | } |
| 148 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, pci_fixup_i450nx); |
| 149 | |
| 150 | static int __init pci_numa_init(void) |
| 151 | { |
| 152 | int quad; |
| 153 | |
| 154 | raw_pci_ops = &pci_direct_conf1_mq; |
| 155 | |
| 156 | if (pcibios_scanned++) |
| 157 | return 0; |
| 158 | |
| 159 | pci_root_bus = pcibios_scan_root(0); |
Rajesh Shah | c431ada | 2005-04-28 00:25:45 -0700 | [diff] [blame] | 160 | if (pci_root_bus) |
| 161 | pci_bus_add_devices(pci_root_bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 162 | if (num_online_nodes() > 1) |
| 163 | for_each_online_node(quad) { |
| 164 | if (quad == 0) |
| 165 | continue; |
| 166 | printk("Scanning PCI bus %d for quad %d\n", |
| 167 | QUADLOCAL2BUS(quad,0), quad); |
Muli Ben-Yehuda | 73c59af | 2007-08-10 13:01:19 -0700 | [diff] [blame] | 168 | pci_scan_bus_with_sysdata(QUADLOCAL2BUS(quad, 0)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 169 | } |
| 170 | return 0; |
| 171 | } |
| 172 | |
| 173 | subsys_initcall(pci_numa_init); |