Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/boot/compressed/head.S |
| 3 | * |
| 4 | * Copyright (C) 1996-2002 Russell King |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 5 | * Copyright (C) 2004 Hyok S. Choi (MPU support) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/linkage.h> |
| 12 | |
| 13 | /* |
| 14 | * Debugging stuff |
| 15 | * |
| 16 | * Note that these macros must not contain any code which is not |
| 17 | * 100% relocatable. Any attempt to do so will result in a crash. |
| 18 | * Please select one of the following when turning on debugging. |
| 19 | */ |
| 20 | #ifdef DEBUG |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 21 | |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 22 | #if defined(CONFIG_DEBUG_ICEDCC) |
Tony Lindgren | 7d95ded | 2006-09-20 13:03:34 +0100 | [diff] [blame] | 23 | |
Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 24 | #if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 25 | .macro loadsp, rb, tmp |
Tony Lindgren | 7d95ded | 2006-09-20 13:03:34 +0100 | [diff] [blame] | 26 | .endm |
| 27 | .macro writeb, ch, rb |
| 28 | mcr p14, 0, \ch, c0, c5, 0 |
| 29 | .endm |
Tony Lindgren | 200b7a8 | 2010-01-19 16:40:07 +0100 | [diff] [blame] | 30 | #elif defined(CONFIG_CPU_V7) |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 31 | .macro loadsp, rb, tmp |
Tony Lindgren | 200b7a8 | 2010-01-19 16:40:07 +0100 | [diff] [blame] | 32 | .endm |
| 33 | .macro writeb, ch, rb |
| 34 | wait: mrc p14, 0, pc, c0, c1, 0 |
| 35 | bcs wait |
| 36 | mcr p14, 0, \ch, c0, c5, 0 |
| 37 | .endm |
Jean-Christop PLAGNIOL-VILLARD | c633c3c | 2009-02-25 04:20:40 +0100 | [diff] [blame] | 38 | #elif defined(CONFIG_CPU_XSCALE) |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 39 | .macro loadsp, rb, tmp |
Jean-Christop PLAGNIOL-VILLARD | c633c3c | 2009-02-25 04:20:40 +0100 | [diff] [blame] | 40 | .endm |
| 41 | .macro writeb, ch, rb |
| 42 | mcr p14, 0, \ch, c8, c0, 0 |
| 43 | .endm |
Tony Lindgren | 7d95ded | 2006-09-20 13:03:34 +0100 | [diff] [blame] | 44 | #else |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 45 | .macro loadsp, rb, tmp |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | .endm |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 47 | .macro writeb, ch, rb |
Uwe Kleine-König | 41a9e68 | 2007-12-13 09:31:34 +0100 | [diff] [blame] | 48 | mcr p14, 0, \ch, c1, c0, 0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | .endm |
Tony Lindgren | 7d95ded | 2006-09-20 13:03:34 +0100 | [diff] [blame] | 50 | #endif |
| 51 | |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 52 | #else |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 53 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 54 | #include <mach/debug-macro.S> |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 55 | |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 56 | .macro writeb, ch, rb |
| 57 | senduart \ch, \rb |
| 58 | .endm |
| 59 | |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 60 | #if defined(CONFIG_ARCH_SA1100) |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 61 | .macro loadsp, rb, tmp |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | mov \rb, #0x80000000 @ physical base address |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 63 | #ifdef CONFIG_DEBUG_LL_SER3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | add \rb, \rb, #0x00050000 @ Ser3 |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 65 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | add \rb, \rb, #0x00010000 @ Ser1 |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 67 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | .endm |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | #elif defined(CONFIG_ARCH_S3C2410) |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 70 | .macro loadsp, rb, tmp |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | mov \rb, #0x50000000 |
Ben Dooks | c765784 | 2007-07-22 16:11:20 +0100 | [diff] [blame] | 72 | add \rb, \rb, #0x4000 * CONFIG_S3C_LOWLEVEL_UART_PORT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | .endm |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | #else |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 75 | .macro loadsp, rb, tmp |
| 76 | addruart \rb, \tmp |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 77 | .endm |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | #endif |
| 79 | #endif |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 80 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | |
| 82 | .macro kputc,val |
| 83 | mov r0, \val |
| 84 | bl putc |
| 85 | .endm |
| 86 | |
| 87 | .macro kphex,val,len |
| 88 | mov r0, \val |
| 89 | mov r1, #\len |
| 90 | bl phex |
| 91 | .endm |
| 92 | |
| 93 | .macro debug_reloc_start |
| 94 | #ifdef DEBUG |
| 95 | kputc #'\n' |
| 96 | kphex r6, 8 /* processor id */ |
| 97 | kputc #':' |
| 98 | kphex r7, 8 /* architecture id */ |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 99 | #ifdef CONFIG_CPU_CP15 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | kputc #':' |
| 101 | mrc p15, 0, r0, c1, c0 |
| 102 | kphex r0, 8 /* control reg */ |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 103 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | kputc #'\n' |
| 105 | kphex r5, 8 /* decompressed kernel start */ |
| 106 | kputc #'-' |
Russell King | f461902 | 2006-01-12 17:17:57 +0000 | [diff] [blame] | 107 | kphex r9, 8 /* decompressed kernel end */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | kputc #'>' |
| 109 | kphex r4, 8 /* kernel execution address */ |
| 110 | kputc #'\n' |
| 111 | #endif |
| 112 | .endm |
| 113 | |
| 114 | .macro debug_reloc_end |
| 115 | #ifdef DEBUG |
| 116 | kphex r5, 8 /* end of kernel */ |
| 117 | kputc #'\n' |
| 118 | mov r0, r4 |
| 119 | bl memdump /* dump 256 bytes at start of kernel */ |
| 120 | #endif |
| 121 | .endm |
| 122 | |
| 123 | .section ".start", #alloc, #execinstr |
| 124 | /* |
| 125 | * sort out different calling conventions |
| 126 | */ |
| 127 | .align |
Dave Martin | 26e5ca9 | 2010-11-29 19:43:27 +0100 | [diff] [blame] | 128 | .arm @ Always enter in ARM state |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 129 | start: |
| 130 | .type start,#function |
Nicolas Pitre | b11fe38 | 2011-02-12 22:25:27 +0100 | [diff] [blame] | 131 | .rept 7 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | mov r0, r0 |
| 133 | .endr |
Nicolas Pitre | b11fe38 | 2011-02-12 22:25:27 +0100 | [diff] [blame] | 134 | ARM( mov r0, r0 ) |
| 135 | ARM( b 1f ) |
| 136 | THUMB( adr r12, BSYM(1f) ) |
| 137 | THUMB( bx r12 ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | .word 0x016f2818 @ Magic numbers to help the loader |
| 140 | .word start @ absolute load/run zImage address |
| 141 | .word _edata @ zImage end address |
Dave Martin | 26e5ca9 | 2010-11-29 19:43:27 +0100 | [diff] [blame] | 142 | THUMB( .thumb ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 | 1: mov r7, r1 @ save architecture ID |
Russell King | f461902 | 2006-01-12 17:17:57 +0000 | [diff] [blame] | 144 | mov r8, r2 @ save atags pointer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | |
| 146 | #ifndef __ARM_ARCH_2__ |
| 147 | /* |
| 148 | * Booting from Angel - need to enter SVC mode and disable |
| 149 | * FIQs/IRQs (numeric definitions from angel arm.h source). |
| 150 | * We only do this if we were in user mode on entry. |
| 151 | */ |
| 152 | mrs r2, cpsr @ get current mode |
| 153 | tst r2, #3 @ not user? |
| 154 | bne not_angel |
| 155 | mov r0, #0x17 @ angel_SWIreason_EnterSVC |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 156 | ARM( swi 0x123456 ) @ angel_SWI_ARM |
| 157 | THUMB( svc 0xab ) @ angel_SWI_THUMB |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | not_angel: |
| 159 | mrs r2, cpsr @ turn off interrupts to |
| 160 | orr r2, r2, #0xc0 @ prevent angel from running |
| 161 | msr cpsr_c, r2 |
| 162 | #else |
| 163 | teqp pc, #0x0c000003 @ turn off interrupts |
| 164 | #endif |
| 165 | |
| 166 | /* |
| 167 | * Note that some cache flushing and other stuff may |
| 168 | * be needed here - is there an Angel SWI call for this? |
| 169 | */ |
| 170 | |
| 171 | /* |
| 172 | * some architecture specific code can be inserted |
Russell King | f461902 | 2006-01-12 17:17:57 +0000 | [diff] [blame] | 173 | * by the linker here, but it should preserve r7, r8, and r9. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | */ |
| 175 | |
| 176 | .text |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 177 | |
Eric Miao | e69edc79 | 2010-07-05 15:56:50 +0200 | [diff] [blame] | 178 | #ifdef CONFIG_AUTO_ZRELADDR |
| 179 | @ determine final kernel image address |
Dave Martin | bfa64c4 | 2010-11-29 19:43:26 +0100 | [diff] [blame] | 180 | mov r4, pc |
| 181 | and r4, r4, #0xf8000000 |
Eric Miao | e69edc79 | 2010-07-05 15:56:50 +0200 | [diff] [blame] | 182 | add r4, r4, #TEXT_OFFSET |
| 183 | #else |
Russell King | 9e84ed6 | 2010-09-09 22:39:41 +0100 | [diff] [blame] | 184 | ldr r4, =zreladdr |
Eric Miao | e69edc79 | 2010-07-05 15:56:50 +0200 | [diff] [blame] | 185 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 187 | bl cache_on |
| 188 | |
| 189 | restart: adr r0, LC0 |
| 190 | ldmia r0, {r1, r2, r3, r5, r6, r9, r11, r12} |
| 191 | ldr sp, [r0, #32] |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | |
| 193 | /* |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 194 | * We might be running at a different address. We need |
| 195 | * to fix up various pointers. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 196 | */ |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 197 | sub r0, r0, r1 @ calculate the delta offset |
| 198 | add r5, r5, r0 @ _start |
| 199 | add r6, r6, r0 @ _edata |
| 200 | |
| 201 | #ifndef CONFIG_ZBOOT_ROM |
| 202 | /* malloc space is above the relocated stack (64k max) */ |
| 203 | add sp, sp, r0 |
| 204 | add r10, sp, #0x10000 |
| 205 | #else |
| 206 | /* |
| 207 | * With ZBOOT_ROM the bss/stack is non relocatable, |
| 208 | * but someone could still run this code from RAM, |
| 209 | * in which case our reference is _edata. |
| 210 | */ |
| 211 | mov r10, r6 |
| 212 | #endif |
| 213 | |
| 214 | /* |
| 215 | * Check to see if we will overwrite ourselves. |
| 216 | * r4 = final kernel address |
| 217 | * r5 = start of this image |
| 218 | * r9 = size of decompressed image |
| 219 | * r10 = end of this image, including bss/stack/malloc space if non XIP |
| 220 | * We basically want: |
| 221 | * r4 >= r10 -> OK |
| 222 | * r4 + image length <= r5 -> OK |
| 223 | */ |
| 224 | cmp r4, r10 |
| 225 | bhs wont_overwrite |
| 226 | add r10, r4, r9 |
| 227 | cmp r10, r5 |
| 228 | bls wont_overwrite |
| 229 | |
| 230 | /* |
| 231 | * Relocate ourselves past the end of the decompressed kernel. |
| 232 | * r5 = start of this image |
| 233 | * r6 = _edata |
| 234 | * r10 = end of the decompressed kernel |
| 235 | * Because we always copy ahead, we need to do it from the end and go |
| 236 | * backward in case the source and destination overlap. |
| 237 | */ |
| 238 | /* Round up to next 256-byte boundary. */ |
| 239 | add r10, r10, #256 |
| 240 | bic r10, r10, #255 |
| 241 | |
| 242 | sub r9, r6, r5 @ size to copy |
| 243 | add r9, r9, #31 @ rounded up to a multiple |
| 244 | bic r9, r9, #31 @ ... of 32 bytes |
| 245 | add r6, r9, r5 |
| 246 | add r9, r9, r10 |
| 247 | |
| 248 | 1: ldmdb r6!, {r0 - r3, r10 - r12, lr} |
| 249 | cmp r6, r5 |
| 250 | stmdb r9!, {r0 - r3, r10 - r12, lr} |
| 251 | bhi 1b |
| 252 | |
| 253 | /* Preserve offset to relocated code. */ |
| 254 | sub r6, r9, r6 |
| 255 | |
| 256 | bl cache_clean_flush |
| 257 | |
| 258 | adr r0, BSYM(restart) |
| 259 | add r0, r0, r6 |
| 260 | mov pc, r0 |
| 261 | |
| 262 | wont_overwrite: |
| 263 | /* |
| 264 | * If delta is zero, we are running at the address we were linked at. |
| 265 | * r0 = delta |
| 266 | * r2 = BSS start |
| 267 | * r3 = BSS end |
| 268 | * r4 = kernel execution address |
| 269 | * r7 = architecture ID |
| 270 | * r8 = atags pointer |
| 271 | * r11 = GOT start |
| 272 | * r12 = GOT end |
| 273 | * sp = stack pointer |
| 274 | */ |
| 275 | teq r0, #0 |
| 276 | beq not_relocated |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 277 | add r11, r11, r0 |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 278 | add r12, r12, r0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 | |
| 280 | #ifndef CONFIG_ZBOOT_ROM |
| 281 | /* |
| 282 | * If we're running fully PIC === CONFIG_ZBOOT_ROM = n, |
| 283 | * we need to fix up pointers into the BSS region. |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 284 | * Note that the stack pointer has already been fixed up. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 285 | */ |
| 286 | add r2, r2, r0 |
| 287 | add r3, r3, r0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 288 | |
| 289 | /* |
| 290 | * Relocate all entries in the GOT table. |
| 291 | */ |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 292 | 1: ldr r1, [r11, #0] @ relocate entries in the GOT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 | add r1, r1, r0 @ table. This fixes up the |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 294 | str r1, [r11], #4 @ C references. |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 295 | cmp r11, r12 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | blo 1b |
| 297 | #else |
| 298 | |
| 299 | /* |
| 300 | * Relocate entries in the GOT table. We only relocate |
| 301 | * the entries that are outside the (relocated) BSS region. |
| 302 | */ |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 303 | 1: ldr r1, [r11, #0] @ relocate entries in the GOT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 304 | cmp r1, r2 @ entry < bss_start || |
| 305 | cmphs r3, r1 @ _end < entry |
| 306 | addlo r1, r1, r0 @ table. This fixes up the |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 307 | str r1, [r11], #4 @ C references. |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 308 | cmp r11, r12 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 | blo 1b |
| 310 | #endif |
| 311 | |
| 312 | not_relocated: mov r0, #0 |
| 313 | 1: str r0, [r2], #4 @ clear bss |
| 314 | str r0, [r2], #4 |
| 315 | str r0, [r2], #4 |
| 316 | str r0, [r2], #4 |
| 317 | cmp r2, r3 |
| 318 | blo 1b |
| 319 | |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 320 | /* |
| 321 | * The C runtime environment should now be setup sufficiently. |
| 322 | * Set up some pointers, and start decompressing. |
| 323 | * r4 = kernel execution address |
| 324 | * r7 = architecture ID |
| 325 | * r8 = atags pointer |
| 326 | */ |
| 327 | mov r0, r4 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 328 | mov r1, sp @ malloc space above stack |
| 329 | add r2, sp, #0x10000 @ 64k max |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 | mov r3, r7 |
| 331 | bl decompress_kernel |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 332 | bl cache_clean_flush |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 333 | bl cache_off |
| 334 | mov r0, #0 @ must be zero |
| 335 | mov r1, r7 @ restore architecture number |
| 336 | mov r2, r8 @ restore atags pointer |
| 337 | mov pc, r4 @ call kernel |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 338 | |
Catalin Marinas | 88987ef | 2009-07-24 12:32:52 +0100 | [diff] [blame] | 339 | .align 2 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 | .type LC0, #object |
| 341 | LC0: .word LC0 @ r1 |
| 342 | .word __bss_start @ r2 |
| 343 | .word _end @ r3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 344 | .word _start @ r5 |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 345 | .word _edata @ r6 |
| 346 | .word _image_size @ r9 |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 347 | .word _got_start @ r11 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 348 | .word _got_end @ ip |
Uwe Kleine-König | 88237c2 | 2010-01-29 21:37:24 +0100 | [diff] [blame] | 349 | .word user_stack_end @ sp |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | .size LC0, . - LC0 |
| 351 | |
| 352 | #ifdef CONFIG_ARCH_RPC |
| 353 | .globl params |
Eric Miao | db7b2b4 | 2010-06-03 15:36:49 +0800 | [diff] [blame] | 354 | params: ldr r0, =0x10000100 @ params_phys for RPC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 355 | mov pc, lr |
| 356 | .ltorg |
| 357 | .align |
| 358 | #endif |
| 359 | |
| 360 | /* |
| 361 | * Turn on the cache. We need to setup some page tables so that we |
| 362 | * can have both the I and D caches on. |
| 363 | * |
| 364 | * We place the page tables 16k down from the kernel execution address, |
| 365 | * and we hope that nothing else is using it. If we're using it, we |
| 366 | * will go pop! |
| 367 | * |
| 368 | * On entry, |
| 369 | * r4 = kernel execution address |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 | * r7 = architecture number |
Russell King | f461902 | 2006-01-12 17:17:57 +0000 | [diff] [blame] | 371 | * r8 = atags pointer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | * On exit, |
Uwe Kleine-König | 21b2841 | 2010-01-26 22:08:09 +0100 | [diff] [blame] | 373 | * r0, r1, r2, r3, r9, r10, r12 corrupted |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 | * This routine must preserve: |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 375 | * r4, r7, r8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 | */ |
| 377 | .align 5 |
| 378 | cache_on: mov r3, #8 @ cache_on function |
| 379 | b call_cache_fn |
| 380 | |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 381 | /* |
| 382 | * Initialize the highest priority protection region, PR7 |
| 383 | * to cover all 32bit address and cacheable and bufferable. |
| 384 | */ |
| 385 | __armv4_mpu_cache_on: |
| 386 | mov r0, #0x3f @ 4G, the whole |
| 387 | mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting |
| 388 | mcr p15, 0, r0, c6, c7, 1 |
| 389 | |
| 390 | mov r0, #0x80 @ PR7 |
| 391 | mcr p15, 0, r0, c2, c0, 0 @ D-cache on |
| 392 | mcr p15, 0, r0, c2, c0, 1 @ I-cache on |
| 393 | mcr p15, 0, r0, c3, c0, 0 @ write-buffer on |
| 394 | |
| 395 | mov r0, #0xc000 |
| 396 | mcr p15, 0, r0, c5, c0, 1 @ I-access permission |
| 397 | mcr p15, 0, r0, c5, c0, 0 @ D-access permission |
| 398 | |
| 399 | mov r0, #0 |
| 400 | mcr p15, 0, r0, c7, c10, 4 @ drain write buffer |
| 401 | mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache |
| 402 | mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache |
| 403 | mrc p15, 0, r0, c1, c0, 0 @ read control reg |
| 404 | @ ...I .... ..D. WC.M |
| 405 | orr r0, r0, #0x002d @ .... .... ..1. 11.1 |
| 406 | orr r0, r0, #0x1000 @ ...1 .... .... .... |
| 407 | |
| 408 | mcr p15, 0, r0, c1, c0, 0 @ write control reg |
| 409 | |
| 410 | mov r0, #0 |
| 411 | mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache |
| 412 | mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache |
| 413 | mov pc, lr |
| 414 | |
| 415 | __armv3_mpu_cache_on: |
| 416 | mov r0, #0x3f @ 4G, the whole |
| 417 | mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting |
| 418 | |
| 419 | mov r0, #0x80 @ PR7 |
| 420 | mcr p15, 0, r0, c2, c0, 0 @ cache on |
| 421 | mcr p15, 0, r0, c3, c0, 0 @ write-buffer on |
| 422 | |
| 423 | mov r0, #0xc000 |
| 424 | mcr p15, 0, r0, c5, c0, 0 @ access permission |
| 425 | |
| 426 | mov r0, #0 |
| 427 | mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3 |
Uwe Kleine-König | 4a8d57a | 2010-01-26 22:14:23 +0100 | [diff] [blame] | 428 | /* |
| 429 | * ?? ARMv3 MMU does not allow reading the control register, |
| 430 | * does this really work on ARMv3 MPU? |
| 431 | */ |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 432 | mrc p15, 0, r0, c1, c0, 0 @ read control reg |
| 433 | @ .... .... .... WC.M |
| 434 | orr r0, r0, #0x000d @ .... .... .... 11.1 |
Uwe Kleine-König | 4a8d57a | 2010-01-26 22:14:23 +0100 | [diff] [blame] | 435 | /* ?? this overwrites the value constructed above? */ |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 436 | mov r0, #0 |
| 437 | mcr p15, 0, r0, c1, c0, 0 @ write control reg |
| 438 | |
Uwe Kleine-König | 4a8d57a | 2010-01-26 22:14:23 +0100 | [diff] [blame] | 439 | /* ?? invalidate for the second time? */ |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 440 | mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3 |
| 441 | mov pc, lr |
| 442 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 443 | __setup_mmu: sub r3, r4, #16384 @ Page directory size |
| 444 | bic r3, r3, #0xff @ Align the pointer |
| 445 | bic r3, r3, #0x3f00 |
| 446 | /* |
| 447 | * Initialise the page tables, turning on the cacheable and bufferable |
| 448 | * bits for the RAM area only. |
| 449 | */ |
| 450 | mov r0, r3 |
Russell King | f461902 | 2006-01-12 17:17:57 +0000 | [diff] [blame] | 451 | mov r9, r0, lsr #18 |
| 452 | mov r9, r9, lsl #18 @ start of RAM |
| 453 | add r10, r9, #0x10000000 @ a reasonable RAM size |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 | mov r1, #0x12 |
| 455 | orr r1, r1, #3 << 10 |
| 456 | add r2, r3, #16384 |
Nicolas Pitre | 265d5e4 | 2006-01-18 22:38:51 +0000 | [diff] [blame] | 457 | 1: cmp r1, r9 @ if virt > start of RAM |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 458 | orrhs r1, r1, #0x0c @ set cacheable, bufferable |
Russell King | f461902 | 2006-01-12 17:17:57 +0000 | [diff] [blame] | 459 | cmp r1, r10 @ if virt > end of RAM |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 460 | bichs r1, r1, #0x0c @ clear cacheable, bufferable |
| 461 | str r1, [r0], #4 @ 1:1 mapping |
| 462 | add r1, r1, #1048576 |
| 463 | teq r0, r2 |
| 464 | bne 1b |
| 465 | /* |
| 466 | * If ever we are running from Flash, then we surely want the cache |
| 467 | * to be enabled also for our execution instance... We map 2MB of it |
| 468 | * so there is no map overlap problem for up to 1 MB compressed kernel. |
| 469 | * If the execution is in RAM then we would only be duplicating the above. |
| 470 | */ |
| 471 | mov r1, #0x1e |
| 472 | orr r1, r1, #3 << 10 |
Dave Martin | bfa64c4 | 2010-11-29 19:43:26 +0100 | [diff] [blame] | 473 | mov r2, pc |
| 474 | mov r2, r2, lsr #20 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 475 | orr r1, r1, r2, lsl #20 |
| 476 | add r0, r3, r2, lsl #2 |
| 477 | str r1, [r0], #4 |
| 478 | add r1, r1, #1048576 |
| 479 | str r1, [r0] |
| 480 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 481 | ENDPROC(__setup_mmu) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 482 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 483 | __armv4_mmu_cache_on: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 484 | mov r12, lr |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 485 | #ifdef CONFIG_MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 486 | bl __setup_mmu |
| 487 | mov r0, #0 |
| 488 | mcr p15, 0, r0, c7, c10, 4 @ drain write buffer |
| 489 | mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs |
| 490 | mrc p15, 0, r0, c1, c0, 0 @ read control reg |
| 491 | orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement |
| 492 | orr r0, r0, #0x0030 |
Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 493 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 494 | orr r0, r0, #1 << 25 @ big-endian page tables |
| 495 | #endif |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 496 | bl __common_mmu_cache_on |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 497 | mov r0, #0 |
| 498 | mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 499 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 500 | mov pc, r12 |
| 501 | |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 502 | __armv7_mmu_cache_on: |
| 503 | mov r12, lr |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 504 | #ifdef CONFIG_MMU |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 505 | mrc p15, 0, r11, c0, c1, 4 @ read ID_MMFR0 |
| 506 | tst r11, #0xf @ VMSA |
| 507 | blne __setup_mmu |
| 508 | mov r0, #0 |
| 509 | mcr p15, 0, r0, c7, c10, 4 @ drain write buffer |
| 510 | tst r11, #0xf @ VMSA |
| 511 | mcrne p15, 0, r0, c8, c7, 0 @ flush I,D TLBs |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 512 | #endif |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 513 | mrc p15, 0, r0, c1, c0, 0 @ read control reg |
| 514 | orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement |
| 515 | orr r0, r0, #0x003c @ write buffer |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 516 | #ifdef CONFIG_MMU |
Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 517 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 518 | orr r0, r0, #1 << 25 @ big-endian page tables |
| 519 | #endif |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 520 | orrne r0, r0, #1 @ MMU enabled |
| 521 | movne r1, #-1 |
| 522 | mcrne p15, 0, r3, c2, c0, 0 @ load page table pointer |
| 523 | mcrne p15, 0, r1, c3, c0, 0 @ load domain access control |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 524 | #endif |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 525 | mcr p15, 0, r0, c1, c0, 0 @ load control register |
| 526 | mrc p15, 0, r0, c1, c0, 0 @ and read it back |
| 527 | mov r0, #0 |
| 528 | mcr p15, 0, r0, c7, c5, 4 @ ISB |
| 529 | mov pc, r12 |
| 530 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 531 | __fa526_cache_on: |
| 532 | mov r12, lr |
| 533 | bl __setup_mmu |
| 534 | mov r0, #0 |
| 535 | mcr p15, 0, r0, c7, c7, 0 @ Invalidate whole cache |
| 536 | mcr p15, 0, r0, c7, c10, 4 @ drain write buffer |
| 537 | mcr p15, 0, r0, c8, c7, 0 @ flush UTLB |
| 538 | mrc p15, 0, r0, c1, c0, 0 @ read control reg |
| 539 | orr r0, r0, #0x1000 @ I-cache enable |
| 540 | bl __common_mmu_cache_on |
| 541 | mov r0, #0 |
| 542 | mcr p15, 0, r0, c8, c7, 0 @ flush UTLB |
| 543 | mov pc, r12 |
| 544 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 545 | __arm6_mmu_cache_on: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 546 | mov r12, lr |
| 547 | bl __setup_mmu |
| 548 | mov r0, #0 |
| 549 | mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3 |
| 550 | mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3 |
| 551 | mov r0, #0x30 |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 552 | bl __common_mmu_cache_on |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 553 | mov r0, #0 |
| 554 | mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3 |
| 555 | mov pc, r12 |
| 556 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 557 | __common_mmu_cache_on: |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 558 | #ifndef CONFIG_THUMB2_KERNEL |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 559 | #ifndef DEBUG |
| 560 | orr r0, r0, #0x000d @ Write buffer, mmu |
| 561 | #endif |
| 562 | mov r1, #-1 |
| 563 | mcr p15, 0, r3, c2, c0, 0 @ load page table pointer |
| 564 | mcr p15, 0, r1, c3, c0, 0 @ load domain access control |
Nicolas Pitre | 2dc7667 | 2006-07-01 21:29:32 +0100 | [diff] [blame] | 565 | b 1f |
| 566 | .align 5 @ cache line aligned |
| 567 | 1: mcr p15, 0, r0, c1, c0, 0 @ load control register |
| 568 | mrc p15, 0, r0, c1, c0, 0 @ and read it back to |
| 569 | sub pc, lr, r0, lsr #32 @ properly flush pipeline |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 570 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 571 | |
| 572 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 573 | * Here follow the relocatable cache support functions for the |
| 574 | * various processors. This is a generic hook for locating an |
| 575 | * entry and jumping to an instruction at the specified offset |
| 576 | * from the start of the block. Please note this is all position |
| 577 | * independent code. |
| 578 | * |
| 579 | * r1 = corrupted |
| 580 | * r2 = corrupted |
| 581 | * r3 = block offset |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 582 | * r9 = corrupted |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 583 | * r12 = corrupted |
| 584 | */ |
| 585 | |
| 586 | call_cache_fn: adr r12, proc_types |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 587 | #ifdef CONFIG_CPU_CP15 |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 588 | mrc p15, 0, r9, c0, c0 @ get processor ID |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 589 | #else |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 590 | ldr r9, =CONFIG_PROCESSOR_ID |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 591 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 592 | 1: ldr r1, [r12, #0] @ get value |
| 593 | ldr r2, [r12, #4] @ get mask |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 594 | eor r1, r1, r9 @ (real ^ match) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 595 | tst r1, r2 @ & mask |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 596 | ARM( addeq pc, r12, r3 ) @ call cache function |
| 597 | THUMB( addeq r12, r3 ) |
| 598 | THUMB( moveq pc, r12 ) @ call cache function |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 | add r12, r12, #4*5 |
| 600 | b 1b |
| 601 | |
| 602 | /* |
| 603 | * Table for cache operations. This is basically: |
| 604 | * - CPU ID match |
| 605 | * - CPU ID mask |
| 606 | * - 'cache on' method instruction |
| 607 | * - 'cache off' method instruction |
| 608 | * - 'cache flush' method instruction |
| 609 | * |
| 610 | * We match an entry using: ((real_id ^ match) & mask) == 0 |
| 611 | * |
| 612 | * Writethrough caches generally only need 'on' and 'off' |
| 613 | * methods. Writeback caches _must_ have the flush method |
| 614 | * defined. |
| 615 | */ |
Catalin Marinas | 88987ef | 2009-07-24 12:32:52 +0100 | [diff] [blame] | 616 | .align 2 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 617 | .type proc_types,#object |
| 618 | proc_types: |
| 619 | .word 0x41560600 @ ARM6/610 |
| 620 | .word 0xffffffe0 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 621 | W(b) __arm6_mmu_cache_off @ works, but slow |
| 622 | W(b) __arm6_mmu_cache_off |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 624 | THUMB( nop ) |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 625 | @ b __arm6_mmu_cache_on @ untested |
| 626 | @ b __arm6_mmu_cache_off |
| 627 | @ b __armv3_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 628 | |
| 629 | .word 0x00000000 @ old ARM ID |
| 630 | .word 0x0000f000 |
| 631 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 632 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 633 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 634 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 635 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 636 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 637 | |
| 638 | .word 0x41007000 @ ARM7/710 |
| 639 | .word 0xfff8fe00 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 640 | W(b) __arm7_mmu_cache_off |
| 641 | W(b) __arm7_mmu_cache_off |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 642 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 643 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 644 | |
| 645 | .word 0x41807200 @ ARM720T (writethrough) |
| 646 | .word 0xffffff00 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 647 | W(b) __armv4_mmu_cache_on |
| 648 | W(b) __armv4_mmu_cache_off |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 649 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 650 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 651 | |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 652 | .word 0x41007400 @ ARM74x |
| 653 | .word 0xff00ff00 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 654 | W(b) __armv3_mpu_cache_on |
| 655 | W(b) __armv3_mpu_cache_off |
| 656 | W(b) __armv3_mpu_cache_flush |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 657 | |
| 658 | .word 0x41009400 @ ARM94x |
| 659 | .word 0xff00ff00 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 660 | W(b) __armv4_mpu_cache_on |
| 661 | W(b) __armv4_mpu_cache_off |
| 662 | W(b) __armv4_mpu_cache_flush |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 663 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 664 | .word 0x00007000 @ ARM7 IDs |
| 665 | .word 0x0000f000 |
| 666 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 667 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 668 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 669 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 670 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 671 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 672 | |
| 673 | @ Everything from here on will be the new ID system. |
| 674 | |
| 675 | .word 0x4401a100 @ sa110 / sa1100 |
| 676 | .word 0xffffffe0 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 677 | W(b) __armv4_mmu_cache_on |
| 678 | W(b) __armv4_mmu_cache_off |
| 679 | W(b) __armv4_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 680 | |
| 681 | .word 0x6901b110 @ sa1110 |
| 682 | .word 0xfffffff0 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 683 | W(b) __armv4_mmu_cache_on |
| 684 | W(b) __armv4_mmu_cache_off |
| 685 | W(b) __armv4_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 686 | |
Haojian Zhuang | 4157d31 | 2010-03-12 05:47:55 -0500 | [diff] [blame] | 687 | .word 0x56056900 |
| 688 | .word 0xffffff00 @ PXA9xx |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 689 | W(b) __armv4_mmu_cache_on |
| 690 | W(b) __armv4_mmu_cache_off |
| 691 | W(b) __armv4_mmu_cache_flush |
Eric Miao | 59c7bcd | 2008-11-29 21:42:39 +0800 | [diff] [blame] | 692 | |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 693 | .word 0x56158000 @ PXA168 |
| 694 | .word 0xfffff000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 695 | W(b) __armv4_mmu_cache_on |
| 696 | W(b) __armv4_mmu_cache_off |
| 697 | W(b) __armv5tej_mmu_cache_flush |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 698 | |
Nicolas Pitre | 2e2023f | 2008-06-03 23:06:21 +0200 | [diff] [blame] | 699 | .word 0x56050000 @ Feroceon |
| 700 | .word 0xff0f0000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 701 | W(b) __armv4_mmu_cache_on |
| 702 | W(b) __armv4_mmu_cache_off |
| 703 | W(b) __armv5tej_mmu_cache_flush |
Nicolas Pitre | 3ebb5a2 | 2007-10-31 15:31:48 -0400 | [diff] [blame] | 704 | |
Joonyoung Shim | 5587931 | 2009-06-16 20:05:57 +0900 | [diff] [blame] | 705 | #ifdef CONFIG_CPU_FEROCEON_OLD_ID |
| 706 | /* this conflicts with the standard ARMv5TE entry */ |
| 707 | .long 0x41009260 @ Old Feroceon |
| 708 | .long 0xff00fff0 |
| 709 | b __armv4_mmu_cache_on |
| 710 | b __armv4_mmu_cache_off |
| 711 | b __armv5tej_mmu_cache_flush |
| 712 | #endif |
| 713 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 714 | .word 0x66015261 @ FA526 |
| 715 | .word 0xff01fff1 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 716 | W(b) __fa526_cache_on |
| 717 | W(b) __armv4_mmu_cache_off |
| 718 | W(b) __fa526_cache_flush |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 719 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 720 | @ These match on the architecture ID |
| 721 | |
| 722 | .word 0x00020000 @ ARMv4T |
| 723 | .word 0x000f0000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 724 | W(b) __armv4_mmu_cache_on |
| 725 | W(b) __armv4_mmu_cache_off |
| 726 | W(b) __armv4_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 727 | |
| 728 | .word 0x00050000 @ ARMv5TE |
| 729 | .word 0x000f0000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 730 | W(b) __armv4_mmu_cache_on |
| 731 | W(b) __armv4_mmu_cache_off |
| 732 | W(b) __armv4_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 733 | |
| 734 | .word 0x00060000 @ ARMv5TEJ |
| 735 | .word 0x000f0000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 736 | W(b) __armv4_mmu_cache_on |
| 737 | W(b) __armv4_mmu_cache_off |
Sascha Hauer | 7521685 | 2010-03-15 15:14:50 +0100 | [diff] [blame] | 738 | W(b) __armv5tej_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 739 | |
Catalin Marinas | 45a7b9c | 2006-06-18 16:21:50 +0100 | [diff] [blame] | 740 | .word 0x0007b000 @ ARMv6 |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 741 | .word 0x000ff000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 742 | W(b) __armv4_mmu_cache_on |
| 743 | W(b) __armv4_mmu_cache_off |
| 744 | W(b) __armv6_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 745 | |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 746 | .word 0x560f5810 @ Marvell PJ4 ARMv6 |
| 747 | .word 0xff0ffff0 |
| 748 | W(b) __armv4_mmu_cache_on |
| 749 | W(b) __armv4_mmu_cache_off |
| 750 | W(b) __armv6_mmu_cache_flush |
| 751 | |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 752 | .word 0x000f0000 @ new CPU Id |
| 753 | .word 0x000f0000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 754 | W(b) __armv7_mmu_cache_on |
| 755 | W(b) __armv7_mmu_cache_off |
| 756 | W(b) __armv7_mmu_cache_flush |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 757 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 758 | .word 0 @ unrecognised type |
| 759 | .word 0 |
| 760 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 761 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 762 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 763 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 764 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 765 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 766 | |
| 767 | .size proc_types, . - proc_types |
| 768 | |
| 769 | /* |
| 770 | * Turn off the Cache and MMU. ARMv3 does not support |
| 771 | * reading the control register, but ARMv4 does. |
| 772 | * |
Uwe Kleine-König | 21b2841 | 2010-01-26 22:08:09 +0100 | [diff] [blame] | 773 | * On exit, |
| 774 | * r0, r1, r2, r3, r9, r12 corrupted |
| 775 | * This routine must preserve: |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 776 | * r4, r7, r8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 777 | */ |
| 778 | .align 5 |
| 779 | cache_off: mov r3, #12 @ cache_off function |
| 780 | b call_cache_fn |
| 781 | |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 782 | __armv4_mpu_cache_off: |
| 783 | mrc p15, 0, r0, c1, c0 |
| 784 | bic r0, r0, #0x000d |
| 785 | mcr p15, 0, r0, c1, c0 @ turn MPU and cache off |
| 786 | mov r0, #0 |
| 787 | mcr p15, 0, r0, c7, c10, 4 @ drain write buffer |
| 788 | mcr p15, 0, r0, c7, c6, 0 @ flush D-Cache |
| 789 | mcr p15, 0, r0, c7, c5, 0 @ flush I-Cache |
| 790 | mov pc, lr |
| 791 | |
| 792 | __armv3_mpu_cache_off: |
| 793 | mrc p15, 0, r0, c1, c0 |
| 794 | bic r0, r0, #0x000d |
| 795 | mcr p15, 0, r0, c1, c0, 0 @ turn MPU and cache off |
| 796 | mov r0, #0 |
| 797 | mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3 |
| 798 | mov pc, lr |
| 799 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 800 | __armv4_mmu_cache_off: |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 801 | #ifdef CONFIG_MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 802 | mrc p15, 0, r0, c1, c0 |
| 803 | bic r0, r0, #0x000d |
| 804 | mcr p15, 0, r0, c1, c0 @ turn MMU and cache off |
| 805 | mov r0, #0 |
| 806 | mcr p15, 0, r0, c7, c7 @ invalidate whole cache v4 |
| 807 | mcr p15, 0, r0, c8, c7 @ invalidate whole TLB v4 |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 808 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 809 | mov pc, lr |
| 810 | |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 811 | __armv7_mmu_cache_off: |
| 812 | mrc p15, 0, r0, c1, c0 |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 813 | #ifdef CONFIG_MMU |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 814 | bic r0, r0, #0x000d |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 815 | #else |
| 816 | bic r0, r0, #0x000c |
| 817 | #endif |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 818 | mcr p15, 0, r0, c1, c0 @ turn MMU and cache off |
| 819 | mov r12, lr |
| 820 | bl __armv7_mmu_cache_flush |
| 821 | mov r0, #0 |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 822 | #ifdef CONFIG_MMU |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 823 | mcr p15, 0, r0, c8, c7, 0 @ invalidate whole TLB |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 824 | #endif |
Catalin Marinas | c30c2f9 | 2008-11-06 13:23:07 +0000 | [diff] [blame] | 825 | mcr p15, 0, r0, c7, c5, 6 @ invalidate BTC |
| 826 | mcr p15, 0, r0, c7, c10, 4 @ DSB |
| 827 | mcr p15, 0, r0, c7, c5, 4 @ ISB |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 828 | mov pc, r12 |
| 829 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 830 | __arm6_mmu_cache_off: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 831 | mov r0, #0x00000030 @ ARM6 control reg. |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 832 | b __armv3_mmu_cache_off |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 833 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 834 | __arm7_mmu_cache_off: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 835 | mov r0, #0x00000070 @ ARM7 control reg. |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 836 | b __armv3_mmu_cache_off |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 837 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 838 | __armv3_mmu_cache_off: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | mcr p15, 0, r0, c1, c0, 0 @ turn MMU and cache off |
| 840 | mov r0, #0 |
| 841 | mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3 |
| 842 | mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3 |
| 843 | mov pc, lr |
| 844 | |
| 845 | /* |
| 846 | * Clean and flush the cache to maintain consistency. |
| 847 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 848 | * On exit, |
Uwe Kleine-König | 21b2841 | 2010-01-26 22:08:09 +0100 | [diff] [blame] | 849 | * r1, r2, r3, r9, r10, r11, r12 corrupted |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 850 | * This routine must preserve: |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 851 | * r4, r6, r7, r8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 852 | */ |
| 853 | .align 5 |
| 854 | cache_clean_flush: |
| 855 | mov r3, #16 |
| 856 | b call_cache_fn |
| 857 | |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 858 | __armv4_mpu_cache_flush: |
| 859 | mov r2, #1 |
| 860 | mov r3, #0 |
| 861 | mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache |
| 862 | mov r1, #7 << 5 @ 8 segments |
| 863 | 1: orr r3, r1, #63 << 26 @ 64 entries |
| 864 | 2: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index |
| 865 | subs r3, r3, #1 << 26 |
| 866 | bcs 2b @ entries 63 to 0 |
| 867 | subs r1, r1, #1 << 5 |
| 868 | bcs 1b @ segments 7 to 0 |
| 869 | |
| 870 | teq r2, #0 |
| 871 | mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache |
| 872 | mcr p15, 0, ip, c7, c10, 4 @ drain WB |
| 873 | mov pc, lr |
| 874 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 875 | __fa526_cache_flush: |
| 876 | mov r1, #0 |
| 877 | mcr p15, 0, r1, c7, c14, 0 @ clean and invalidate D cache |
| 878 | mcr p15, 0, r1, c7, c5, 0 @ flush I cache |
| 879 | mcr p15, 0, r1, c7, c10, 4 @ drain WB |
| 880 | mov pc, lr |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 881 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 882 | __armv6_mmu_cache_flush: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 883 | mov r1, #0 |
| 884 | mcr p15, 0, r1, c7, c14, 0 @ clean+invalidate D |
| 885 | mcr p15, 0, r1, c7, c5, 0 @ invalidate I+BTB |
| 886 | mcr p15, 0, r1, c7, c15, 0 @ clean+invalidate unified |
| 887 | mcr p15, 0, r1, c7, c10, 4 @ drain WB |
| 888 | mov pc, lr |
| 889 | |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 890 | __armv7_mmu_cache_flush: |
| 891 | mrc p15, 0, r10, c0, c1, 5 @ read ID_MMFR1 |
| 892 | tst r10, #0xf << 16 @ hierarchical cache (ARMv7) |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 893 | mov r10, #0 |
Catalin Marinas | c30c2f9 | 2008-11-06 13:23:07 +0000 | [diff] [blame] | 894 | beq hierarchical |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 895 | mcr p15, 0, r10, c7, c14, 0 @ clean+invalidate D |
| 896 | b iflush |
| 897 | hierarchical: |
Catalin Marinas | c30c2f9 | 2008-11-06 13:23:07 +0000 | [diff] [blame] | 898 | mcr p15, 0, r10, c7, c10, 5 @ DMB |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 899 | stmfd sp!, {r0-r7, r9-r11} |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 900 | mrc p15, 1, r0, c0, c0, 1 @ read clidr |
| 901 | ands r3, r0, #0x7000000 @ extract loc from clidr |
| 902 | mov r3, r3, lsr #23 @ left align loc bit field |
| 903 | beq finished @ if loc is 0, then no need to clean |
| 904 | mov r10, #0 @ start clean at cache level 0 |
| 905 | loop1: |
| 906 | add r2, r10, r10, lsr #1 @ work out 3x current cache level |
| 907 | mov r1, r0, lsr r2 @ extract cache type bits from clidr |
| 908 | and r1, r1, #7 @ mask of the bits for current cache only |
| 909 | cmp r1, #2 @ see what cache we have at this level |
| 910 | blt skip @ skip if no cache, or just i-cache |
| 911 | mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr |
| 912 | mcr p15, 0, r10, c7, c5, 4 @ isb to sych the new cssr&csidr |
| 913 | mrc p15, 1, r1, c0, c0, 0 @ read the new csidr |
| 914 | and r2, r1, #7 @ extract the length of the cache lines |
| 915 | add r2, r2, #4 @ add 4 (line length offset) |
| 916 | ldr r4, =0x3ff |
| 917 | ands r4, r4, r1, lsr #3 @ find maximum number on the way size |
Catalin Marinas | 000b502 | 2008-10-03 11:09:10 +0100 | [diff] [blame] | 918 | clz r5, r4 @ find bit position of way size increment |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 919 | ldr r7, =0x7fff |
| 920 | ands r7, r7, r1, lsr #13 @ extract max number of the index size |
| 921 | loop2: |
| 922 | mov r9, r4 @ create working copy of max way size |
| 923 | loop3: |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 924 | ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11 |
| 925 | ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11 |
| 926 | THUMB( lsl r6, r9, r5 ) |
| 927 | THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11 |
| 928 | THUMB( lsl r6, r7, r2 ) |
| 929 | THUMB( orr r11, r11, r6 ) @ factor index number into r11 |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 930 | mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way |
| 931 | subs r9, r9, #1 @ decrement the way |
| 932 | bge loop3 |
| 933 | subs r7, r7, #1 @ decrement the index |
| 934 | bge loop2 |
| 935 | skip: |
| 936 | add r10, r10, #2 @ increment cache number |
| 937 | cmp r3, r10 |
| 938 | bgt loop1 |
| 939 | finished: |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 940 | ldmfd sp!, {r0-r7, r9-r11} |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 941 | mov r10, #0 @ swith back to cache level 0 |
| 942 | mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 943 | iflush: |
Catalin Marinas | c30c2f9 | 2008-11-06 13:23:07 +0000 | [diff] [blame] | 944 | mcr p15, 0, r10, c7, c10, 4 @ DSB |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 945 | mcr p15, 0, r10, c7, c5, 0 @ invalidate I+BTB |
Catalin Marinas | c30c2f9 | 2008-11-06 13:23:07 +0000 | [diff] [blame] | 946 | mcr p15, 0, r10, c7, c10, 4 @ DSB |
| 947 | mcr p15, 0, r10, c7, c5, 4 @ ISB |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 948 | mov pc, lr |
| 949 | |
Nicolas Pitre | 15754bf | 2007-10-31 15:15:29 -0400 | [diff] [blame] | 950 | __armv5tej_mmu_cache_flush: |
| 951 | 1: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate D cache |
| 952 | bne 1b |
| 953 | mcr p15, 0, r0, c7, c5, 0 @ flush I cache |
| 954 | mcr p15, 0, r0, c7, c10, 4 @ drain WB |
| 955 | mov pc, lr |
| 956 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 957 | __armv4_mmu_cache_flush: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 958 | mov r2, #64*1024 @ default: 32K dcache size (*2) |
| 959 | mov r11, #32 @ default: 32 byte line size |
| 960 | mrc p15, 0, r3, c0, c0, 1 @ read cache type |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 961 | teq r3, r9 @ cache ID register present? |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 962 | beq no_cache_id |
| 963 | mov r1, r3, lsr #18 |
| 964 | and r1, r1, #7 |
| 965 | mov r2, #1024 |
| 966 | mov r2, r2, lsl r1 @ base dcache size *2 |
| 967 | tst r3, #1 << 14 @ test M bit |
| 968 | addne r2, r2, r2, lsr #1 @ +1/2 size if M == 1 |
| 969 | mov r3, r3, lsr #12 |
| 970 | and r3, r3, #3 |
| 971 | mov r11, #8 |
| 972 | mov r11, r11, lsl r3 @ cache line size in bytes |
| 973 | no_cache_id: |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 974 | mov r1, pc |
| 975 | bic r1, r1, #63 @ align to longest cache line |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 976 | add r2, r1, r2 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 977 | 1: |
| 978 | ARM( ldr r3, [r1], r11 ) @ s/w flush D cache |
| 979 | THUMB( ldr r3, [r1] ) @ s/w flush D cache |
| 980 | THUMB( add r1, r1, r11 ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 981 | teq r1, r2 |
| 982 | bne 1b |
| 983 | |
| 984 | mcr p15, 0, r1, c7, c5, 0 @ flush I cache |
| 985 | mcr p15, 0, r1, c7, c6, 0 @ flush D cache |
| 986 | mcr p15, 0, r1, c7, c10, 4 @ drain WB |
| 987 | mov pc, lr |
| 988 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 989 | __armv3_mmu_cache_flush: |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 990 | __armv3_mpu_cache_flush: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 991 | mov r1, #0 |
Uwe Kleine-König | 63fa718 | 2010-01-26 22:18:09 +0100 | [diff] [blame] | 992 | mcr p15, 0, r1, c7, c0, 0 @ invalidate whole cache v3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 993 | mov pc, lr |
| 994 | |
| 995 | /* |
| 996 | * Various debugging routines for printing hex characters and |
| 997 | * memory, which again must be relocatable. |
| 998 | */ |
| 999 | #ifdef DEBUG |
Catalin Marinas | 88987ef | 2009-07-24 12:32:52 +0100 | [diff] [blame] | 1000 | .align 2 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1001 | .type phexbuf,#object |
| 1002 | phexbuf: .space 12 |
| 1003 | .size phexbuf, . - phexbuf |
| 1004 | |
Uwe Kleine-König | be6f9f0 | 2010-01-26 22:22:20 +0100 | [diff] [blame] | 1005 | @ phex corrupts {r0, r1, r2, r3} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1006 | phex: adr r3, phexbuf |
| 1007 | mov r2, #0 |
| 1008 | strb r2, [r3, r1] |
| 1009 | 1: subs r1, r1, #1 |
| 1010 | movmi r0, r3 |
| 1011 | bmi puts |
| 1012 | and r2, r0, #15 |
| 1013 | mov r0, r0, lsr #4 |
| 1014 | cmp r2, #10 |
| 1015 | addge r2, r2, #7 |
| 1016 | add r2, r2, #'0' |
| 1017 | strb r2, [r3, r1] |
| 1018 | b 1b |
| 1019 | |
Uwe Kleine-König | be6f9f0 | 2010-01-26 22:22:20 +0100 | [diff] [blame] | 1020 | @ puts corrupts {r0, r1, r2, r3} |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 1021 | puts: loadsp r3, r1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1022 | 1: ldrb r2, [r0], #1 |
| 1023 | teq r2, #0 |
| 1024 | moveq pc, lr |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 1025 | 2: writeb r2, r3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1026 | mov r1, #0x00020000 |
| 1027 | 3: subs r1, r1, #1 |
| 1028 | bne 3b |
| 1029 | teq r2, #'\n' |
| 1030 | moveq r2, #'\r' |
| 1031 | beq 2b |
| 1032 | teq r0, #0 |
| 1033 | bne 1b |
| 1034 | mov pc, lr |
Uwe Kleine-König | be6f9f0 | 2010-01-26 22:22:20 +0100 | [diff] [blame] | 1035 | @ putc corrupts {r0, r1, r2, r3} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1036 | putc: |
| 1037 | mov r2, r0 |
| 1038 | mov r0, #0 |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 1039 | loadsp r3, r1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1040 | b 2b |
| 1041 | |
Uwe Kleine-König | be6f9f0 | 2010-01-26 22:22:20 +0100 | [diff] [blame] | 1042 | @ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1043 | memdump: mov r12, r0 |
| 1044 | mov r10, lr |
| 1045 | mov r11, #0 |
| 1046 | 2: mov r0, r11, lsl #2 |
| 1047 | add r0, r0, r12 |
| 1048 | mov r1, #8 |
| 1049 | bl phex |
| 1050 | mov r0, #':' |
| 1051 | bl putc |
| 1052 | 1: mov r0, #' ' |
| 1053 | bl putc |
| 1054 | ldr r0, [r12, r11, lsl #2] |
| 1055 | mov r1, #8 |
| 1056 | bl phex |
| 1057 | and r0, r11, #7 |
| 1058 | teq r0, #3 |
| 1059 | moveq r0, #' ' |
| 1060 | bleq putc |
| 1061 | and r0, r11, #7 |
| 1062 | add r11, r11, #1 |
| 1063 | teq r0, #7 |
| 1064 | bne 1b |
| 1065 | mov r0, #'\n' |
| 1066 | bl putc |
| 1067 | cmp r11, #64 |
| 1068 | blt 2b |
| 1069 | mov pc, r10 |
| 1070 | #endif |
| 1071 | |
Catalin Marinas | 92c83ff1 | 2007-06-22 14:27:50 +0100 | [diff] [blame] | 1072 | .ltorg |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1073 | |
| 1074 | .align |
Russell King | b0c4d4e | 2010-11-22 12:00:59 +0000 | [diff] [blame] | 1075 | .section ".stack", "aw", %nobits |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1076 | user_stack: .space 4096 |
Uwe Kleine-König | 88237c2 | 2010-01-29 21:37:24 +0100 | [diff] [blame] | 1077 | user_stack_end: |