blob: a9994713072e7cb2572ddbf4c0f42543fe40353d [file] [log] [blame]
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001/*
2 * offload engine driver for the Marvell XOR engine
3 * Copyright (C) 2007, 2008, Marvell International Ltd.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17 */
18
19#include <linux/init.h>
20#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Saeed Bisharaff7b0472008-07-08 11:58:36 -070022#include <linux/delay.h>
23#include <linux/dma-mapping.h>
24#include <linux/spinlock.h>
25#include <linux/interrupt.h>
26#include <linux/platform_device.h>
27#include <linux/memory.h>
Andrew Lunnc5101822012-02-19 13:30:26 +010028#include <linux/clk.h>
Arnd Bergmannc02cecb2012-08-24 15:21:54 +020029#include <linux/platform_data/dma-mv_xor.h>
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000030
31#include "dmaengine.h"
Saeed Bisharaff7b0472008-07-08 11:58:36 -070032#include "mv_xor.h"
33
34static void mv_xor_issue_pending(struct dma_chan *chan);
35
36#define to_mv_xor_chan(chan) \
37 container_of(chan, struct mv_xor_chan, common)
38
Saeed Bisharaff7b0472008-07-08 11:58:36 -070039#define to_mv_xor_slot(tx) \
40 container_of(tx, struct mv_xor_desc_slot, async_tx)
41
42static void mv_desc_init(struct mv_xor_desc_slot *desc, unsigned long flags)
43{
44 struct mv_xor_desc *hw_desc = desc->hw_desc;
45
46 hw_desc->status = (1 << 31);
47 hw_desc->phy_next_desc = 0;
48 hw_desc->desc_command = (1 << 31);
49}
50
51static u32 mv_desc_get_dest_addr(struct mv_xor_desc_slot *desc)
52{
53 struct mv_xor_desc *hw_desc = desc->hw_desc;
54 return hw_desc->phy_dest_addr;
55}
56
57static u32 mv_desc_get_src_addr(struct mv_xor_desc_slot *desc,
58 int src_idx)
59{
60 struct mv_xor_desc *hw_desc = desc->hw_desc;
61 return hw_desc->phy_src_addr[src_idx];
62}
63
64
65static void mv_desc_set_byte_count(struct mv_xor_desc_slot *desc,
66 u32 byte_count)
67{
68 struct mv_xor_desc *hw_desc = desc->hw_desc;
69 hw_desc->byte_count = byte_count;
70}
71
72static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc,
73 u32 next_desc_addr)
74{
75 struct mv_xor_desc *hw_desc = desc->hw_desc;
76 BUG_ON(hw_desc->phy_next_desc);
77 hw_desc->phy_next_desc = next_desc_addr;
78}
79
80static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc)
81{
82 struct mv_xor_desc *hw_desc = desc->hw_desc;
83 hw_desc->phy_next_desc = 0;
84}
85
86static void mv_desc_set_block_fill_val(struct mv_xor_desc_slot *desc, u32 val)
87{
88 desc->value = val;
89}
90
91static void mv_desc_set_dest_addr(struct mv_xor_desc_slot *desc,
92 dma_addr_t addr)
93{
94 struct mv_xor_desc *hw_desc = desc->hw_desc;
95 hw_desc->phy_dest_addr = addr;
96}
97
98static int mv_chan_memset_slot_count(size_t len)
99{
100 return 1;
101}
102
103#define mv_chan_memcpy_slot_count(c) mv_chan_memset_slot_count(c)
104
105static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc,
106 int index, dma_addr_t addr)
107{
108 struct mv_xor_desc *hw_desc = desc->hw_desc;
109 hw_desc->phy_src_addr[index] = addr;
110 if (desc->type == DMA_XOR)
111 hw_desc->desc_command |= (1 << index);
112}
113
114static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan)
115{
116 return __raw_readl(XOR_CURR_DESC(chan));
117}
118
119static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan,
120 u32 next_desc_addr)
121{
122 __raw_writel(next_desc_addr, XOR_NEXT_DESC(chan));
123}
124
125static void mv_chan_set_dest_pointer(struct mv_xor_chan *chan, u32 desc_addr)
126{
127 __raw_writel(desc_addr, XOR_DEST_POINTER(chan));
128}
129
130static void mv_chan_set_block_size(struct mv_xor_chan *chan, u32 block_size)
131{
132 __raw_writel(block_size, XOR_BLOCK_SIZE(chan));
133}
134
135static void mv_chan_set_value(struct mv_xor_chan *chan, u32 value)
136{
137 __raw_writel(value, XOR_INIT_VALUE_LOW(chan));
138 __raw_writel(value, XOR_INIT_VALUE_HIGH(chan));
139}
140
141static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan)
142{
143 u32 val = __raw_readl(XOR_INTR_MASK(chan));
144 val |= XOR_INTR_MASK_VALUE << (chan->idx * 16);
145 __raw_writel(val, XOR_INTR_MASK(chan));
146}
147
148static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan)
149{
150 u32 intr_cause = __raw_readl(XOR_INTR_CAUSE(chan));
151 intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF;
152 return intr_cause;
153}
154
155static int mv_is_err_intr(u32 intr_cause)
156{
157 if (intr_cause & ((1<<4)|(1<<5)|(1<<6)|(1<<7)|(1<<8)|(1<<9)))
158 return 1;
159
160 return 0;
161}
162
163static void mv_xor_device_clear_eoc_cause(struct mv_xor_chan *chan)
164{
Simon Guinot86363682010-09-17 23:33:51 +0200165 u32 val = ~(1 << (chan->idx * 16));
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700166 dev_dbg(chan->device->common.dev, "%s, val 0x%08x\n", __func__, val);
167 __raw_writel(val, XOR_INTR_CAUSE(chan));
168}
169
170static void mv_xor_device_clear_err_status(struct mv_xor_chan *chan)
171{
172 u32 val = 0xFFFF0000 >> (chan->idx * 16);
173 __raw_writel(val, XOR_INTR_CAUSE(chan));
174}
175
176static int mv_can_chain(struct mv_xor_desc_slot *desc)
177{
178 struct mv_xor_desc_slot *chain_old_tail = list_entry(
179 desc->chain_node.prev, struct mv_xor_desc_slot, chain_node);
180
181 if (chain_old_tail->type != desc->type)
182 return 0;
183 if (desc->type == DMA_MEMSET)
184 return 0;
185
186 return 1;
187}
188
189static void mv_set_mode(struct mv_xor_chan *chan,
190 enum dma_transaction_type type)
191{
192 u32 op_mode;
193 u32 config = __raw_readl(XOR_CONFIG(chan));
194
195 switch (type) {
196 case DMA_XOR:
197 op_mode = XOR_OPERATION_MODE_XOR;
198 break;
199 case DMA_MEMCPY:
200 op_mode = XOR_OPERATION_MODE_MEMCPY;
201 break;
202 case DMA_MEMSET:
203 op_mode = XOR_OPERATION_MODE_MEMSET;
204 break;
205 default:
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +0100206 dev_err(chan->device->common.dev,
207 "error: unsupported operation %d.\n",
208 type);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700209 BUG();
210 return;
211 }
212
213 config &= ~0x7;
214 config |= op_mode;
215 __raw_writel(config, XOR_CONFIG(chan));
216 chan->current_type = type;
217}
218
219static void mv_chan_activate(struct mv_xor_chan *chan)
220{
221 u32 activation;
222
223 dev_dbg(chan->device->common.dev, " activate chan.\n");
224 activation = __raw_readl(XOR_ACTIVATION(chan));
225 activation |= 0x1;
226 __raw_writel(activation, XOR_ACTIVATION(chan));
227}
228
229static char mv_chan_is_busy(struct mv_xor_chan *chan)
230{
231 u32 state = __raw_readl(XOR_ACTIVATION(chan));
232
233 state = (state >> 4) & 0x3;
234
235 return (state == 1) ? 1 : 0;
236}
237
238static int mv_chan_xor_slot_count(size_t len, int src_cnt)
239{
240 return 1;
241}
242
243/**
244 * mv_xor_free_slots - flags descriptor slots for reuse
245 * @slot: Slot to free
246 * Caller must hold &mv_chan->lock while calling this function
247 */
248static void mv_xor_free_slots(struct mv_xor_chan *mv_chan,
249 struct mv_xor_desc_slot *slot)
250{
251 dev_dbg(mv_chan->device->common.dev, "%s %d slot %p\n",
252 __func__, __LINE__, slot);
253
254 slot->slots_per_op = 0;
255
256}
257
258/*
259 * mv_xor_start_new_chain - program the engine to operate on new chain headed by
260 * sw_desc
261 * Caller must hold &mv_chan->lock while calling this function
262 */
263static void mv_xor_start_new_chain(struct mv_xor_chan *mv_chan,
264 struct mv_xor_desc_slot *sw_desc)
265{
266 dev_dbg(mv_chan->device->common.dev, "%s %d: sw_desc %p\n",
267 __func__, __LINE__, sw_desc);
268 if (sw_desc->type != mv_chan->current_type)
269 mv_set_mode(mv_chan, sw_desc->type);
270
271 if (sw_desc->type == DMA_MEMSET) {
272 /* for memset requests we need to program the engine, no
273 * descriptors used.
274 */
275 struct mv_xor_desc *hw_desc = sw_desc->hw_desc;
276 mv_chan_set_dest_pointer(mv_chan, hw_desc->phy_dest_addr);
277 mv_chan_set_block_size(mv_chan, sw_desc->unmap_len);
278 mv_chan_set_value(mv_chan, sw_desc->value);
279 } else {
280 /* set the hardware chain */
281 mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys);
282 }
283 mv_chan->pending += sw_desc->slot_cnt;
284 mv_xor_issue_pending(&mv_chan->common);
285}
286
287static dma_cookie_t
288mv_xor_run_tx_complete_actions(struct mv_xor_desc_slot *desc,
289 struct mv_xor_chan *mv_chan, dma_cookie_t cookie)
290{
291 BUG_ON(desc->async_tx.cookie < 0);
292
293 if (desc->async_tx.cookie > 0) {
294 cookie = desc->async_tx.cookie;
295
296 /* call the callback (must not sleep or submit new
297 * operations to this channel)
298 */
299 if (desc->async_tx.callback)
300 desc->async_tx.callback(
301 desc->async_tx.callback_param);
302
303 /* unmap dma addresses
304 * (unmap_single vs unmap_page?)
305 */
306 if (desc->group_head && desc->unmap_len) {
307 struct mv_xor_desc_slot *unmap = desc->group_head;
308 struct device *dev =
309 &mv_chan->device->pdev->dev;
310 u32 len = unmap->unmap_len;
Dan Williamse1d181e2008-07-04 00:13:40 -0700311 enum dma_ctrl_flags flags = desc->async_tx.flags;
312 u32 src_cnt;
313 dma_addr_t addr;
Dan Williamsa06d5682008-12-08 13:46:00 -0700314 dma_addr_t dest;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700315
Dan Williamsa06d5682008-12-08 13:46:00 -0700316 src_cnt = unmap->unmap_src_cnt;
317 dest = mv_desc_get_dest_addr(unmap);
Dan Williamse1d181e2008-07-04 00:13:40 -0700318 if (!(flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
Dan Williamsa06d5682008-12-08 13:46:00 -0700319 enum dma_data_direction dir;
320
321 if (src_cnt > 1) /* is xor ? */
322 dir = DMA_BIDIRECTIONAL;
323 else
324 dir = DMA_FROM_DEVICE;
325 dma_unmap_page(dev, dest, len, dir);
Dan Williamse1d181e2008-07-04 00:13:40 -0700326 }
327
328 if (!(flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
Dan Williamse1d181e2008-07-04 00:13:40 -0700329 while (src_cnt--) {
330 addr = mv_desc_get_src_addr(unmap,
331 src_cnt);
Dan Williamsa06d5682008-12-08 13:46:00 -0700332 if (addr == dest)
333 continue;
Dan Williamse1d181e2008-07-04 00:13:40 -0700334 dma_unmap_page(dev, addr, len,
335 DMA_TO_DEVICE);
336 }
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700337 }
338 desc->group_head = NULL;
339 }
340 }
341
342 /* run dependent operations */
Dan Williams07f22112009-01-05 17:14:31 -0700343 dma_run_dependencies(&desc->async_tx);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700344
345 return cookie;
346}
347
348static int
349mv_xor_clean_completed_slots(struct mv_xor_chan *mv_chan)
350{
351 struct mv_xor_desc_slot *iter, *_iter;
352
353 dev_dbg(mv_chan->device->common.dev, "%s %d\n", __func__, __LINE__);
354 list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
355 completed_node) {
356
357 if (async_tx_test_ack(&iter->async_tx)) {
358 list_del(&iter->completed_node);
359 mv_xor_free_slots(mv_chan, iter);
360 }
361 }
362 return 0;
363}
364
365static int
366mv_xor_clean_slot(struct mv_xor_desc_slot *desc,
367 struct mv_xor_chan *mv_chan)
368{
369 dev_dbg(mv_chan->device->common.dev, "%s %d: desc %p flags %d\n",
370 __func__, __LINE__, desc, desc->async_tx.flags);
371 list_del(&desc->chain_node);
372 /* the client is allowed to attach dependent operations
373 * until 'ack' is set
374 */
375 if (!async_tx_test_ack(&desc->async_tx)) {
376 /* move this slot to the completed_slots */
377 list_add_tail(&desc->completed_node, &mv_chan->completed_slots);
378 return 0;
379 }
380
381 mv_xor_free_slots(mv_chan, desc);
382 return 0;
383}
384
385static void __mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
386{
387 struct mv_xor_desc_slot *iter, *_iter;
388 dma_cookie_t cookie = 0;
389 int busy = mv_chan_is_busy(mv_chan);
390 u32 current_desc = mv_chan_get_current_desc(mv_chan);
391 int seen_current = 0;
392
393 dev_dbg(mv_chan->device->common.dev, "%s %d\n", __func__, __LINE__);
394 dev_dbg(mv_chan->device->common.dev, "current_desc %x\n", current_desc);
395 mv_xor_clean_completed_slots(mv_chan);
396
397 /* free completed slots from the chain starting with
398 * the oldest descriptor
399 */
400
401 list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
402 chain_node) {
403 prefetch(_iter);
404 prefetch(&_iter->async_tx);
405
406 /* do not advance past the current descriptor loaded into the
407 * hardware channel, subsequent descriptors are either in
408 * process or have not been submitted
409 */
410 if (seen_current)
411 break;
412
413 /* stop the search if we reach the current descriptor and the
414 * channel is busy
415 */
416 if (iter->async_tx.phys == current_desc) {
417 seen_current = 1;
418 if (busy)
419 break;
420 }
421
422 cookie = mv_xor_run_tx_complete_actions(iter, mv_chan, cookie);
423
424 if (mv_xor_clean_slot(iter, mv_chan))
425 break;
426 }
427
428 if ((busy == 0) && !list_empty(&mv_chan->chain)) {
429 struct mv_xor_desc_slot *chain_head;
430 chain_head = list_entry(mv_chan->chain.next,
431 struct mv_xor_desc_slot,
432 chain_node);
433
434 mv_xor_start_new_chain(mv_chan, chain_head);
435 }
436
437 if (cookie > 0)
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000438 mv_chan->common.completed_cookie = cookie;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700439}
440
441static void
442mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
443{
444 spin_lock_bh(&mv_chan->lock);
445 __mv_xor_slot_cleanup(mv_chan);
446 spin_unlock_bh(&mv_chan->lock);
447}
448
449static void mv_xor_tasklet(unsigned long data)
450{
451 struct mv_xor_chan *chan = (struct mv_xor_chan *) data;
Saeed Bishara8333f652010-12-21 16:53:39 +0200452 mv_xor_slot_cleanup(chan);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700453}
454
455static struct mv_xor_desc_slot *
456mv_xor_alloc_slots(struct mv_xor_chan *mv_chan, int num_slots,
457 int slots_per_op)
458{
459 struct mv_xor_desc_slot *iter, *_iter, *alloc_start = NULL;
460 LIST_HEAD(chain);
461 int slots_found, retry = 0;
462
463 /* start search from the last allocated descrtiptor
464 * if a contiguous allocation can not be found start searching
465 * from the beginning of the list
466 */
467retry:
468 slots_found = 0;
469 if (retry == 0)
470 iter = mv_chan->last_used;
471 else
472 iter = list_entry(&mv_chan->all_slots,
473 struct mv_xor_desc_slot,
474 slot_node);
475
476 list_for_each_entry_safe_continue(
477 iter, _iter, &mv_chan->all_slots, slot_node) {
478 prefetch(_iter);
479 prefetch(&_iter->async_tx);
480 if (iter->slots_per_op) {
481 /* give up after finding the first busy slot
482 * on the second pass through the list
483 */
484 if (retry)
485 break;
486
487 slots_found = 0;
488 continue;
489 }
490
491 /* start the allocation if the slot is correctly aligned */
492 if (!slots_found++)
493 alloc_start = iter;
494
495 if (slots_found == num_slots) {
496 struct mv_xor_desc_slot *alloc_tail = NULL;
497 struct mv_xor_desc_slot *last_used = NULL;
498 iter = alloc_start;
499 while (num_slots) {
500 int i;
501
502 /* pre-ack all but the last descriptor */
503 async_tx_ack(&iter->async_tx);
504
505 list_add_tail(&iter->chain_node, &chain);
506 alloc_tail = iter;
507 iter->async_tx.cookie = 0;
508 iter->slot_cnt = num_slots;
509 iter->xor_check_result = NULL;
510 for (i = 0; i < slots_per_op; i++) {
511 iter->slots_per_op = slots_per_op - i;
512 last_used = iter;
513 iter = list_entry(iter->slot_node.next,
514 struct mv_xor_desc_slot,
515 slot_node);
516 }
517 num_slots -= slots_per_op;
518 }
519 alloc_tail->group_head = alloc_start;
520 alloc_tail->async_tx.cookie = -EBUSY;
Dan Williams64203b62009-09-08 17:53:03 -0700521 list_splice(&chain, &alloc_tail->tx_list);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700522 mv_chan->last_used = last_used;
523 mv_desc_clear_next_desc(alloc_start);
524 mv_desc_clear_next_desc(alloc_tail);
525 return alloc_tail;
526 }
527 }
528 if (!retry++)
529 goto retry;
530
531 /* try to free some slots if the allocation fails */
532 tasklet_schedule(&mv_chan->irq_tasklet);
533
534 return NULL;
535}
536
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700537/************************ DMA engine API functions ****************************/
538static dma_cookie_t
539mv_xor_tx_submit(struct dma_async_tx_descriptor *tx)
540{
541 struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx);
542 struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan);
543 struct mv_xor_desc_slot *grp_start, *old_chain_tail;
544 dma_cookie_t cookie;
545 int new_hw_chain = 1;
546
547 dev_dbg(mv_chan->device->common.dev,
548 "%s sw_desc %p: async_tx %p\n",
549 __func__, sw_desc, &sw_desc->async_tx);
550
551 grp_start = sw_desc->group_head;
552
553 spin_lock_bh(&mv_chan->lock);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000554 cookie = dma_cookie_assign(tx);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700555
556 if (list_empty(&mv_chan->chain))
Dan Williams64203b62009-09-08 17:53:03 -0700557 list_splice_init(&sw_desc->tx_list, &mv_chan->chain);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700558 else {
559 new_hw_chain = 0;
560
561 old_chain_tail = list_entry(mv_chan->chain.prev,
562 struct mv_xor_desc_slot,
563 chain_node);
Dan Williams64203b62009-09-08 17:53:03 -0700564 list_splice_init(&grp_start->tx_list,
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700565 &old_chain_tail->chain_node);
566
567 if (!mv_can_chain(grp_start))
568 goto submit_done;
569
570 dev_dbg(mv_chan->device->common.dev, "Append to last desc %x\n",
571 old_chain_tail->async_tx.phys);
572
573 /* fix up the hardware chain */
574 mv_desc_set_next_desc(old_chain_tail, grp_start->async_tx.phys);
575
576 /* if the channel is not busy */
577 if (!mv_chan_is_busy(mv_chan)) {
578 u32 current_desc = mv_chan_get_current_desc(mv_chan);
579 /*
580 * and the curren desc is the end of the chain before
581 * the append, then we need to start the channel
582 */
583 if (current_desc == old_chain_tail->async_tx.phys)
584 new_hw_chain = 1;
585 }
586 }
587
588 if (new_hw_chain)
589 mv_xor_start_new_chain(mv_chan, grp_start);
590
591submit_done:
592 spin_unlock_bh(&mv_chan->lock);
593
594 return cookie;
595}
596
597/* returns the number of allocated descriptors */
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700598static int mv_xor_alloc_chan_resources(struct dma_chan *chan)
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700599{
600 char *hw_desc;
601 int idx;
602 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
603 struct mv_xor_desc_slot *slot = NULL;
Thomas Petazzoni09f2b782012-10-29 16:27:34 +0100604 int num_descs_in_pool = mv_chan->device->pool_size/MV_XOR_SLOT_SIZE;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700605
606 /* Allocate descriptor slots */
607 idx = mv_chan->slots_allocated;
608 while (idx < num_descs_in_pool) {
609 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
610 if (!slot) {
611 printk(KERN_INFO "MV XOR Channel only initialized"
612 " %d descriptor slots", idx);
613 break;
614 }
615 hw_desc = (char *) mv_chan->device->dma_desc_pool_virt;
616 slot->hw_desc = (void *) &hw_desc[idx * MV_XOR_SLOT_SIZE];
617
618 dma_async_tx_descriptor_init(&slot->async_tx, chan);
619 slot->async_tx.tx_submit = mv_xor_tx_submit;
620 INIT_LIST_HEAD(&slot->chain_node);
621 INIT_LIST_HEAD(&slot->slot_node);
Dan Williams64203b62009-09-08 17:53:03 -0700622 INIT_LIST_HEAD(&slot->tx_list);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700623 hw_desc = (char *) mv_chan->device->dma_desc_pool;
624 slot->async_tx.phys =
625 (dma_addr_t) &hw_desc[idx * MV_XOR_SLOT_SIZE];
626 slot->idx = idx++;
627
628 spin_lock_bh(&mv_chan->lock);
629 mv_chan->slots_allocated = idx;
630 list_add_tail(&slot->slot_node, &mv_chan->all_slots);
631 spin_unlock_bh(&mv_chan->lock);
632 }
633
634 if (mv_chan->slots_allocated && !mv_chan->last_used)
635 mv_chan->last_used = list_entry(mv_chan->all_slots.next,
636 struct mv_xor_desc_slot,
637 slot_node);
638
639 dev_dbg(mv_chan->device->common.dev,
640 "allocated %d descriptor slots last_used: %p\n",
641 mv_chan->slots_allocated, mv_chan->last_used);
642
643 return mv_chan->slots_allocated ? : -ENOMEM;
644}
645
646static struct dma_async_tx_descriptor *
647mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
648 size_t len, unsigned long flags)
649{
650 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
651 struct mv_xor_desc_slot *sw_desc, *grp_start;
652 int slot_cnt;
653
654 dev_dbg(mv_chan->device->common.dev,
655 "%s dest: %x src %x len: %u flags: %ld\n",
656 __func__, dest, src, len, flags);
657 if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
658 return NULL;
659
Coly Li7912d302011-03-27 01:26:53 +0800660 BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700661
662 spin_lock_bh(&mv_chan->lock);
663 slot_cnt = mv_chan_memcpy_slot_count(len);
664 sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
665 if (sw_desc) {
666 sw_desc->type = DMA_MEMCPY;
667 sw_desc->async_tx.flags = flags;
668 grp_start = sw_desc->group_head;
669 mv_desc_init(grp_start, flags);
670 mv_desc_set_byte_count(grp_start, len);
671 mv_desc_set_dest_addr(sw_desc->group_head, dest);
672 mv_desc_set_src_addr(grp_start, 0, src);
673 sw_desc->unmap_src_cnt = 1;
674 sw_desc->unmap_len = len;
675 }
676 spin_unlock_bh(&mv_chan->lock);
677
678 dev_dbg(mv_chan->device->common.dev,
679 "%s sw_desc %p async_tx %p\n",
680 __func__, sw_desc, sw_desc ? &sw_desc->async_tx : 0);
681
682 return sw_desc ? &sw_desc->async_tx : NULL;
683}
684
685static struct dma_async_tx_descriptor *
686mv_xor_prep_dma_memset(struct dma_chan *chan, dma_addr_t dest, int value,
687 size_t len, unsigned long flags)
688{
689 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
690 struct mv_xor_desc_slot *sw_desc, *grp_start;
691 int slot_cnt;
692
693 dev_dbg(mv_chan->device->common.dev,
694 "%s dest: %x len: %u flags: %ld\n",
695 __func__, dest, len, flags);
696 if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
697 return NULL;
698
Coly Li7912d302011-03-27 01:26:53 +0800699 BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700700
701 spin_lock_bh(&mv_chan->lock);
702 slot_cnt = mv_chan_memset_slot_count(len);
703 sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
704 if (sw_desc) {
705 sw_desc->type = DMA_MEMSET;
706 sw_desc->async_tx.flags = flags;
707 grp_start = sw_desc->group_head;
708 mv_desc_init(grp_start, flags);
709 mv_desc_set_byte_count(grp_start, len);
710 mv_desc_set_dest_addr(sw_desc->group_head, dest);
711 mv_desc_set_block_fill_val(grp_start, value);
712 sw_desc->unmap_src_cnt = 1;
713 sw_desc->unmap_len = len;
714 }
715 spin_unlock_bh(&mv_chan->lock);
716 dev_dbg(mv_chan->device->common.dev,
717 "%s sw_desc %p async_tx %p \n",
718 __func__, sw_desc, &sw_desc->async_tx);
719 return sw_desc ? &sw_desc->async_tx : NULL;
720}
721
722static struct dma_async_tx_descriptor *
723mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
724 unsigned int src_cnt, size_t len, unsigned long flags)
725{
726 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
727 struct mv_xor_desc_slot *sw_desc, *grp_start;
728 int slot_cnt;
729
730 if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
731 return NULL;
732
Coly Li7912d302011-03-27 01:26:53 +0800733 BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700734
735 dev_dbg(mv_chan->device->common.dev,
736 "%s src_cnt: %d len: dest %x %u flags: %ld\n",
737 __func__, src_cnt, len, dest, flags);
738
739 spin_lock_bh(&mv_chan->lock);
740 slot_cnt = mv_chan_xor_slot_count(len, src_cnt);
741 sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
742 if (sw_desc) {
743 sw_desc->type = DMA_XOR;
744 sw_desc->async_tx.flags = flags;
745 grp_start = sw_desc->group_head;
746 mv_desc_init(grp_start, flags);
747 /* the byte count field is the same as in memcpy desc*/
748 mv_desc_set_byte_count(grp_start, len);
749 mv_desc_set_dest_addr(sw_desc->group_head, dest);
750 sw_desc->unmap_src_cnt = src_cnt;
751 sw_desc->unmap_len = len;
752 while (src_cnt--)
753 mv_desc_set_src_addr(grp_start, src_cnt, src[src_cnt]);
754 }
755 spin_unlock_bh(&mv_chan->lock);
756 dev_dbg(mv_chan->device->common.dev,
757 "%s sw_desc %p async_tx %p \n",
758 __func__, sw_desc, &sw_desc->async_tx);
759 return sw_desc ? &sw_desc->async_tx : NULL;
760}
761
762static void mv_xor_free_chan_resources(struct dma_chan *chan)
763{
764 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
765 struct mv_xor_desc_slot *iter, *_iter;
766 int in_use_descs = 0;
767
768 mv_xor_slot_cleanup(mv_chan);
769
770 spin_lock_bh(&mv_chan->lock);
771 list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
772 chain_node) {
773 in_use_descs++;
774 list_del(&iter->chain_node);
775 }
776 list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
777 completed_node) {
778 in_use_descs++;
779 list_del(&iter->completed_node);
780 }
781 list_for_each_entry_safe_reverse(
782 iter, _iter, &mv_chan->all_slots, slot_node) {
783 list_del(&iter->slot_node);
784 kfree(iter);
785 mv_chan->slots_allocated--;
786 }
787 mv_chan->last_used = NULL;
788
789 dev_dbg(mv_chan->device->common.dev, "%s slots_allocated %d\n",
790 __func__, mv_chan->slots_allocated);
791 spin_unlock_bh(&mv_chan->lock);
792
793 if (in_use_descs)
794 dev_err(mv_chan->device->common.dev,
795 "freeing %d in use descriptors!\n", in_use_descs);
796}
797
798/**
Linus Walleij07934482010-03-26 16:50:49 -0700799 * mv_xor_status - poll the status of an XOR transaction
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700800 * @chan: XOR channel handle
801 * @cookie: XOR transaction identifier
Linus Walleij07934482010-03-26 16:50:49 -0700802 * @txstate: XOR transactions state holder (or NULL)
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700803 */
Linus Walleij07934482010-03-26 16:50:49 -0700804static enum dma_status mv_xor_status(struct dma_chan *chan,
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700805 dma_cookie_t cookie,
Linus Walleij07934482010-03-26 16:50:49 -0700806 struct dma_tx_state *txstate)
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700807{
808 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700809 enum dma_status ret;
810
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000811 ret = dma_cookie_status(chan, cookie, txstate);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700812 if (ret == DMA_SUCCESS) {
813 mv_xor_clean_completed_slots(mv_chan);
814 return ret;
815 }
816 mv_xor_slot_cleanup(mv_chan);
817
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000818 return dma_cookie_status(chan, cookie, txstate);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700819}
820
821static void mv_dump_xor_regs(struct mv_xor_chan *chan)
822{
823 u32 val;
824
825 val = __raw_readl(XOR_CONFIG(chan));
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +0100826 dev_err(chan->device->common.dev,
827 "config 0x%08x.\n", val);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700828
829 val = __raw_readl(XOR_ACTIVATION(chan));
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +0100830 dev_err(chan->device->common.dev,
831 "activation 0x%08x.\n", val);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700832
833 val = __raw_readl(XOR_INTR_CAUSE(chan));
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +0100834 dev_err(chan->device->common.dev,
835 "intr cause 0x%08x.\n", val);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700836
837 val = __raw_readl(XOR_INTR_MASK(chan));
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +0100838 dev_err(chan->device->common.dev,
839 "intr mask 0x%08x.\n", val);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700840
841 val = __raw_readl(XOR_ERROR_CAUSE(chan));
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +0100842 dev_err(chan->device->common.dev,
843 "error cause 0x%08x.\n", val);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700844
845 val = __raw_readl(XOR_ERROR_ADDR(chan));
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +0100846 dev_err(chan->device->common.dev,
847 "error addr 0x%08x.\n", val);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700848}
849
850static void mv_xor_err_interrupt_handler(struct mv_xor_chan *chan,
851 u32 intr_cause)
852{
853 if (intr_cause & (1 << 4)) {
854 dev_dbg(chan->device->common.dev,
855 "ignore this error\n");
856 return;
857 }
858
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +0100859 dev_err(chan->device->common.dev,
860 "error on chan %d. intr cause 0x%08x.\n",
861 chan->idx, intr_cause);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700862
863 mv_dump_xor_regs(chan);
864 BUG();
865}
866
867static irqreturn_t mv_xor_interrupt_handler(int irq, void *data)
868{
869 struct mv_xor_chan *chan = data;
870 u32 intr_cause = mv_chan_get_intr_cause(chan);
871
872 dev_dbg(chan->device->common.dev, "intr cause %x\n", intr_cause);
873
874 if (mv_is_err_intr(intr_cause))
875 mv_xor_err_interrupt_handler(chan, intr_cause);
876
877 tasklet_schedule(&chan->irq_tasklet);
878
879 mv_xor_device_clear_eoc_cause(chan);
880
881 return IRQ_HANDLED;
882}
883
884static void mv_xor_issue_pending(struct dma_chan *chan)
885{
886 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
887
888 if (mv_chan->pending >= MV_XOR_THRESHOLD) {
889 mv_chan->pending = 0;
890 mv_chan_activate(mv_chan);
891 }
892}
893
894/*
895 * Perform a transaction to verify the HW works.
896 */
897#define MV_XOR_TEST_SIZE 2000
898
899static int __devinit mv_xor_memcpy_self_test(struct mv_xor_device *device)
900{
901 int i;
902 void *src, *dest;
903 dma_addr_t src_dma, dest_dma;
904 struct dma_chan *dma_chan;
905 dma_cookie_t cookie;
906 struct dma_async_tx_descriptor *tx;
907 int err = 0;
908 struct mv_xor_chan *mv_chan;
909
910 src = kmalloc(sizeof(u8) * MV_XOR_TEST_SIZE, GFP_KERNEL);
911 if (!src)
912 return -ENOMEM;
913
914 dest = kzalloc(sizeof(u8) * MV_XOR_TEST_SIZE, GFP_KERNEL);
915 if (!dest) {
916 kfree(src);
917 return -ENOMEM;
918 }
919
920 /* Fill in src buffer */
921 for (i = 0; i < MV_XOR_TEST_SIZE; i++)
922 ((u8 *) src)[i] = (u8)i;
923
924 /* Start copy, using first DMA channel */
925 dma_chan = container_of(device->common.channels.next,
926 struct dma_chan,
927 device_node);
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700928 if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700929 err = -ENODEV;
930 goto out;
931 }
932
933 dest_dma = dma_map_single(dma_chan->device->dev, dest,
934 MV_XOR_TEST_SIZE, DMA_FROM_DEVICE);
935
936 src_dma = dma_map_single(dma_chan->device->dev, src,
937 MV_XOR_TEST_SIZE, DMA_TO_DEVICE);
938
939 tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
940 MV_XOR_TEST_SIZE, 0);
941 cookie = mv_xor_tx_submit(tx);
942 mv_xor_issue_pending(dma_chan);
943 async_tx_ack(tx);
944 msleep(1);
945
Linus Walleij07934482010-03-26 16:50:49 -0700946 if (mv_xor_status(dma_chan, cookie, NULL) !=
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700947 DMA_SUCCESS) {
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +0100948 dev_err(dma_chan->device->dev,
949 "Self-test copy timed out, disabling\n");
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700950 err = -ENODEV;
951 goto free_resources;
952 }
953
954 mv_chan = to_mv_xor_chan(dma_chan);
955 dma_sync_single_for_cpu(&mv_chan->device->pdev->dev, dest_dma,
956 MV_XOR_TEST_SIZE, DMA_FROM_DEVICE);
957 if (memcmp(src, dest, MV_XOR_TEST_SIZE)) {
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +0100958 dev_err(dma_chan->device->dev,
959 "Self-test copy failed compare, disabling\n");
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700960 err = -ENODEV;
961 goto free_resources;
962 }
963
964free_resources:
965 mv_xor_free_chan_resources(dma_chan);
966out:
967 kfree(src);
968 kfree(dest);
969 return err;
970}
971
972#define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */
973static int __devinit
974mv_xor_xor_self_test(struct mv_xor_device *device)
975{
976 int i, src_idx;
977 struct page *dest;
978 struct page *xor_srcs[MV_XOR_NUM_SRC_TEST];
979 dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST];
980 dma_addr_t dest_dma;
981 struct dma_async_tx_descriptor *tx;
982 struct dma_chan *dma_chan;
983 dma_cookie_t cookie;
984 u8 cmp_byte = 0;
985 u32 cmp_word;
986 int err = 0;
987 struct mv_xor_chan *mv_chan;
988
989 for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++) {
990 xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
Roel Kluina09b09a2009-02-25 13:56:21 +0100991 if (!xor_srcs[src_idx]) {
992 while (src_idx--)
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700993 __free_page(xor_srcs[src_idx]);
Roel Kluina09b09a2009-02-25 13:56:21 +0100994 return -ENOMEM;
995 }
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700996 }
997
998 dest = alloc_page(GFP_KERNEL);
Roel Kluina09b09a2009-02-25 13:56:21 +0100999 if (!dest) {
1000 while (src_idx--)
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001001 __free_page(xor_srcs[src_idx]);
Roel Kluina09b09a2009-02-25 13:56:21 +01001002 return -ENOMEM;
1003 }
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001004
1005 /* Fill in src buffers */
1006 for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++) {
1007 u8 *ptr = page_address(xor_srcs[src_idx]);
1008 for (i = 0; i < PAGE_SIZE; i++)
1009 ptr[i] = (1 << src_idx);
1010 }
1011
1012 for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++)
1013 cmp_byte ^= (u8) (1 << src_idx);
1014
1015 cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
1016 (cmp_byte << 8) | cmp_byte;
1017
1018 memset(page_address(dest), 0, PAGE_SIZE);
1019
1020 dma_chan = container_of(device->common.channels.next,
1021 struct dma_chan,
1022 device_node);
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001023 if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001024 err = -ENODEV;
1025 goto out;
1026 }
1027
1028 /* test xor */
1029 dest_dma = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE,
1030 DMA_FROM_DEVICE);
1031
1032 for (i = 0; i < MV_XOR_NUM_SRC_TEST; i++)
1033 dma_srcs[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
1034 0, PAGE_SIZE, DMA_TO_DEVICE);
1035
1036 tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
1037 MV_XOR_NUM_SRC_TEST, PAGE_SIZE, 0);
1038
1039 cookie = mv_xor_tx_submit(tx);
1040 mv_xor_issue_pending(dma_chan);
1041 async_tx_ack(tx);
1042 msleep(8);
1043
Linus Walleij07934482010-03-26 16:50:49 -07001044 if (mv_xor_status(dma_chan, cookie, NULL) !=
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001045 DMA_SUCCESS) {
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +01001046 dev_err(dma_chan->device->dev,
1047 "Self-test xor timed out, disabling\n");
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001048 err = -ENODEV;
1049 goto free_resources;
1050 }
1051
1052 mv_chan = to_mv_xor_chan(dma_chan);
1053 dma_sync_single_for_cpu(&mv_chan->device->pdev->dev, dest_dma,
1054 PAGE_SIZE, DMA_FROM_DEVICE);
1055 for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
1056 u32 *ptr = page_address(dest);
1057 if (ptr[i] != cmp_word) {
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +01001058 dev_err(dma_chan->device->dev,
1059 "Self-test xor failed compare, disabling."
1060 " index %d, data %x, expected %x\n", i,
1061 ptr[i], cmp_word);
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001062 err = -ENODEV;
1063 goto free_resources;
1064 }
1065 }
1066
1067free_resources:
1068 mv_xor_free_chan_resources(dma_chan);
1069out:
1070 src_idx = MV_XOR_NUM_SRC_TEST;
1071 while (src_idx--)
1072 __free_page(xor_srcs[src_idx]);
1073 __free_page(dest);
1074 return err;
1075}
1076
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001077static int mv_xor_channel_remove(struct mv_xor_device *device)
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001078{
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001079 struct dma_chan *chan, *_chan;
1080 struct mv_xor_chan *mv_chan;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001081
1082 dma_async_device_unregister(&device->common);
1083
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001084 dma_free_coherent(&device->pdev->dev, device->pool_size,
1085 device->dma_desc_pool_virt, device->dma_desc_pool);
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001086
1087 list_for_each_entry_safe(chan, _chan, &device->common.channels,
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001088 device_node) {
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001089 mv_chan = to_mv_xor_chan(chan);
1090 list_del(&chan->device_node);
1091 }
1092
1093 return 0;
1094}
1095
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001096static struct mv_xor_device *
Thomas Petazzoni61971652012-10-30 12:05:40 +01001097mv_xor_channel_add(struct mv_xor_private *msp,
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001098 struct platform_device *pdev,
1099 int hw_id, dma_cap_mask_t cap_mask,
1100 size_t pool_size, int irq)
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001101{
1102 int ret = 0;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001103 struct mv_xor_device *adev;
1104 struct mv_xor_chan *mv_chan;
1105 struct dma_device *dma_dev;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001106
1107 adev = devm_kzalloc(&pdev->dev, sizeof(*adev), GFP_KERNEL);
1108 if (!adev)
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001109 return ERR_PTR(-ENOMEM);
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001110
1111 dma_dev = &adev->common;
1112
1113 /* allocate coherent memory for hardware descriptors
1114 * note: writecombine gives slightly better performance, but
1115 * requires that we explicitly flush the writes
1116 */
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001117 adev->pool_size = pool_size;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001118 adev->dma_desc_pool_virt = dma_alloc_writecombine(&pdev->dev,
Thomas Petazzoni09f2b782012-10-29 16:27:34 +01001119 adev->pool_size,
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001120 &adev->dma_desc_pool,
1121 GFP_KERNEL);
1122 if (!adev->dma_desc_pool_virt)
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001123 return ERR_PTR(-ENOMEM);
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001124
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001125 /* discover transaction capabilites from the platform data */
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001126 dma_dev->cap_mask = cap_mask;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001127 adev->pdev = pdev;
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001128 adev->shared = msp;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001129
1130 INIT_LIST_HEAD(&dma_dev->channels);
1131
1132 /* set base routines */
1133 dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources;
1134 dma_dev->device_free_chan_resources = mv_xor_free_chan_resources;
Linus Walleij07934482010-03-26 16:50:49 -07001135 dma_dev->device_tx_status = mv_xor_status;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001136 dma_dev->device_issue_pending = mv_xor_issue_pending;
1137 dma_dev->dev = &pdev->dev;
1138
1139 /* set prep routines based on capability */
1140 if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
1141 dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy;
1142 if (dma_has_cap(DMA_MEMSET, dma_dev->cap_mask))
1143 dma_dev->device_prep_dma_memset = mv_xor_prep_dma_memset;
1144 if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
Joe Perchesc0198942009-06-28 09:26:21 -07001145 dma_dev->max_xor = 8;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001146 dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor;
1147 }
1148
1149 mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL);
1150 if (!mv_chan) {
1151 ret = -ENOMEM;
1152 goto err_free_dma;
1153 }
1154 mv_chan->device = adev;
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001155 mv_chan->idx = hw_id;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001156 mv_chan->mmr_base = adev->shared->xor_base;
1157
1158 if (!mv_chan->mmr_base) {
1159 ret = -ENOMEM;
1160 goto err_free_dma;
1161 }
1162 tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long)
1163 mv_chan);
1164
1165 /* clear errors before enabling interrupts */
1166 mv_xor_device_clear_err_status(mv_chan);
1167
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001168 ret = devm_request_irq(&pdev->dev, irq,
1169 mv_xor_interrupt_handler,
1170 0, dev_name(&pdev->dev), mv_chan);
1171 if (ret)
1172 goto err_free_dma;
1173
1174 mv_chan_unmask_interrupts(mv_chan);
1175
1176 mv_set_mode(mv_chan, DMA_MEMCPY);
1177
1178 spin_lock_init(&mv_chan->lock);
1179 INIT_LIST_HEAD(&mv_chan->chain);
1180 INIT_LIST_HEAD(&mv_chan->completed_slots);
1181 INIT_LIST_HEAD(&mv_chan->all_slots);
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001182 mv_chan->common.device = dma_dev;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001183 dma_cookie_init(&mv_chan->common);
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001184
1185 list_add_tail(&mv_chan->common.device_node, &dma_dev->channels);
1186
1187 if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
1188 ret = mv_xor_memcpy_self_test(adev);
1189 dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
1190 if (ret)
1191 goto err_free_dma;
1192 }
1193
1194 if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1195 ret = mv_xor_xor_self_test(adev);
1196 dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
1197 if (ret)
1198 goto err_free_dma;
1199 }
1200
Thomas Petazzonia3fc74b2012-11-15 12:50:27 +01001201 dev_info(&pdev->dev, "Marvell XOR: "
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001202 "( %s%s%s%s)\n",
1203 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
1204 dma_has_cap(DMA_MEMSET, dma_dev->cap_mask) ? "fill " : "",
1205 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
1206 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
1207
1208 dma_async_device_register(dma_dev);
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001209 return adev;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001210
1211 err_free_dma:
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001212 dma_free_coherent(&adev->pdev->dev, pool_size,
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001213 adev->dma_desc_pool_virt, adev->dma_desc_pool);
Thomas Petazzonia6b4a9d2012-10-29 16:45:46 +01001214 return ERR_PTR(ret);
1215}
1216
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001217static void
Thomas Petazzoni61971652012-10-30 12:05:40 +01001218mv_xor_conf_mbus_windows(struct mv_xor_private *msp,
Andrew Lunn63a93322011-12-07 21:48:07 +01001219 const struct mbus_dram_target_info *dram)
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001220{
1221 void __iomem *base = msp->xor_base;
1222 u32 win_enable = 0;
1223 int i;
1224
1225 for (i = 0; i < 8; i++) {
1226 writel(0, base + WINDOW_BASE(i));
1227 writel(0, base + WINDOW_SIZE(i));
1228 if (i < 4)
1229 writel(0, base + WINDOW_REMAP_HIGH(i));
1230 }
1231
1232 for (i = 0; i < dram->num_cs; i++) {
Andrew Lunn63a93322011-12-07 21:48:07 +01001233 const struct mbus_dram_window *cs = dram->cs + i;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001234
1235 writel((cs->base & 0xffff0000) |
1236 (cs->mbus_attr << 8) |
1237 dram->mbus_dram_target_id, base + WINDOW_BASE(i));
1238 writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
1239
1240 win_enable |= (1 << i);
1241 win_enable |= 3 << (16 + (2 * i));
1242 }
1243
1244 writel(win_enable, base + WINDOW_BAR_ENABLE(0));
1245 writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1246}
1247
Thomas Petazzoni61971652012-10-30 12:05:40 +01001248static int mv_xor_probe(struct platform_device *pdev)
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001249{
Andrew Lunn63a93322011-12-07 21:48:07 +01001250 const struct mbus_dram_target_info *dram;
Thomas Petazzoni61971652012-10-30 12:05:40 +01001251 struct mv_xor_private *msp;
Thomas Petazzoni7dde4532012-10-30 11:58:14 +01001252 struct mv_xor_platform_data *pdata = pdev->dev.platform_data;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001253 struct resource *res;
Thomas Petazzoni60d151f2012-10-29 16:54:49 +01001254 int i, ret;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001255
Thomas Petazzoni61971652012-10-30 12:05:40 +01001256 dev_notice(&pdev->dev, "Marvell XOR driver\n");
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001257
1258 msp = devm_kzalloc(&pdev->dev, sizeof(*msp), GFP_KERNEL);
1259 if (!msp)
1260 return -ENOMEM;
1261
1262 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1263 if (!res)
1264 return -ENODEV;
1265
1266 msp->xor_base = devm_ioremap(&pdev->dev, res->start,
H Hartley Sweeten4de1ba12011-06-06 13:49:00 -07001267 resource_size(res));
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001268 if (!msp->xor_base)
1269 return -EBUSY;
1270
1271 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1272 if (!res)
1273 return -ENODEV;
1274
1275 msp->xor_high_base = devm_ioremap(&pdev->dev, res->start,
H Hartley Sweeten4de1ba12011-06-06 13:49:00 -07001276 resource_size(res));
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001277 if (!msp->xor_high_base)
1278 return -EBUSY;
1279
1280 platform_set_drvdata(pdev, msp);
1281
1282 /*
1283 * (Re-)program MBUS remapping windows if we are asked to.
1284 */
Andrew Lunn63a93322011-12-07 21:48:07 +01001285 dram = mv_mbus_dram_info();
1286 if (dram)
1287 mv_xor_conf_mbus_windows(msp, dram);
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001288
Andrew Lunnc5101822012-02-19 13:30:26 +01001289 /* Not all platforms can gate the clock, so it is not
1290 * an error if the clock does not exists.
1291 */
1292 msp->clk = clk_get(&pdev->dev, NULL);
1293 if (!IS_ERR(msp->clk))
1294 clk_prepare_enable(msp->clk);
1295
Thomas Petazzoni60d151f2012-10-29 16:54:49 +01001296 if (pdata && pdata->channels) {
1297 for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
Thomas Petazzonie39f6ec2012-10-30 11:56:26 +01001298 struct mv_xor_channel_data *cd;
Thomas Petazzoni60d151f2012-10-29 16:54:49 +01001299 int irq;
1300
1301 cd = &pdata->channels[i];
1302 if (!cd) {
1303 ret = -ENODEV;
1304 goto err_channel_add;
1305 }
1306
1307 irq = platform_get_irq(pdev, i);
1308 if (irq < 0) {
1309 ret = irq;
1310 goto err_channel_add;
1311 }
1312
1313 msp->channels[i] =
1314 mv_xor_channel_add(msp, pdev, cd->hw_id,
1315 cd->cap_mask,
1316 cd->pool_size, irq);
1317 if (IS_ERR(msp->channels[i])) {
1318 ret = PTR_ERR(msp->channels[i]);
1319 goto err_channel_add;
1320 }
1321 }
1322 }
1323
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001324 return 0;
Thomas Petazzoni60d151f2012-10-29 16:54:49 +01001325
1326err_channel_add:
1327 for (i = 0; i < MV_XOR_MAX_CHANNELS; i++)
1328 if (msp->channels[i])
1329 mv_xor_channel_remove(msp->channels[i]);
1330
1331 clk_disable_unprepare(msp->clk);
1332 clk_put(msp->clk);
1333 return ret;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001334}
1335
Thomas Petazzoni61971652012-10-30 12:05:40 +01001336static int mv_xor_remove(struct platform_device *pdev)
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001337{
Thomas Petazzoni61971652012-10-30 12:05:40 +01001338 struct mv_xor_private *msp = platform_get_drvdata(pdev);
Thomas Petazzoni60d151f2012-10-29 16:54:49 +01001339 int i;
1340
1341 for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1342 if (msp->channels[i])
1343 mv_xor_channel_remove(msp->channels[i]);
1344 }
Andrew Lunnc5101822012-02-19 13:30:26 +01001345
1346 if (!IS_ERR(msp->clk)) {
1347 clk_disable_unprepare(msp->clk);
1348 clk_put(msp->clk);
1349 }
1350
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001351 return 0;
1352}
1353
Thomas Petazzoni61971652012-10-30 12:05:40 +01001354static struct platform_driver mv_xor_driver = {
1355 .probe = mv_xor_probe,
1356 .remove = mv_xor_remove,
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001357 .driver = {
1358 .owner = THIS_MODULE,
Thomas Petazzoni0dddee72012-10-30 11:59:42 +01001359 .name = MV_XOR_NAME,
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001360 },
1361};
1362
1363
1364static int __init mv_xor_init(void)
1365{
Thomas Petazzoni61971652012-10-30 12:05:40 +01001366 return platform_driver_register(&mv_xor_driver);
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001367}
1368module_init(mv_xor_init);
1369
1370/* it's currently unsafe to unload this module */
1371#if 0
1372static void __exit mv_xor_exit(void)
1373{
Thomas Petazzoni61971652012-10-30 12:05:40 +01001374 platform_driver_unregister(&mv_xor_driver);
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001375 return;
1376}
1377
1378module_exit(mv_xor_exit);
1379#endif
1380
1381MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>");
1382MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine");
1383MODULE_LICENSE("GPL");