blob: 5a411e83433c17e0ef5119e98f2183b8a8a4681b [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Fenghua Yu5b6985c2008-10-16 18:02:32 -070021 * Author: Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070022 */
23
24#include <linux/init.h>
25#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080026#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040027#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070028#include <linux/slab.h>
29#include <linux/irq.h>
30#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070031#include <linux/spinlock.h>
32#include <linux/pci.h>
33#include <linux/dmar.h>
34#include <linux/dma-mapping.h>
35#include <linux/mempool.h>
mark gross5e0d2a62008-03-04 15:22:08 -080036#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030037#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010038#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010040#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070041#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100042#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020043#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080044#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070045#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070046#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090047#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070048
Joerg Roedel078e1ee2012-09-26 12:44:43 +020049#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053050#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020051
Fenghua Yu5b6985c2008-10-16 18:02:32 -070052#define ROOT_SIZE VTD_PAGE_SIZE
53#define CONTEXT_SIZE VTD_PAGE_SIZE
54
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
56#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070057#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058
59#define IOAPIC_RANGE_START (0xfee00000)
60#define IOAPIC_RANGE_END (0xfeefffff)
61#define IOVA_START_ADDR (0x1000)
62
63#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
64
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070065#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080066#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070067
David Woodhouse2ebe3152009-09-19 07:34:04 -070068#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
69#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
70
71/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
72 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
73#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
74 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
75#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070076
Mark McLoughlinf27be032008-11-20 15:49:43 +000077#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070078#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070079#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080080
Andrew Mortondf08cdc2010-09-22 13:05:11 -070081/* page table handling */
82#define LEVEL_STRIDE (9)
83#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
84
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020085/*
86 * This bitmap is used to advertise the page sizes our hardware support
87 * to the IOMMU core, which will then use this information to split
88 * physically contiguous memory regions it is mapping into page sizes
89 * that we support.
90 *
91 * Traditionally the IOMMU core just handed us the mappings directly,
92 * after making sure the size is an order of a 4KiB page and that the
93 * mapping has natural alignment.
94 *
95 * To retain this behavior, we currently advertise that we support
96 * all page sizes that are an order of 4KiB.
97 *
98 * If at some point we'd like to utilize the IOMMU core's new behavior,
99 * we could change this to advertise the real page sizes we support.
100 */
101#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
102
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700103static inline int agaw_to_level(int agaw)
104{
105 return agaw + 2;
106}
107
108static inline int agaw_to_width(int agaw)
109{
Jiang Liu5c645b32014-01-06 14:18:12 +0800110 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700111}
112
113static inline int width_to_agaw(int width)
114{
Jiang Liu5c645b32014-01-06 14:18:12 +0800115 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700116}
117
118static inline unsigned int level_to_offset_bits(int level)
119{
120 return (level - 1) * LEVEL_STRIDE;
121}
122
123static inline int pfn_level_offset(unsigned long pfn, int level)
124{
125 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
126}
127
128static inline unsigned long level_mask(int level)
129{
130 return -1UL << level_to_offset_bits(level);
131}
132
133static inline unsigned long level_size(int level)
134{
135 return 1UL << level_to_offset_bits(level);
136}
137
138static inline unsigned long align_to_level(unsigned long pfn, int level)
139{
140 return (pfn + level_size(level) - 1) & level_mask(level);
141}
David Woodhousefd18de52009-05-10 23:57:41 +0100142
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
144{
Jiang Liu5c645b32014-01-06 14:18:12 +0800145 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100146}
147
David Woodhousedd4e8312009-06-27 16:21:20 +0100148/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
149 are never going to work. */
150static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
151{
152 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
153}
154
155static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
156{
157 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
158}
159static inline unsigned long page_to_dma_pfn(struct page *pg)
160{
161 return mm_to_dma_pfn(page_to_pfn(pg));
162}
163static inline unsigned long virt_to_dma_pfn(void *p)
164{
165 return page_to_dma_pfn(virt_to_page(p));
166}
167
Weidong Hand9630fe2008-12-08 11:06:32 +0800168/* global iommu list, set NULL for ignored DMAR units */
169static struct intel_iommu **g_iommus;
170
David Woodhousee0fc7e02009-09-30 09:12:17 -0700171static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000172static int rwbf_quirk;
173
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000174/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700175 * set to 1 to panic kernel if can't successfully enable VT-d
176 * (used when kernel is launched w/ TXT)
177 */
178static int force_on = 0;
179
180/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181 * 0: Present
182 * 1-11: Reserved
183 * 12-63: Context Ptr (12 - (haw-1))
184 * 64-127: Reserved
185 */
186struct root_entry {
187 u64 val;
188 u64 rsvd1;
189};
190#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
191static inline bool root_present(struct root_entry *root)
192{
193 return (root->val & 1);
194}
195static inline void set_root_present(struct root_entry *root)
196{
197 root->val |= 1;
198}
199static inline void set_root_value(struct root_entry *root, unsigned long value)
200{
201 root->val |= value & VTD_PAGE_MASK;
202}
203
204static inline struct context_entry *
205get_context_addr_from_root(struct root_entry *root)
206{
207 return (struct context_entry *)
208 (root_present(root)?phys_to_virt(
209 root->val & VTD_PAGE_MASK) :
210 NULL);
211}
212
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000213/*
214 * low 64 bits:
215 * 0: present
216 * 1: fault processing disable
217 * 2-3: translation type
218 * 12-63: address space root
219 * high 64 bits:
220 * 0-2: address width
221 * 3-6: aval
222 * 8-23: domain id
223 */
224struct context_entry {
225 u64 lo;
226 u64 hi;
227};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000228
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000229static inline bool context_present(struct context_entry *context)
230{
231 return (context->lo & 1);
232}
233static inline void context_set_present(struct context_entry *context)
234{
235 context->lo |= 1;
236}
237
238static inline void context_set_fault_enable(struct context_entry *context)
239{
240 context->lo &= (((u64)-1) << 2) | 1;
241}
242
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000243static inline void context_set_translation_type(struct context_entry *context,
244 unsigned long value)
245{
246 context->lo &= (((u64)-1) << 4) | 3;
247 context->lo |= (value & 3) << 2;
248}
249
250static inline void context_set_address_root(struct context_entry *context,
251 unsigned long value)
252{
253 context->lo |= value & VTD_PAGE_MASK;
254}
255
256static inline void context_set_address_width(struct context_entry *context,
257 unsigned long value)
258{
259 context->hi |= value & 7;
260}
261
262static inline void context_set_domain_id(struct context_entry *context,
263 unsigned long value)
264{
265 context->hi |= (value & ((1 << 16) - 1)) << 8;
266}
267
268static inline void context_clear_entry(struct context_entry *context)
269{
270 context->lo = 0;
271 context->hi = 0;
272}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000273
Mark McLoughlin622ba122008-11-20 15:49:46 +0000274/*
275 * 0: readable
276 * 1: writable
277 * 2-6: reserved
278 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800279 * 8-10: available
280 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000281 * 12-63: Host physcial address
282 */
283struct dma_pte {
284 u64 val;
285};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000286
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000287static inline void dma_clear_pte(struct dma_pte *pte)
288{
289 pte->val = 0;
290}
291
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000292static inline u64 dma_pte_addr(struct dma_pte *pte)
293{
David Woodhousec85994e2009-07-01 19:21:24 +0100294#ifdef CONFIG_64BIT
295 return pte->val & VTD_PAGE_MASK;
296#else
297 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100298 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100299#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000300}
301
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000302static inline bool dma_pte_present(struct dma_pte *pte)
303{
304 return (pte->val & 3) != 0;
305}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000306
Allen Kay4399c8b2011-10-14 12:32:46 -0700307static inline bool dma_pte_superpage(struct dma_pte *pte)
308{
309 return (pte->val & (1 << 7));
310}
311
David Woodhouse75e6bf92009-07-02 11:21:16 +0100312static inline int first_pte_in_page(struct dma_pte *pte)
313{
314 return !((unsigned long)pte & ~VTD_PAGE_MASK);
315}
316
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700317/*
318 * This domain is a statically identity mapping domain.
319 * 1. This domain creats a static 1:1 mapping to all usable memory.
320 * 2. It maps to each iommu if successful.
321 * 3. Each iommu mapps to this domain if successful.
322 */
David Woodhouse19943b02009-08-04 16:19:20 +0100323static struct dmar_domain *si_domain;
324static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700325
Weidong Han3b5410e2008-12-08 09:17:15 +0800326/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100327#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800328
Weidong Han1ce28fe2008-12-08 16:35:39 +0800329/* domain represents a virtual machine, more than one devices
330 * across iommus may be owned in one domain, e.g. kvm guest.
331 */
332#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
333
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700334/* si_domain contains mulitple devices */
335#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
336
Mike Travis1b198bb2012-03-05 15:05:16 -0800337/* define the limit of IOMMUs supported in each domain */
338#ifdef CONFIG_X86
339# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
340#else
341# define IOMMU_UNITS_SUPPORTED 64
342#endif
343
Mark McLoughlin99126f72008-11-20 15:49:47 +0000344struct dmar_domain {
345 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700346 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800347 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
348 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000349
350 struct list_head devices; /* all devices' list */
351 struct iova_domain iovad; /* iova's that belong to this domain */
352
353 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000354 int gaw; /* max guest address width */
355
356 /* adjusted guest address width, 0 is level 2 30-bit */
357 int agaw;
358
Weidong Han3b5410e2008-12-08 09:17:15 +0800359 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800360
361 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800362 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800363 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100364 int iommu_superpage;/* Level of superpages supported:
365 0 == 4KiB (no superpages), 1 == 2MiB,
366 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800367 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800368 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000369};
370
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000371/* PCI domain-device relationship */
372struct device_domain_info {
373 struct list_head link; /* link to domain siblings */
374 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100375 int segment; /* PCI domain */
376 u8 bus; /* PCI bus number */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000377 u8 devfn; /* PCI devfn number */
Stefan Assmann45e829e2009-12-03 06:49:24 -0500378 struct pci_dev *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800379 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000380 struct dmar_domain *domain; /* pointer to domain */
381};
382
mark gross5e0d2a62008-03-04 15:22:08 -0800383static void flush_unmaps_timeout(unsigned long data);
384
Jiang Liub707cb02014-01-06 14:18:26 +0800385static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800386
mark gross80b20dd2008-04-18 13:53:58 -0700387#define HIGH_WATER_MARK 250
388struct deferred_flush_tables {
389 int next;
390 struct iova *iova[HIGH_WATER_MARK];
391 struct dmar_domain *domain[HIGH_WATER_MARK];
392};
393
394static struct deferred_flush_tables *deferred_flush;
395
mark gross5e0d2a62008-03-04 15:22:08 -0800396/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800397static int g_num_of_iommus;
398
399static DEFINE_SPINLOCK(async_umap_flush_lock);
400static LIST_HEAD(unmaps_to_do);
401
402static int timer_on;
403static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800404
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700405static void domain_remove_dev_info(struct dmar_domain *domain);
406
Suresh Siddhad3f13812011-08-23 17:05:25 -0700407#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800408int dmar_disabled = 0;
409#else
410int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700411#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800412
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200413int intel_iommu_enabled = 0;
414EXPORT_SYMBOL_GPL(intel_iommu_enabled);
415
David Woodhouse2d9e6672010-06-15 10:57:57 +0100416static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700417static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800418static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100419static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700420
David Woodhousec0771df2011-10-14 20:59:46 +0100421int intel_iommu_gfx_mapped;
422EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
423
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700424#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
425static DEFINE_SPINLOCK(device_domain_lock);
426static LIST_HEAD(device_domain_list);
427
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100428static struct iommu_ops intel_iommu_ops;
429
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700430static int __init intel_iommu_setup(char *str)
431{
432 if (!str)
433 return -EINVAL;
434 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800435 if (!strncmp(str, "on", 2)) {
436 dmar_disabled = 0;
437 printk(KERN_INFO "Intel-IOMMU: enabled\n");
438 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700439 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800440 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700441 } else if (!strncmp(str, "igfx_off", 8)) {
442 dmar_map_gfx = 0;
443 printk(KERN_INFO
444 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700445 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800446 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700447 "Intel-IOMMU: Forcing DAC for PCI devices\n");
448 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800449 } else if (!strncmp(str, "strict", 6)) {
450 printk(KERN_INFO
451 "Intel-IOMMU: disable batched IOTLB flush\n");
452 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100453 } else if (!strncmp(str, "sp_off", 6)) {
454 printk(KERN_INFO
455 "Intel-IOMMU: disable supported super page\n");
456 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700457 }
458
459 str += strcspn(str, ",");
460 while (*str == ',')
461 str++;
462 }
463 return 0;
464}
465__setup("intel_iommu=", intel_iommu_setup);
466
467static struct kmem_cache *iommu_domain_cache;
468static struct kmem_cache *iommu_devinfo_cache;
469static struct kmem_cache *iommu_iova_cache;
470
Suresh Siddha4c923d42009-10-02 11:01:24 -0700471static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700472{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700473 struct page *page;
474 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700475
Suresh Siddha4c923d42009-10-02 11:01:24 -0700476 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
477 if (page)
478 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700479 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700480}
481
482static inline void free_pgtable_page(void *vaddr)
483{
484 free_page((unsigned long)vaddr);
485}
486
487static inline void *alloc_domain_mem(void)
488{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900489 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700490}
491
Kay, Allen M38717942008-09-09 18:37:29 +0300492static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700493{
494 kmem_cache_free(iommu_domain_cache, vaddr);
495}
496
497static inline void * alloc_devinfo_mem(void)
498{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900499 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700500}
501
502static inline void free_devinfo_mem(void *vaddr)
503{
504 kmem_cache_free(iommu_devinfo_cache, vaddr);
505}
506
507struct iova *alloc_iova_mem(void)
508{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900509 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700510}
511
512void free_iova_mem(struct iova *iova)
513{
514 kmem_cache_free(iommu_iova_cache, iova);
515}
516
Weidong Han1b573682008-12-08 15:34:06 +0800517
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700518static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800519{
520 unsigned long sagaw;
521 int agaw = -1;
522
523 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700524 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800525 agaw >= 0; agaw--) {
526 if (test_bit(agaw, &sagaw))
527 break;
528 }
529
530 return agaw;
531}
532
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700533/*
534 * Calculate max SAGAW for each iommu.
535 */
536int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
537{
538 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
539}
540
541/*
542 * calculate agaw for each iommu.
543 * "SAGAW" may be different across iommus, use a default agaw, and
544 * get a supported less agaw for iommus that don't support the default agaw.
545 */
546int iommu_calculate_agaw(struct intel_iommu *iommu)
547{
548 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
549}
550
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700551/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800552static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
553{
554 int iommu_id;
555
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700556 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800557 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700558 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800559
Mike Travis1b198bb2012-03-05 15:05:16 -0800560 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800561 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
562 return NULL;
563
564 return g_iommus[iommu_id];
565}
566
Weidong Han8e6040972008-12-08 15:49:06 +0800567static void domain_update_iommu_coherency(struct dmar_domain *domain)
568{
569 int i;
570
Alex Williamson2e12bc22011-11-11 17:26:44 -0700571 i = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
572
573 domain->iommu_coherency = i < g_num_of_iommus ? 1 : 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800574
Mike Travis1b198bb2012-03-05 15:05:16 -0800575 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Weidong Han8e6040972008-12-08 15:49:06 +0800576 if (!ecap_coherent(g_iommus[i]->ecap)) {
577 domain->iommu_coherency = 0;
578 break;
579 }
Weidong Han8e6040972008-12-08 15:49:06 +0800580 }
581}
582
Sheng Yang58c610b2009-03-18 15:33:05 +0800583static void domain_update_iommu_snooping(struct dmar_domain *domain)
584{
585 int i;
586
587 domain->iommu_snooping = 1;
588
Mike Travis1b198bb2012-03-05 15:05:16 -0800589 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800590 if (!ecap_sc_support(g_iommus[i]->ecap)) {
591 domain->iommu_snooping = 0;
592 break;
593 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800594 }
595}
596
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100597static void domain_update_iommu_superpage(struct dmar_domain *domain)
598{
Allen Kay8140a952011-10-14 12:32:17 -0700599 struct dmar_drhd_unit *drhd;
600 struct intel_iommu *iommu = NULL;
601 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100602
603 if (!intel_iommu_superpage) {
604 domain->iommu_superpage = 0;
605 return;
606 }
607
Allen Kay8140a952011-10-14 12:32:17 -0700608 /* set iommu_superpage to the smallest common denominator */
609 for_each_active_iommu(iommu, drhd) {
610 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100611 if (!mask) {
612 break;
613 }
614 }
615 domain->iommu_superpage = fls(mask);
616}
617
Sheng Yang58c610b2009-03-18 15:33:05 +0800618/* Some capabilities may be different across iommus */
619static void domain_update_iommu_cap(struct dmar_domain *domain)
620{
621 domain_update_iommu_coherency(domain);
622 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100623 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800624}
625
David Woodhouse276dbf992009-04-04 01:45:37 +0100626static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800627{
628 struct dmar_drhd_unit *drhd = NULL;
629 int i;
630
Jiang Liu7c919772014-01-06 14:18:18 +0800631 for_each_active_drhd_unit(drhd) {
David Woodhouse276dbf992009-04-04 01:45:37 +0100632 if (segment != drhd->segment)
633 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800634
David Woodhouse924b6232009-04-04 00:39:25 +0100635 for (i = 0; i < drhd->devices_cnt; i++) {
Dirk Hohndel288e4872009-01-11 15:33:51 +0000636 if (drhd->devices[i] &&
637 drhd->devices[i]->bus->number == bus &&
Weidong Hanc7151a82008-12-08 22:51:37 +0800638 drhd->devices[i]->devfn == devfn)
639 return drhd->iommu;
David Woodhouse4958c5d2009-04-06 13:30:01 -0700640 if (drhd->devices[i] &&
641 drhd->devices[i]->subordinate &&
David Woodhouse924b6232009-04-04 00:39:25 +0100642 drhd->devices[i]->subordinate->number <= bus &&
Yinghai Lub918c622012-05-17 18:51:11 -0700643 drhd->devices[i]->subordinate->busn_res.end >= bus)
David Woodhouse924b6232009-04-04 00:39:25 +0100644 return drhd->iommu;
645 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800646
647 if (drhd->include_all)
648 return drhd->iommu;
649 }
650
651 return NULL;
652}
653
Weidong Han5331fe62008-12-08 23:00:00 +0800654static void domain_flush_cache(struct dmar_domain *domain,
655 void *addr, int size)
656{
657 if (!domain->iommu_coherency)
658 clflush_cache_range(addr, size);
659}
660
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700661/* Gets context entry for a given bus and devfn */
662static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
663 u8 bus, u8 devfn)
664{
665 struct root_entry *root;
666 struct context_entry *context;
667 unsigned long phy_addr;
668 unsigned long flags;
669
670 spin_lock_irqsave(&iommu->lock, flags);
671 root = &iommu->root_entry[bus];
672 context = get_context_addr_from_root(root);
673 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700674 context = (struct context_entry *)
675 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700676 if (!context) {
677 spin_unlock_irqrestore(&iommu->lock, flags);
678 return NULL;
679 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700680 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700681 phy_addr = virt_to_phys((void *)context);
682 set_root_value(root, phy_addr);
683 set_root_present(root);
684 __iommu_flush_cache(iommu, root, sizeof(*root));
685 }
686 spin_unlock_irqrestore(&iommu->lock, flags);
687 return &context[devfn];
688}
689
690static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
691{
692 struct root_entry *root;
693 struct context_entry *context;
694 int ret;
695 unsigned long flags;
696
697 spin_lock_irqsave(&iommu->lock, flags);
698 root = &iommu->root_entry[bus];
699 context = get_context_addr_from_root(root);
700 if (!context) {
701 ret = 0;
702 goto out;
703 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000704 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700705out:
706 spin_unlock_irqrestore(&iommu->lock, flags);
707 return ret;
708}
709
710static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
711{
712 struct root_entry *root;
713 struct context_entry *context;
714 unsigned long flags;
715
716 spin_lock_irqsave(&iommu->lock, flags);
717 root = &iommu->root_entry[bus];
718 context = get_context_addr_from_root(root);
719 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000720 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700721 __iommu_flush_cache(iommu, &context[devfn], \
722 sizeof(*context));
723 }
724 spin_unlock_irqrestore(&iommu->lock, flags);
725}
726
727static void free_context_table(struct intel_iommu *iommu)
728{
729 struct root_entry *root;
730 int i;
731 unsigned long flags;
732 struct context_entry *context;
733
734 spin_lock_irqsave(&iommu->lock, flags);
735 if (!iommu->root_entry) {
736 goto out;
737 }
738 for (i = 0; i < ROOT_ENTRY_NR; i++) {
739 root = &iommu->root_entry[i];
740 context = get_context_addr_from_root(root);
741 if (context)
742 free_pgtable_page(context);
743 }
744 free_pgtable_page(iommu->root_entry);
745 iommu->root_entry = NULL;
746out:
747 spin_unlock_irqrestore(&iommu->lock, flags);
748}
749
David Woodhouseb026fd22009-06-28 10:37:25 +0100750static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
Allen Kay4399c8b2011-10-14 12:32:46 -0700751 unsigned long pfn, int target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700752{
David Woodhouseb026fd22009-06-28 10:37:25 +0100753 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700754 struct dma_pte *parent, *pte = NULL;
755 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700756 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700757
758 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200759
760 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
761 /* Address beyond IOMMU's addressing capabilities. */
762 return NULL;
763
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700764 parent = domain->pgd;
765
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700766 while (level > 0) {
767 void *tmp_page;
768
David Woodhouseb026fd22009-06-28 10:37:25 +0100769 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700770 pte = &parent[offset];
Allen Kay4399c8b2011-10-14 12:32:46 -0700771 if (!target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100772 break;
773 if (level == target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700774 break;
775
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000776 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100777 uint64_t pteval;
778
Suresh Siddha4c923d42009-10-02 11:01:24 -0700779 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700780
David Woodhouse206a73c2009-07-01 19:30:28 +0100781 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700782 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100783
David Woodhousec85994e2009-07-01 19:21:24 +0100784 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400785 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100786 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
787 /* Someone else set it while we were thinking; use theirs. */
788 free_pgtable_page(tmp_page);
789 } else {
790 dma_pte_addr(pte);
791 domain_flush_cache(domain, pte, sizeof(*pte));
792 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700793 }
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000794 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700795 level--;
796 }
797
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700798 return pte;
799}
800
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100801
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700802/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100803static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
804 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100805 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700806{
807 struct dma_pte *parent, *pte = NULL;
808 int total = agaw_to_level(domain->agaw);
809 int offset;
810
811 parent = domain->pgd;
812 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100813 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700814 pte = &parent[offset];
815 if (level == total)
816 return pte;
817
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100818 if (!dma_pte_present(pte)) {
819 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700820 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100821 }
822
823 if (pte->val & DMA_PTE_LARGE_PAGE) {
824 *large_page = total;
825 return pte;
826 }
827
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000828 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700829 total--;
830 }
831 return NULL;
832}
833
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700834/* clear last level pte, a tlb flush should be followed */
Allen Kay292827c2011-10-14 12:31:54 -0700835static int dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf52009-06-27 22:09:11 +0100836 unsigned long start_pfn,
837 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700838{
David Woodhouse04b18e62009-06-27 19:15:01 +0100839 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100840 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100841 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700842
David Woodhouse04b18e62009-06-27 19:15:01 +0100843 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf52009-06-27 22:09:11 +0100844 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700845 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100846
David Woodhouse04b18e62009-06-27 19:15:01 +0100847 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700848 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100849 large_page = 1;
850 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100851 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100852 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100853 continue;
854 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100855 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100856 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100857 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100858 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100859 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
860
David Woodhouse310a5ab2009-06-28 18:52:20 +0100861 domain_flush_cache(domain, first_pte,
862 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700863
864 } while (start_pfn && start_pfn <= last_pfn);
Allen Kay292827c2011-10-14 12:31:54 -0700865
Jiang Liu5c645b32014-01-06 14:18:12 +0800866 return min_t(int, (large_page - 1) * 9, MAX_AGAW_PFN_WIDTH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700867}
868
Alex Williamson3269ee02013-06-15 10:27:19 -0600869static void dma_pte_free_level(struct dmar_domain *domain, int level,
870 struct dma_pte *pte, unsigned long pfn,
871 unsigned long start_pfn, unsigned long last_pfn)
872{
873 pfn = max(start_pfn, pfn);
874 pte = &pte[pfn_level_offset(pfn, level)];
875
876 do {
877 unsigned long level_pfn;
878 struct dma_pte *level_pte;
879
880 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
881 goto next;
882
883 level_pfn = pfn & level_mask(level - 1);
884 level_pte = phys_to_virt(dma_pte_addr(pte));
885
886 if (level > 2)
887 dma_pte_free_level(domain, level - 1, level_pte,
888 level_pfn, start_pfn, last_pfn);
889
890 /* If range covers entire pagetable, free it */
891 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -0800892 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -0600893 dma_clear_pte(pte);
894 domain_flush_cache(domain, pte, sizeof(*pte));
895 free_pgtable_page(level_pte);
896 }
897next:
898 pfn += level_size(level);
899 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
900}
901
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700902/* free page table pages. last level pte should already be cleared */
903static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100904 unsigned long start_pfn,
905 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700906{
David Woodhouse6660c632009-06-27 22:41:00 +0100907 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700908
David Woodhouse6660c632009-06-27 22:41:00 +0100909 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
910 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700911 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700912
David Woodhousef3a0a522009-06-30 03:40:07 +0100913 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600914 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
915 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100916
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700917 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100918 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700919 free_pgtable_page(domain->pgd);
920 domain->pgd = NULL;
921 }
922}
923
924/* iommu handling */
925static int iommu_alloc_root_entry(struct intel_iommu *iommu)
926{
927 struct root_entry *root;
928 unsigned long flags;
929
Suresh Siddha4c923d42009-10-02 11:01:24 -0700930 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700931 if (!root)
932 return -ENOMEM;
933
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700934 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700935
936 spin_lock_irqsave(&iommu->lock, flags);
937 iommu->root_entry = root;
938 spin_unlock_irqrestore(&iommu->lock, flags);
939
940 return 0;
941}
942
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700943static void iommu_set_root_entry(struct intel_iommu *iommu)
944{
945 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +0100946 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700947 unsigned long flag;
948
949 addr = iommu->root_entry;
950
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200951 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700952 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
953
David Woodhousec416daa2009-05-10 20:30:58 +0100954 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700955
956 /* Make sure hardware complete it */
957 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100958 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700959
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200960 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700961}
962
963static void iommu_flush_write_buffer(struct intel_iommu *iommu)
964{
965 u32 val;
966 unsigned long flag;
967
David Woodhouse9af88142009-02-13 23:18:03 +0000968 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700969 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700970
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200971 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +0100972 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973
974 /* Make sure hardware complete it */
975 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100976 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700977
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200978 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700979}
980
981/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100982static void __iommu_flush_context(struct intel_iommu *iommu,
983 u16 did, u16 source_id, u8 function_mask,
984 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700985{
986 u64 val = 0;
987 unsigned long flag;
988
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700989 switch (type) {
990 case DMA_CCMD_GLOBAL_INVL:
991 val = DMA_CCMD_GLOBAL_INVL;
992 break;
993 case DMA_CCMD_DOMAIN_INVL:
994 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
995 break;
996 case DMA_CCMD_DEVICE_INVL:
997 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
998 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
999 break;
1000 default:
1001 BUG();
1002 }
1003 val |= DMA_CCMD_ICC;
1004
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001005 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001006 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1007
1008 /* Make sure hardware complete it */
1009 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1010 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1011
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001012 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001013}
1014
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001015/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001016static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1017 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001018{
1019 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1020 u64 val = 0, val_iva = 0;
1021 unsigned long flag;
1022
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001023 switch (type) {
1024 case DMA_TLB_GLOBAL_FLUSH:
1025 /* global flush doesn't need set IVA_REG */
1026 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1027 break;
1028 case DMA_TLB_DSI_FLUSH:
1029 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1030 break;
1031 case DMA_TLB_PSI_FLUSH:
1032 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1033 /* Note: always flush non-leaf currently */
1034 val_iva = size_order | addr;
1035 break;
1036 default:
1037 BUG();
1038 }
1039 /* Note: set drain read/write */
1040#if 0
1041 /*
1042 * This is probably to be super secure.. Looks like we can
1043 * ignore it without any impact.
1044 */
1045 if (cap_read_drain(iommu->cap))
1046 val |= DMA_TLB_READ_DRAIN;
1047#endif
1048 if (cap_write_drain(iommu->cap))
1049 val |= DMA_TLB_WRITE_DRAIN;
1050
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001051 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001052 /* Note: Only uses first TLB reg currently */
1053 if (val_iva)
1054 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1055 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1056
1057 /* Make sure hardware complete it */
1058 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1059 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1060
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001061 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001062
1063 /* check IOTLB invalidation granularity */
1064 if (DMA_TLB_IAIG(val) == 0)
1065 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1066 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1067 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001068 (unsigned long long)DMA_TLB_IIRG(type),
1069 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001070}
1071
Yu Zhao93a23a72009-05-18 13:51:37 +08001072static struct device_domain_info *iommu_support_dev_iotlb(
1073 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001074{
Yu Zhao93a23a72009-05-18 13:51:37 +08001075 int found = 0;
1076 unsigned long flags;
1077 struct device_domain_info *info;
1078 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
1079
1080 if (!ecap_dev_iotlb_support(iommu->ecap))
1081 return NULL;
1082
1083 if (!iommu->qi)
1084 return NULL;
1085
1086 spin_lock_irqsave(&device_domain_lock, flags);
1087 list_for_each_entry(info, &domain->devices, link)
1088 if (info->bus == bus && info->devfn == devfn) {
1089 found = 1;
1090 break;
1091 }
1092 spin_unlock_irqrestore(&device_domain_lock, flags);
1093
1094 if (!found || !info->dev)
1095 return NULL;
1096
1097 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
1098 return NULL;
1099
1100 if (!dmar_find_matched_atsr_unit(info->dev))
1101 return NULL;
1102
1103 info->iommu = iommu;
1104
1105 return info;
1106}
1107
1108static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1109{
1110 if (!info)
1111 return;
1112
1113 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1114}
1115
1116static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1117{
1118 if (!info->dev || !pci_ats_enabled(info->dev))
1119 return;
1120
1121 pci_disable_ats(info->dev);
1122}
1123
1124static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1125 u64 addr, unsigned mask)
1126{
1127 u16 sid, qdep;
1128 unsigned long flags;
1129 struct device_domain_info *info;
1130
1131 spin_lock_irqsave(&device_domain_lock, flags);
1132 list_for_each_entry(info, &domain->devices, link) {
1133 if (!info->dev || !pci_ats_enabled(info->dev))
1134 continue;
1135
1136 sid = info->bus << 8 | info->devfn;
1137 qdep = pci_ats_queue_depth(info->dev);
1138 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1139 }
1140 spin_unlock_irqrestore(&device_domain_lock, flags);
1141}
1142
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001143static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
Nadav Amit82653632010-04-01 13:24:40 +03001144 unsigned long pfn, unsigned int pages, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001145{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001146 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001147 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001148
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001149 BUG_ON(pages == 0);
1150
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001151 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001152 * Fallback to domain selective flush if no PSI support or the size is
1153 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001154 * PSI requires page size to be 2 ^ x, and the base address is naturally
1155 * aligned to the size
1156 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001157 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1158 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001159 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001160 else
1161 iommu->flush.flush_iotlb(iommu, did, addr, mask,
1162 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001163
1164 /*
Nadav Amit82653632010-04-01 13:24:40 +03001165 * In caching mode, changes of pages from non-present to present require
1166 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001167 */
Nadav Amit82653632010-04-01 13:24:40 +03001168 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001169 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001170}
1171
mark grossf8bab732008-02-08 04:18:38 -08001172static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1173{
1174 u32 pmen;
1175 unsigned long flags;
1176
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001177 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001178 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1179 pmen &= ~DMA_PMEN_EPM;
1180 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1181
1182 /* wait for the protected region status bit to clear */
1183 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1184 readl, !(pmen & DMA_PMEN_PRS), pmen);
1185
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001186 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001187}
1188
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001189static int iommu_enable_translation(struct intel_iommu *iommu)
1190{
1191 u32 sts;
1192 unsigned long flags;
1193
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001194 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001195 iommu->gcmd |= DMA_GCMD_TE;
1196 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001197
1198 /* Make sure hardware complete it */
1199 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001200 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001201
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001202 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001203 return 0;
1204}
1205
1206static int iommu_disable_translation(struct intel_iommu *iommu)
1207{
1208 u32 sts;
1209 unsigned long flag;
1210
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001211 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001212 iommu->gcmd &= ~DMA_GCMD_TE;
1213 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1214
1215 /* Make sure hardware complete it */
1216 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001217 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001218
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001219 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001220 return 0;
1221}
1222
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001223
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001224static int iommu_init_domains(struct intel_iommu *iommu)
1225{
1226 unsigned long ndomains;
1227 unsigned long nlongs;
1228
1229 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001230 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1231 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001232 nlongs = BITS_TO_LONGS(ndomains);
1233
Donald Dutile94a91b502009-08-20 16:51:34 -04001234 spin_lock_init(&iommu->lock);
1235
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001236 /* TBD: there might be 64K domains,
1237 * consider other allocation for future chip
1238 */
1239 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1240 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001241 pr_err("IOMMU%d: allocating domain id array failed\n",
1242 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001243 return -ENOMEM;
1244 }
1245 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1246 GFP_KERNEL);
1247 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001248 pr_err("IOMMU%d: allocating domain array failed\n",
1249 iommu->seq_id);
1250 kfree(iommu->domain_ids);
1251 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001252 return -ENOMEM;
1253 }
1254
1255 /*
1256 * if Caching mode is set, then invalid translations are tagged
1257 * with domainid 0. Hence we need to pre-allocate it.
1258 */
1259 if (cap_caching_mode(iommu->cap))
1260 set_bit(0, iommu->domain_ids);
1261 return 0;
1262}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001263
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001264
1265static void domain_exit(struct dmar_domain *domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001266static void vm_domain_exit(struct dmar_domain *domain);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001267
Jiang Liua868e6b2014-01-06 14:18:20 +08001268static void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001269{
1270 struct dmar_domain *domain;
Jiang Liu5ced12a2014-01-06 14:18:22 +08001271 int i, count;
Weidong Hanc7151a82008-12-08 22:51:37 +08001272 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001273
Donald Dutile94a91b502009-08-20 16:51:34 -04001274 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001275 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Donald Dutile94a91b502009-08-20 16:51:34 -04001276 domain = iommu->domains[i];
1277 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001278
Donald Dutile94a91b502009-08-20 16:51:34 -04001279 spin_lock_irqsave(&domain->iommu_lock, flags);
Jiang Liu5ced12a2014-01-06 14:18:22 +08001280 count = --domain->iommu_count;
1281 spin_unlock_irqrestore(&domain->iommu_lock, flags);
1282 if (count == 0) {
Donald Dutile94a91b502009-08-20 16:51:34 -04001283 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1284 vm_domain_exit(domain);
1285 else
1286 domain_exit(domain);
1287 }
Weidong Han5e98c4b2008-12-08 23:03:27 +08001288 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001289 }
1290
1291 if (iommu->gcmd & DMA_GCMD_TE)
1292 iommu_disable_translation(iommu);
1293
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001294 kfree(iommu->domains);
1295 kfree(iommu->domain_ids);
Jiang Liua868e6b2014-01-06 14:18:20 +08001296 iommu->domains = NULL;
1297 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001298
Weidong Hand9630fe2008-12-08 11:06:32 +08001299 g_iommus[iommu->seq_id] = NULL;
1300
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001301 /* free context mapping */
1302 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001303}
1304
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001305static struct dmar_domain *alloc_domain(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001306{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001307 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001308
1309 domain = alloc_domain_mem();
1310 if (!domain)
1311 return NULL;
1312
Suresh Siddha4c923d42009-10-02 11:01:24 -07001313 domain->nid = -1;
Mike Travis1b198bb2012-03-05 15:05:16 -08001314 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001315 domain->flags = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001316
1317 return domain;
1318}
1319
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001320static int iommu_attach_domain(struct dmar_domain *domain,
1321 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001322{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001323 int num;
1324 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001325 unsigned long flags;
1326
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001327 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001328
1329 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001330
1331 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1332 if (num >= ndomains) {
1333 spin_unlock_irqrestore(&iommu->lock, flags);
1334 printk(KERN_ERR "IOMMU: no free domain ids\n");
1335 return -ENOMEM;
1336 }
1337
1338 domain->id = num;
1339 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001340 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001341 iommu->domains[num] = domain;
1342 spin_unlock_irqrestore(&iommu->lock, flags);
1343
1344 return 0;
1345}
1346
1347static void iommu_detach_domain(struct dmar_domain *domain,
1348 struct intel_iommu *iommu)
1349{
1350 unsigned long flags;
1351 int num, ndomains;
1352 int found = 0;
1353
1354 spin_lock_irqsave(&iommu->lock, flags);
1355 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001356 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001357 if (iommu->domains[num] == domain) {
1358 found = 1;
1359 break;
1360 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001361 }
1362
1363 if (found) {
1364 clear_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001365 clear_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001366 iommu->domains[num] = NULL;
1367 }
Weidong Han8c11e792008-12-08 15:29:22 +08001368 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001369}
1370
1371static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001372static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001373
Joseph Cihula51a63e62011-03-21 11:04:24 -07001374static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001375{
1376 struct pci_dev *pdev = NULL;
1377 struct iova *iova;
1378 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001379
David Millerf6611972008-02-06 01:36:23 -08001380 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001381
Mark Gross8a443df2008-03-04 14:59:31 -08001382 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1383 &reserved_rbtree_key);
1384
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001385 /* IOAPIC ranges shouldn't be accessed by DMA */
1386 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1387 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001388 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001389 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001390 return -ENODEV;
1391 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392
1393 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1394 for_each_pci_dev(pdev) {
1395 struct resource *r;
1396
1397 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1398 r = &pdev->resource[i];
1399 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1400 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001401 iova = reserve_iova(&reserved_iova_list,
1402 IOVA_PFN(r->start),
1403 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001404 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001405 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001406 return -ENODEV;
1407 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001408 }
1409 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001410 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001411}
1412
1413static void domain_reserve_special_ranges(struct dmar_domain *domain)
1414{
1415 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1416}
1417
1418static inline int guestwidth_to_adjustwidth(int gaw)
1419{
1420 int agaw;
1421 int r = (gaw - 12) % 9;
1422
1423 if (r == 0)
1424 agaw = gaw;
1425 else
1426 agaw = gaw + 9 - r;
1427 if (agaw > 64)
1428 agaw = 64;
1429 return agaw;
1430}
1431
1432static int domain_init(struct dmar_domain *domain, int guest_width)
1433{
1434 struct intel_iommu *iommu;
1435 int adjust_width, agaw;
1436 unsigned long sagaw;
1437
David Millerf6611972008-02-06 01:36:23 -08001438 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Hanc7151a82008-12-08 22:51:37 +08001439 spin_lock_init(&domain->iommu_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001440
1441 domain_reserve_special_ranges(domain);
1442
1443 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001444 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001445 if (guest_width > cap_mgaw(iommu->cap))
1446 guest_width = cap_mgaw(iommu->cap);
1447 domain->gaw = guest_width;
1448 adjust_width = guestwidth_to_adjustwidth(guest_width);
1449 agaw = width_to_agaw(adjust_width);
1450 sagaw = cap_sagaw(iommu->cap);
1451 if (!test_bit(agaw, &sagaw)) {
1452 /* hardware doesn't support it, choose a bigger one */
1453 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1454 agaw = find_next_bit(&sagaw, 5, agaw);
1455 if (agaw >= 5)
1456 return -ENODEV;
1457 }
1458 domain->agaw = agaw;
1459 INIT_LIST_HEAD(&domain->devices);
1460
Weidong Han8e6040972008-12-08 15:49:06 +08001461 if (ecap_coherent(iommu->ecap))
1462 domain->iommu_coherency = 1;
1463 else
1464 domain->iommu_coherency = 0;
1465
Sheng Yang58c610b2009-03-18 15:33:05 +08001466 if (ecap_sc_support(iommu->ecap))
1467 domain->iommu_snooping = 1;
1468 else
1469 domain->iommu_snooping = 0;
1470
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001471 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
Weidong Hanc7151a82008-12-08 22:51:37 +08001472 domain->iommu_count = 1;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001473 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001474
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001475 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001476 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001477 if (!domain->pgd)
1478 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001479 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001480 return 0;
1481}
1482
1483static void domain_exit(struct dmar_domain *domain)
1484{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001485 struct dmar_drhd_unit *drhd;
1486 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001487
1488 /* Domain 0 is reserved, so dont process it */
1489 if (!domain)
1490 return;
1491
Alex Williamson7b668352011-05-24 12:02:41 +01001492 /* Flush any lazy unmaps that may reference this domain */
1493 if (!intel_iommu_strict)
1494 flush_unmaps_timeout(0);
1495
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001496 domain_remove_dev_info(domain);
1497 /* destroy iovas */
1498 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001499
1500 /* clear ptes */
David Woodhouse595badf52009-06-27 22:09:11 +01001501 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001502
1503 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01001504 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001505
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001506 for_each_active_iommu(iommu, drhd)
Mike Travis1b198bb2012-03-05 15:05:16 -08001507 if (test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001508 iommu_detach_domain(domain, iommu);
1509
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001510 free_domain_mem(domain);
1511}
1512
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001513static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1514 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001515{
1516 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001517 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001518 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001519 struct dma_pte *pgd;
1520 unsigned long num;
1521 unsigned long ndomains;
1522 int id;
1523 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001524 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001525
1526 pr_debug("Set context mapping for %02x:%02x.%d\n",
1527 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001528
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001529 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001530 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1531 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001532
David Woodhouse276dbf992009-04-04 01:45:37 +01001533 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001534 if (!iommu)
1535 return -ENODEV;
1536
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001537 context = device_to_context_entry(iommu, bus, devfn);
1538 if (!context)
1539 return -ENOMEM;
1540 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001541 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001542 spin_unlock_irqrestore(&iommu->lock, flags);
1543 return 0;
1544 }
1545
Weidong Hanea6606b2008-12-08 23:08:15 +08001546 id = domain->id;
1547 pgd = domain->pgd;
1548
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001549 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1550 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001551 int found = 0;
1552
1553 /* find an available domain id for this device in iommu */
1554 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001555 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001556 if (iommu->domains[num] == domain) {
1557 id = num;
1558 found = 1;
1559 break;
1560 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001561 }
1562
1563 if (found == 0) {
1564 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1565 if (num >= ndomains) {
1566 spin_unlock_irqrestore(&iommu->lock, flags);
1567 printk(KERN_ERR "IOMMU: no free domain ids\n");
1568 return -EFAULT;
1569 }
1570
1571 set_bit(num, iommu->domain_ids);
1572 iommu->domains[num] = domain;
1573 id = num;
1574 }
1575
1576 /* Skip top levels of page tables for
1577 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001578 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001579 */
Chris Wright1672af12009-12-02 12:06:34 -08001580 if (translation != CONTEXT_TT_PASS_THROUGH) {
1581 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1582 pgd = phys_to_virt(dma_pte_addr(pgd));
1583 if (!dma_pte_present(pgd)) {
1584 spin_unlock_irqrestore(&iommu->lock, flags);
1585 return -ENOMEM;
1586 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001587 }
1588 }
1589 }
1590
1591 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001592
Yu Zhao93a23a72009-05-18 13:51:37 +08001593 if (translation != CONTEXT_TT_PASS_THROUGH) {
1594 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1595 translation = info ? CONTEXT_TT_DEV_IOTLB :
1596 CONTEXT_TT_MULTI_LEVEL;
1597 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001598 /*
1599 * In pass through mode, AW must be programmed to indicate the largest
1600 * AGAW value supported by hardware. And ASR is ignored by hardware.
1601 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001602 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001603 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001604 else {
1605 context_set_address_root(context, virt_to_phys(pgd));
1606 context_set_address_width(context, iommu->agaw);
1607 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001608
1609 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001610 context_set_fault_enable(context);
1611 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001612 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001613
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001614 /*
1615 * It's a non-present to present mapping. If hardware doesn't cache
1616 * non-present entry we only need to flush the write-buffer. If the
1617 * _does_ cache non-present entries, then it does so in the special
1618 * domain #0, which we have to flush:
1619 */
1620 if (cap_caching_mode(iommu->cap)) {
1621 iommu->flush.flush_context(iommu, 0,
1622 (((u16)bus) << 8) | devfn,
1623 DMA_CCMD_MASK_NOBIT,
1624 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001625 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001626 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001627 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001628 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001629 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001630 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001631
1632 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001633 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001634 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001635 if (domain->iommu_count == 1)
1636 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001637 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001638 }
1639 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001640 return 0;
1641}
1642
1643static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001644domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1645 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001646{
1647 int ret;
1648 struct pci_dev *tmp, *parent;
1649
David Woodhouse276dbf992009-04-04 01:45:37 +01001650 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001651 pdev->bus->number, pdev->devfn,
1652 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653 if (ret)
1654 return ret;
1655
1656 /* dependent device mapping */
1657 tmp = pci_find_upstream_pcie_bridge(pdev);
1658 if (!tmp)
1659 return 0;
1660 /* Secondary interface's bus number and devfn 0 */
1661 parent = pdev->bus->self;
1662 while (parent != tmp) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001663 ret = domain_context_mapping_one(domain,
1664 pci_domain_nr(parent->bus),
1665 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001666 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001667 if (ret)
1668 return ret;
1669 parent = parent->bus->self;
1670 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001671 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001672 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001673 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001674 tmp->subordinate->number, 0,
1675 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001676 else /* this is a legacy PCI bridge */
1677 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001678 pci_domain_nr(tmp->bus),
1679 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001680 tmp->devfn,
1681 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001682}
1683
Weidong Han5331fe62008-12-08 23:00:00 +08001684static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685{
1686 int ret;
1687 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001688 struct intel_iommu *iommu;
1689
David Woodhouse276dbf992009-04-04 01:45:37 +01001690 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1691 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001692 if (!iommu)
1693 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001694
David Woodhouse276dbf992009-04-04 01:45:37 +01001695 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001696 if (!ret)
1697 return ret;
1698 /* dependent device mapping */
1699 tmp = pci_find_upstream_pcie_bridge(pdev);
1700 if (!tmp)
1701 return ret;
1702 /* Secondary interface's bus number and devfn 0 */
1703 parent = pdev->bus->self;
1704 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001705 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001706 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001707 if (!ret)
1708 return ret;
1709 parent = parent->bus->self;
1710 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001711 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001712 return device_context_mapped(iommu, tmp->subordinate->number,
1713 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001714 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001715 return device_context_mapped(iommu, tmp->bus->number,
1716 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001717}
1718
Fenghua Yuf5329592009-08-04 15:09:37 -07001719/* Returns a number of VTD pages, but aligned to MM page size */
1720static inline unsigned long aligned_nrpages(unsigned long host_addr,
1721 size_t size)
1722{
1723 host_addr &= ~PAGE_MASK;
1724 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1725}
1726
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001727/* Return largest possible superpage level for a given mapping */
1728static inline int hardware_largepage_caps(struct dmar_domain *domain,
1729 unsigned long iov_pfn,
1730 unsigned long phy_pfn,
1731 unsigned long pages)
1732{
1733 int support, level = 1;
1734 unsigned long pfnmerge;
1735
1736 support = domain->iommu_superpage;
1737
1738 /* To use a large page, the virtual *and* physical addresses
1739 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1740 of them will mean we have to use smaller pages. So just
1741 merge them and check both at once. */
1742 pfnmerge = iov_pfn | phy_pfn;
1743
1744 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1745 pages >>= VTD_STRIDE_SHIFT;
1746 if (!pages)
1747 break;
1748 pfnmerge >>= VTD_STRIDE_SHIFT;
1749 level++;
1750 support--;
1751 }
1752 return level;
1753}
1754
David Woodhouse9051aa02009-06-29 12:30:54 +01001755static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1756 struct scatterlist *sg, unsigned long phys_pfn,
1757 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001758{
1759 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001760 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001761 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001762 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001763 unsigned int largepage_lvl = 0;
1764 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001765
1766 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1767
1768 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1769 return -EINVAL;
1770
1771 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1772
David Woodhouse9051aa02009-06-29 12:30:54 +01001773 if (sg)
1774 sg_res = 0;
1775 else {
1776 sg_res = nr_pages + 1;
1777 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1778 }
1779
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001780 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001781 uint64_t tmp;
1782
David Woodhousee1605492009-06-29 11:17:38 +01001783 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001784 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001785 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1786 sg->dma_length = sg->length;
1787 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001788 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001789 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001790
David Woodhousee1605492009-06-29 11:17:38 +01001791 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001792 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1793
1794 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001795 if (!pte)
1796 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001797 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001798 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001799 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001800 /* Ensure that old small page tables are removed to make room
1801 for superpage, if they exist. */
1802 dma_pte_clear_range(domain, iov_pfn,
1803 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1804 dma_pte_free_pagetable(domain, iov_pfn,
1805 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1806 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001807 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001808 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001809
David Woodhousee1605492009-06-29 11:17:38 +01001810 }
1811 /* We don't need lock here, nobody else
1812 * touches the iova range
1813 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01001814 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01001815 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01001816 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01001817 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
1818 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01001819 if (dumps) {
1820 dumps--;
1821 debug_dma_dump_mappings(NULL);
1822 }
1823 WARN_ON(1);
1824 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001825
1826 lvl_pages = lvl_to_nr_pages(largepage_lvl);
1827
1828 BUG_ON(nr_pages < lvl_pages);
1829 BUG_ON(sg_res < lvl_pages);
1830
1831 nr_pages -= lvl_pages;
1832 iov_pfn += lvl_pages;
1833 phys_pfn += lvl_pages;
1834 pteval += lvl_pages * VTD_PAGE_SIZE;
1835 sg_res -= lvl_pages;
1836
1837 /* If the next PTE would be the first in a new page, then we
1838 need to flush the cache on the entries we've just written.
1839 And then we'll need to recalculate 'pte', so clear it and
1840 let it get set again in the if (!pte) block above.
1841
1842 If we're done (!nr_pages) we need to flush the cache too.
1843
1844 Also if we've been setting superpages, we may need to
1845 recalculate 'pte' and switch back to smaller pages for the
1846 end of the mapping, if the trailing size is not enough to
1847 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01001848 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001849 if (!nr_pages || first_pte_in_page(pte) ||
1850 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01001851 domain_flush_cache(domain, first_pte,
1852 (void *)pte - (void *)first_pte);
1853 pte = NULL;
1854 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001855
1856 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01001857 sg = sg_next(sg);
1858 }
1859 return 0;
1860}
1861
David Woodhouse9051aa02009-06-29 12:30:54 +01001862static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1863 struct scatterlist *sg, unsigned long nr_pages,
1864 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001865{
David Woodhouse9051aa02009-06-29 12:30:54 +01001866 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
1867}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001868
David Woodhouse9051aa02009-06-29 12:30:54 +01001869static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1870 unsigned long phys_pfn, unsigned long nr_pages,
1871 int prot)
1872{
1873 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001874}
1875
Weidong Hanc7151a82008-12-08 22:51:37 +08001876static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001877{
Weidong Hanc7151a82008-12-08 22:51:37 +08001878 if (!iommu)
1879 return;
Weidong Han8c11e792008-12-08 15:29:22 +08001880
1881 clear_context_table(iommu, bus, devfn);
1882 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001883 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001884 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001885}
1886
David Woodhouse109b9b02012-05-25 17:43:02 +01001887static inline void unlink_domain_info(struct device_domain_info *info)
1888{
1889 assert_spin_locked(&device_domain_lock);
1890 list_del(&info->link);
1891 list_del(&info->global);
1892 if (info->dev)
1893 info->dev->dev.archdata.iommu = NULL;
1894}
1895
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001896static void domain_remove_dev_info(struct dmar_domain *domain)
1897{
1898 struct device_domain_info *info;
1899 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08001900 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001901
1902 spin_lock_irqsave(&device_domain_lock, flags);
1903 while (!list_empty(&domain->devices)) {
1904 info = list_entry(domain->devices.next,
1905 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01001906 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001907 spin_unlock_irqrestore(&device_domain_lock, flags);
1908
Yu Zhao93a23a72009-05-18 13:51:37 +08001909 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01001910 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08001911 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001912 free_devinfo_mem(info);
1913
1914 spin_lock_irqsave(&device_domain_lock, flags);
1915 }
1916 spin_unlock_irqrestore(&device_domain_lock, flags);
1917}
1918
1919/*
1920 * find_domain
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001921 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001922 */
Kay, Allen M38717942008-09-09 18:37:29 +03001923static struct dmar_domain *
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001924find_domain(struct pci_dev *pdev)
1925{
1926 struct device_domain_info *info;
1927
1928 /* No lock here, assumes no domain exit in normal case */
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001929 info = pdev->dev.archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001930 if (info)
1931 return info->domain;
1932 return NULL;
1933}
1934
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001935/* domain is initialized */
1936static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
1937{
1938 struct dmar_domain *domain, *found = NULL;
1939 struct intel_iommu *iommu;
1940 struct dmar_drhd_unit *drhd;
1941 struct device_domain_info *info, *tmp;
1942 struct pci_dev *dev_tmp;
1943 unsigned long flags;
1944 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01001945 int segment;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001946 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001947
1948 domain = find_domain(pdev);
1949 if (domain)
1950 return domain;
1951
David Woodhouse276dbf992009-04-04 01:45:37 +01001952 segment = pci_domain_nr(pdev->bus);
1953
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001954 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
1955 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001956 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001957 bus = dev_tmp->subordinate->number;
1958 devfn = 0;
1959 } else {
1960 bus = dev_tmp->bus->number;
1961 devfn = dev_tmp->devfn;
1962 }
1963 spin_lock_irqsave(&device_domain_lock, flags);
1964 list_for_each_entry(info, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001965 if (info->segment == segment &&
1966 info->bus == bus && info->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001967 found = info->domain;
1968 break;
1969 }
1970 }
1971 spin_unlock_irqrestore(&device_domain_lock, flags);
1972 /* pcie-pci bridge already has a domain, uses it */
1973 if (found) {
1974 domain = found;
1975 goto found_domain;
1976 }
1977 }
1978
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001979 domain = alloc_domain();
1980 if (!domain)
1981 goto error;
1982
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001983 /* Allocate new domain for the device */
1984 drhd = dmar_find_matched_drhd_unit(pdev);
1985 if (!drhd) {
1986 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
1987 pci_name(pdev));
Julia Lawalld2900bd2012-07-24 16:18:14 +02001988 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001989 return NULL;
1990 }
1991 iommu = drhd->iommu;
1992
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001993 ret = iommu_attach_domain(domain, iommu);
1994 if (ret) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07001995 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001996 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001997 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001998
1999 if (domain_init(domain, gaw)) {
2000 domain_exit(domain);
2001 goto error;
2002 }
2003
2004 /* register pcie-to-pci device */
2005 if (dev_tmp) {
2006 info = alloc_devinfo_mem();
2007 if (!info) {
2008 domain_exit(domain);
2009 goto error;
2010 }
David Woodhouse276dbf992009-04-04 01:45:37 +01002011 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002012 info->bus = bus;
2013 info->devfn = devfn;
2014 info->dev = NULL;
2015 info->domain = domain;
2016 /* This domain is shared by devices under p2p bridge */
Weidong Han3b5410e2008-12-08 09:17:15 +08002017 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002018
2019 /* pcie-to-pci bridge already has a domain, uses it */
2020 found = NULL;
2021 spin_lock_irqsave(&device_domain_lock, flags);
2022 list_for_each_entry(tmp, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01002023 if (tmp->segment == segment &&
2024 tmp->bus == bus && tmp->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002025 found = tmp->domain;
2026 break;
2027 }
2028 }
2029 if (found) {
Jiri Slaby00dfff72010-06-14 17:17:32 +02002030 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002031 free_devinfo_mem(info);
2032 domain_exit(domain);
2033 domain = found;
2034 } else {
2035 list_add(&info->link, &domain->devices);
2036 list_add(&info->global, &device_domain_list);
Jiri Slaby00dfff72010-06-14 17:17:32 +02002037 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002038 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002039 }
2040
2041found_domain:
2042 info = alloc_devinfo_mem();
2043 if (!info)
2044 goto error;
David Woodhouse276dbf992009-04-04 01:45:37 +01002045 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002046 info->bus = pdev->bus->number;
2047 info->devfn = pdev->devfn;
2048 info->dev = pdev;
2049 info->domain = domain;
2050 spin_lock_irqsave(&device_domain_lock, flags);
2051 /* somebody is fast */
2052 found = find_domain(pdev);
2053 if (found != NULL) {
2054 spin_unlock_irqrestore(&device_domain_lock, flags);
2055 if (found != domain) {
2056 domain_exit(domain);
2057 domain = found;
2058 }
2059 free_devinfo_mem(info);
2060 return domain;
2061 }
2062 list_add(&info->link, &domain->devices);
2063 list_add(&info->global, &device_domain_list);
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002064 pdev->dev.archdata.iommu = info;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002065 spin_unlock_irqrestore(&device_domain_lock, flags);
2066 return domain;
2067error:
2068 /* recheck it here, maybe others set it */
2069 return find_domain(pdev);
2070}
2071
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002072static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002073#define IDENTMAP_ALL 1
2074#define IDENTMAP_GFX 2
2075#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002076
David Woodhouseb2132032009-06-26 18:50:28 +01002077static int iommu_domain_identity_map(struct dmar_domain *domain,
2078 unsigned long long start,
2079 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002080{
David Woodhousec5395d52009-06-28 16:35:56 +01002081 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2082 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002083
David Woodhousec5395d52009-06-28 16:35:56 +01002084 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2085 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002086 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002087 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002088 }
2089
David Woodhousec5395d52009-06-28 16:35:56 +01002090 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2091 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002092 /*
2093 * RMRR range might have overlap with physical memory range,
2094 * clear it first
2095 */
David Woodhousec5395d52009-06-28 16:35:56 +01002096 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002097
David Woodhousec5395d52009-06-28 16:35:56 +01002098 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2099 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002100 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002101}
2102
2103static int iommu_prepare_identity_map(struct pci_dev *pdev,
2104 unsigned long long start,
2105 unsigned long long end)
2106{
2107 struct dmar_domain *domain;
2108 int ret;
2109
David Woodhousec7ab48d2009-06-26 19:10:36 +01002110 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002111 if (!domain)
2112 return -ENOMEM;
2113
David Woodhouse19943b02009-08-04 16:19:20 +01002114 /* For _hardware_ passthrough, don't bother. But for software
2115 passthrough, we do it anyway -- it may indicate a memory
2116 range which is reserved in E820, so which didn't get set
2117 up to start with in si_domain */
2118 if (domain == si_domain && hw_pass_through) {
2119 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2120 pci_name(pdev), start, end);
2121 return 0;
2122 }
2123
2124 printk(KERN_INFO
2125 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2126 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002127
David Woodhouse5595b522009-12-02 09:21:55 +00002128 if (end < start) {
2129 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2130 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2131 dmi_get_system_info(DMI_BIOS_VENDOR),
2132 dmi_get_system_info(DMI_BIOS_VERSION),
2133 dmi_get_system_info(DMI_PRODUCT_VERSION));
2134 ret = -EIO;
2135 goto error;
2136 }
2137
David Woodhouse2ff729f2009-08-26 14:25:41 +01002138 if (end >> agaw_to_width(domain->agaw)) {
2139 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2140 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2141 agaw_to_width(domain->agaw),
2142 dmi_get_system_info(DMI_BIOS_VENDOR),
2143 dmi_get_system_info(DMI_BIOS_VERSION),
2144 dmi_get_system_info(DMI_PRODUCT_VERSION));
2145 ret = -EIO;
2146 goto error;
2147 }
David Woodhouse19943b02009-08-04 16:19:20 +01002148
David Woodhouseb2132032009-06-26 18:50:28 +01002149 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002150 if (ret)
2151 goto error;
2152
2153 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002154 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002155 if (ret)
2156 goto error;
2157
2158 return 0;
2159
2160 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002161 domain_exit(domain);
2162 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002163}
2164
2165static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2166 struct pci_dev *pdev)
2167{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002168 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002169 return 0;
2170 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002171 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002172}
2173
Suresh Siddhad3f13812011-08-23 17:05:25 -07002174#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002175static inline void iommu_prepare_isa(void)
2176{
2177 struct pci_dev *pdev;
2178 int ret;
2179
2180 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2181 if (!pdev)
2182 return;
2183
David Woodhousec7ab48d2009-06-26 19:10:36 +01002184 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002185 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002186
2187 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002188 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2189 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002190
2191}
2192#else
2193static inline void iommu_prepare_isa(void)
2194{
2195 return;
2196}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002197#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002198
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002199static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002200
Matt Kraai071e1372009-08-23 22:30:22 -07002201static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002202{
2203 struct dmar_drhd_unit *drhd;
2204 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002205 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002206
2207 si_domain = alloc_domain();
2208 if (!si_domain)
2209 return -EFAULT;
2210
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002211 for_each_active_iommu(iommu, drhd) {
2212 ret = iommu_attach_domain(si_domain, iommu);
2213 if (ret) {
2214 domain_exit(si_domain);
2215 return -EFAULT;
2216 }
2217 }
2218
2219 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2220 domain_exit(si_domain);
2221 return -EFAULT;
2222 }
2223
2224 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
Jiang Liu9544c002014-01-06 14:18:13 +08002225 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2226 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002227
David Woodhouse19943b02009-08-04 16:19:20 +01002228 if (hw)
2229 return 0;
2230
David Woodhousec7ab48d2009-06-26 19:10:36 +01002231 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002232 unsigned long start_pfn, end_pfn;
2233 int i;
2234
2235 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2236 ret = iommu_domain_identity_map(si_domain,
2237 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2238 if (ret)
2239 return ret;
2240 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002241 }
2242
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002243 return 0;
2244}
2245
2246static void domain_remove_one_dev_info(struct dmar_domain *domain,
2247 struct pci_dev *pdev);
2248static int identity_mapping(struct pci_dev *pdev)
2249{
2250 struct device_domain_info *info;
2251
2252 if (likely(!iommu_identity_mapping))
2253 return 0;
2254
Mike Traviscb452a42011-05-28 13:15:03 -05002255 info = pdev->dev.archdata.iommu;
2256 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2257 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002258
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002259 return 0;
2260}
2261
2262static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002263 struct pci_dev *pdev,
2264 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002265{
2266 struct device_domain_info *info;
2267 unsigned long flags;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002268 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002269
2270 info = alloc_devinfo_mem();
2271 if (!info)
2272 return -ENOMEM;
2273
2274 info->segment = pci_domain_nr(pdev->bus);
2275 info->bus = pdev->bus->number;
2276 info->devfn = pdev->devfn;
2277 info->dev = pdev;
2278 info->domain = domain;
2279
2280 spin_lock_irqsave(&device_domain_lock, flags);
2281 list_add(&info->link, &domain->devices);
2282 list_add(&info->global, &device_domain_list);
2283 pdev->dev.archdata.iommu = info;
2284 spin_unlock_irqrestore(&device_domain_lock, flags);
2285
David Woodhousee2ad23d2012-05-25 17:42:54 +01002286 ret = domain_context_mapping(domain, pdev, translation);
2287 if (ret) {
2288 spin_lock_irqsave(&device_domain_lock, flags);
David Woodhouse109b9b02012-05-25 17:43:02 +01002289 unlink_domain_info(info);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002290 spin_unlock_irqrestore(&device_domain_lock, flags);
2291 free_devinfo_mem(info);
2292 return ret;
2293 }
2294
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002295 return 0;
2296}
2297
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002298static bool device_has_rmrr(struct pci_dev *dev)
2299{
2300 struct dmar_rmrr_unit *rmrr;
2301 int i;
2302
2303 for_each_rmrr_units(rmrr) {
2304 for (i = 0; i < rmrr->devices_cnt; i++) {
2305 /*
2306 * Return TRUE if this RMRR contains the device that
2307 * is passed in.
2308 */
2309 if (rmrr->devices[i] == dev)
2310 return true;
2311 }
2312 }
2313 return false;
2314}
2315
David Woodhouse6941af22009-07-04 18:24:27 +01002316static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2317{
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002318
2319 /*
2320 * We want to prevent any device associated with an RMRR from
2321 * getting placed into the SI Domain. This is done because
2322 * problems exist when devices are moved in and out of domains
2323 * and their respective RMRR info is lost. We exempt USB devices
2324 * from this process due to their usage of RMRRs that are known
2325 * to not be needed after BIOS hand-off to OS.
2326 */
2327 if (device_has_rmrr(pdev) &&
2328 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2329 return 0;
2330
David Woodhousee0fc7e02009-09-30 09:12:17 -07002331 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2332 return 1;
2333
2334 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2335 return 1;
2336
2337 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2338 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002339
David Woodhouse3dfc8132009-07-04 19:11:08 +01002340 /*
2341 * We want to start off with all devices in the 1:1 domain, and
2342 * take them out later if we find they can't access all of memory.
2343 *
2344 * However, we can't do this for PCI devices behind bridges,
2345 * because all PCI devices behind the same bridge will end up
2346 * with the same source-id on their transactions.
2347 *
2348 * Practically speaking, we can't change things around for these
2349 * devices at run-time, because we can't be sure there'll be no
2350 * DMA transactions in flight for any of their siblings.
2351 *
2352 * So PCI devices (unless they're on the root bus) as well as
2353 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2354 * the 1:1 domain, just in _case_ one of their siblings turns out
2355 * not to be able to map all of memory.
2356 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002357 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002358 if (!pci_is_root_bus(pdev->bus))
2359 return 0;
2360 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2361 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002362 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
David Woodhouse3dfc8132009-07-04 19:11:08 +01002363 return 0;
2364
2365 /*
2366 * At boot time, we don't yet know if devices will be 64-bit capable.
2367 * Assume that they will -- if they turn out not to be, then we can
2368 * take them out of the 1:1 domain later.
2369 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002370 if (!startup) {
2371 /*
2372 * If the device's dma_mask is less than the system's memory
2373 * size then this is not a candidate for identity mapping.
2374 */
2375 u64 dma_mask = pdev->dma_mask;
2376
2377 if (pdev->dev.coherent_dma_mask &&
2378 pdev->dev.coherent_dma_mask < dma_mask)
2379 dma_mask = pdev->dev.coherent_dma_mask;
2380
2381 return dma_mask >= dma_get_required_mask(&pdev->dev);
2382 }
David Woodhouse6941af22009-07-04 18:24:27 +01002383
2384 return 1;
2385}
2386
Matt Kraai071e1372009-08-23 22:30:22 -07002387static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002388{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002389 struct pci_dev *pdev = NULL;
2390 int ret;
2391
David Woodhouse19943b02009-08-04 16:19:20 +01002392 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002393 if (ret)
2394 return -EFAULT;
2395
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002396 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002397 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002398 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002399 hw ? CONTEXT_TT_PASS_THROUGH :
2400 CONTEXT_TT_MULTI_LEVEL);
2401 if (ret) {
2402 /* device not associated with an iommu */
2403 if (ret == -ENODEV)
2404 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002405 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002406 }
2407 pr_info("IOMMU: %s identity mapping for device %s\n",
2408 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002409 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002410 }
2411
2412 return 0;
2413}
2414
Joseph Cihulab7792602011-05-03 00:08:37 -07002415static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002416{
2417 struct dmar_drhd_unit *drhd;
2418 struct dmar_rmrr_unit *rmrr;
2419 struct pci_dev *pdev;
2420 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002421 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002422
2423 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002424 * for each drhd
2425 * allocate root
2426 * initialize and program root entry to not present
2427 * endfor
2428 */
2429 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002430 /*
2431 * lock not needed as this is only incremented in the single
2432 * threaded kernel __init code path all other access are read
2433 * only
2434 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002435 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2436 g_num_of_iommus++;
2437 continue;
2438 }
2439 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2440 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002441 }
2442
Weidong Hand9630fe2008-12-08 11:06:32 +08002443 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2444 GFP_KERNEL);
2445 if (!g_iommus) {
2446 printk(KERN_ERR "Allocating global iommu array failed\n");
2447 ret = -ENOMEM;
2448 goto error;
2449 }
2450
mark gross80b20dd2008-04-18 13:53:58 -07002451 deferred_flush = kzalloc(g_num_of_iommus *
2452 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2453 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002454 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08002455 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08002456 }
2457
Jiang Liu7c919772014-01-06 14:18:18 +08002458 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002459 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002460
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002461 ret = iommu_init_domains(iommu);
2462 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002463 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002464
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002465 /*
2466 * TBD:
2467 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002468 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002469 */
2470 ret = iommu_alloc_root_entry(iommu);
2471 if (ret) {
2472 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002473 goto free_iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002474 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002475 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002476 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002477 }
2478
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002479 /*
2480 * Start from the sane iommu hardware state.
2481 */
Jiang Liu7c919772014-01-06 14:18:18 +08002482 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002483 /*
2484 * If the queued invalidation is already initialized by us
2485 * (for example, while enabling interrupt-remapping) then
2486 * we got the things already rolling from a sane state.
2487 */
2488 if (iommu->qi)
2489 continue;
2490
2491 /*
2492 * Clear any previous faults.
2493 */
2494 dmar_fault(-1, iommu);
2495 /*
2496 * Disable queued invalidation if supported and already enabled
2497 * before OS handover.
2498 */
2499 dmar_disable_qi(iommu);
2500 }
2501
Jiang Liu7c919772014-01-06 14:18:18 +08002502 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002503 if (dmar_enable_qi(iommu)) {
2504 /*
2505 * Queued Invalidate not enabled, use Register Based
2506 * Invalidate
2507 */
2508 iommu->flush.flush_context = __iommu_flush_context;
2509 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002510 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002511 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002512 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002513 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002514 } else {
2515 iommu->flush.flush_context = qi_flush_context;
2516 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002517 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002518 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002519 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002520 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002521 }
2522 }
2523
David Woodhouse19943b02009-08-04 16:19:20 +01002524 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002525 iommu_identity_mapping |= IDENTMAP_ALL;
2526
Suresh Siddhad3f13812011-08-23 17:05:25 -07002527#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002528 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002529#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002530
2531 check_tylersburg_isoch();
2532
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002533 /*
2534 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002535 * identity mappings for rmrr, gfx, and isa and may fall back to static
2536 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002537 */
David Woodhouse19943b02009-08-04 16:19:20 +01002538 if (iommu_identity_mapping) {
2539 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2540 if (ret) {
2541 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002542 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002543 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002544 }
David Woodhouse19943b02009-08-04 16:19:20 +01002545 /*
2546 * For each rmrr
2547 * for each dev attached to rmrr
2548 * do
2549 * locate drhd for dev, alloc domain for dev
2550 * allocate free domain
2551 * allocate page table entries for rmrr
2552 * if context not allocated for bus
2553 * allocate and init context
2554 * set present in root table for this bus
2555 * init context with domain, translation etc
2556 * endfor
2557 * endfor
2558 */
2559 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2560 for_each_rmrr_units(rmrr) {
2561 for (i = 0; i < rmrr->devices_cnt; i++) {
2562 pdev = rmrr->devices[i];
2563 /*
2564 * some BIOS lists non-exist devices in DMAR
2565 * table.
2566 */
2567 if (!pdev)
2568 continue;
2569 ret = iommu_prepare_rmrr_dev(rmrr, pdev);
2570 if (ret)
2571 printk(KERN_ERR
2572 "IOMMU: mapping reserved region failed\n");
2573 }
2574 }
2575
2576 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002577
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002578 /*
2579 * for each drhd
2580 * enable fault log
2581 * global invalidate context cache
2582 * global invalidate iotlb
2583 * enable translation
2584 */
Jiang Liu7c919772014-01-06 14:18:18 +08002585 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002586 if (drhd->ignored) {
2587 /*
2588 * we always have to disable PMRs or DMA may fail on
2589 * this device
2590 */
2591 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002592 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002593 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002594 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002595
2596 iommu_flush_write_buffer(iommu);
2597
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002598 ret = dmar_set_interrupt(iommu);
2599 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002600 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002601
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002602 iommu_set_root_entry(iommu);
2603
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002604 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002605 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002606
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002607 ret = iommu_enable_translation(iommu);
2608 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002609 goto free_iommu;
David Woodhouseb94996c2009-09-19 15:28:12 -07002610
2611 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002612 }
2613
2614 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08002615
2616free_iommu:
Jiang Liu7c919772014-01-06 14:18:18 +08002617 for_each_active_iommu(iommu, drhd)
Jiang Liua868e6b2014-01-06 14:18:20 +08002618 free_dmar_iommu(iommu);
Jiang Liu9bdc5312014-01-06 14:18:27 +08002619 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08002620free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08002621 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08002622error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002623 return ret;
2624}
2625
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002626/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002627static struct iova *intel_alloc_iova(struct device *dev,
2628 struct dmar_domain *domain,
2629 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002630{
2631 struct pci_dev *pdev = to_pci_dev(dev);
2632 struct iova *iova = NULL;
2633
David Woodhouse875764d2009-06-28 21:20:51 +01002634 /* Restrict dma_mask to the width that the iommu can handle */
2635 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2636
2637 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002638 /*
2639 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002640 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002641 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002642 */
David Woodhouse875764d2009-06-28 21:20:51 +01002643 iova = alloc_iova(&domain->iovad, nrpages,
2644 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2645 if (iova)
2646 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002647 }
David Woodhouse875764d2009-06-28 21:20:51 +01002648 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2649 if (unlikely(!iova)) {
2650 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2651 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002652 return NULL;
2653 }
2654
2655 return iova;
2656}
2657
David Woodhouse147202a2009-07-07 19:43:20 +01002658static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002659{
2660 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002661 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002662
2663 domain = get_domain_for_dev(pdev,
2664 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2665 if (!domain) {
2666 printk(KERN_ERR
2667 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002668 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002669 }
2670
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002671 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002672 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002673 ret = domain_context_mapping(domain, pdev,
2674 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002675 if (ret) {
2676 printk(KERN_ERR
2677 "Domain context map for %s failed",
2678 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002679 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002680 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002681 }
2682
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002683 return domain;
2684}
2685
David Woodhouse147202a2009-07-07 19:43:20 +01002686static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2687{
2688 struct device_domain_info *info;
2689
2690 /* No lock here, assumes no domain exit in normal case */
2691 info = dev->dev.archdata.iommu;
2692 if (likely(info))
2693 return info->domain;
2694
2695 return __get_valid_domain_for_dev(dev);
2696}
2697
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002698static int iommu_dummy(struct pci_dev *pdev)
2699{
2700 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2701}
2702
2703/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002704static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002705{
David Woodhouse73676832009-07-04 14:08:36 +01002706 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002707 int found;
2708
Yijing Wangdbad0862013-12-05 19:43:42 +08002709 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002710 return 1;
2711
2712 pdev = to_pci_dev(dev);
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002713 if (iommu_dummy(pdev))
2714 return 1;
2715
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002716 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002717 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002718
2719 found = identity_mapping(pdev);
2720 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002721 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002722 return 1;
2723 else {
2724 /*
2725 * 32 bit DMA is removed from si_domain and fall back
2726 * to non-identity mapping.
2727 */
2728 domain_remove_one_dev_info(si_domain, pdev);
2729 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2730 pci_name(pdev));
2731 return 0;
2732 }
2733 } else {
2734 /*
2735 * In case of a detached 64 bit DMA device from vm, the device
2736 * is put into si_domain for identity mapping.
2737 */
David Woodhouse6941af22009-07-04 18:24:27 +01002738 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002739 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002740 ret = domain_add_dev_info(si_domain, pdev,
2741 hw_pass_through ?
2742 CONTEXT_TT_PASS_THROUGH :
2743 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002744 if (!ret) {
2745 printk(KERN_INFO "64bit %s uses identity mapping\n",
2746 pci_name(pdev));
2747 return 1;
2748 }
2749 }
2750 }
2751
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002752 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002753}
2754
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002755static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2756 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002757{
2758 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002759 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002760 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002761 struct iova *iova;
2762 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002763 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002764 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002765 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002766
2767 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002768
David Woodhouse73676832009-07-04 14:08:36 +01002769 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002770 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002771
2772 domain = get_valid_domain_for_dev(pdev);
2773 if (!domain)
2774 return 0;
2775
Weidong Han8c11e792008-12-08 15:29:22 +08002776 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002777 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002778
Mike Travisc681d0b2011-05-28 13:15:05 -05002779 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002780 if (!iova)
2781 goto error;
2782
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002783 /*
2784 * Check if DMAR supports zero-length reads on write only
2785 * mappings..
2786 */
2787 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002788 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002789 prot |= DMA_PTE_READ;
2790 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2791 prot |= DMA_PTE_WRITE;
2792 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002793 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002794 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002795 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002796 * is not a big problem
2797 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002798 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002799 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002800 if (ret)
2801 goto error;
2802
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002803 /* it's a non-present to present mapping. Only flush if caching mode */
2804 if (cap_caching_mode(iommu->cap))
Nadav Amit82653632010-04-01 13:24:40 +03002805 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002806 else
Weidong Han8c11e792008-12-08 15:29:22 +08002807 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002808
David Woodhouse03d6a242009-06-28 15:33:46 +01002809 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2810 start_paddr += paddr & ~PAGE_MASK;
2811 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002812
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002813error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002814 if (iova)
2815 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00002816 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002817 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002818 return 0;
2819}
2820
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002821static dma_addr_t intel_map_page(struct device *dev, struct page *page,
2822 unsigned long offset, size_t size,
2823 enum dma_data_direction dir,
2824 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002825{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002826 return __intel_map_single(dev, page_to_phys(page) + offset, size,
2827 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002828}
2829
mark gross5e0d2a62008-03-04 15:22:08 -08002830static void flush_unmaps(void)
2831{
mark gross80b20dd2008-04-18 13:53:58 -07002832 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08002833
mark gross5e0d2a62008-03-04 15:22:08 -08002834 timer_on = 0;
2835
2836 /* just flush them all */
2837 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08002838 struct intel_iommu *iommu = g_iommus[i];
2839 if (!iommu)
2840 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002841
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002842 if (!deferred_flush[i].next)
2843 continue;
2844
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002845 /* In caching mode, global flushes turn emulation expensive */
2846 if (!cap_caching_mode(iommu->cap))
2847 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08002848 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002849 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08002850 unsigned long mask;
2851 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002852 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08002853
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002854 /* On real hardware multiple invalidations are expensive */
2855 if (cap_caching_mode(iommu->cap))
2856 iommu_flush_iotlb_psi(iommu, domain->id,
2857 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1, 0);
2858 else {
2859 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
2860 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
2861 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
2862 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002863 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
mark gross80b20dd2008-04-18 13:53:58 -07002864 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002865 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002866 }
2867
mark gross5e0d2a62008-03-04 15:22:08 -08002868 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002869}
2870
2871static void flush_unmaps_timeout(unsigned long data)
2872{
mark gross80b20dd2008-04-18 13:53:58 -07002873 unsigned long flags;
2874
2875 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002876 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07002877 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002878}
2879
2880static void add_unmap(struct dmar_domain *dom, struct iova *iova)
2881{
2882 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07002883 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08002884 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08002885
2886 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07002887 if (list_size == HIGH_WATER_MARK)
2888 flush_unmaps();
2889
Weidong Han8c11e792008-12-08 15:29:22 +08002890 iommu = domain_get_iommu(dom);
2891 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002892
mark gross80b20dd2008-04-18 13:53:58 -07002893 next = deferred_flush[iommu_id].next;
2894 deferred_flush[iommu_id].domain[next] = dom;
2895 deferred_flush[iommu_id].iova[next] = iova;
2896 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08002897
2898 if (!timer_on) {
2899 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
2900 timer_on = 1;
2901 }
2902 list_size++;
2903 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
2904}
2905
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002906static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
2907 size_t size, enum dma_data_direction dir,
2908 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002909{
2910 struct pci_dev *pdev = to_pci_dev(dev);
2911 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01002912 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002913 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08002914 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002915
David Woodhouse73676832009-07-04 14:08:36 +01002916 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002917 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002918
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002919 domain = find_domain(pdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002920 BUG_ON(!domain);
2921
Weidong Han8c11e792008-12-08 15:29:22 +08002922 iommu = domain_get_iommu(domain);
2923
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002924 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01002925 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
2926 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002927 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002928
David Woodhoused794dc92009-06-28 00:27:49 +01002929 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
2930 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002931
David Woodhoused794dc92009-06-28 00:27:49 +01002932 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
2933 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002934
2935 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01002936 dma_pte_clear_range(domain, start_pfn, last_pfn);
2937
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002938 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01002939 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2940
mark gross5e0d2a62008-03-04 15:22:08 -08002941 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01002942 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
Nadav Amit82653632010-04-01 13:24:40 +03002943 last_pfn - start_pfn + 1, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08002944 /* free iova */
2945 __free_iova(&domain->iovad, iova);
2946 } else {
2947 add_unmap(domain, iova);
2948 /*
2949 * queue up the release of the unmap to save the 1/6th of the
2950 * cpu used up by the iotlb flush operation...
2951 */
mark gross5e0d2a62008-03-04 15:22:08 -08002952 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002953}
2954
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002955static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002956 dma_addr_t *dma_handle, gfp_t flags,
2957 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002958{
2959 void *vaddr;
2960 int order;
2961
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002962 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002963 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07002964
2965 if (!iommu_no_mapping(hwdev))
2966 flags &= ~(GFP_DMA | GFP_DMA32);
2967 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
2968 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
2969 flags |= GFP_DMA;
2970 else
2971 flags |= GFP_DMA32;
2972 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002973
2974 vaddr = (void *)__get_free_pages(flags, order);
2975 if (!vaddr)
2976 return NULL;
2977 memset(vaddr, 0, size);
2978
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002979 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
2980 DMA_BIDIRECTIONAL,
2981 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002982 if (*dma_handle)
2983 return vaddr;
2984 free_pages((unsigned long)vaddr, order);
2985 return NULL;
2986}
2987
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002988static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002989 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002990{
2991 int order;
2992
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002993 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002994 order = get_order(size);
2995
David Woodhouse0db9b7a2009-07-14 02:01:57 +01002996 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002997 free_pages((unsigned long)vaddr, order);
2998}
2999
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003000static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3001 int nelems, enum dma_data_direction dir,
3002 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003003{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003004 struct pci_dev *pdev = to_pci_dev(hwdev);
3005 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003006 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003007 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003008 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003009
David Woodhouse73676832009-07-04 14:08:36 +01003010 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003011 return;
3012
3013 domain = find_domain(pdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003014 BUG_ON(!domain);
3015
3016 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003017
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003018 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003019 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3020 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003021 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003022
David Woodhoused794dc92009-06-28 00:27:49 +01003023 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3024 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003025
3026 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01003027 dma_pte_clear_range(domain, start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003028
David Woodhoused794dc92009-06-28 00:27:49 +01003029 /* free page tables */
3030 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
3031
David Woodhouseacea0012009-07-14 01:55:11 +01003032 if (intel_iommu_strict) {
3033 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
Nadav Amit82653632010-04-01 13:24:40 +03003034 last_pfn - start_pfn + 1, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003035 /* free iova */
3036 __free_iova(&domain->iovad, iova);
3037 } else {
3038 add_unmap(domain, iova);
3039 /*
3040 * queue up the release of the unmap to save the 1/6th of the
3041 * cpu used up by the iotlb flush operation...
3042 */
3043 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003044}
3045
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003046static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003047 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003048{
3049 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003050 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003051
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003052 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003053 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003054 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003055 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003056 }
3057 return nelems;
3058}
3059
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003060static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3061 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003062{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003063 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003064 struct pci_dev *pdev = to_pci_dev(hwdev);
3065 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003066 size_t size = 0;
3067 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003068 struct iova *iova = NULL;
3069 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003070 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003071 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003072 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003073
3074 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003075 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003076 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003077
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003078 domain = get_valid_domain_for_dev(pdev);
3079 if (!domain)
3080 return 0;
3081
Weidong Han8c11e792008-12-08 15:29:22 +08003082 iommu = domain_get_iommu(domain);
3083
David Woodhouseb536d242009-06-28 14:49:31 +01003084 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003085 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003086
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003087 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3088 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003089 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003090 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003091 return 0;
3092 }
3093
3094 /*
3095 * Check if DMAR supports zero-length reads on write only
3096 * mappings..
3097 */
3098 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003099 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003100 prot |= DMA_PTE_READ;
3101 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3102 prot |= DMA_PTE_WRITE;
3103
David Woodhouseb536d242009-06-28 14:49:31 +01003104 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003105
Fenghua Yuf5329592009-08-04 15:09:37 -07003106 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003107 if (unlikely(ret)) {
3108 /* clear the page */
3109 dma_pte_clear_range(domain, start_vpfn,
3110 start_vpfn + size - 1);
3111 /* free page tables */
3112 dma_pte_free_pagetable(domain, start_vpfn,
3113 start_vpfn + size - 1);
3114 /* free iova */
3115 __free_iova(&domain->iovad, iova);
3116 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003117 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003118
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003119 /* it's a non-present to present mapping. Only flush if caching mode */
3120 if (cap_caching_mode(iommu->cap))
Nadav Amit82653632010-04-01 13:24:40 +03003121 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003122 else
Weidong Han8c11e792008-12-08 15:29:22 +08003123 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003124
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003125 return nelems;
3126}
3127
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003128static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3129{
3130 return !dma_addr;
3131}
3132
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003133struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003134 .alloc = intel_alloc_coherent,
3135 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003136 .map_sg = intel_map_sg,
3137 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003138 .map_page = intel_map_page,
3139 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003140 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003141};
3142
3143static inline int iommu_domain_cache_init(void)
3144{
3145 int ret = 0;
3146
3147 iommu_domain_cache = kmem_cache_create("iommu_domain",
3148 sizeof(struct dmar_domain),
3149 0,
3150 SLAB_HWCACHE_ALIGN,
3151
3152 NULL);
3153 if (!iommu_domain_cache) {
3154 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3155 ret = -ENOMEM;
3156 }
3157
3158 return ret;
3159}
3160
3161static inline int iommu_devinfo_cache_init(void)
3162{
3163 int ret = 0;
3164
3165 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3166 sizeof(struct device_domain_info),
3167 0,
3168 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003169 NULL);
3170 if (!iommu_devinfo_cache) {
3171 printk(KERN_ERR "Couldn't create devinfo cache\n");
3172 ret = -ENOMEM;
3173 }
3174
3175 return ret;
3176}
3177
3178static inline int iommu_iova_cache_init(void)
3179{
3180 int ret = 0;
3181
3182 iommu_iova_cache = kmem_cache_create("iommu_iova",
3183 sizeof(struct iova),
3184 0,
3185 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003186 NULL);
3187 if (!iommu_iova_cache) {
3188 printk(KERN_ERR "Couldn't create iova cache\n");
3189 ret = -ENOMEM;
3190 }
3191
3192 return ret;
3193}
3194
3195static int __init iommu_init_mempool(void)
3196{
3197 int ret;
3198 ret = iommu_iova_cache_init();
3199 if (ret)
3200 return ret;
3201
3202 ret = iommu_domain_cache_init();
3203 if (ret)
3204 goto domain_error;
3205
3206 ret = iommu_devinfo_cache_init();
3207 if (!ret)
3208 return ret;
3209
3210 kmem_cache_destroy(iommu_domain_cache);
3211domain_error:
3212 kmem_cache_destroy(iommu_iova_cache);
3213
3214 return -ENOMEM;
3215}
3216
3217static void __init iommu_exit_mempool(void)
3218{
3219 kmem_cache_destroy(iommu_devinfo_cache);
3220 kmem_cache_destroy(iommu_domain_cache);
3221 kmem_cache_destroy(iommu_iova_cache);
3222
3223}
3224
Dan Williams556ab452010-07-23 15:47:56 -07003225static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3226{
3227 struct dmar_drhd_unit *drhd;
3228 u32 vtbar;
3229 int rc;
3230
3231 /* We know that this device on this chipset has its own IOMMU.
3232 * If we find it under a different IOMMU, then the BIOS is lying
3233 * to us. Hope that the IOMMU for this device is actually
3234 * disabled, and it needs no translation...
3235 */
3236 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3237 if (rc) {
3238 /* "can't" happen */
3239 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3240 return;
3241 }
3242 vtbar &= 0xffff0000;
3243
3244 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3245 drhd = dmar_find_matched_drhd_unit(pdev);
3246 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3247 TAINT_FIRMWARE_WORKAROUND,
3248 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3249 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3250}
3251DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3252
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003253static void __init init_no_remapping_devices(void)
3254{
3255 struct dmar_drhd_unit *drhd;
3256
3257 for_each_drhd_unit(drhd) {
3258 if (!drhd->include_all) {
3259 int i;
3260 for (i = 0; i < drhd->devices_cnt; i++)
3261 if (drhd->devices[i] != NULL)
3262 break;
3263 /* ignore DMAR unit if no pci devices exist */
3264 if (i == drhd->devices_cnt)
3265 drhd->ignored = 1;
3266 }
3267 }
3268
Jiang Liu7c919772014-01-06 14:18:18 +08003269 for_each_active_drhd_unit(drhd) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003270 int i;
Jiang Liu7c919772014-01-06 14:18:18 +08003271 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003272 continue;
3273
3274 for (i = 0; i < drhd->devices_cnt; i++)
3275 if (drhd->devices[i] &&
David Woodhousec0771df2011-10-14 20:59:46 +01003276 !IS_GFX_DEVICE(drhd->devices[i]))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003277 break;
3278
3279 if (i < drhd->devices_cnt)
3280 continue;
3281
David Woodhousec0771df2011-10-14 20:59:46 +01003282 /* This IOMMU has *only* gfx devices. Either bypass it or
3283 set the gfx_mapped flag, as appropriate */
3284 if (dmar_map_gfx) {
3285 intel_iommu_gfx_mapped = 1;
3286 } else {
3287 drhd->ignored = 1;
3288 for (i = 0; i < drhd->devices_cnt; i++) {
3289 if (!drhd->devices[i])
3290 continue;
3291 drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3292 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003293 }
3294 }
3295}
3296
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003297#ifdef CONFIG_SUSPEND
3298static int init_iommu_hw(void)
3299{
3300 struct dmar_drhd_unit *drhd;
3301 struct intel_iommu *iommu = NULL;
3302
3303 for_each_active_iommu(iommu, drhd)
3304 if (iommu->qi)
3305 dmar_reenable_qi(iommu);
3306
Joseph Cihulab7792602011-05-03 00:08:37 -07003307 for_each_iommu(iommu, drhd) {
3308 if (drhd->ignored) {
3309 /*
3310 * we always have to disable PMRs or DMA may fail on
3311 * this device
3312 */
3313 if (force_on)
3314 iommu_disable_protect_mem_regions(iommu);
3315 continue;
3316 }
3317
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003318 iommu_flush_write_buffer(iommu);
3319
3320 iommu_set_root_entry(iommu);
3321
3322 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003323 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003324 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003325 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003326 if (iommu_enable_translation(iommu))
3327 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003328 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003329 }
3330
3331 return 0;
3332}
3333
3334static void iommu_flush_all(void)
3335{
3336 struct dmar_drhd_unit *drhd;
3337 struct intel_iommu *iommu;
3338
3339 for_each_active_iommu(iommu, drhd) {
3340 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003341 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003342 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003343 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003344 }
3345}
3346
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003347static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003348{
3349 struct dmar_drhd_unit *drhd;
3350 struct intel_iommu *iommu = NULL;
3351 unsigned long flag;
3352
3353 for_each_active_iommu(iommu, drhd) {
3354 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3355 GFP_ATOMIC);
3356 if (!iommu->iommu_state)
3357 goto nomem;
3358 }
3359
3360 iommu_flush_all();
3361
3362 for_each_active_iommu(iommu, drhd) {
3363 iommu_disable_translation(iommu);
3364
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003365 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003366
3367 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3368 readl(iommu->reg + DMAR_FECTL_REG);
3369 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3370 readl(iommu->reg + DMAR_FEDATA_REG);
3371 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3372 readl(iommu->reg + DMAR_FEADDR_REG);
3373 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3374 readl(iommu->reg + DMAR_FEUADDR_REG);
3375
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003376 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003377 }
3378 return 0;
3379
3380nomem:
3381 for_each_active_iommu(iommu, drhd)
3382 kfree(iommu->iommu_state);
3383
3384 return -ENOMEM;
3385}
3386
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003387static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003388{
3389 struct dmar_drhd_unit *drhd;
3390 struct intel_iommu *iommu = NULL;
3391 unsigned long flag;
3392
3393 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003394 if (force_on)
3395 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3396 else
3397 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003398 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003399 }
3400
3401 for_each_active_iommu(iommu, drhd) {
3402
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003403 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003404
3405 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3406 iommu->reg + DMAR_FECTL_REG);
3407 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3408 iommu->reg + DMAR_FEDATA_REG);
3409 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3410 iommu->reg + DMAR_FEADDR_REG);
3411 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3412 iommu->reg + DMAR_FEUADDR_REG);
3413
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003414 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003415 }
3416
3417 for_each_active_iommu(iommu, drhd)
3418 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003419}
3420
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003421static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003422 .resume = iommu_resume,
3423 .suspend = iommu_suspend,
3424};
3425
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003426static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003427{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003428 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003429}
3430
3431#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003432static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003433#endif /* CONFIG_PM */
3434
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003435LIST_HEAD(dmar_rmrr_units);
3436
3437static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr)
3438{
3439 list_add(&rmrr->list, &dmar_rmrr_units);
3440}
3441
3442
3443int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3444{
3445 struct acpi_dmar_reserved_memory *rmrr;
3446 struct dmar_rmrr_unit *rmrru;
3447
3448 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3449 if (!rmrru)
3450 return -ENOMEM;
3451
3452 rmrru->hdr = header;
3453 rmrr = (struct acpi_dmar_reserved_memory *)header;
3454 rmrru->base_address = rmrr->base_address;
3455 rmrru->end_address = rmrr->end_address;
3456
3457 dmar_register_rmrr_unit(rmrru);
3458 return 0;
3459}
3460
3461static int __init
3462rmrr_parse_dev(struct dmar_rmrr_unit *rmrru)
3463{
3464 struct acpi_dmar_reserved_memory *rmrr;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003465
3466 rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr;
Jiang Liu9bdc5312014-01-06 14:18:27 +08003467 return dmar_parse_dev_scope((void *)(rmrr + 1),
3468 ((void *)rmrr) + rmrr->header.length,
3469 &rmrru->devices_cnt, &rmrru->devices,
3470 rmrr->segment);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003471}
3472
3473static LIST_HEAD(dmar_atsr_units);
3474
3475int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3476{
3477 struct acpi_dmar_atsr *atsr;
3478 struct dmar_atsr_unit *atsru;
3479
3480 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3481 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3482 if (!atsru)
3483 return -ENOMEM;
3484
3485 atsru->hdr = hdr;
3486 atsru->include_all = atsr->flags & 0x1;
3487
3488 list_add(&atsru->list, &dmar_atsr_units);
3489
3490 return 0;
3491}
3492
3493static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru)
3494{
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003495 struct acpi_dmar_atsr *atsr;
3496
3497 if (atsru->include_all)
3498 return 0;
3499
3500 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
Jiang Liu9bdc5312014-01-06 14:18:27 +08003501 return dmar_parse_dev_scope((void *)(atsr + 1),
3502 (void *)atsr + atsr->header.length,
3503 &atsru->devices_cnt, &atsru->devices,
3504 atsr->segment);
3505}
3506
3507static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
3508{
3509 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
3510 kfree(atsru);
3511}
3512
3513static void intel_iommu_free_dmars(void)
3514{
3515 struct dmar_rmrr_unit *rmrru, *rmrr_n;
3516 struct dmar_atsr_unit *atsru, *atsr_n;
3517
3518 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
3519 list_del(&rmrru->list);
3520 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
3521 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003522 }
3523
Jiang Liu9bdc5312014-01-06 14:18:27 +08003524 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
3525 list_del(&atsru->list);
3526 intel_iommu_free_atsr(atsru);
3527 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003528}
3529
3530int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3531{
3532 int i;
3533 struct pci_bus *bus;
3534 struct acpi_dmar_atsr *atsr;
3535 struct dmar_atsr_unit *atsru;
3536
3537 dev = pci_physfn(dev);
3538
3539 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3540 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3541 if (atsr->segment == pci_domain_nr(dev->bus))
3542 goto found;
3543 }
3544
3545 return 0;
3546
3547found:
3548 for (bus = dev->bus; bus; bus = bus->parent) {
3549 struct pci_dev *bridge = bus->self;
3550
3551 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003552 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003553 return 0;
3554
Yijing Wang62f87c02012-07-24 17:20:03 +08003555 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003556 for (i = 0; i < atsru->devices_cnt; i++)
3557 if (atsru->devices[i] == bridge)
3558 return 1;
3559 break;
3560 }
3561 }
3562
3563 if (atsru->include_all)
3564 return 1;
3565
3566 return 0;
3567}
3568
Sergey Senozhatskyc8f369a2011-10-26 18:45:39 +03003569int __init dmar_parse_rmrr_atsr_dev(void)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003570{
Jiang Liu9bdc5312014-01-06 14:18:27 +08003571 struct dmar_rmrr_unit *rmrr;
3572 struct dmar_atsr_unit *atsr;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003573 int ret = 0;
3574
Jiang Liu9bdc5312014-01-06 14:18:27 +08003575 list_for_each_entry(rmrr, &dmar_rmrr_units, list) {
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003576 ret = rmrr_parse_dev(rmrr);
3577 if (ret)
3578 return ret;
3579 }
3580
Jiang Liu9bdc5312014-01-06 14:18:27 +08003581 list_for_each_entry(atsr, &dmar_atsr_units, list) {
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003582 ret = atsr_parse_dev(atsr);
3583 if (ret)
3584 return ret;
3585 }
3586
3587 return ret;
3588}
3589
Fenghua Yu99dcade2009-11-11 07:23:06 -08003590/*
3591 * Here we only respond to action of unbound device from driver.
3592 *
3593 * Added device is not attached to its DMAR domain here yet. That will happen
3594 * when mapping the device to iova.
3595 */
3596static int device_notifier(struct notifier_block *nb,
3597 unsigned long action, void *data)
3598{
3599 struct device *dev = data;
3600 struct pci_dev *pdev = to_pci_dev(dev);
3601 struct dmar_domain *domain;
3602
Jiang Liu816997d2014-02-19 14:07:22 +08003603 if (iommu_dummy(pdev))
David Woodhouse44cd6132009-12-02 10:18:30 +00003604 return 0;
3605
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003606 if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
3607 action != BUS_NOTIFY_DEL_DEVICE)
3608 return 0;
3609
Fenghua Yu99dcade2009-11-11 07:23:06 -08003610 domain = find_domain(pdev);
3611 if (!domain)
3612 return 0;
3613
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003614 domain_remove_one_dev_info(domain, pdev);
3615 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3616 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3617 list_empty(&domain->devices))
3618 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07003619
Fenghua Yu99dcade2009-11-11 07:23:06 -08003620 return 0;
3621}
3622
3623static struct notifier_block device_nb = {
3624 .notifier_call = device_notifier,
3625};
3626
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003627int __init intel_iommu_init(void)
3628{
Jiang Liu9bdc5312014-01-06 14:18:27 +08003629 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09003630 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003631 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003632
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003633 /* VT-d is required for a TXT/tboot launch, so enforce that */
3634 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003635
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003636 if (dmar_table_init()) {
3637 if (force_on)
3638 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003639 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003640 }
3641
Takao Indoh3a93c842013-04-23 17:35:03 +09003642 /*
3643 * Disable translation if already enabled prior to OS handover.
3644 */
Jiang Liu7c919772014-01-06 14:18:18 +08003645 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003646 if (iommu->gcmd & DMA_GCMD_TE)
3647 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003648
Suresh Siddhac2c72862011-08-23 17:05:19 -07003649 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003650 if (force_on)
3651 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003652 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003653 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003654
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003655 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08003656 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07003657
Joseph Cihula51a63e62011-03-21 11:04:24 -07003658 if (iommu_init_mempool()) {
3659 if (force_on)
3660 panic("tboot: Failed to initialize iommu memory\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003661 goto out_free_dmar;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003662 }
3663
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003664 if (list_empty(&dmar_rmrr_units))
3665 printk(KERN_INFO "DMAR: No RMRR found\n");
3666
3667 if (list_empty(&dmar_atsr_units))
3668 printk(KERN_INFO "DMAR: No ATSR found\n");
3669
Joseph Cihula51a63e62011-03-21 11:04:24 -07003670 if (dmar_init_reserved_ranges()) {
3671 if (force_on)
3672 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003673 goto out_free_mempool;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003674 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003675
3676 init_no_remapping_devices();
3677
Joseph Cihulab7792602011-05-03 00:08:37 -07003678 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003679 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003680 if (force_on)
3681 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003682 printk(KERN_ERR "IOMMU: dmar init failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003683 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003684 }
3685 printk(KERN_INFO
3686 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3687
mark gross5e0d2a62008-03-04 15:22:08 -08003688 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003689#ifdef CONFIG_SWIOTLB
3690 swiotlb = 0;
3691#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003692 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003693
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003694 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003695
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003696 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003697
Fenghua Yu99dcade2009-11-11 07:23:06 -08003698 bus_register_notifier(&pci_bus_type, &device_nb);
3699
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003700 intel_iommu_enabled = 1;
3701
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003702 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08003703
3704out_free_reserved_range:
3705 put_iova_domain(&reserved_iova_list);
3706out_free_mempool:
3707 iommu_exit_mempool();
3708out_free_dmar:
3709 intel_iommu_free_dmars();
3710 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003711}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003712
Han, Weidong3199aa62009-02-26 17:31:12 +08003713static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3714 struct pci_dev *pdev)
3715{
3716 struct pci_dev *tmp, *parent;
3717
3718 if (!iommu || !pdev)
3719 return;
3720
3721 /* dependent device detach */
3722 tmp = pci_find_upstream_pcie_bridge(pdev);
3723 /* Secondary interface's bus number and devfn 0 */
3724 if (tmp) {
3725 parent = pdev->bus->self;
3726 while (parent != tmp) {
3727 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01003728 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003729 parent = parent->bus->self;
3730 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05003731 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08003732 iommu_detach_dev(iommu,
3733 tmp->subordinate->number, 0);
3734 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01003735 iommu_detach_dev(iommu, tmp->bus->number,
3736 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003737 }
3738}
3739
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003740static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08003741 struct pci_dev *pdev)
3742{
Yijing Wangbca2b912013-10-31 17:26:04 +08003743 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08003744 struct intel_iommu *iommu;
3745 unsigned long flags;
3746 int found = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +08003747
David Woodhouse276dbf992009-04-04 01:45:37 +01003748 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3749 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003750 if (!iommu)
3751 return;
3752
3753 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08003754 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
Mike Habeck8519dc42011-05-28 13:15:07 -05003755 if (info->segment == pci_domain_nr(pdev->bus) &&
3756 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08003757 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01003758 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003759 spin_unlock_irqrestore(&device_domain_lock, flags);
3760
Yu Zhao93a23a72009-05-18 13:51:37 +08003761 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003762 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003763 iommu_detach_dependent_devices(iommu, pdev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003764 free_devinfo_mem(info);
3765
3766 spin_lock_irqsave(&device_domain_lock, flags);
3767
3768 if (found)
3769 break;
3770 else
3771 continue;
3772 }
3773
3774 /* if there is no other devices under the same iommu
3775 * owned by this domain, clear this iommu in iommu_bmp
3776 * update iommu count and coherency
3777 */
David Woodhouse276dbf992009-04-04 01:45:37 +01003778 if (iommu == device_to_iommu(info->segment, info->bus,
3779 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08003780 found = 1;
3781 }
3782
Roland Dreier3e7abe22011-07-20 06:22:21 -07003783 spin_unlock_irqrestore(&device_domain_lock, flags);
3784
Weidong Hanc7151a82008-12-08 22:51:37 +08003785 if (found == 0) {
3786 unsigned long tmp_flags;
3787 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08003788 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08003789 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003790 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003791 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07003792
Alex Williamson9b4554b2011-05-24 12:19:04 -04003793 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3794 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
3795 spin_lock_irqsave(&iommu->lock, tmp_flags);
3796 clear_bit(domain->id, iommu->domain_ids);
3797 iommu->domains[domain->id] = NULL;
3798 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
3799 }
Weidong Hanc7151a82008-12-08 22:51:37 +08003800 }
Weidong Hanc7151a82008-12-08 22:51:37 +08003801}
3802
3803static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
3804{
3805 struct device_domain_info *info;
3806 struct intel_iommu *iommu;
3807 unsigned long flags1, flags2;
3808
3809 spin_lock_irqsave(&device_domain_lock, flags1);
3810 while (!list_empty(&domain->devices)) {
3811 info = list_entry(domain->devices.next,
3812 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01003813 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003814 spin_unlock_irqrestore(&device_domain_lock, flags1);
3815
Yu Zhao93a23a72009-05-18 13:51:37 +08003816 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01003817 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003818 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003819 iommu_detach_dependent_devices(iommu, info->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003820
3821 /* clear this iommu in iommu_bmp, update iommu count
Sheng Yang58c610b2009-03-18 15:33:05 +08003822 * and capabilities
Weidong Hanc7151a82008-12-08 22:51:37 +08003823 */
3824 spin_lock_irqsave(&domain->iommu_lock, flags2);
3825 if (test_and_clear_bit(iommu->seq_id,
Mike Travis1b198bb2012-03-05 15:05:16 -08003826 domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08003827 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003828 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003829 }
3830 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
3831
3832 free_devinfo_mem(info);
3833 spin_lock_irqsave(&device_domain_lock, flags1);
3834 }
3835 spin_unlock_irqrestore(&device_domain_lock, flags1);
3836}
3837
Weidong Han5e98c4b2008-12-08 23:03:27 +08003838/* domain id for virtual machine, it won't be set in context */
Jiang Liu18d99162014-01-06 14:18:10 +08003839static atomic_t vm_domid = ATOMIC_INIT(0);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003840
3841static struct dmar_domain *iommu_alloc_vm_domain(void)
3842{
3843 struct dmar_domain *domain;
3844
3845 domain = alloc_domain_mem();
3846 if (!domain)
3847 return NULL;
3848
Jiang Liu18d99162014-01-06 14:18:10 +08003849 domain->id = atomic_inc_return(&vm_domid);
Suresh Siddha4c923d42009-10-02 11:01:24 -07003850 domain->nid = -1;
Mike Travis1b198bb2012-03-05 15:05:16 -08003851 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003852 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
3853
3854 return domain;
3855}
3856
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003857static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08003858{
3859 int adjust_width;
3860
3861 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003862 spin_lock_init(&domain->iommu_lock);
3863
3864 domain_reserve_special_ranges(domain);
3865
3866 /* calculate AGAW */
3867 domain->gaw = guest_width;
3868 adjust_width = guestwidth_to_adjustwidth(guest_width);
3869 domain->agaw = width_to_agaw(adjust_width);
3870
3871 INIT_LIST_HEAD(&domain->devices);
3872
3873 domain->iommu_count = 0;
3874 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08003875 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01003876 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003877 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07003878 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08003879
3880 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07003881 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003882 if (!domain->pgd)
3883 return -ENOMEM;
3884 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
3885 return 0;
3886}
3887
3888static void iommu_free_vm_domain(struct dmar_domain *domain)
3889{
3890 unsigned long flags;
3891 struct dmar_drhd_unit *drhd;
3892 struct intel_iommu *iommu;
3893 unsigned long i;
3894 unsigned long ndomains;
3895
Jiang Liu7c919772014-01-06 14:18:18 +08003896 for_each_active_iommu(iommu, drhd) {
Weidong Han5e98c4b2008-12-08 23:03:27 +08003897 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08003898 for_each_set_bit(i, iommu->domain_ids, ndomains) {
Weidong Han5e98c4b2008-12-08 23:03:27 +08003899 if (iommu->domains[i] == domain) {
3900 spin_lock_irqsave(&iommu->lock, flags);
3901 clear_bit(i, iommu->domain_ids);
3902 iommu->domains[i] = NULL;
3903 spin_unlock_irqrestore(&iommu->lock, flags);
3904 break;
3905 }
Weidong Han5e98c4b2008-12-08 23:03:27 +08003906 }
3907 }
3908}
3909
3910static void vm_domain_exit(struct dmar_domain *domain)
3911{
Weidong Han5e98c4b2008-12-08 23:03:27 +08003912 /* Domain 0 is reserved, so dont process it */
3913 if (!domain)
3914 return;
3915
3916 vm_domain_remove_all_dev_info(domain);
3917 /* destroy iovas */
3918 put_iova_domain(&domain->iovad);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003919
3920 /* clear ptes */
David Woodhouse595badf52009-06-27 22:09:11 +01003921 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003922
3923 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01003924 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003925
3926 iommu_free_vm_domain(domain);
3927 free_domain_mem(domain);
3928}
3929
Joerg Roedel5d450802008-12-03 14:52:32 +01003930static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003931{
Joerg Roedel5d450802008-12-03 14:52:32 +01003932 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03003933
Joerg Roedel5d450802008-12-03 14:52:32 +01003934 dmar_domain = iommu_alloc_vm_domain();
3935 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03003936 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003937 "intel_iommu_domain_init: dmar_domain == NULL\n");
3938 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003939 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003940 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03003941 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003942 "intel_iommu_domain_init() failed\n");
3943 vm_domain_exit(dmar_domain);
3944 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003945 }
Allen Kay8140a952011-10-14 12:32:17 -07003946 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01003947 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003948
Joerg Roedel8a0e7152012-01-26 19:40:54 +01003949 domain->geometry.aperture_start = 0;
3950 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
3951 domain->geometry.force_aperture = true;
3952
Joerg Roedel5d450802008-12-03 14:52:32 +01003953 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003954}
Kay, Allen M38717942008-09-09 18:37:29 +03003955
Joerg Roedel5d450802008-12-03 14:52:32 +01003956static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003957{
Joerg Roedel5d450802008-12-03 14:52:32 +01003958 struct dmar_domain *dmar_domain = domain->priv;
3959
3960 domain->priv = NULL;
3961 vm_domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03003962}
Kay, Allen M38717942008-09-09 18:37:29 +03003963
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003964static int intel_iommu_attach_device(struct iommu_domain *domain,
3965 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003966{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003967 struct dmar_domain *dmar_domain = domain->priv;
3968 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003969 struct intel_iommu *iommu;
3970 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03003971
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003972 /* normally pdev is not mapped */
3973 if (unlikely(domain_context_mapped(pdev))) {
3974 struct dmar_domain *old_domain;
3975
3976 old_domain = find_domain(pdev);
3977 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003978 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
3979 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
3980 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003981 else
3982 domain_remove_dev_info(old_domain);
3983 }
3984 }
3985
David Woodhouse276dbf992009-04-04 01:45:37 +01003986 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3987 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003988 if (!iommu)
3989 return -ENODEV;
3990
3991 /* check if this iommu agaw is sufficient for max mapped address */
3992 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01003993 if (addr_width > cap_mgaw(iommu->cap))
3994 addr_width = cap_mgaw(iommu->cap);
3995
3996 if (dmar_domain->max_addr > (1LL << addr_width)) {
3997 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003998 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01003999 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004000 return -EFAULT;
4001 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004002 dmar_domain->gaw = addr_width;
4003
4004 /*
4005 * Knock out extra levels of page tables if necessary
4006 */
4007 while (iommu->agaw < dmar_domain->agaw) {
4008 struct dma_pte *pte;
4009
4010 pte = dmar_domain->pgd;
4011 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004012 dmar_domain->pgd = (struct dma_pte *)
4013 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004014 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004015 }
4016 dmar_domain->agaw--;
4017 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004018
David Woodhouse5fe60f42009-08-09 10:53:41 +01004019 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004020}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004021
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004022static void intel_iommu_detach_device(struct iommu_domain *domain,
4023 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004024{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004025 struct dmar_domain *dmar_domain = domain->priv;
4026 struct pci_dev *pdev = to_pci_dev(dev);
4027
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004028 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004029}
Kay, Allen M38717942008-09-09 18:37:29 +03004030
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004031static int intel_iommu_map(struct iommu_domain *domain,
4032 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004033 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004034{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004035 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004036 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004037 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004038 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004039
Joerg Roedeldde57a22008-12-03 15:04:09 +01004040 if (iommu_prot & IOMMU_READ)
4041 prot |= DMA_PTE_READ;
4042 if (iommu_prot & IOMMU_WRITE)
4043 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08004044 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4045 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004046
David Woodhouse163cc522009-06-28 00:51:17 +01004047 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004048 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004049 u64 end;
4050
4051 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004052 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004053 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004054 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004055 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004056 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004057 return -EFAULT;
4058 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004059 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004060 }
David Woodhousead051222009-06-28 14:22:28 +01004061 /* Round up size to next multiple of PAGE_SIZE, if it and
4062 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004063 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004064 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4065 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004066 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004067}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004068
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004069static size_t intel_iommu_unmap(struct iommu_domain *domain,
4070 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004071{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004072 struct dmar_domain *dmar_domain = domain->priv;
Allen Kay292827c2011-10-14 12:31:54 -07004073 int order;
Sheng Yang4b99d352009-07-08 11:52:52 +01004074
Allen Kay292827c2011-10-14 12:31:54 -07004075 order = dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
David Woodhouse163cc522009-06-28 00:51:17 +01004076 (iova + size - 1) >> VTD_PAGE_SHIFT);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004077
David Woodhouse163cc522009-06-28 00:51:17 +01004078 if (dmar_domain->max_addr == iova + size)
4079 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004080
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004081 return PAGE_SIZE << order;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004082}
Kay, Allen M38717942008-09-09 18:37:29 +03004083
Joerg Roedeld14d6572008-12-03 15:06:57 +01004084static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05304085 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004086{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004087 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004088 struct dma_pte *pte;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004089 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004090
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004091 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, 0);
Kay, Allen M38717942008-09-09 18:37:29 +03004092 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004093 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004094
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004095 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004096}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004097
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004098static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4099 unsigned long cap)
4100{
4101 struct dmar_domain *dmar_domain = domain->priv;
4102
4103 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4104 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004105 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004106 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004107
4108 return 0;
4109}
4110
Alex Williamson783f1572012-05-30 14:19:43 -06004111#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4112
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004113static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004114{
4115 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af02012-11-13 10:22:03 -07004116 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004117 struct iommu_group *group;
4118 int ret;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004119
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004120 if (!device_to_iommu(pci_domain_nr(pdev->bus),
4121 pdev->bus->number, pdev->devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004122 return -ENODEV;
4123
4124 bridge = pci_find_upstream_pcie_bridge(pdev);
4125 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004126 if (pci_is_pcie(bridge))
4127 dma_pdev = pci_get_domain_bus_and_slot(
4128 pci_domain_nr(pdev->bus),
4129 bridge->subordinate->number, 0);
Alex Williamson3da4af02012-11-13 10:22:03 -07004130 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004131 dma_pdev = pci_dev_get(bridge);
4132 } else
4133 dma_pdev = pci_dev_get(pdev);
4134
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004135 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004136 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4137
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004138 /*
4139 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004140 * required ACS flags, add to the same group as lowest numbered
4141 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004142 */
Alex Williamson783f1572012-05-30 14:19:43 -06004143 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004144 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4145 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4146
4147 for (i = 0; i < 8; i++) {
4148 struct pci_dev *tmp;
4149
4150 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4151 if (!tmp)
4152 continue;
4153
4154 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4155 swap_pci_ref(&dma_pdev, tmp);
4156 break;
4157 }
4158 pci_dev_put(tmp);
4159 }
4160 }
Alex Williamson783f1572012-05-30 14:19:43 -06004161
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004162 /*
4163 * Devices on the root bus go through the iommu. If that's not us,
4164 * find the next upstream device and test ACS up to the root bus.
4165 * Finding the next device may require skipping virtual buses.
4166 */
Alex Williamson783f1572012-05-30 14:19:43 -06004167 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004168 struct pci_bus *bus = dma_pdev->bus;
4169
4170 while (!bus->self) {
4171 if (!pci_is_root_bus(bus))
4172 bus = bus->parent;
4173 else
4174 goto root_bus;
4175 }
4176
4177 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004178 break;
4179
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004180 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004181 }
4182
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004183root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004184 group = iommu_group_get(&dma_pdev->dev);
4185 pci_dev_put(dma_pdev);
4186 if (!group) {
4187 group = iommu_group_alloc();
4188 if (IS_ERR(group))
4189 return PTR_ERR(group);
4190 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004191
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004192 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004193
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004194 iommu_group_put(group);
4195 return ret;
4196}
4197
4198static void intel_iommu_remove_device(struct device *dev)
4199{
4200 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004201}
4202
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004203static struct iommu_ops intel_iommu_ops = {
4204 .domain_init = intel_iommu_domain_init,
4205 .domain_destroy = intel_iommu_domain_destroy,
4206 .attach_dev = intel_iommu_attach_device,
4207 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004208 .map = intel_iommu_map,
4209 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004210 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004211 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004212 .add_device = intel_iommu_add_device,
4213 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004214 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004215};
David Woodhouse9af88142009-02-13 23:18:03 +00004216
Daniel Vetter94526182013-01-20 23:50:13 +01004217static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4218{
4219 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4220 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4221 dmar_map_gfx = 0;
4222}
4223
4224DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4225DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4226DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4227DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4228DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4229DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4230DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4231
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004232static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004233{
4234 /*
4235 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004236 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004237 */
4238 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4239 rwbf_quirk = 1;
4240}
4241
4242DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004243DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4244DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4245DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4246DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4247DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4248DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004249
Adam Jacksoneecfd572010-08-25 21:17:34 +01004250#define GGC 0x52
4251#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4252#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4253#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4254#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4255#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4256#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4257#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4258#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4259
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004260static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004261{
4262 unsigned short ggc;
4263
Adam Jacksoneecfd572010-08-25 21:17:34 +01004264 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004265 return;
4266
Adam Jacksoneecfd572010-08-25 21:17:34 +01004267 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004268 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4269 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004270 } else if (dmar_map_gfx) {
4271 /* we have to ensure the gfx device is idle before we flush */
4272 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4273 intel_iommu_strict = 1;
4274 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004275}
4276DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4277DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4278DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4279DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4280
David Woodhousee0fc7e02009-09-30 09:12:17 -07004281/* On Tylersburg chipsets, some BIOSes have been known to enable the
4282 ISOCH DMAR unit for the Azalia sound device, but not give it any
4283 TLB entries, which causes it to deadlock. Check for that. We do
4284 this in a function called from init_dmars(), instead of in a PCI
4285 quirk, because we don't want to print the obnoxious "BIOS broken"
4286 message if VT-d is actually disabled.
4287*/
4288static void __init check_tylersburg_isoch(void)
4289{
4290 struct pci_dev *pdev;
4291 uint32_t vtisochctrl;
4292
4293 /* If there's no Azalia in the system anyway, forget it. */
4294 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4295 if (!pdev)
4296 return;
4297 pci_dev_put(pdev);
4298
4299 /* System Management Registers. Might be hidden, in which case
4300 we can't do the sanity check. But that's OK, because the
4301 known-broken BIOSes _don't_ actually hide it, so far. */
4302 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4303 if (!pdev)
4304 return;
4305
4306 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4307 pci_dev_put(pdev);
4308 return;
4309 }
4310
4311 pci_dev_put(pdev);
4312
4313 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4314 if (vtisochctrl & 1)
4315 return;
4316
4317 /* Drop all bits other than the number of TLB entries */
4318 vtisochctrl &= 0x1c;
4319
4320 /* If we have the recommended number of TLB entries (16), fine. */
4321 if (vtisochctrl == 0x10)
4322 return;
4323
4324 /* Zero TLB entries? You get to ride the short bus to school. */
4325 if (!vtisochctrl) {
4326 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4327 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4328 dmi_get_system_info(DMI_BIOS_VENDOR),
4329 dmi_get_system_info(DMI_BIOS_VERSION),
4330 dmi_get_system_info(DMI_PRODUCT_VERSION));
4331 iommu_identity_mapping |= IDENTMAP_AZALIA;
4332 return;
4333 }
4334
4335 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4336 vtisochctrl);
4337}