blob: ccc83faf9275f9bdd8af875c84769450e5104cc1 [file] [log] [blame]
Philipp Zabel1c44f5f2008-02-04 22:28:22 -08001/*
Eric Miao38f539a2009-01-20 12:09:06 +08002 * linux/arch/arm/plat-pxa/gpio.c
Philipp Zabel1c44f5f2008-02-04 22:28:22 -08003 *
4 * Generic PXA GPIO handling
5 *
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080014#include <linux/module.h>
Haojian Zhuang389eda12011-10-17 21:26:55 +080015#include <linux/clk.h>
16#include <linux/err.h>
Russell King2f8163b2011-07-26 10:53:52 +010017#include <linux/gpio.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080018#include <linux/gpio-pxa.h>
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080019#include <linux/init.h>
Rob Herringae4f4cf2015-01-26 22:46:04 -060020#include <linux/interrupt.h>
eric miaoe3630db2008-03-04 11:42:26 +080021#include <linux/irq.h>
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080022#include <linux/irqdomain.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000023#include <linux/irqchip/chained_irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080025#include <linux/of.h>
26#include <linux/of_device.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080027#include <linux/platform_device.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020028#include <linux/syscore_ops.h>
Daniel Mack4aa78262009-06-19 22:56:09 +020029#include <linux/slab.h>
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080030
Haojian Zhuang157d2642011-10-17 20:37:52 +080031/*
32 * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with
33 * one set of registers. The register offsets are organized below:
34 *
35 * GPLR GPDR GPSR GPCR GRER GFER GEDR
36 * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048
37 * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C
38 * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050
39 *
40 * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148
41 * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C
42 * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150
43 *
Rob Herring684bba22015-01-26 22:46:06 -060044 * BANK 6 - 0x0200 0x020C 0x0218 0x0224 0x0230 0x023C 0x0248
45 *
Haojian Zhuang157d2642011-10-17 20:37:52 +080046 * NOTE:
47 * BANK 3 is only available on PXA27x and later processors.
Rob Herring684bba22015-01-26 22:46:06 -060048 * BANK 4 and 5 are only available on PXA935, PXA1928
49 * BANK 6 is only available on PXA1928
Haojian Zhuang157d2642011-10-17 20:37:52 +080050 */
51
52#define GPLR_OFFSET 0x00
53#define GPDR_OFFSET 0x0C
54#define GPSR_OFFSET 0x18
55#define GPCR_OFFSET 0x24
56#define GRER_OFFSET 0x30
57#define GFER_OFFSET 0x3C
58#define GEDR_OFFSET 0x48
59#define GAFR_OFFSET 0x54
Haojian Zhuangbe241682011-10-17 21:07:15 +080060#define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */
Haojian Zhuang157d2642011-10-17 20:37:52 +080061
Rob Herring1e970b72015-03-02 15:30:58 -060062#define BANK_OFF(n) (((n) / 3) << 8) + (((n) % 3) << 2)
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080063
Eric Miao3b8e2852009-01-07 11:30:49 +080064int pxa_last_gpio;
Daniel Mack9450be72012-07-22 16:55:44 +020065static int irq_base;
Eric Miao3b8e2852009-01-07 11:30:49 +080066
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010067struct pxa_gpio_bank {
Eric Miao0807da52009-01-07 18:01:51 +080068 void __iomem *regbase;
Eric Miao0807da52009-01-07 18:01:51 +080069 unsigned long irq_mask;
70 unsigned long irq_edge_rise;
71 unsigned long irq_edge_fall;
72
73#ifdef CONFIG_PM
74 unsigned long saved_gplr;
75 unsigned long saved_gpdr;
76 unsigned long saved_grer;
77 unsigned long saved_gfer;
78#endif
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080079};
80
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010081struct pxa_gpio_chip {
82 struct device *dev;
83 struct gpio_chip chip;
84 struct pxa_gpio_bank *banks;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +010085 struct irq_domain *irqdomain;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010086
87 int irq0;
88 int irq1;
89 int (*set_wake)(unsigned int gpio, unsigned int on);
90};
91
Haojian Zhuang2cab0292013-04-07 16:44:33 +080092enum pxa_gpio_type {
Haojian Zhuang4929f5a2011-10-10 16:03:51 +080093 PXA25X_GPIO = 0,
94 PXA26X_GPIO,
95 PXA27X_GPIO,
96 PXA3XX_GPIO,
97 PXA93X_GPIO,
98 MMP_GPIO = 0x10,
Haojian Zhuang2cab0292013-04-07 16:44:33 +080099 MMP2_GPIO,
Rob Herring684bba22015-01-26 22:46:06 -0600100 PXA1928_GPIO,
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800101};
102
103struct pxa_gpio_id {
104 enum pxa_gpio_type type;
105 int gpio_nums;
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800106};
107
Eric Miao0807da52009-01-07 18:01:51 +0800108static DEFINE_SPINLOCK(gpio_lock);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100109static struct pxa_gpio_chip *pxa_gpio_chip;
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800110static enum pxa_gpio_type gpio_type;
Eric Miao0807da52009-01-07 18:01:51 +0800111
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800112static struct pxa_gpio_id pxa25x_id = {
113 .type = PXA25X_GPIO,
114 .gpio_nums = 85,
115};
116
117static struct pxa_gpio_id pxa26x_id = {
118 .type = PXA26X_GPIO,
119 .gpio_nums = 90,
120};
121
122static struct pxa_gpio_id pxa27x_id = {
123 .type = PXA27X_GPIO,
124 .gpio_nums = 121,
125};
126
127static struct pxa_gpio_id pxa3xx_id = {
128 .type = PXA3XX_GPIO,
129 .gpio_nums = 128,
130};
131
132static struct pxa_gpio_id pxa93x_id = {
133 .type = PXA93X_GPIO,
134 .gpio_nums = 192,
135};
136
137static struct pxa_gpio_id mmp_id = {
138 .type = MMP_GPIO,
139 .gpio_nums = 128,
140};
141
142static struct pxa_gpio_id mmp2_id = {
143 .type = MMP2_GPIO,
144 .gpio_nums = 192,
145};
146
Rob Herring684bba22015-01-26 22:46:06 -0600147static struct pxa_gpio_id pxa1928_id = {
148 .type = PXA1928_GPIO,
149 .gpio_nums = 224,
150};
151
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100152#define for_each_gpio_bank(i, b, pc) \
153 for (i = 0, b = pc->banks; i <= pxa_last_gpio; i += 32, b++)
Eric Miao0807da52009-01-07 18:01:51 +0800154
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100155static inline struct pxa_gpio_chip *chip_to_pxachip(struct gpio_chip *c)
Eric Miao0807da52009-01-07 18:01:51 +0800156{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100157 struct pxa_gpio_chip *pxa_chip =
158 container_of(c, struct pxa_gpio_chip, chip);
159
160 return pxa_chip;
161}
162static inline void __iomem *gpio_bank_base(struct gpio_chip *c, int gpio)
163{
164 struct pxa_gpio_bank *bank = chip_to_pxachip(c)->banks + (gpio / 32);
165
166 return bank->regbase;
Eric Miao0807da52009-01-07 18:01:51 +0800167}
168
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100169static inline struct pxa_gpio_bank *gpio_to_pxabank(struct gpio_chip *c,
170 unsigned gpio)
Eric Miao0807da52009-01-07 18:01:51 +0800171{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100172 return chip_to_pxachip(c)->banks + gpio / 32;
Eric Miao0807da52009-01-07 18:01:51 +0800173}
174
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800175static inline int gpio_is_pxa_type(int type)
176{
177 return (type & MMP_GPIO) == 0;
178}
179
180static inline int gpio_is_mmp_type(int type)
181{
182 return (type & MMP_GPIO) != 0;
183}
184
Haojian Zhuang157d2642011-10-17 20:37:52 +0800185/* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted,
186 * as well as their Alternate Function value being '1' for GPIO in GAFRx.
187 */
188static inline int __gpio_is_inverted(int gpio)
189{
190 if ((gpio_type == PXA26X_GPIO) && (gpio > 85))
191 return 1;
192 return 0;
193}
194
195/*
196 * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate
197 * function of a GPIO, and GPDRx cannot be altered once configured. It
198 * is attributed as "occupied" here (I know this terminology isn't
199 * accurate, you are welcome to propose a better one :-)
200 */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100201static inline int __gpio_is_occupied(struct pxa_gpio_chip *pchip, unsigned gpio)
Haojian Zhuang157d2642011-10-17 20:37:52 +0800202{
Haojian Zhuang157d2642011-10-17 20:37:52 +0800203 void __iomem *base;
204 unsigned long gafr = 0, gpdr = 0;
205 int ret, af = 0, dir = 0;
206
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100207 base = gpio_bank_base(&pchip->chip, gpio);
Haojian Zhuang157d2642011-10-17 20:37:52 +0800208 gpdr = readl_relaxed(base + GPDR_OFFSET);
209
210 switch (gpio_type) {
211 case PXA25X_GPIO:
212 case PXA26X_GPIO:
213 case PXA27X_GPIO:
214 gafr = readl_relaxed(base + GAFR_OFFSET);
215 af = (gafr >> ((gpio & 0xf) * 2)) & 0x3;
216 dir = gpdr & GPIO_bit(gpio);
217
218 if (__gpio_is_inverted(gpio))
219 ret = (af != 1) || (dir == 0);
220 else
221 ret = (af != 0) || (dir != 0);
222 break;
223 default:
224 ret = gpdr & GPIO_bit(gpio);
225 break;
226 }
227 return ret;
228}
229
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800230int pxa_irq_to_gpio(int irq)
231{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100232 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
233 int irq_gpio0;
234
235 irq_gpio0 = irq_find_mapping(pchip->irqdomain, 0);
236 if (irq_gpio0 > 0)
237 return irq - irq_gpio0;
238
239 return irq_gpio0;
240}
241
242static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
243{
244 struct pxa_gpio_chip *pchip = chip_to_pxachip(chip);
245
246 return irq_find_mapping(pchip->irqdomain, offset);
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800247}
248
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800249static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
250{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100251 void __iomem *base = gpio_bank_base(chip, offset);
252 uint32_t value, mask = GPIO_bit(offset);
Eric Miao0807da52009-01-07 18:01:51 +0800253 unsigned long flags;
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800254
Eric Miao0807da52009-01-07 18:01:51 +0800255 spin_lock_irqsave(&gpio_lock, flags);
256
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800257 value = readl_relaxed(base + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800258 if (__gpio_is_inverted(chip->base + offset))
259 value |= mask;
260 else
261 value &= ~mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800262 writel_relaxed(value, base + GPDR_OFFSET);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800263
Eric Miao0807da52009-01-07 18:01:51 +0800264 spin_unlock_irqrestore(&gpio_lock, flags);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800265 return 0;
266}
267
268static int pxa_gpio_direction_output(struct gpio_chip *chip,
Eric Miao0807da52009-01-07 18:01:51 +0800269 unsigned offset, int value)
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800270{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100271 void __iomem *base = gpio_bank_base(chip, offset);
272 uint32_t tmp, mask = GPIO_bit(offset);
Eric Miao0807da52009-01-07 18:01:51 +0800273 unsigned long flags;
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800274
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800275 writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET));
Eric Miao0807da52009-01-07 18:01:51 +0800276
277 spin_lock_irqsave(&gpio_lock, flags);
278
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800279 tmp = readl_relaxed(base + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800280 if (__gpio_is_inverted(chip->base + offset))
281 tmp &= ~mask;
282 else
283 tmp |= mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800284 writel_relaxed(tmp, base + GPDR_OFFSET);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800285
Eric Miao0807da52009-01-07 18:01:51 +0800286 spin_unlock_irqrestore(&gpio_lock, flags);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800287 return 0;
288}
289
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800290static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
291{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100292 void __iomem *base = gpio_bank_base(chip, offset);
293 u32 gplr = readl_relaxed(base + GPLR_OFFSET);
294
295 return !!(gplr & GPIO_bit(offset));
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800296}
297
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800298static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
299{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100300 void __iomem *base = gpio_bank_base(chip, offset);
301
302 writel_relaxed(GPIO_bit(offset),
303 base + (value ? GPSR_OFFSET : GPCR_OFFSET));
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800304}
305
Daniel Mack72121572012-07-25 17:35:39 +0200306#ifdef CONFIG_OF_GPIO
307static int pxa_gpio_of_xlate(struct gpio_chip *gc,
308 const struct of_phandle_args *gpiospec,
309 u32 *flags)
310{
311 if (gpiospec->args[0] > pxa_last_gpio)
312 return -EINVAL;
313
Daniel Mack72121572012-07-25 17:35:39 +0200314 if (flags)
315 *flags = gpiospec->args[1];
316
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100317 return gpiospec->args[0];
Daniel Mack72121572012-07-25 17:35:39 +0200318}
319#endif
320
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100321static int pxa_init_gpio_chip(struct pxa_gpio_chip *pchip, int ngpio,
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100322 struct device_node *np, void __iomem *regbase)
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800323{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100324 int i, gpio, nbanks = DIV_ROUND_UP(ngpio, 32);
325 struct pxa_gpio_bank *bank;
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800326
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100327 pchip->banks = devm_kcalloc(pchip->dev, nbanks, sizeof(*pchip->banks),
328 GFP_KERNEL);
329 if (!pchip->banks)
Eric Miao0807da52009-01-07 18:01:51 +0800330 return -ENOMEM;
Eric Miao0807da52009-01-07 18:01:51 +0800331
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100332 pchip->chip.label = "gpio-pxa";
333 pchip->chip.direction_input = pxa_gpio_direction_input;
334 pchip->chip.direction_output = pxa_gpio_direction_output;
335 pchip->chip.get = pxa_gpio_get;
336 pchip->chip.set = pxa_gpio_set;
337 pchip->chip.to_irq = pxa_gpio_to_irq;
338 pchip->chip.ngpio = ngpio;
Daniel Mack72121572012-07-25 17:35:39 +0200339#ifdef CONFIG_OF_GPIO
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100340 pchip->chip.of_node = np;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100341 pchip->chip.of_xlate = pxa_gpio_of_xlate;
342 pchip->chip.of_gpio_n_cells = 2;
Daniel Mack72121572012-07-25 17:35:39 +0200343#endif
Eric Miao0807da52009-01-07 18:01:51 +0800344
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100345 for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) {
346 bank = pchip->banks + i;
347 bank->regbase = regbase + BANK_OFF(i);
Eric Miao0807da52009-01-07 18:01:51 +0800348 }
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100349
350 return gpiochip_add(&pchip->chip);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800351}
352
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800353/* Update only those GRERx and GFERx edge detection register bits if those
354 * bits are set in c->irq_mask
355 */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100356static inline void update_edge_detect(struct pxa_gpio_bank *c)
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800357{
358 uint32_t grer, gfer;
359
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800360 grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask;
361 gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask;
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800362 grer |= c->irq_edge_rise & c->irq_mask;
363 gfer |= c->irq_edge_fall & c->irq_mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800364 writel_relaxed(grer, c->regbase + GRER_OFFSET);
365 writel_relaxed(gfer, c->regbase + GFER_OFFSET);
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800366}
367
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100368static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type)
eric miaoe3630db2008-03-04 11:42:26 +0800369{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100370 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
371 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100372 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800373 unsigned long gpdr, mask = GPIO_bit(gpio);
eric miaoe3630db2008-03-04 11:42:26 +0800374
eric miaoe3630db2008-03-04 11:42:26 +0800375 if (type == IRQ_TYPE_PROBE) {
376 /* Don't mess with enabled GPIOs using preconfigured edges or
377 * GPIOs set to alternate function or to output during probe
378 */
Eric Miao0807da52009-01-07 18:01:51 +0800379 if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio))
eric miaoe3630db2008-03-04 11:42:26 +0800380 return 0;
eric miao689c04a2008-03-04 17:18:38 +0800381
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100382 if (__gpio_is_occupied(pchip, gpio))
eric miaoe3630db2008-03-04 11:42:26 +0800383 return 0;
eric miao689c04a2008-03-04 17:18:38 +0800384
eric miaoe3630db2008-03-04 11:42:26 +0800385 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
386 }
387
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800388 gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
Eric Miao0807da52009-01-07 18:01:51 +0800389
Eric Miao067455a2008-11-26 18:12:04 +0800390 if (__gpio_is_inverted(gpio))
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800391 writel_relaxed(gpdr | mask, c->regbase + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800392 else
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800393 writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800394
395 if (type & IRQ_TYPE_EDGE_RISING)
Eric Miao0807da52009-01-07 18:01:51 +0800396 c->irq_edge_rise |= mask;
eric miaoe3630db2008-03-04 11:42:26 +0800397 else
Eric Miao0807da52009-01-07 18:01:51 +0800398 c->irq_edge_rise &= ~mask;
eric miaoe3630db2008-03-04 11:42:26 +0800399
400 if (type & IRQ_TYPE_EDGE_FALLING)
Eric Miao0807da52009-01-07 18:01:51 +0800401 c->irq_edge_fall |= mask;
eric miaoe3630db2008-03-04 11:42:26 +0800402 else
Eric Miao0807da52009-01-07 18:01:51 +0800403 c->irq_edge_fall &= ~mask;
eric miaoe3630db2008-03-04 11:42:26 +0800404
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800405 update_edge_detect(c);
eric miaoe3630db2008-03-04 11:42:26 +0800406
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100407 pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio,
eric miaoe3630db2008-03-04 11:42:26 +0800408 ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""),
409 ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
410 return 0;
411}
412
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100413static irqreturn_t pxa_gpio_demux_handler(int in_irq, void *d)
eric miaoe3630db2008-03-04 11:42:26 +0800414{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100415 int loop, gpio, n, handled = 0;
Eric Miao0807da52009-01-07 18:01:51 +0800416 unsigned long gedr;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100417 struct pxa_gpio_chip *pchip = d;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100418 struct pxa_gpio_bank *c;
Chao Xie0d2ee5d2012-07-31 14:13:09 +0800419
eric miaoe3630db2008-03-04 11:42:26 +0800420 do {
eric miaoe3630db2008-03-04 11:42:26 +0800421 loop = 0;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100422 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800423 gedr = readl_relaxed(c->regbase + GEDR_OFFSET);
Eric Miao0807da52009-01-07 18:01:51 +0800424 gedr = gedr & c->irq_mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800425 writel_relaxed(gedr, c->regbase + GEDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800426
Wei Yongjund724f1c2012-09-14 10:36:59 +0800427 for_each_set_bit(n, &gedr, BITS_PER_LONG) {
Eric Miao0807da52009-01-07 18:01:51 +0800428 loop = 1;
429
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100430 generic_handle_irq(gpio_to_irq(gpio + n));
Eric Miao0807da52009-01-07 18:01:51 +0800431 }
eric miaoe3630db2008-03-04 11:42:26 +0800432 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100433 handled += loop;
eric miaoe3630db2008-03-04 11:42:26 +0800434 } while (loop);
Chao Xie0d2ee5d2012-07-31 14:13:09 +0800435
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100436 return handled ? IRQ_HANDLED : IRQ_NONE;
437}
438
439static irqreturn_t pxa_gpio_direct_handler(int in_irq, void *d)
440{
441 struct pxa_gpio_chip *pchip = d;
442
443 if (in_irq == pchip->irq0) {
444 generic_handle_irq(gpio_to_irq(0));
445 } else if (in_irq == pchip->irq1) {
446 generic_handle_irq(gpio_to_irq(1));
447 } else {
448 pr_err("%s() unknown irq %d\n", __func__, in_irq);
449 return IRQ_NONE;
450 }
451 return IRQ_HANDLED;
eric miaoe3630db2008-03-04 11:42:26 +0800452}
453
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100454static void pxa_ack_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800455{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100456 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
457 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100458 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800459
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100460 writel_relaxed(GPIO_bit(gpio), base + GEDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800461}
462
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100463static void pxa_mask_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800464{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100465 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
466 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100467 struct pxa_gpio_bank *b = gpio_to_pxabank(&pchip->chip, gpio);
468 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800469 uint32_t grer, gfer;
470
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100471 b->irq_mask &= ~GPIO_bit(gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800472
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100473 grer = readl_relaxed(base + GRER_OFFSET) & ~GPIO_bit(gpio);
474 gfer = readl_relaxed(base + GFER_OFFSET) & ~GPIO_bit(gpio);
475 writel_relaxed(grer, base + GRER_OFFSET);
476 writel_relaxed(gfer, base + GFER_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800477}
478
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200479static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on)
480{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100481 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
482 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200483
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100484 if (pchip->set_wake)
485 return pchip->set_wake(gpio, on);
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200486 else
487 return 0;
488}
489
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100490static void pxa_unmask_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800491{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100492 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
493 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100494 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800495
496 c->irq_mask |= GPIO_bit(gpio);
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800497 update_edge_detect(c);
eric miaoe3630db2008-03-04 11:42:26 +0800498}
499
500static struct irq_chip pxa_muxed_gpio_chip = {
501 .name = "GPIO",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100502 .irq_ack = pxa_ack_muxed_gpio,
503 .irq_mask = pxa_mask_muxed_gpio,
504 .irq_unmask = pxa_unmask_muxed_gpio,
505 .irq_set_type = pxa_gpio_irq_type,
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200506 .irq_set_wake = pxa_gpio_set_wake,
eric miaoe3630db2008-03-04 11:42:26 +0800507};
508
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800509static int pxa_gpio_nums(struct platform_device *pdev)
Haojian Zhuang478e2232011-10-14 16:44:07 +0800510{
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800511 const struct platform_device_id *id = platform_get_device_id(pdev);
512 struct pxa_gpio_id *pxa_id = (struct pxa_gpio_id *)id->driver_data;
Haojian Zhuang478e2232011-10-14 16:44:07 +0800513 int count = 0;
514
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800515 switch (pxa_id->type) {
516 case PXA25X_GPIO:
517 case PXA26X_GPIO:
518 case PXA27X_GPIO:
519 case PXA3XX_GPIO:
520 case PXA93X_GPIO:
521 case MMP_GPIO:
522 case MMP2_GPIO:
Rob Herring684bba22015-01-26 22:46:06 -0600523 case PXA1928_GPIO:
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800524 gpio_type = pxa_id->type;
525 count = pxa_id->gpio_nums - 1;
526 break;
527 default:
528 count = -EINVAL;
529 break;
Haojian Zhuang478e2232011-10-14 16:44:07 +0800530 }
Haojian Zhuang478e2232011-10-14 16:44:07 +0800531 return count;
532}
533
Arnd Bergmannf43e04e2012-08-13 14:36:10 +0000534#ifdef CONFIG_OF
Jingoo Han0fb39412014-06-03 21:10:25 +0900535static const struct of_device_id pxa_gpio_dt_ids[] = {
Haojian Zhuangf8731172013-04-09 22:27:50 +0800536 { .compatible = "intel,pxa25x-gpio", .data = &pxa25x_id, },
537 { .compatible = "intel,pxa26x-gpio", .data = &pxa26x_id, },
538 { .compatible = "intel,pxa27x-gpio", .data = &pxa27x_id, },
539 { .compatible = "intel,pxa3xx-gpio", .data = &pxa3xx_id, },
540 { .compatible = "marvell,pxa93x-gpio", .data = &pxa93x_id, },
541 { .compatible = "marvell,mmp-gpio", .data = &mmp_id, },
542 { .compatible = "marvell,mmp2-gpio", .data = &mmp2_id, },
Rob Herring684bba22015-01-26 22:46:06 -0600543 { .compatible = "marvell,pxa1928-gpio", .data = &pxa1928_id, },
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800544 {}
545};
546
547static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq,
548 irq_hw_number_t hw)
549{
550 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
551 handle_edge_irq);
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100552 irq_set_chip_data(irq, d->host_data);
Rob Herring23393d42015-07-27 15:55:16 -0500553 irq_set_noprobe(irq);
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800554 return 0;
555}
556
557const struct irq_domain_ops pxa_irq_domain_ops = {
558 .map = pxa_irq_domain_map,
Daniel Mack72121572012-07-25 17:35:39 +0200559 .xlate = irq_domain_xlate_twocell,
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800560};
561
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100562static int pxa_gpio_probe_dt(struct platform_device *pdev,
563 struct pxa_gpio_chip *pchip)
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800564{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100565 int nr_gpios;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800566 const struct of_device_id *of_id =
567 of_match_device(pxa_gpio_dt_ids, &pdev->dev);
Haojian Zhuangf8731172013-04-09 22:27:50 +0800568 const struct pxa_gpio_id *gpio_id;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800569
Haojian Zhuangf8731172013-04-09 22:27:50 +0800570 if (!of_id || !of_id->data) {
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800571 dev_err(&pdev->dev, "Failed to find gpio controller\n");
572 return -EFAULT;
573 }
Haojian Zhuangf8731172013-04-09 22:27:50 +0800574 gpio_id = of_id->data;
575 gpio_type = gpio_id->type;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800576
Haojian Zhuangf8731172013-04-09 22:27:50 +0800577 nr_gpios = gpio_id->gpio_nums;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800578 pxa_last_gpio = nr_gpios - 1;
579
580 irq_base = irq_alloc_descs(-1, 0, nr_gpios, 0);
581 if (irq_base < 0) {
582 dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100583 return irq_base;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800584 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100585 return irq_base;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800586}
587#else
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100588#define pxa_gpio_probe_dt(pdev, pchip) (-1)
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800589#endif
590
Bill Pemberton38363092012-11-19 13:22:34 -0500591static int pxa_gpio_probe(struct platform_device *pdev)
eric miaoe3630db2008-03-04 11:42:26 +0800592{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100593 struct pxa_gpio_chip *pchip;
594 struct pxa_gpio_bank *c;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800595 struct resource *res;
Haojian Zhuang389eda12011-10-17 21:26:55 +0800596 struct clk *clk;
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200597 struct pxa_gpio_platform_data *info;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100598 void __iomem *gpio_reg_base;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100599 int gpio, ret;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800600 int irq0 = 0, irq1 = 0, irq_mux, gpio_offset = 0;
eric miaoe3630db2008-03-04 11:42:26 +0800601
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100602 pchip = devm_kzalloc(&pdev->dev, sizeof(*pchip), GFP_KERNEL);
603 if (!pchip)
604 return -ENOMEM;
605 pchip->dev = &pdev->dev;
606
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800607 info = dev_get_platdata(&pdev->dev);
608 if (info) {
609 irq_base = info->irq_base;
610 if (irq_base <= 0)
611 return -EINVAL;
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800612 pxa_last_gpio = pxa_gpio_nums(pdev);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100613 pchip->set_wake = info->gpio_set_wake;
Daniel Mack9450be72012-07-22 16:55:44 +0200614 } else {
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100615 irq_base = pxa_gpio_probe_dt(pdev, pchip);
616 if (irq_base < 0)
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800617 return -EINVAL;
Daniel Mack9450be72012-07-22 16:55:44 +0200618 }
619
Haojian Zhuang478e2232011-10-14 16:44:07 +0800620 if (!pxa_last_gpio)
Haojian Zhuang157d2642011-10-17 20:37:52 +0800621 return -EINVAL;
622
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100623 pchip->irqdomain = irq_domain_add_legacy(pdev->dev.of_node,
624 pxa_last_gpio + 1, irq_base,
625 0, &pxa_irq_domain_ops, pchip);
626 if (IS_ERR(pchip->irqdomain))
627 return PTR_ERR(pchip->irqdomain);
628
Haojian Zhuang157d2642011-10-17 20:37:52 +0800629 irq0 = platform_get_irq_byname(pdev, "gpio0");
630 irq1 = platform_get_irq_byname(pdev, "gpio1");
631 irq_mux = platform_get_irq_byname(pdev, "gpio_mux");
632 if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0)
633 || (irq_mux <= 0))
634 return -EINVAL;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100635
636 pchip->irq0 = irq0;
637 pchip->irq1 = irq1;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800638 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Robert Jarzmik8852b2f2015-11-28 22:37:43 +0100639 gpio_reg_base = devm_ioremap(&pdev->dev, res->start,
640 resource_size(res));
Haojian Zhuang157d2642011-10-17 20:37:52 +0800641 if (!gpio_reg_base)
642 return -EINVAL;
643
644 if (irq0 > 0)
645 gpio_offset = 2;
eric miaoe3630db2008-03-04 11:42:26 +0800646
Haojian Zhuang389eda12011-10-17 21:26:55 +0800647 clk = clk_get(&pdev->dev, NULL);
648 if (IS_ERR(clk)) {
649 dev_err(&pdev->dev, "Error %ld to get gpio clock\n",
650 PTR_ERR(clk));
Haojian Zhuang389eda12011-10-17 21:26:55 +0800651 return PTR_ERR(clk);
652 }
Julia Lawall6ab49f42012-08-26 18:00:55 +0200653 ret = clk_prepare_enable(clk);
Haojian Zhuang389eda12011-10-17 21:26:55 +0800654 if (ret) {
655 clk_put(clk);
Haojian Zhuang389eda12011-10-17 21:26:55 +0800656 return ret;
657 }
Haojian Zhuang389eda12011-10-17 21:26:55 +0800658
Eric Miao0807da52009-01-07 18:01:51 +0800659 /* Initialize GPIO chips */
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100660 ret = pxa_init_gpio_chip(pchip, pxa_last_gpio + 1, pdev->dev.of_node,
661 gpio_reg_base);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100662 if (ret) {
663 clk_put(clk);
664 return ret;
665 }
Eric Miao0807da52009-01-07 18:01:51 +0800666
eric miaoe3630db2008-03-04 11:42:26 +0800667 /* clear all GPIO edge detects */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100668 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800669 writel_relaxed(0, c->regbase + GFER_OFFSET);
670 writel_relaxed(0, c->regbase + GRER_OFFSET);
Laurent Navete37f4af2013-03-20 13:15:59 +0100671 writel_relaxed(~0, c->regbase + GEDR_OFFSET);
Haojian Zhuangbe241682011-10-17 21:07:15 +0800672 /* unmask GPIO edge detect for AP side */
673 if (gpio_is_mmp_type(gpio_type))
674 writel_relaxed(~0, c->regbase + ED_MASK_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800675 }
676
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100677 if (irq0 > 0) {
678 ret = devm_request_irq(&pdev->dev,
679 irq0, pxa_gpio_direct_handler, 0,
680 "gpio-0", pchip);
681 if (ret)
682 dev_err(&pdev->dev, "request of gpio0 irq failed: %d\n",
683 ret);
eric miaoe3630db2008-03-04 11:42:26 +0800684 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100685 if (irq1 > 0) {
686 ret = devm_request_irq(&pdev->dev,
687 irq1, pxa_gpio_direct_handler, 0,
688 "gpio-1", pchip);
689 if (ret)
690 dev_err(&pdev->dev, "request of gpio1 irq failed: %d\n",
691 ret);
692 }
693 ret = devm_request_irq(&pdev->dev,
694 irq_mux, pxa_gpio_demux_handler, 0,
695 "gpio-mux", pchip);
696 if (ret)
697 dev_err(&pdev->dev, "request of gpio-mux irq failed: %d\n",
698 ret);
eric miaoe3630db2008-03-04 11:42:26 +0800699
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100700 pxa_gpio_chip = pchip;
Rob Herringae4f4cf2015-01-26 22:46:04 -0600701
Haojian Zhuang157d2642011-10-17 20:37:52 +0800702 return 0;
eric miaoe3630db2008-03-04 11:42:26 +0800703}
eric miao663707c2008-03-04 16:13:58 +0800704
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800705static const struct platform_device_id gpio_id_table[] = {
706 { "pxa25x-gpio", (unsigned long)&pxa25x_id },
707 { "pxa26x-gpio", (unsigned long)&pxa26x_id },
708 { "pxa27x-gpio", (unsigned long)&pxa27x_id },
709 { "pxa3xx-gpio", (unsigned long)&pxa3xx_id },
710 { "pxa93x-gpio", (unsigned long)&pxa93x_id },
711 { "mmp-gpio", (unsigned long)&mmp_id },
712 { "mmp2-gpio", (unsigned long)&mmp2_id },
Rob Herring684bba22015-01-26 22:46:06 -0600713 { "pxa1928-gpio", (unsigned long)&pxa1928_id },
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800714 { },
715};
716
Haojian Zhuang157d2642011-10-17 20:37:52 +0800717static struct platform_driver pxa_gpio_driver = {
718 .probe = pxa_gpio_probe,
719 .driver = {
720 .name = "pxa-gpio",
Arnd Bergmannf43e04e2012-08-13 14:36:10 +0000721 .of_match_table = of_match_ptr(pxa_gpio_dt_ids),
Haojian Zhuang157d2642011-10-17 20:37:52 +0800722 },
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800723 .id_table = gpio_id_table,
Haojian Zhuang157d2642011-10-17 20:37:52 +0800724};
Linus Walleijcf3fa172013-04-24 21:41:20 +0200725
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100726static int __init pxa_gpio_legacy_init(void)
Linus Walleijcf3fa172013-04-24 21:41:20 +0200727{
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100728 if (of_have_populated_dt())
729 return 0;
730
Linus Walleijcf3fa172013-04-24 21:41:20 +0200731 return platform_driver_register(&pxa_gpio_driver);
732}
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100733postcore_initcall(pxa_gpio_legacy_init);
734
735static int __init pxa_gpio_dt_init(void)
736{
737 if (of_have_populated_dt())
738 return platform_driver_register(&pxa_gpio_driver);
739
740 return 0;
741}
742device_initcall(pxa_gpio_dt_init);
Haojian Zhuang157d2642011-10-17 20:37:52 +0800743
eric miao663707c2008-03-04 16:13:58 +0800744#ifdef CONFIG_PM
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200745static int pxa_gpio_suspend(void)
eric miao663707c2008-03-04 16:13:58 +0800746{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100747 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
748 struct pxa_gpio_bank *c;
Eric Miao0807da52009-01-07 18:01:51 +0800749 int gpio;
eric miao663707c2008-03-04 16:13:58 +0800750
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100751 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800752 c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET);
753 c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
754 c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET);
755 c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800756
757 /* Clear GPIO transition detect bits */
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800758 writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800759 }
760 return 0;
761}
762
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200763static void pxa_gpio_resume(void)
eric miao663707c2008-03-04 16:13:58 +0800764{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100765 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
766 struct pxa_gpio_bank *c;
Eric Miao0807da52009-01-07 18:01:51 +0800767 int gpio;
eric miao663707c2008-03-04 16:13:58 +0800768
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100769 for_each_gpio_bank(gpio, c, pchip) {
eric miao663707c2008-03-04 16:13:58 +0800770 /* restore level with set/clear */
Laurent Navete37f4af2013-03-20 13:15:59 +0100771 writel_relaxed(c->saved_gplr, c->regbase + GPSR_OFFSET);
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800772 writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800773
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800774 writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET);
775 writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET);
776 writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800777 }
eric miao663707c2008-03-04 16:13:58 +0800778}
779#else
780#define pxa_gpio_suspend NULL
781#define pxa_gpio_resume NULL
782#endif
783
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200784struct syscore_ops pxa_gpio_syscore_ops = {
eric miao663707c2008-03-04 16:13:58 +0800785 .suspend = pxa_gpio_suspend,
786 .resume = pxa_gpio_resume,
787};
Haojian Zhuang157d2642011-10-17 20:37:52 +0800788
789static int __init pxa_gpio_sysinit(void)
790{
791 register_syscore_ops(&pxa_gpio_syscore_ops);
792 return 0;
793}
794postcore_initcall(pxa_gpio_sysinit);