blob: bd33a54f7deb75643e743a02623c687bf820f7cd [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007-2008 Nouveau Project
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef __NOUVEAU_BIOS_H__
25#define __NOUVEAU_BIOS_H__
26
27#include "nvreg.h"
28#include "nouveau_i2c.h"
29
30#define DCB_MAX_NUM_ENTRIES 16
31#define DCB_MAX_NUM_I2C_ENTRIES 16
32#define DCB_MAX_NUM_GPIO_ENTRIES 32
33#define DCB_MAX_NUM_CONNECTOR_ENTRIES 16
34
35#define DCB_LOC_ON_CHIP 0
36
Ben Skeggse7cc51c2010-02-24 10:31:39 +100037struct dcb_i2c_entry {
Ben Skeggs07fee3d2010-04-24 03:05:56 +100038 uint32_t entry;
Ben Skeggse7cc51c2010-02-24 10:31:39 +100039 uint8_t port_type;
40 uint8_t read, write;
41 struct nouveau_i2c_chan *chan;
42};
43
44enum dcb_gpio_tag {
45 DCB_GPIO_TVDAC0 = 0xc,
46 DCB_GPIO_TVDAC1 = 0x2d,
47};
48
49struct dcb_gpio_entry {
50 enum dcb_gpio_tag tag;
51 int line;
52 bool invert;
Ben Skeggs2535d712010-04-07 12:00:14 +100053 uint32_t entry;
Ben Skeggs02faec02010-04-07 12:05:32 +100054 uint8_t state_default;
55 uint8_t state[2];
Ben Skeggse7cc51c2010-02-24 10:31:39 +100056};
57
58struct dcb_gpio_table {
59 int entries;
60 struct dcb_gpio_entry entry[DCB_MAX_NUM_GPIO_ENTRIES];
61};
62
63enum dcb_connector_type {
64 DCB_CONNECTOR_VGA = 0x00,
65 DCB_CONNECTOR_TV_0 = 0x10,
66 DCB_CONNECTOR_TV_1 = 0x11,
67 DCB_CONNECTOR_TV_3 = 0x13,
68 DCB_CONNECTOR_DVI_I = 0x30,
69 DCB_CONNECTOR_DVI_D = 0x31,
70 DCB_CONNECTOR_LVDS = 0x40,
71 DCB_CONNECTOR_DP = 0x46,
72 DCB_CONNECTOR_eDP = 0x47,
73 DCB_CONNECTOR_HDMI_0 = 0x60,
74 DCB_CONNECTOR_HDMI_1 = 0x61,
Ben Skeggsf66fa772010-02-24 11:09:20 +100075 DCB_CONNECTOR_NONE = 0xff
Ben Skeggse7cc51c2010-02-24 10:31:39 +100076};
77
78struct dcb_connector_table_entry {
Ben Skeggsd544d622010-03-10 15:52:43 +100079 uint8_t index;
Ben Skeggse7cc51c2010-02-24 10:31:39 +100080 uint32_t entry;
81 enum dcb_connector_type type;
Ben Skeggsd544d622010-03-10 15:52:43 +100082 uint8_t index2;
Ben Skeggse7cc51c2010-02-24 10:31:39 +100083 uint8_t gpio_tag;
Ben Skeggs8f1a6082010-06-28 14:35:50 +100084 void *drm;
Ben Skeggse7cc51c2010-02-24 10:31:39 +100085};
86
87struct dcb_connector_table {
88 int entries;
89 struct dcb_connector_table_entry entry[DCB_MAX_NUM_CONNECTOR_ENTRIES];
90};
91
92enum dcb_type {
93 OUTPUT_ANALOG = 0,
94 OUTPUT_TV = 1,
95 OUTPUT_TMDS = 2,
96 OUTPUT_LVDS = 3,
97 OUTPUT_DP = 6,
98 OUTPUT_ANY = -1
99};
100
Ben Skeggs6ee73862009-12-11 19:24:15 +1000101struct dcb_entry {
102 int index; /* may not be raw dcb index if merging has happened */
Ben Skeggse7cc51c2010-02-24 10:31:39 +1000103 enum dcb_type type;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000104 uint8_t i2c_index;
105 uint8_t heads;
106 uint8_t connector;
107 uint8_t bus;
108 uint8_t location;
109 uint8_t or;
110 bool duallink_possible;
111 union {
112 struct sor_conf {
113 int link;
114 } sorconf;
115 struct {
116 int maxfreq;
117 } crtconf;
118 struct {
119 struct sor_conf sor;
120 bool use_straps_for_mode;
121 bool use_power_scripts;
122 } lvdsconf;
123 struct {
124 bool has_component_output;
125 } tvconf;
126 struct {
127 struct sor_conf sor;
128 int link_nr;
129 int link_bw;
130 } dpconf;
131 struct {
132 struct sor_conf sor;
133 } tmdsconf;
134 };
135 bool i2c_upper_default;
136};
137
Ben Skeggs7f245b22010-02-24 09:56:18 +1000138struct dcb_table {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000139 uint8_t version;
140
Ben Skeggs7f245b22010-02-24 09:56:18 +1000141 int entries;
142 struct dcb_entry entry[DCB_MAX_NUM_ENTRIES];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000143
144 uint8_t *i2c_table;
145 uint8_t i2c_default_indices;
Ben Skeggs7f245b22010-02-24 09:56:18 +1000146 struct dcb_i2c_entry i2c[DCB_MAX_NUM_I2C_ENTRIES];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000147
148 uint16_t gpio_table_ptr;
Ben Skeggsa6678b22010-02-24 09:46:27 +1000149 struct dcb_gpio_table gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000150 uint16_t connector_table_ptr;
151 struct dcb_connector_table connector;
152};
153
Ben Skeggs6ee73862009-12-11 19:24:15 +1000154enum nouveau_or {
155 OUTPUT_A = (1 << 0),
156 OUTPUT_B = (1 << 1),
157 OUTPUT_C = (1 << 2)
158};
159
160enum LVDS_script {
161 /* Order *does* matter here */
162 LVDS_INIT = 1,
163 LVDS_RESET,
164 LVDS_BACKLIGHT_ON,
165 LVDS_BACKLIGHT_OFF,
166 LVDS_PANEL_ON,
167 LVDS_PANEL_OFF
168};
169
170/* changing these requires matching changes to reg tables in nv_get_clock */
171#define MAX_PLL_TYPES 4
172enum pll_types {
173 NVPLL,
174 MPLL,
175 VPLL1,
176 VPLL2
177};
178
179struct pll_lims {
180 struct {
181 int minfreq;
182 int maxfreq;
183 int min_inputfreq;
184 int max_inputfreq;
185
186 uint8_t min_m;
187 uint8_t max_m;
188 uint8_t min_n;
189 uint8_t max_n;
190 } vco1, vco2;
191
192 uint8_t max_log2p;
193 /*
194 * for most pre nv50 cards setting a log2P of 7 (the common max_log2p
195 * value) is no different to 6 (at least for vplls) so allowing the MNP
196 * calc to use 7 causes the generated clock to be out by a factor of 2.
197 * however, max_log2p cannot be fixed-up during parsing as the
198 * unmodified max_log2p value is still needed for setting mplls, hence
199 * an additional max_usable_log2p member
200 */
201 uint8_t max_usable_log2p;
202 uint8_t log2p_bias;
203
204 uint8_t min_p;
205 uint8_t max_p;
206
207 int refclk;
208};
209
Ben Skeggs04a39c52010-02-24 10:03:05 +1000210struct nvbios {
211 struct drm_device *dev;
212
Ben Skeggs6ee73862009-12-11 19:24:15 +1000213 uint8_t chip_version;
214
215 uint32_t dactestval;
216 uint32_t tvdactestval;
217 uint8_t digital_min_front_porch;
218 bool fp_no_ddc;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000219
Ben Skeggsd9184fa2010-02-16 11:14:14 +1000220 struct mutex lock;
Ben Skeggs39c9bfb2010-02-09 10:22:29 +1000221
Ben Skeggs6ee73862009-12-11 19:24:15 +1000222 uint8_t data[NV_PROM_SIZE];
223 unsigned int length;
224 bool execute;
225
226 uint8_t major_version;
227 uint8_t feature_byte;
228 bool is_mobile;
229
230 uint32_t fmaxvco, fminvco;
231
232 bool old_style_init;
233 uint16_t init_script_tbls_ptr;
234 uint16_t extra_init_script_tbl_ptr;
235 uint16_t macro_index_tbl_ptr;
236 uint16_t macro_tbl_ptr;
237 uint16_t condition_tbl_ptr;
238 uint16_t io_condition_tbl_ptr;
239 uint16_t io_flag_condition_tbl_ptr;
240 uint16_t init_function_tbl_ptr;
241
242 uint16_t pll_limit_tbl_ptr;
243 uint16_t ram_restrict_tbl_ptr;
Marcin Koƛcielnicki37383652009-12-15 00:37:31 +0000244 uint8_t ram_restrict_group_count;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245
246 uint16_t some_script_ptr; /* BIT I + 14 */
247 uint16_t init96_tbl_ptr; /* BIT I + 16 */
248
Ben Skeggs7f245b22010-02-24 09:56:18 +1000249 struct dcb_table dcb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000250
251 struct {
252 int crtchead;
253 /* these need remembering across suspend */
254 uint32_t saved_nv_pfb_cfg0;
255 } state;
256
257 struct {
258 struct dcb_entry *output;
259 uint16_t script_table_ptr;
260 uint16_t dp_table_ptr;
261 } display;
262
263 struct {
264 uint16_t fptablepointer; /* also used by tmds */
265 uint16_t fpxlatetableptr;
266 int xlatwidth;
267 uint16_t lvdsmanufacturerpointer;
268 uint16_t fpxlatemanufacturertableptr;
269 uint16_t mode_ptr;
270 uint16_t xlated_entry;
271 bool power_off_for_reset;
272 bool reset_after_pclk_change;
273 bool dual_link;
274 bool link_c_increment;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000275 bool if_is_24bit;
276 int duallink_transition_clk;
277 uint8_t strapless_is_24bit;
278 uint8_t *edid;
279
280 /* will need resetting after suspend */
281 int last_script_invoc;
282 bool lvds_init_run;
283 } fp;
284
285 struct {
286 uint16_t output0_script_ptr;
287 uint16_t output1_script_ptr;
288 } tmds;
289
290 struct {
291 uint16_t mem_init_tbl_ptr;
292 uint16_t sdr_seq_tbl_ptr;
293 uint16_t ddr_seq_tbl_ptr;
294
295 struct {
296 uint8_t crt, tv, panel;
297 } i2c_indices;
298
299 uint16_t lvds_single_a_script_ptr;
300 } legacy;
301};
302
303#endif