blob: 6e9ad6edc4af6a0d2477b8b7307d4614b1224644 [file] [log] [blame]
Zhang Wei173acc72008-03-01 07:42:48 -07001/*
2 * Freescale MPC85xx, MPC83xx DMA Engine support
3 *
Li Yange2c8e4252010-11-11 20:16:29 +08004 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
Zhang Wei173acc72008-03-01 07:42:48 -07005 *
6 * Author:
7 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
8 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
9 *
10 * Description:
11 * DMA engine driver for Freescale MPC8540 DMA controller, which is
12 * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
Stefan Weilc2e07b32010-08-03 19:44:52 +020013 * The support for MPC8349 DMA controller is also added.
Zhang Wei173acc72008-03-01 07:42:48 -070014 *
Ira W. Snydera7aea372009-04-23 16:17:54 -070015 * This driver instructs the DMA controller to issue the PCI Read Multiple
16 * command for PCI read operations, instead of using the default PCI Read Line
17 * command. Please be aware that this setting may result in read pre-fetching
18 * on some platforms.
19 *
Zhang Wei173acc72008-03-01 07:42:48 -070020 * This is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 */
26
27#include <linux/init.h>
28#include <linux/module.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Zhang Wei173acc72008-03-01 07:42:48 -070031#include <linux/interrupt.h>
32#include <linux/dmaengine.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
35#include <linux/dmapool.h>
36#include <linux/of_platform.h>
37
38#include "fsldma.h"
39
Ira Snyderb1584712011-03-03 07:54:55 +000040#define chan_dbg(chan, fmt, arg...) \
41 dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
42#define chan_err(chan, fmt, arg...) \
43 dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
44
45static const char msg_ld_oom[] = "No free memory for link descriptor";
Ira Snyderc14330412010-09-30 11:46:45 +000046
Ira Snydere8bd84d2011-03-03 07:54:54 +000047/*
48 * Register Helpers
49 */
Zhang Wei173acc72008-03-01 07:42:48 -070050
Ira Snydera1c03312010-01-06 13:34:05 +000051static void set_sr(struct fsldma_chan *chan, u32 val)
Zhang Wei173acc72008-03-01 07:42:48 -070052{
Ira Snydera1c03312010-01-06 13:34:05 +000053 DMA_OUT(chan, &chan->regs->sr, val, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070054}
55
Ira Snydera1c03312010-01-06 13:34:05 +000056static u32 get_sr(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070057{
Ira Snydera1c03312010-01-06 13:34:05 +000058 return DMA_IN(chan, &chan->regs->sr, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070059}
60
Ira Snydere8bd84d2011-03-03 07:54:54 +000061static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
62{
63 DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
64}
65
66static dma_addr_t get_cdar(struct fsldma_chan *chan)
67{
68 return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
69}
70
Ira Snydere8bd84d2011-03-03 07:54:54 +000071static u32 get_bcr(struct fsldma_chan *chan)
72{
73 return DMA_IN(chan, &chan->regs->bcr, 32);
74}
75
76/*
77 * Descriptor Helpers
78 */
79
Ira Snydera1c03312010-01-06 13:34:05 +000080static void set_desc_cnt(struct fsldma_chan *chan,
Zhang Wei173acc72008-03-01 07:42:48 -070081 struct fsl_dma_ld_hw *hw, u32 count)
82{
Ira Snydera1c03312010-01-06 13:34:05 +000083 hw->count = CPU_TO_DMA(chan, count, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070084}
85
Ira Snydera1c03312010-01-06 13:34:05 +000086static void set_desc_src(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +000087 struct fsl_dma_ld_hw *hw, dma_addr_t src)
Zhang Wei173acc72008-03-01 07:42:48 -070088{
89 u64 snoop_bits;
90
Ira Snydera1c03312010-01-06 13:34:05 +000091 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
Zhang Wei173acc72008-03-01 07:42:48 -070092 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
Ira Snydera1c03312010-01-06 13:34:05 +000093 hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
Zhang Wei173acc72008-03-01 07:42:48 -070094}
95
Ira Snydera1c03312010-01-06 13:34:05 +000096static void set_desc_dst(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +000097 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
Zhang Wei173acc72008-03-01 07:42:48 -070098{
99 u64 snoop_bits;
100
Ira Snydera1c03312010-01-06 13:34:05 +0000101 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
Zhang Wei173acc72008-03-01 07:42:48 -0700102 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
Ira Snydera1c03312010-01-06 13:34:05 +0000103 hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700104}
105
Ira Snydera1c03312010-01-06 13:34:05 +0000106static void set_desc_next(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000107 struct fsl_dma_ld_hw *hw, dma_addr_t next)
Zhang Wei173acc72008-03-01 07:42:48 -0700108{
109 u64 snoop_bits;
110
Ira Snydera1c03312010-01-06 13:34:05 +0000111 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
Zhang Wei173acc72008-03-01 07:42:48 -0700112 ? FSL_DMA_SNEN : 0;
Ira Snydera1c03312010-01-06 13:34:05 +0000113 hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700114}
115
Ira Snyder31f43062011-03-03 07:54:57 +0000116static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Zhang Wei173acc72008-03-01 07:42:48 -0700117{
Ira Snydere8bd84d2011-03-03 07:54:54 +0000118 u64 snoop_bits;
119
120 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
121 ? FSL_DMA_SNEN : 0;
122
123 desc->hw.next_ln_addr = CPU_TO_DMA(chan,
124 DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
125 | snoop_bits, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700126}
127
Ira Snydere8bd84d2011-03-03 07:54:54 +0000128/*
129 * DMA Engine Hardware Control Helpers
130 */
Zhang Wei173acc72008-03-01 07:42:48 -0700131
Ira Snydere8bd84d2011-03-03 07:54:54 +0000132static void dma_init(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700133{
Ira Snydere8bd84d2011-03-03 07:54:54 +0000134 /* Reset the channel */
135 DMA_OUT(chan, &chan->regs->mr, 0, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700136
Ira Snydere8bd84d2011-03-03 07:54:54 +0000137 switch (chan->feature & FSL_DMA_IP_MASK) {
138 case FSL_DMA_IP_85XX:
139 /* Set the channel to below modes:
140 * EIE - Error interrupt enable
Ira Snydere8bd84d2011-03-03 07:54:54 +0000141 * EOLNIE - End of links interrupt enable
142 * BWC - Bandwidth sharing among channels
143 */
144 DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_BWC
Ira Snyderf04cd402011-03-03 07:54:58 +0000145 | FSL_DMA_MR_EIE | FSL_DMA_MR_EOLNIE, 32);
Ira Snydere8bd84d2011-03-03 07:54:54 +0000146 break;
147 case FSL_DMA_IP_83XX:
148 /* Set the channel to below modes:
149 * EOTIE - End-of-transfer interrupt enable
150 * PRC_RM - PCI read multiple
151 */
152 DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_EOTIE
153 | FSL_DMA_MR_PRC_RM, 32);
154 break;
155 }
Zhang Weif79abb62008-03-18 18:45:00 -0700156}
157
Ira Snydera1c03312010-01-06 13:34:05 +0000158static int dma_is_idle(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700159{
Ira Snydera1c03312010-01-06 13:34:05 +0000160 u32 sr = get_sr(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700161 return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
162}
163
Ira Snyderf04cd402011-03-03 07:54:58 +0000164/*
165 * Start the DMA controller
166 *
167 * Preconditions:
168 * - the CDAR register must point to the start descriptor
169 * - the MRn[CS] bit must be cleared
170 */
Ira Snydera1c03312010-01-06 13:34:05 +0000171static void dma_start(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700172{
Ira Snyder272ca652010-01-06 13:33:59 +0000173 u32 mode;
Zhang Wei173acc72008-03-01 07:42:48 -0700174
Ira Snydera1c03312010-01-06 13:34:05 +0000175 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000176
Ira Snyderf04cd402011-03-03 07:54:58 +0000177 if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
178 DMA_OUT(chan, &chan->regs->bcr, 0, 32);
179 mode |= FSL_DMA_MR_EMP_EN;
180 } else {
181 mode &= ~FSL_DMA_MR_EMP_EN;
Ira Snyder43a1a3e2009-05-28 09:26:40 +0000182 }
Zhang Wei173acc72008-03-01 07:42:48 -0700183
Ira Snyderf04cd402011-03-03 07:54:58 +0000184 if (chan->feature & FSL_DMA_CHAN_START_EXT) {
Ira Snyder272ca652010-01-06 13:33:59 +0000185 mode |= FSL_DMA_MR_EMS_EN;
Ira Snyderf04cd402011-03-03 07:54:58 +0000186 } else {
187 mode &= ~FSL_DMA_MR_EMS_EN;
Ira Snyder272ca652010-01-06 13:33:59 +0000188 mode |= FSL_DMA_MR_CS;
Ira Snyderf04cd402011-03-03 07:54:58 +0000189 }
Zhang Wei173acc72008-03-01 07:42:48 -0700190
Ira Snydera1c03312010-01-06 13:34:05 +0000191 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700192}
193
Ira Snydera1c03312010-01-06 13:34:05 +0000194static void dma_halt(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700195{
Ira Snyder272ca652010-01-06 13:33:59 +0000196 u32 mode;
Dan Williams900325a62009-03-02 15:33:46 -0700197 int i;
198
Ira Snydera1c03312010-01-06 13:34:05 +0000199 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000200 mode |= FSL_DMA_MR_CA;
Ira Snydera1c03312010-01-06 13:34:05 +0000201 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000202
203 mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN | FSL_DMA_MR_CA);
Ira Snydera1c03312010-01-06 13:34:05 +0000204 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700205
Dan Williams900325a62009-03-02 15:33:46 -0700206 for (i = 0; i < 100; i++) {
Ira Snydera1c03312010-01-06 13:34:05 +0000207 if (dma_is_idle(chan))
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000208 return;
209
Zhang Wei173acc72008-03-01 07:42:48 -0700210 udelay(10);
Dan Williams900325a62009-03-02 15:33:46 -0700211 }
Ira Snyder272ca652010-01-06 13:33:59 +0000212
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000213 if (!dma_is_idle(chan))
Ira Snyderb1584712011-03-03 07:54:55 +0000214 chan_err(chan, "DMA halt timeout!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700215}
216
Zhang Wei173acc72008-03-01 07:42:48 -0700217/**
218 * fsl_chan_set_src_loop_size - Set source address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000219 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700220 * @size : Address loop size, 0 for disable loop
221 *
222 * The set source address hold transfer size. The source
223 * address hold or loop transfer size is when the DMA transfer
224 * data from source address (SA), if the loop size is 4, the DMA will
225 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
226 * SA + 1 ... and so on.
227 */
Ira Snydera1c03312010-01-06 13:34:05 +0000228static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700229{
Ira Snyder272ca652010-01-06 13:33:59 +0000230 u32 mode;
231
Ira Snydera1c03312010-01-06 13:34:05 +0000232 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000233
Zhang Wei173acc72008-03-01 07:42:48 -0700234 switch (size) {
235 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000236 mode &= ~FSL_DMA_MR_SAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700237 break;
238 case 1:
239 case 2:
240 case 4:
241 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000242 mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
Zhang Wei173acc72008-03-01 07:42:48 -0700243 break;
244 }
Ira Snyder272ca652010-01-06 13:33:59 +0000245
Ira Snydera1c03312010-01-06 13:34:05 +0000246 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700247}
248
249/**
Ira Snyder738f5f72010-01-06 13:34:02 +0000250 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000251 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700252 * @size : Address loop size, 0 for disable loop
253 *
254 * The set destination address hold transfer size. The destination
255 * address hold or loop transfer size is when the DMA transfer
256 * data to destination address (TA), if the loop size is 4, the DMA will
257 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
258 * TA + 1 ... and so on.
259 */
Ira Snydera1c03312010-01-06 13:34:05 +0000260static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700261{
Ira Snyder272ca652010-01-06 13:33:59 +0000262 u32 mode;
263
Ira Snydera1c03312010-01-06 13:34:05 +0000264 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000265
Zhang Wei173acc72008-03-01 07:42:48 -0700266 switch (size) {
267 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000268 mode &= ~FSL_DMA_MR_DAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700269 break;
270 case 1:
271 case 2:
272 case 4:
273 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000274 mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
Zhang Wei173acc72008-03-01 07:42:48 -0700275 break;
276 }
Ira Snyder272ca652010-01-06 13:33:59 +0000277
Ira Snydera1c03312010-01-06 13:34:05 +0000278 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700279}
280
281/**
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700282 * fsl_chan_set_request_count - Set DMA Request Count for external control
Ira Snydera1c03312010-01-06 13:34:05 +0000283 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700284 * @size : Number of bytes to transfer in a single request
285 *
286 * The Freescale DMA channel can be controlled by the external signal DREQ#.
287 * The DMA request count is how many bytes are allowed to transfer before
288 * pausing the channel, after which a new assertion of DREQ# resumes channel
289 * operation.
290 *
291 * A size of 0 disables external pause control. The maximum size is 1024.
292 */
Ira Snydera1c03312010-01-06 13:34:05 +0000293static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700294{
Ira Snyder272ca652010-01-06 13:33:59 +0000295 u32 mode;
296
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700297 BUG_ON(size > 1024);
Ira Snyder272ca652010-01-06 13:33:59 +0000298
Ira Snydera1c03312010-01-06 13:34:05 +0000299 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000300 mode |= (__ilog2(size) << 24) & 0x0f000000;
301
Ira Snydera1c03312010-01-06 13:34:05 +0000302 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700303}
304
305/**
Zhang Wei173acc72008-03-01 07:42:48 -0700306 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
Ira Snydera1c03312010-01-06 13:34:05 +0000307 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700308 * @enable : 0 is disabled, 1 is enabled.
Zhang Wei173acc72008-03-01 07:42:48 -0700309 *
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700310 * The Freescale DMA channel can be controlled by the external signal DREQ#.
311 * The DMA Request Count feature should be used in addition to this feature
312 * to set the number of bytes to transfer before pausing the channel.
Zhang Wei173acc72008-03-01 07:42:48 -0700313 */
Ira Snydera1c03312010-01-06 13:34:05 +0000314static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700315{
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700316 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000317 chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700318 else
Ira Snydera1c03312010-01-06 13:34:05 +0000319 chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700320}
321
322/**
323 * fsl_chan_toggle_ext_start - Toggle channel external start status
Ira Snydera1c03312010-01-06 13:34:05 +0000324 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700325 * @enable : 0 is disabled, 1 is enabled.
326 *
327 * If enable the external start, the channel can be started by an
328 * external DMA start pin. So the dma_start() does not start the
329 * transfer immediately. The DMA channel will wait for the
330 * control pin asserted.
331 */
Ira Snydera1c03312010-01-06 13:34:05 +0000332static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700333{
334 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000335 chan->feature |= FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700336 else
Ira Snydera1c03312010-01-06 13:34:05 +0000337 chan->feature &= ~FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700338}
339
Ira Snyder31f43062011-03-03 07:54:57 +0000340static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000341{
342 struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);
343
344 if (list_empty(&chan->ld_pending))
345 goto out_splice;
346
347 /*
348 * Add the hardware descriptor to the chain of hardware descriptors
349 * that already exists in memory.
350 *
351 * This will un-set the EOL bit of the existing transaction, and the
352 * last link in this transaction will become the EOL descriptor.
353 */
354 set_desc_next(chan, &tail->hw, desc->async_tx.phys);
355
356 /*
357 * Add the software descriptor and all children to the list
358 * of pending transactions
359 */
360out_splice:
361 list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
362}
363
Zhang Wei173acc72008-03-01 07:42:48 -0700364static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
365{
Ira Snydera1c03312010-01-06 13:34:05 +0000366 struct fsldma_chan *chan = to_fsl_chan(tx->chan);
Dan Williamseda34232009-09-08 17:53:02 -0700367 struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
368 struct fsl_desc_sw *child;
Zhang Wei173acc72008-03-01 07:42:48 -0700369 unsigned long flags;
370 dma_cookie_t cookie;
371
Ira Snydera1c03312010-01-06 13:34:05 +0000372 spin_lock_irqsave(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700373
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000374 /*
375 * assign cookies to all of the software descriptors
376 * that make up this transaction
377 */
Ira Snydera1c03312010-01-06 13:34:05 +0000378 cookie = chan->common.cookie;
Dan Williamseda34232009-09-08 17:53:02 -0700379 list_for_each_entry(child, &desc->tx_list, node) {
Ira Snyderbcfb7462009-05-15 14:27:16 -0700380 cookie++;
Ira Snyder31f43062011-03-03 07:54:57 +0000381 if (cookie < DMA_MIN_COOKIE)
382 cookie = DMA_MIN_COOKIE;
Zhang Wei173acc72008-03-01 07:42:48 -0700383
Steven J. Magnani6ca3a7a2010-02-25 13:39:30 -0600384 child->async_tx.cookie = cookie;
Ira Snyderbcfb7462009-05-15 14:27:16 -0700385 }
386
Ira Snydera1c03312010-01-06 13:34:05 +0000387 chan->common.cookie = cookie;
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000388
389 /* put this transaction onto the tail of the pending queue */
Ira Snydera1c03312010-01-06 13:34:05 +0000390 append_ld_queue(chan, desc);
Zhang Wei173acc72008-03-01 07:42:48 -0700391
Ira Snydera1c03312010-01-06 13:34:05 +0000392 spin_unlock_irqrestore(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700393
394 return cookie;
395}
396
397/**
398 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
Ira Snydera1c03312010-01-06 13:34:05 +0000399 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700400 *
401 * Return - The descriptor allocated. NULL for failed.
402 */
Ira Snyder31f43062011-03-03 07:54:57 +0000403static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700404{
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000405 struct fsl_desc_sw *desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700406 dma_addr_t pdesc;
Zhang Wei173acc72008-03-01 07:42:48 -0700407
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000408 desc = dma_pool_alloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
409 if (!desc) {
Ira Snyderb1584712011-03-03 07:54:55 +0000410 chan_dbg(chan, "out of memory for link descriptor\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000411 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700412 }
413
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000414 memset(desc, 0, sizeof(*desc));
415 INIT_LIST_HEAD(&desc->tx_list);
416 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
417 desc->async_tx.tx_submit = fsl_dma_tx_submit;
418 desc->async_tx.phys = pdesc;
419
Ira Snyder0ab09c32011-03-03 07:54:56 +0000420#ifdef FSL_DMA_LD_DEBUG
421 chan_dbg(chan, "LD %p allocated\n", desc);
422#endif
423
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000424 return desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700425}
426
Zhang Wei173acc72008-03-01 07:42:48 -0700427/**
428 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000429 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700430 *
431 * This function will create a dma pool for descriptor allocation.
432 *
433 * Return - The number of descriptors allocated.
434 */
Ira Snydera1c03312010-01-06 13:34:05 +0000435static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700436{
Ira Snydera1c03312010-01-06 13:34:05 +0000437 struct fsldma_chan *chan = to_fsl_chan(dchan);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700438
439 /* Has this channel already been allocated? */
Ira Snydera1c03312010-01-06 13:34:05 +0000440 if (chan->desc_pool)
Timur Tabi77cd62e2008-09-26 17:00:11 -0700441 return 1;
Zhang Wei173acc72008-03-01 07:42:48 -0700442
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000443 /*
444 * We need the descriptor to be aligned to 32bytes
Zhang Wei173acc72008-03-01 07:42:48 -0700445 * for meeting FSL DMA specification requirement.
446 */
Ira Snyderb1584712011-03-03 07:54:55 +0000447 chan->desc_pool = dma_pool_create(chan->name, chan->dev,
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000448 sizeof(struct fsl_desc_sw),
449 __alignof__(struct fsl_desc_sw), 0);
Ira Snydera1c03312010-01-06 13:34:05 +0000450 if (!chan->desc_pool) {
Ira Snyderb1584712011-03-03 07:54:55 +0000451 chan_err(chan, "unable to allocate descriptor pool\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000452 return -ENOMEM;
Zhang Wei173acc72008-03-01 07:42:48 -0700453 }
454
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000455 /* there is at least one descriptor free to be allocated */
Zhang Wei173acc72008-03-01 07:42:48 -0700456 return 1;
457}
458
459/**
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000460 * fsldma_free_desc_list - Free all descriptors in a queue
461 * @chan: Freescae DMA channel
462 * @list: the list to free
463 *
464 * LOCKING: must hold chan->desc_lock
465 */
466static void fsldma_free_desc_list(struct fsldma_chan *chan,
467 struct list_head *list)
468{
469 struct fsl_desc_sw *desc, *_desc;
470
471 list_for_each_entry_safe(desc, _desc, list, node) {
472 list_del(&desc->node);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000473#ifdef FSL_DMA_LD_DEBUG
474 chan_dbg(chan, "LD %p free\n", desc);
475#endif
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000476 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
477 }
478}
479
480static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
481 struct list_head *list)
482{
483 struct fsl_desc_sw *desc, *_desc;
484
485 list_for_each_entry_safe_reverse(desc, _desc, list, node) {
486 list_del(&desc->node);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000487#ifdef FSL_DMA_LD_DEBUG
488 chan_dbg(chan, "LD %p free\n", desc);
489#endif
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000490 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
491 }
492}
493
494/**
Zhang Wei173acc72008-03-01 07:42:48 -0700495 * fsl_dma_free_chan_resources - Free all resources of the channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000496 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700497 */
Ira Snydera1c03312010-01-06 13:34:05 +0000498static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700499{
Ira Snydera1c03312010-01-06 13:34:05 +0000500 struct fsldma_chan *chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700501 unsigned long flags;
502
Ira Snyderb1584712011-03-03 07:54:55 +0000503 chan_dbg(chan, "free all channel resources\n");
Ira Snydera1c03312010-01-06 13:34:05 +0000504 spin_lock_irqsave(&chan->desc_lock, flags);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000505 fsldma_free_desc_list(chan, &chan->ld_pending);
506 fsldma_free_desc_list(chan, &chan->ld_running);
Ira Snydera1c03312010-01-06 13:34:05 +0000507 spin_unlock_irqrestore(&chan->desc_lock, flags);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700508
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000509 dma_pool_destroy(chan->desc_pool);
Ira Snydera1c03312010-01-06 13:34:05 +0000510 chan->desc_pool = NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700511}
512
Zhang Wei2187c262008-03-13 17:45:28 -0700513static struct dma_async_tx_descriptor *
Ira Snydera1c03312010-01-06 13:34:05 +0000514fsl_dma_prep_interrupt(struct dma_chan *dchan, unsigned long flags)
Zhang Wei2187c262008-03-13 17:45:28 -0700515{
Ira Snydera1c03312010-01-06 13:34:05 +0000516 struct fsldma_chan *chan;
Zhang Wei2187c262008-03-13 17:45:28 -0700517 struct fsl_desc_sw *new;
518
Ira Snydera1c03312010-01-06 13:34:05 +0000519 if (!dchan)
Zhang Wei2187c262008-03-13 17:45:28 -0700520 return NULL;
521
Ira Snydera1c03312010-01-06 13:34:05 +0000522 chan = to_fsl_chan(dchan);
Zhang Wei2187c262008-03-13 17:45:28 -0700523
Ira Snydera1c03312010-01-06 13:34:05 +0000524 new = fsl_dma_alloc_descriptor(chan);
Zhang Wei2187c262008-03-13 17:45:28 -0700525 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000526 chan_err(chan, "%s\n", msg_ld_oom);
Zhang Wei2187c262008-03-13 17:45:28 -0700527 return NULL;
528 }
529
530 new->async_tx.cookie = -EBUSY;
Dan Williams636bdea2008-04-17 20:17:26 -0700531 new->async_tx.flags = flags;
Zhang Wei2187c262008-03-13 17:45:28 -0700532
Zhang Weif79abb62008-03-18 18:45:00 -0700533 /* Insert the link descriptor to the LD ring */
Dan Williamseda34232009-09-08 17:53:02 -0700534 list_add_tail(&new->node, &new->tx_list);
Zhang Weif79abb62008-03-18 18:45:00 -0700535
Ira Snyder31f43062011-03-03 07:54:57 +0000536 /* Set End-of-link to the last link descriptor of new list */
Ira Snydera1c03312010-01-06 13:34:05 +0000537 set_ld_eol(chan, new);
Zhang Wei2187c262008-03-13 17:45:28 -0700538
539 return &new->async_tx;
540}
541
Ira Snyder31f43062011-03-03 07:54:57 +0000542static struct dma_async_tx_descriptor *
543fsl_dma_prep_memcpy(struct dma_chan *dchan,
544 dma_addr_t dma_dst, dma_addr_t dma_src,
Zhang Wei173acc72008-03-01 07:42:48 -0700545 size_t len, unsigned long flags)
546{
Ira Snydera1c03312010-01-06 13:34:05 +0000547 struct fsldma_chan *chan;
Zhang Wei173acc72008-03-01 07:42:48 -0700548 struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
549 size_t copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700550
Ira Snydera1c03312010-01-06 13:34:05 +0000551 if (!dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700552 return NULL;
553
554 if (!len)
555 return NULL;
556
Ira Snydera1c03312010-01-06 13:34:05 +0000557 chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700558
559 do {
560
561 /* Allocate the link descriptor from DMA pool */
Ira Snydera1c03312010-01-06 13:34:05 +0000562 new = fsl_dma_alloc_descriptor(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700563 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000564 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyder2e077f82009-05-15 09:59:46 -0700565 goto fail;
Zhang Wei173acc72008-03-01 07:42:48 -0700566 }
Zhang Wei173acc72008-03-01 07:42:48 -0700567
Zhang Wei56822842008-03-13 10:45:27 -0700568 copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
Zhang Wei173acc72008-03-01 07:42:48 -0700569
Ira Snydera1c03312010-01-06 13:34:05 +0000570 set_desc_cnt(chan, &new->hw, copy);
571 set_desc_src(chan, &new->hw, dma_src);
572 set_desc_dst(chan, &new->hw, dma_dst);
Zhang Wei173acc72008-03-01 07:42:48 -0700573
574 if (!first)
575 first = new;
576 else
Ira Snydera1c03312010-01-06 13:34:05 +0000577 set_desc_next(chan, &prev->hw, new->async_tx.phys);
Zhang Wei173acc72008-03-01 07:42:48 -0700578
579 new->async_tx.cookie = 0;
Dan Williams636bdea2008-04-17 20:17:26 -0700580 async_tx_ack(&new->async_tx);
Zhang Wei173acc72008-03-01 07:42:48 -0700581
582 prev = new;
583 len -= copy;
584 dma_src += copy;
Ira Snyder738f5f72010-01-06 13:34:02 +0000585 dma_dst += copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700586
587 /* Insert the link descriptor to the LD ring */
Dan Williamseda34232009-09-08 17:53:02 -0700588 list_add_tail(&new->node, &first->tx_list);
Zhang Wei173acc72008-03-01 07:42:48 -0700589 } while (len);
590
Dan Williams636bdea2008-04-17 20:17:26 -0700591 new->async_tx.flags = flags; /* client is in control of this ack */
Zhang Wei173acc72008-03-01 07:42:48 -0700592 new->async_tx.cookie = -EBUSY;
593
Ira Snyder31f43062011-03-03 07:54:57 +0000594 /* Set End-of-link to the last link descriptor of new list */
Ira Snydera1c03312010-01-06 13:34:05 +0000595 set_ld_eol(chan, new);
Zhang Wei173acc72008-03-01 07:42:48 -0700596
Ira Snyder2e077f82009-05-15 09:59:46 -0700597 return &first->async_tx;
598
599fail:
600 if (!first)
601 return NULL;
602
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000603 fsldma_free_desc_list_reverse(chan, &first->tx_list);
Ira Snyder2e077f82009-05-15 09:59:46 -0700604 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700605}
606
Ira Snyderc14330412010-09-30 11:46:45 +0000607static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan,
608 struct scatterlist *dst_sg, unsigned int dst_nents,
609 struct scatterlist *src_sg, unsigned int src_nents,
610 unsigned long flags)
611{
612 struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL;
613 struct fsldma_chan *chan = to_fsl_chan(dchan);
614 size_t dst_avail, src_avail;
615 dma_addr_t dst, src;
616 size_t len;
617
618 /* basic sanity checks */
619 if (dst_nents == 0 || src_nents == 0)
620 return NULL;
621
622 if (dst_sg == NULL || src_sg == NULL)
623 return NULL;
624
625 /*
626 * TODO: should we check that both scatterlists have the same
627 * TODO: number of bytes in total? Is that really an error?
628 */
629
630 /* get prepared for the loop */
631 dst_avail = sg_dma_len(dst_sg);
632 src_avail = sg_dma_len(src_sg);
633
634 /* run until we are out of scatterlist entries */
635 while (true) {
636
637 /* create the largest transaction possible */
638 len = min_t(size_t, src_avail, dst_avail);
639 len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT);
640 if (len == 0)
641 goto fetch;
642
643 dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail;
644 src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail;
645
646 /* allocate and populate the descriptor */
647 new = fsl_dma_alloc_descriptor(chan);
648 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000649 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyderc14330412010-09-30 11:46:45 +0000650 goto fail;
651 }
Ira Snyderc14330412010-09-30 11:46:45 +0000652
653 set_desc_cnt(chan, &new->hw, len);
654 set_desc_src(chan, &new->hw, src);
655 set_desc_dst(chan, &new->hw, dst);
656
657 if (!first)
658 first = new;
659 else
660 set_desc_next(chan, &prev->hw, new->async_tx.phys);
661
662 new->async_tx.cookie = 0;
663 async_tx_ack(&new->async_tx);
664 prev = new;
665
666 /* Insert the link descriptor to the LD ring */
667 list_add_tail(&new->node, &first->tx_list);
668
669 /* update metadata */
670 dst_avail -= len;
671 src_avail -= len;
672
673fetch:
674 /* fetch the next dst scatterlist entry */
675 if (dst_avail == 0) {
676
677 /* no more entries: we're done */
678 if (dst_nents == 0)
679 break;
680
681 /* fetch the next entry: if there are no more: done */
682 dst_sg = sg_next(dst_sg);
683 if (dst_sg == NULL)
684 break;
685
686 dst_nents--;
687 dst_avail = sg_dma_len(dst_sg);
688 }
689
690 /* fetch the next src scatterlist entry */
691 if (src_avail == 0) {
692
693 /* no more entries: we're done */
694 if (src_nents == 0)
695 break;
696
697 /* fetch the next entry: if there are no more: done */
698 src_sg = sg_next(src_sg);
699 if (src_sg == NULL)
700 break;
701
702 src_nents--;
703 src_avail = sg_dma_len(src_sg);
704 }
705 }
706
707 new->async_tx.flags = flags; /* client is in control of this ack */
708 new->async_tx.cookie = -EBUSY;
709
710 /* Set End-of-link to the last link descriptor of new list */
711 set_ld_eol(chan, new);
712
713 return &first->async_tx;
714
715fail:
716 if (!first)
717 return NULL;
718
719 fsldma_free_desc_list_reverse(chan, &first->tx_list);
720 return NULL;
721}
722
Zhang Wei173acc72008-03-01 07:42:48 -0700723/**
Ira Snyderbbea0b62009-09-08 17:53:04 -0700724 * fsl_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
725 * @chan: DMA channel
726 * @sgl: scatterlist to transfer to/from
727 * @sg_len: number of entries in @scatterlist
728 * @direction: DMA direction
729 * @flags: DMAEngine flags
730 *
731 * Prepare a set of descriptors for a DMA_SLAVE transaction. Following the
732 * DMA_SLAVE API, this gets the device-specific information from the
733 * chan->private variable.
734 */
735static struct dma_async_tx_descriptor *fsl_dma_prep_slave_sg(
Ira Snydera1c03312010-01-06 13:34:05 +0000736 struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
Ira Snyderbbea0b62009-09-08 17:53:04 -0700737 enum dma_data_direction direction, unsigned long flags)
738{
Ira Snyderbbea0b62009-09-08 17:53:04 -0700739 /*
Ira Snyder968f19a2010-09-30 11:46:46 +0000740 * This operation is not supported on the Freescale DMA controller
Ira Snyderbbea0b62009-09-08 17:53:04 -0700741 *
Ira Snyder968f19a2010-09-30 11:46:46 +0000742 * However, we need to provide the function pointer to allow the
743 * device_control() method to work.
Ira Snyderbbea0b62009-09-08 17:53:04 -0700744 */
Ira Snyderbbea0b62009-09-08 17:53:04 -0700745 return NULL;
746}
747
Linus Walleijc3635c72010-03-26 16:44:01 -0700748static int fsl_dma_device_control(struct dma_chan *dchan,
Linus Walleij05827632010-05-17 16:30:42 -0700749 enum dma_ctrl_cmd cmd, unsigned long arg)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700750{
Ira Snyder968f19a2010-09-30 11:46:46 +0000751 struct dma_slave_config *config;
Ira Snydera1c03312010-01-06 13:34:05 +0000752 struct fsldma_chan *chan;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700753 unsigned long flags;
Ira Snyder968f19a2010-09-30 11:46:46 +0000754 int size;
Linus Walleijc3635c72010-03-26 16:44:01 -0700755
Ira Snydera1c03312010-01-06 13:34:05 +0000756 if (!dchan)
Linus Walleijc3635c72010-03-26 16:44:01 -0700757 return -EINVAL;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700758
Ira Snydera1c03312010-01-06 13:34:05 +0000759 chan = to_fsl_chan(dchan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700760
Ira Snyder968f19a2010-09-30 11:46:46 +0000761 switch (cmd) {
762 case DMA_TERMINATE_ALL:
Ira Snyderf04cd402011-03-03 07:54:58 +0000763 spin_lock_irqsave(&chan->desc_lock, flags);
764
Ira Snyder968f19a2010-09-30 11:46:46 +0000765 /* Halt the DMA engine */
766 dma_halt(chan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700767
Ira Snyder968f19a2010-09-30 11:46:46 +0000768 /* Remove and free all of the descriptors in the LD queue */
769 fsldma_free_desc_list(chan, &chan->ld_pending);
770 fsldma_free_desc_list(chan, &chan->ld_running);
Ira Snyderf04cd402011-03-03 07:54:58 +0000771 chan->idle = true;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700772
Ira Snyder968f19a2010-09-30 11:46:46 +0000773 spin_unlock_irqrestore(&chan->desc_lock, flags);
774 return 0;
775
776 case DMA_SLAVE_CONFIG:
777 config = (struct dma_slave_config *)arg;
778
779 /* make sure the channel supports setting burst size */
780 if (!chan->set_request_count)
781 return -ENXIO;
782
783 /* we set the controller burst size depending on direction */
784 if (config->direction == DMA_TO_DEVICE)
785 size = config->dst_addr_width * config->dst_maxburst;
786 else
787 size = config->src_addr_width * config->src_maxburst;
788
789 chan->set_request_count(chan, size);
790 return 0;
791
792 case FSLDMA_EXTERNAL_START:
793
794 /* make sure the channel supports external start */
795 if (!chan->toggle_ext_start)
796 return -ENXIO;
797
798 chan->toggle_ext_start(chan, arg);
799 return 0;
800
801 default:
802 return -ENXIO;
803 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700804
805 return 0;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700806}
807
808/**
Zhang Wei173acc72008-03-01 07:42:48 -0700809 * fsl_chan_ld_cleanup - Clean up link descriptors
Ira Snydera1c03312010-01-06 13:34:05 +0000810 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700811 *
Ira Snyderf04cd402011-03-03 07:54:58 +0000812 * This function is run after the queue of running descriptors has been
813 * executed by the DMA engine. It will run any callbacks, and then free
814 * the descriptors.
815 *
816 * HARDWARE STATE: idle
Zhang Wei173acc72008-03-01 07:42:48 -0700817 */
Ira Snydera1c03312010-01-06 13:34:05 +0000818static void fsl_chan_ld_cleanup(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700819{
820 struct fsl_desc_sw *desc, *_desc;
821 unsigned long flags;
822
Ira Snydera1c03312010-01-06 13:34:05 +0000823 spin_lock_irqsave(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700824
Ira Snyderf04cd402011-03-03 07:54:58 +0000825 /* if the ld_running list is empty, there is nothing to do */
826 if (list_empty(&chan->ld_running)) {
827 chan_dbg(chan, "no descriptors to cleanup\n");
828 goto out_unlock;
829 }
830
831 /*
832 * Get the last descriptor, update the cookie to it
833 *
834 * This is done before callbacks run so that clients can check the
835 * status of their DMA transfer inside the callback.
836 */
837 desc = to_fsl_desc(chan->ld_running.prev);
838 chan->completed_cookie = desc->async_tx.cookie;
839 chan_dbg(chan, "completed_cookie = %d\n", chan->completed_cookie);
840
841 /* Run the callback for each descriptor, in order */
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000842 list_for_each_entry_safe(desc, _desc, &chan->ld_running, node) {
Zhang Wei173acc72008-03-01 07:42:48 -0700843 dma_async_tx_callback callback;
844 void *callback_param;
845
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000846 /* Remove from the list of running transactions */
Zhang Wei173acc72008-03-01 07:42:48 -0700847 list_del(&desc->node);
848
Zhang Wei173acc72008-03-01 07:42:48 -0700849 /* Run the link descriptor callback function */
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000850 callback = desc->async_tx.callback;
851 callback_param = desc->async_tx.callback_param;
Zhang Wei173acc72008-03-01 07:42:48 -0700852 if (callback) {
Ira Snydera1c03312010-01-06 13:34:05 +0000853 spin_unlock_irqrestore(&chan->desc_lock, flags);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000854#ifdef FSL_DMA_LD_DEBUG
Ira Snyderb1584712011-03-03 07:54:55 +0000855 chan_dbg(chan, "LD %p callback\n", desc);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000856#endif
Zhang Wei173acc72008-03-01 07:42:48 -0700857 callback(callback_param);
Ira Snydera1c03312010-01-06 13:34:05 +0000858 spin_lock_irqsave(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700859 }
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000860
861 /* Run any dependencies, then free the descriptor */
862 dma_run_dependencies(&desc->async_tx);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000863#ifdef FSL_DMA_LD_DEBUG
864 chan_dbg(chan, "LD %p free\n", desc);
865#endif
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000866 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
Zhang Wei173acc72008-03-01 07:42:48 -0700867 }
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000868
Ira Snyderf04cd402011-03-03 07:54:58 +0000869out_unlock:
Ira Snydera1c03312010-01-06 13:34:05 +0000870 spin_unlock_irqrestore(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700871}
872
873/**
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000874 * fsl_chan_xfer_ld_queue - transfer any pending transactions
Ira Snydera1c03312010-01-06 13:34:05 +0000875 * @chan : Freescale DMA channel
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000876 *
Ira Snyderf04cd402011-03-03 07:54:58 +0000877 * HARDWARE STATE: idle
Zhang Wei173acc72008-03-01 07:42:48 -0700878 */
Ira Snydera1c03312010-01-06 13:34:05 +0000879static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700880{
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000881 struct fsl_desc_sw *desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700882 unsigned long flags;
883
Ira Snydera1c03312010-01-06 13:34:05 +0000884 spin_lock_irqsave(&chan->desc_lock, flags);
Ira Snyder138ef012009-05-19 15:42:13 -0700885
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000886 /*
887 * If the list of pending descriptors is empty, then we
888 * don't need to do any work at all
889 */
890 if (list_empty(&chan->ld_pending)) {
Ira Snyderb1584712011-03-03 07:54:55 +0000891 chan_dbg(chan, "no pending LDs\n");
Ira Snyder138ef012009-05-19 15:42:13 -0700892 goto out_unlock;
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000893 }
Zhang Wei173acc72008-03-01 07:42:48 -0700894
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000895 /*
Ira Snyderf04cd402011-03-03 07:54:58 +0000896 * The DMA controller is not idle, which means that the interrupt
897 * handler will start any queued transactions when it runs after
898 * this transaction finishes
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000899 */
Ira Snyderf04cd402011-03-03 07:54:58 +0000900 if (!chan->idle) {
Ira Snyderb1584712011-03-03 07:54:55 +0000901 chan_dbg(chan, "DMA controller still busy\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000902 goto out_unlock;
903 }
904
905 /*
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000906 * If there are some link descriptors which have not been
907 * transferred, we need to start the controller
Zhang Wei173acc72008-03-01 07:42:48 -0700908 */
Zhang Wei173acc72008-03-01 07:42:48 -0700909
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000910 /*
911 * Move all elements from the queue of pending transactions
912 * onto the list of running transactions
913 */
Ira Snyderf04cd402011-03-03 07:54:58 +0000914 chan_dbg(chan, "idle, starting controller\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000915 desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
916 list_splice_tail_init(&chan->ld_pending, &chan->ld_running);
Zhang Wei173acc72008-03-01 07:42:48 -0700917
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000918 /*
Ira Snyderf04cd402011-03-03 07:54:58 +0000919 * The 85xx DMA controller doesn't clear the channel start bit
920 * automatically at the end of a transfer. Therefore we must clear
921 * it in software before starting the transfer.
922 */
923 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
924 u32 mode;
925
926 mode = DMA_IN(chan, &chan->regs->mr, 32);
927 mode &= ~FSL_DMA_MR_CS;
928 DMA_OUT(chan, &chan->regs->mr, mode, 32);
929 }
930
931 /*
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000932 * Program the descriptor's address into the DMA controller,
933 * then start the DMA transaction
934 */
935 set_cdar(chan, desc->async_tx.phys);
Ira Snyderf04cd402011-03-03 07:54:58 +0000936 get_cdar(chan);
937
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000938 dma_start(chan);
Ira Snyderf04cd402011-03-03 07:54:58 +0000939 chan->idle = false;
Ira Snyder138ef012009-05-19 15:42:13 -0700940
941out_unlock:
Ira Snydera1c03312010-01-06 13:34:05 +0000942 spin_unlock_irqrestore(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700943}
944
945/**
946 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
Ira Snydera1c03312010-01-06 13:34:05 +0000947 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700948 */
Ira Snydera1c03312010-01-06 13:34:05 +0000949static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700950{
Ira Snydera1c03312010-01-06 13:34:05 +0000951 struct fsldma_chan *chan = to_fsl_chan(dchan);
Ira Snydera1c03312010-01-06 13:34:05 +0000952 fsl_chan_xfer_ld_queue(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700953}
954
Zhang Wei173acc72008-03-01 07:42:48 -0700955/**
Linus Walleij07934482010-03-26 16:50:49 -0700956 * fsl_tx_status - Determine the DMA status
Ira Snydera1c03312010-01-06 13:34:05 +0000957 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700958 */
Linus Walleij07934482010-03-26 16:50:49 -0700959static enum dma_status fsl_tx_status(struct dma_chan *dchan,
Zhang Wei173acc72008-03-01 07:42:48 -0700960 dma_cookie_t cookie,
Linus Walleij07934482010-03-26 16:50:49 -0700961 struct dma_tx_state *txstate)
Zhang Wei173acc72008-03-01 07:42:48 -0700962{
Ira Snydera1c03312010-01-06 13:34:05 +0000963 struct fsldma_chan *chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700964 dma_cookie_t last_complete;
Ira Snyderf04cd402011-03-03 07:54:58 +0000965 dma_cookie_t last_used;
966 unsigned long flags;
Zhang Wei173acc72008-03-01 07:42:48 -0700967
Ira Snyderf04cd402011-03-03 07:54:58 +0000968 spin_lock_irqsave(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700969
Ira Snydera1c03312010-01-06 13:34:05 +0000970 last_complete = chan->completed_cookie;
Ira Snyderf04cd402011-03-03 07:54:58 +0000971 last_used = dchan->cookie;
972
973 spin_unlock_irqrestore(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700974
Dan Williamsbca34692010-03-26 16:52:10 -0700975 dma_set_tx_state(txstate, last_complete, last_used, 0);
Zhang Wei173acc72008-03-01 07:42:48 -0700976 return dma_async_is_complete(cookie, last_complete, last_used);
977}
978
Ira Snyderd3f620b2010-01-06 13:34:04 +0000979/*----------------------------------------------------------------------------*/
980/* Interrupt Handling */
981/*----------------------------------------------------------------------------*/
982
Ira Snydere7a29152010-01-06 13:34:03 +0000983static irqreturn_t fsldma_chan_irq(int irq, void *data)
Zhang Wei173acc72008-03-01 07:42:48 -0700984{
Ira Snydera1c03312010-01-06 13:34:05 +0000985 struct fsldma_chan *chan = data;
Ira Snydera1c03312010-01-06 13:34:05 +0000986 u32 stat;
Zhang Wei173acc72008-03-01 07:42:48 -0700987
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000988 /* save and clear the status register */
Ira Snydera1c03312010-01-06 13:34:05 +0000989 stat = get_sr(chan);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000990 set_sr(chan, stat);
Ira Snyderb1584712011-03-03 07:54:55 +0000991 chan_dbg(chan, "irq: stat = 0x%x\n", stat);
Zhang Wei173acc72008-03-01 07:42:48 -0700992
Ira Snyderf04cd402011-03-03 07:54:58 +0000993 /* check that this was really our device */
Zhang Wei173acc72008-03-01 07:42:48 -0700994 stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
995 if (!stat)
996 return IRQ_NONE;
997
998 if (stat & FSL_DMA_SR_TE)
Ira Snyderb1584712011-03-03 07:54:55 +0000999 chan_err(chan, "Transfer Error!\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001000
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001001 /*
1002 * Programming Error
Zhang Weif79abb62008-03-18 18:45:00 -07001003 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
1004 * triger a PE interrupt.
1005 */
1006 if (stat & FSL_DMA_SR_PE) {
Ira Snyderb1584712011-03-03 07:54:55 +00001007 chan_dbg(chan, "irq: Programming Error INT\n");
Zhang Weif79abb62008-03-18 18:45:00 -07001008 stat &= ~FSL_DMA_SR_PE;
Ira Snyderf04cd402011-03-03 07:54:58 +00001009 if (get_bcr(chan) != 0)
1010 chan_err(chan, "Programming Error!\n");
Zhang Wei1c629792008-04-17 20:17:25 -07001011 }
1012
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001013 /*
1014 * For MPC8349, EOCDI event need to update cookie
Zhang Wei1c629792008-04-17 20:17:25 -07001015 * and start the next transfer if it exist.
1016 */
1017 if (stat & FSL_DMA_SR_EOCDI) {
Ira Snyderb1584712011-03-03 07:54:55 +00001018 chan_dbg(chan, "irq: End-of-Chain link INT\n");
Zhang Wei1c629792008-04-17 20:17:25 -07001019 stat &= ~FSL_DMA_SR_EOCDI;
Zhang Wei173acc72008-03-01 07:42:48 -07001020 }
1021
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001022 /*
1023 * If it current transfer is the end-of-transfer,
Zhang Wei173acc72008-03-01 07:42:48 -07001024 * we should clear the Channel Start bit for
1025 * prepare next transfer.
1026 */
Zhang Wei1c629792008-04-17 20:17:25 -07001027 if (stat & FSL_DMA_SR_EOLNI) {
Ira Snyderb1584712011-03-03 07:54:55 +00001028 chan_dbg(chan, "irq: End-of-link INT\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001029 stat &= ~FSL_DMA_SR_EOLNI;
Zhang Wei173acc72008-03-01 07:42:48 -07001030 }
1031
Ira Snyderf04cd402011-03-03 07:54:58 +00001032 /* check that the DMA controller is really idle */
1033 if (!dma_is_idle(chan))
1034 chan_err(chan, "irq: controller not idle!\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001035
Ira Snyderf04cd402011-03-03 07:54:58 +00001036 /* check that we handled all of the bits */
1037 if (stat)
1038 chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
1039
1040 /*
1041 * Schedule the tasklet to handle all cleanup of the current
1042 * transaction. It will start a new transaction if there is
1043 * one pending.
1044 */
Ira Snydera1c03312010-01-06 13:34:05 +00001045 tasklet_schedule(&chan->tasklet);
Ira Snyderf04cd402011-03-03 07:54:58 +00001046 chan_dbg(chan, "irq: Exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001047 return IRQ_HANDLED;
1048}
1049
Zhang Wei173acc72008-03-01 07:42:48 -07001050static void dma_do_tasklet(unsigned long data)
1051{
Ira Snydera1c03312010-01-06 13:34:05 +00001052 struct fsldma_chan *chan = (struct fsldma_chan *)data;
Ira Snyderf04cd402011-03-03 07:54:58 +00001053 unsigned long flags;
1054
1055 chan_dbg(chan, "tasklet entry\n");
1056
1057 /* run all callbacks, free all used descriptors */
Ira Snydera1c03312010-01-06 13:34:05 +00001058 fsl_chan_ld_cleanup(chan);
Ira Snyderf04cd402011-03-03 07:54:58 +00001059
1060 /* the channel is now idle */
1061 spin_lock_irqsave(&chan->desc_lock, flags);
1062 chan->idle = true;
1063 spin_unlock_irqrestore(&chan->desc_lock, flags);
1064
1065 /* start any pending transactions automatically */
1066 fsl_chan_xfer_ld_queue(chan);
1067 chan_dbg(chan, "tasklet exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001068}
1069
Ira Snyderd3f620b2010-01-06 13:34:04 +00001070static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
1071{
1072 struct fsldma_device *fdev = data;
1073 struct fsldma_chan *chan;
1074 unsigned int handled = 0;
1075 u32 gsr, mask;
1076 int i;
1077
1078 gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
1079 : in_le32(fdev->regs);
1080 mask = 0xff000000;
1081 dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
1082
1083 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1084 chan = fdev->chan[i];
1085 if (!chan)
1086 continue;
1087
1088 if (gsr & mask) {
1089 dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
1090 fsldma_chan_irq(irq, chan);
1091 handled++;
1092 }
1093
1094 gsr &= ~mask;
1095 mask >>= 8;
1096 }
1097
1098 return IRQ_RETVAL(handled);
1099}
1100
1101static void fsldma_free_irqs(struct fsldma_device *fdev)
1102{
1103 struct fsldma_chan *chan;
1104 int i;
1105
1106 if (fdev->irq != NO_IRQ) {
1107 dev_dbg(fdev->dev, "free per-controller IRQ\n");
1108 free_irq(fdev->irq, fdev);
1109 return;
1110 }
1111
1112 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1113 chan = fdev->chan[i];
1114 if (chan && chan->irq != NO_IRQ) {
Ira Snyderb1584712011-03-03 07:54:55 +00001115 chan_dbg(chan, "free per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001116 free_irq(chan->irq, chan);
1117 }
1118 }
1119}
1120
1121static int fsldma_request_irqs(struct fsldma_device *fdev)
1122{
1123 struct fsldma_chan *chan;
1124 int ret;
1125 int i;
1126
1127 /* if we have a per-controller IRQ, use that */
1128 if (fdev->irq != NO_IRQ) {
1129 dev_dbg(fdev->dev, "request per-controller IRQ\n");
1130 ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
1131 "fsldma-controller", fdev);
1132 return ret;
1133 }
1134
1135 /* no per-controller IRQ, use the per-channel IRQs */
1136 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1137 chan = fdev->chan[i];
1138 if (!chan)
1139 continue;
1140
1141 if (chan->irq == NO_IRQ) {
Ira Snyderb1584712011-03-03 07:54:55 +00001142 chan_err(chan, "interrupts property missing in device tree\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001143 ret = -ENODEV;
1144 goto out_unwind;
1145 }
1146
Ira Snyderb1584712011-03-03 07:54:55 +00001147 chan_dbg(chan, "request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001148 ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
1149 "fsldma-chan", chan);
1150 if (ret) {
Ira Snyderb1584712011-03-03 07:54:55 +00001151 chan_err(chan, "unable to request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001152 goto out_unwind;
1153 }
1154 }
1155
1156 return 0;
1157
1158out_unwind:
1159 for (/* none */; i >= 0; i--) {
1160 chan = fdev->chan[i];
1161 if (!chan)
1162 continue;
1163
1164 if (chan->irq == NO_IRQ)
1165 continue;
1166
1167 free_irq(chan->irq, chan);
1168 }
1169
1170 return ret;
1171}
1172
Ira Snydera4f56d42010-01-06 13:34:01 +00001173/*----------------------------------------------------------------------------*/
1174/* OpenFirmware Subsystem */
1175/*----------------------------------------------------------------------------*/
1176
1177static int __devinit fsl_dma_chan_probe(struct fsldma_device *fdev,
Timur Tabi77cd62e2008-09-26 17:00:11 -07001178 struct device_node *node, u32 feature, const char *compatible)
Zhang Wei173acc72008-03-01 07:42:48 -07001179{
Ira Snydera1c03312010-01-06 13:34:05 +00001180 struct fsldma_chan *chan;
Ira Snyder4ce0e952010-01-06 13:34:00 +00001181 struct resource res;
Zhang Wei173acc72008-03-01 07:42:48 -07001182 int err;
1183
Zhang Wei173acc72008-03-01 07:42:48 -07001184 /* alloc channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001185 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
1186 if (!chan) {
Ira Snydere7a29152010-01-06 13:34:03 +00001187 dev_err(fdev->dev, "no free memory for DMA channels!\n");
1188 err = -ENOMEM;
1189 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001190 }
1191
Ira Snydere7a29152010-01-06 13:34:03 +00001192 /* ioremap registers for use */
Ira Snydera1c03312010-01-06 13:34:05 +00001193 chan->regs = of_iomap(node, 0);
1194 if (!chan->regs) {
Ira Snydere7a29152010-01-06 13:34:03 +00001195 dev_err(fdev->dev, "unable to ioremap registers\n");
1196 err = -ENOMEM;
Ira Snydera1c03312010-01-06 13:34:05 +00001197 goto out_free_chan;
Ira Snydere7a29152010-01-06 13:34:03 +00001198 }
1199
Ira Snyder4ce0e952010-01-06 13:34:00 +00001200 err = of_address_to_resource(node, 0, &res);
Zhang Wei173acc72008-03-01 07:42:48 -07001201 if (err) {
Ira Snydere7a29152010-01-06 13:34:03 +00001202 dev_err(fdev->dev, "unable to find 'reg' property\n");
1203 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001204 }
1205
Ira Snydera1c03312010-01-06 13:34:05 +00001206 chan->feature = feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001207 if (!fdev->feature)
Ira Snydera1c03312010-01-06 13:34:05 +00001208 fdev->feature = chan->feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001209
Ira Snydere7a29152010-01-06 13:34:03 +00001210 /*
1211 * If the DMA device's feature is different than the feature
1212 * of its channels, report the bug
Zhang Wei173acc72008-03-01 07:42:48 -07001213 */
Ira Snydera1c03312010-01-06 13:34:05 +00001214 WARN_ON(fdev->feature != chan->feature);
Zhang Wei173acc72008-03-01 07:42:48 -07001215
Ira Snydera1c03312010-01-06 13:34:05 +00001216 chan->dev = fdev->dev;
1217 chan->id = ((res.start - 0x100) & 0xfff) >> 7;
1218 if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
Ira Snydere7a29152010-01-06 13:34:03 +00001219 dev_err(fdev->dev, "too many channels for device\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001220 err = -EINVAL;
Ira Snydere7a29152010-01-06 13:34:03 +00001221 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001222 }
Zhang Wei173acc72008-03-01 07:42:48 -07001223
Ira Snydera1c03312010-01-06 13:34:05 +00001224 fdev->chan[chan->id] = chan;
1225 tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
Ira Snyderb1584712011-03-03 07:54:55 +00001226 snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
Ira Snydere7a29152010-01-06 13:34:03 +00001227
1228 /* Initialize the channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001229 dma_init(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001230
1231 /* Clear cdar registers */
Ira Snydera1c03312010-01-06 13:34:05 +00001232 set_cdar(chan, 0);
Zhang Wei173acc72008-03-01 07:42:48 -07001233
Ira Snydera1c03312010-01-06 13:34:05 +00001234 switch (chan->feature & FSL_DMA_IP_MASK) {
Zhang Wei173acc72008-03-01 07:42:48 -07001235 case FSL_DMA_IP_85XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001236 chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
Zhang Wei173acc72008-03-01 07:42:48 -07001237 case FSL_DMA_IP_83XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001238 chan->toggle_ext_start = fsl_chan_toggle_ext_start;
1239 chan->set_src_loop_size = fsl_chan_set_src_loop_size;
1240 chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
1241 chan->set_request_count = fsl_chan_set_request_count;
Zhang Wei173acc72008-03-01 07:42:48 -07001242 }
1243
Ira Snydera1c03312010-01-06 13:34:05 +00001244 spin_lock_init(&chan->desc_lock);
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001245 INIT_LIST_HEAD(&chan->ld_pending);
1246 INIT_LIST_HEAD(&chan->ld_running);
Ira Snyderf04cd402011-03-03 07:54:58 +00001247 chan->idle = true;
Zhang Wei173acc72008-03-01 07:42:48 -07001248
Ira Snydera1c03312010-01-06 13:34:05 +00001249 chan->common.device = &fdev->common;
Zhang Wei173acc72008-03-01 07:42:48 -07001250
Ira Snyderd3f620b2010-01-06 13:34:04 +00001251 /* find the IRQ line, if it exists in the device tree */
Ira Snydera1c03312010-01-06 13:34:05 +00001252 chan->irq = irq_of_parse_and_map(node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001253
Zhang Wei173acc72008-03-01 07:42:48 -07001254 /* Add the channel to DMA device channel list */
Ira Snydera1c03312010-01-06 13:34:05 +00001255 list_add_tail(&chan->common.device_node, &fdev->common.channels);
Zhang Wei173acc72008-03-01 07:42:48 -07001256 fdev->common.chancnt++;
1257
Ira Snydera1c03312010-01-06 13:34:05 +00001258 dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
1259 chan->irq != NO_IRQ ? chan->irq : fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001260
1261 return 0;
Li Yang51ee87f2008-05-29 23:25:45 -07001262
Ira Snydere7a29152010-01-06 13:34:03 +00001263out_iounmap_regs:
Ira Snydera1c03312010-01-06 13:34:05 +00001264 iounmap(chan->regs);
1265out_free_chan:
1266 kfree(chan);
Ira Snydere7a29152010-01-06 13:34:03 +00001267out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001268 return err;
1269}
1270
Ira Snydera1c03312010-01-06 13:34:05 +00001271static void fsl_dma_chan_remove(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -07001272{
Ira Snydera1c03312010-01-06 13:34:05 +00001273 irq_dispose_mapping(chan->irq);
1274 list_del(&chan->common.device_node);
1275 iounmap(chan->regs);
1276 kfree(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001277}
1278
Grant Likely2dc11582010-08-06 09:25:50 -06001279static int __devinit fsldma_of_probe(struct platform_device *op,
Zhang Wei173acc72008-03-01 07:42:48 -07001280 const struct of_device_id *match)
1281{
Ira Snydera4f56d42010-01-06 13:34:01 +00001282 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001283 struct device_node *child;
Ira Snydere7a29152010-01-06 13:34:03 +00001284 int err;
Zhang Wei173acc72008-03-01 07:42:48 -07001285
Ira Snydera4f56d42010-01-06 13:34:01 +00001286 fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
Zhang Wei173acc72008-03-01 07:42:48 -07001287 if (!fdev) {
Ira Snydere7a29152010-01-06 13:34:03 +00001288 dev_err(&op->dev, "No enough memory for 'priv'\n");
1289 err = -ENOMEM;
1290 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001291 }
Ira Snydere7a29152010-01-06 13:34:03 +00001292
1293 fdev->dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001294 INIT_LIST_HEAD(&fdev->common.channels);
1295
Ira Snydere7a29152010-01-06 13:34:03 +00001296 /* ioremap the registers for use */
Grant Likely61c7a082010-04-13 16:12:29 -07001297 fdev->regs = of_iomap(op->dev.of_node, 0);
Ira Snydere7a29152010-01-06 13:34:03 +00001298 if (!fdev->regs) {
1299 dev_err(&op->dev, "unable to ioremap registers\n");
1300 err = -ENOMEM;
1301 goto out_free_fdev;
Zhang Wei173acc72008-03-01 07:42:48 -07001302 }
1303
Ira Snyderd3f620b2010-01-06 13:34:04 +00001304 /* map the channel IRQ if it exists, but don't hookup the handler yet */
Grant Likely61c7a082010-04-13 16:12:29 -07001305 fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001306
Zhang Wei173acc72008-03-01 07:42:48 -07001307 dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
1308 dma_cap_set(DMA_INTERRUPT, fdev->common.cap_mask);
Ira Snyderc14330412010-09-30 11:46:45 +00001309 dma_cap_set(DMA_SG, fdev->common.cap_mask);
Ira Snyderbbea0b62009-09-08 17:53:04 -07001310 dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
Zhang Wei173acc72008-03-01 07:42:48 -07001311 fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
1312 fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
Zhang Wei2187c262008-03-13 17:45:28 -07001313 fdev->common.device_prep_dma_interrupt = fsl_dma_prep_interrupt;
Zhang Wei173acc72008-03-01 07:42:48 -07001314 fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
Ira Snyderc14330412010-09-30 11:46:45 +00001315 fdev->common.device_prep_dma_sg = fsl_dma_prep_sg;
Linus Walleij07934482010-03-26 16:50:49 -07001316 fdev->common.device_tx_status = fsl_tx_status;
Zhang Wei173acc72008-03-01 07:42:48 -07001317 fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
Ira Snyderbbea0b62009-09-08 17:53:04 -07001318 fdev->common.device_prep_slave_sg = fsl_dma_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001319 fdev->common.device_control = fsl_dma_device_control;
Ira Snydere7a29152010-01-06 13:34:03 +00001320 fdev->common.dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001321
Li Yange2c8e4252010-11-11 20:16:29 +08001322 dma_set_mask(&(op->dev), DMA_BIT_MASK(36));
1323
Ira Snydere7a29152010-01-06 13:34:03 +00001324 dev_set_drvdata(&op->dev, fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001325
Ira Snydere7a29152010-01-06 13:34:03 +00001326 /*
1327 * We cannot use of_platform_bus_probe() because there is no
1328 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
Timur Tabi77cd62e2008-09-26 17:00:11 -07001329 * channel object.
1330 */
Grant Likely61c7a082010-04-13 16:12:29 -07001331 for_each_child_of_node(op->dev.of_node, child) {
Ira Snydere7a29152010-01-06 13:34:03 +00001332 if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001333 fsl_dma_chan_probe(fdev, child,
1334 FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
1335 "fsl,eloplus-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001336 }
1337
1338 if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001339 fsl_dma_chan_probe(fdev, child,
1340 FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
1341 "fsl,elo-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001342 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001343 }
Zhang Wei173acc72008-03-01 07:42:48 -07001344
Ira Snyderd3f620b2010-01-06 13:34:04 +00001345 /*
1346 * Hookup the IRQ handler(s)
1347 *
1348 * If we have a per-controller interrupt, we prefer that to the
1349 * per-channel interrupts to reduce the number of shared interrupt
1350 * handlers on the same IRQ line
1351 */
1352 err = fsldma_request_irqs(fdev);
1353 if (err) {
1354 dev_err(fdev->dev, "unable to request IRQs\n");
1355 goto out_free_fdev;
1356 }
1357
Zhang Wei173acc72008-03-01 07:42:48 -07001358 dma_async_device_register(&fdev->common);
1359 return 0;
1360
Ira Snydere7a29152010-01-06 13:34:03 +00001361out_free_fdev:
Ira Snyderd3f620b2010-01-06 13:34:04 +00001362 irq_dispose_mapping(fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001363 kfree(fdev);
Ira Snydere7a29152010-01-06 13:34:03 +00001364out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001365 return err;
1366}
1367
Grant Likely2dc11582010-08-06 09:25:50 -06001368static int fsldma_of_remove(struct platform_device *op)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001369{
Ira Snydera4f56d42010-01-06 13:34:01 +00001370 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001371 unsigned int i;
1372
Ira Snydere7a29152010-01-06 13:34:03 +00001373 fdev = dev_get_drvdata(&op->dev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001374 dma_async_device_unregister(&fdev->common);
1375
Ira Snyderd3f620b2010-01-06 13:34:04 +00001376 fsldma_free_irqs(fdev);
1377
Ira Snydere7a29152010-01-06 13:34:03 +00001378 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001379 if (fdev->chan[i])
1380 fsl_dma_chan_remove(fdev->chan[i]);
Ira Snydere7a29152010-01-06 13:34:03 +00001381 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001382
Ira Snydere7a29152010-01-06 13:34:03 +00001383 iounmap(fdev->regs);
1384 dev_set_drvdata(&op->dev, NULL);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001385 kfree(fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001386
1387 return 0;
1388}
1389
Márton Németh4b1cf1f2010-02-02 23:41:06 -07001390static const struct of_device_id fsldma_of_ids[] = {
Kumar Gala049c9d42008-03-31 11:13:21 -05001391 { .compatible = "fsl,eloplus-dma", },
1392 { .compatible = "fsl,elo-dma", },
Zhang Wei173acc72008-03-01 07:42:48 -07001393 {}
1394};
1395
Ira Snydera4f56d42010-01-06 13:34:01 +00001396static struct of_platform_driver fsldma_of_driver = {
Grant Likely40182942010-04-13 16:13:02 -07001397 .driver = {
1398 .name = "fsl-elo-dma",
1399 .owner = THIS_MODULE,
1400 .of_match_table = fsldma_of_ids,
1401 },
1402 .probe = fsldma_of_probe,
1403 .remove = fsldma_of_remove,
Zhang Wei173acc72008-03-01 07:42:48 -07001404};
1405
Ira Snydera4f56d42010-01-06 13:34:01 +00001406/*----------------------------------------------------------------------------*/
1407/* Module Init / Exit */
1408/*----------------------------------------------------------------------------*/
1409
1410static __init int fsldma_init(void)
Zhang Wei173acc72008-03-01 07:42:48 -07001411{
Timur Tabi77cd62e2008-09-26 17:00:11 -07001412 int ret;
1413
1414 pr_info("Freescale Elo / Elo Plus DMA driver\n");
1415
Ira Snydera4f56d42010-01-06 13:34:01 +00001416 ret = of_register_platform_driver(&fsldma_of_driver);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001417 if (ret)
1418 pr_err("fsldma: failed to register platform driver\n");
1419
1420 return ret;
Zhang Wei173acc72008-03-01 07:42:48 -07001421}
1422
Ira Snydera4f56d42010-01-06 13:34:01 +00001423static void __exit fsldma_exit(void)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001424{
Ira Snydera4f56d42010-01-06 13:34:01 +00001425 of_unregister_platform_driver(&fsldma_of_driver);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001426}
1427
Ira Snydera4f56d42010-01-06 13:34:01 +00001428subsys_initcall(fsldma_init);
1429module_exit(fsldma_exit);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001430
1431MODULE_DESCRIPTION("Freescale Elo / Elo Plus DMA driver");
1432MODULE_LICENSE("GPL");