blob: a647601c9e1c1ddc06dfb030b81cf74d61b97db6 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Zhang Xiantao1d737c82007-12-14 09:35:10 +08002#ifndef __KVM_X86_MMU_H
3#define __KVM_X86_MMU_H
4
Avi Kivityedf88412007-12-16 11:02:48 +02005#include <linux/kvm_host.h>
Avi Kivityfc78f512009-12-07 12:16:48 +02006#include "kvm_cache_regs.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +08007
Sheng Yang8c6d6ad2008-04-25 10:17:08 +08008#define PT64_PT_BITS 9
9#define PT64_ENT_PER_PAGE (1 << PT64_PT_BITS)
10#define PT32_PT_BITS 10
11#define PT32_ENT_PER_PAGE (1 << PT32_PT_BITS)
12
13#define PT_WRITABLE_SHIFT 1
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080014#define PT_USER_SHIFT 2
Sheng Yang8c6d6ad2008-04-25 10:17:08 +080015
16#define PT_PRESENT_MASK (1ULL << 0)
17#define PT_WRITABLE_MASK (1ULL << PT_WRITABLE_SHIFT)
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080018#define PT_USER_MASK (1ULL << PT_USER_SHIFT)
Sheng Yang8c6d6ad2008-04-25 10:17:08 +080019#define PT_PWT_MASK (1ULL << 3)
20#define PT_PCD_MASK (1ULL << 4)
Avi Kivity1b7fcd32008-05-15 13:51:35 +030021#define PT_ACCESSED_SHIFT 5
22#define PT_ACCESSED_MASK (1ULL << PT_ACCESSED_SHIFT)
Avi Kivity8ea667f2012-09-12 13:44:53 +030023#define PT_DIRTY_SHIFT 6
24#define PT_DIRTY_MASK (1ULL << PT_DIRTY_SHIFT)
Avi Kivity6fd01b72012-09-12 20:46:56 +030025#define PT_PAGE_SIZE_SHIFT 7
26#define PT_PAGE_SIZE_MASK (1ULL << PT_PAGE_SIZE_SHIFT)
Sheng Yang8c6d6ad2008-04-25 10:17:08 +080027#define PT_PAT_MASK (1ULL << 7)
28#define PT_GLOBAL_MASK (1ULL << 8)
29#define PT64_NX_SHIFT 63
30#define PT64_NX_MASK (1ULL << PT64_NX_SHIFT)
31
32#define PT_PAT_SHIFT 7
33#define PT_DIR_PAT_SHIFT 12
34#define PT_DIR_PAT_MASK (1ULL << PT_DIR_PAT_SHIFT)
35
36#define PT32_DIR_PSE36_SIZE 4
37#define PT32_DIR_PSE36_SHIFT 13
38#define PT32_DIR_PSE36_MASK \
39 (((1ULL << PT32_DIR_PSE36_SIZE) - 1) << PT32_DIR_PSE36_SHIFT)
40
Yu Zhang855feb62017-08-24 20:27:55 +080041#define PT64_ROOT_5LEVEL 5
Yu Zhang2a7266a2017-08-24 20:27:54 +080042#define PT64_ROOT_4LEVEL 4
Sheng Yang8c6d6ad2008-04-25 10:17:08 +080043#define PT32_ROOT_LEVEL 2
44#define PT32E_ROOT_LEVEL 3
45
Tiejun Chend1431482014-09-01 18:44:04 +080046static inline u64 rsvd_bits(int s, int e)
47{
Yu Zhangd1cd3ce2017-08-24 20:27:53 +080048 if (e < s)
49 return 0;
50
Tiejun Chend1431482014-09-01 18:44:04 +080051 return ((1ULL << (e - s + 1)) - 1) << s;
52}
53
Sean Christopherson4af77152019-08-01 13:35:22 -070054void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask, u64 mmio_value, u64 access_mask);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +080055
Xiao Guangrongc258b622015-08-05 12:04:24 +080056void
57reset_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, struct kvm_mmu *context);
58
Junaid Shahid1c53da32018-06-27 14:59:10 -070059void kvm_init_mmu(struct kvm_vcpu *vcpu, bool reset_roots);
Paolo Bonziniad896af2013-10-02 16:56:14 +020060void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu);
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020061void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly,
Junaid Shahid50c28f22018-06-27 14:59:11 -070062 bool accessed_dirty, gpa_t new_eptp);
Wanpeng Li9bc1f092017-06-08 20:13:40 -070063bool kvm_can_do_async_pf(struct kvm_vcpu *vcpu);
Wanpeng Li1261bfa2017-07-13 18:30:40 -070064int kvm_handle_page_fault(struct kvm_vcpu *vcpu, u64 error_code,
Paolo Bonzinid0006532017-08-11 18:36:43 +020065 u64 fault_address, char *insn, int insn_len);
Marcelo Tosatti94d8b052009-06-11 12:07:42 -030066
Ben Gardonbc8a3d82019-04-08 11:07:30 -070067static inline unsigned long kvm_mmu_available_pages(struct kvm *kvm)
Dave Hansene0df7b92010-08-19 18:11:05 -070068{
Marcelo Tosatti5d218812013-03-12 22:36:43 -030069 if (kvm->arch.n_max_mmu_pages > kvm->arch.n_used_mmu_pages)
70 return kvm->arch.n_max_mmu_pages -
71 kvm->arch.n_used_mmu_pages;
72
73 return 0;
Dave Hansene0df7b92010-08-19 18:11:05 -070074}
75
Zhang Xiantao1d737c82007-12-14 09:35:10 +080076static inline int kvm_mmu_reload(struct kvm_vcpu *vcpu)
77{
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +020078 if (likely(vcpu->arch.mmu->root_hpa != INVALID_PAGE))
Zhang Xiantao1d737c82007-12-14 09:35:10 +080079 return 0;
80
81 return kvm_mmu_load(vcpu);
82}
83
Junaid Shahidc9470a22018-06-27 14:59:13 -070084static inline unsigned long kvm_get_pcid(struct kvm_vcpu *vcpu, gpa_t cr3)
85{
86 BUILD_BUG_ON((X86_CR3_PCID_MASK & PAGE_MASK) != 0);
87
88 return kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE)
89 ? cr3 & X86_CR3_PCID_MASK
90 : 0;
91}
92
93static inline unsigned long kvm_get_active_pcid(struct kvm_vcpu *vcpu)
94{
95 return kvm_get_pcid(vcpu, kvm_read_cr3(vcpu));
96}
97
Junaid Shahid6e427822018-06-27 14:59:08 -070098static inline void kvm_mmu_load_cr3(struct kvm_vcpu *vcpu)
99{
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +0200100 if (VALID_PAGE(vcpu->arch.mmu->root_hpa))
101 vcpu->arch.mmu->set_cr3(vcpu, vcpu->arch.mmu->root_hpa |
102 kvm_get_active_pcid(vcpu));
Junaid Shahid6e427822018-06-27 14:59:08 -0700103}
104
Sean Christopherson7a026742020-02-06 14:14:34 -0800105int kvm_tdp_page_fault(struct kvm_vcpu *vcpu, gpa_t gpa, u32 error_code,
106 bool prefault);
107
108static inline int kvm_mmu_do_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
109 u32 err, bool prefault)
110{
111#ifdef CONFIG_RETPOLINE
112 if (likely(vcpu->arch.mmu->page_fault == kvm_tdp_page_fault))
113 return kvm_tdp_page_fault(vcpu, cr2_or_gpa, err, prefault);
114#endif
115 return vcpu->arch.mmu->page_fault(vcpu, cr2_or_gpa, err, prefault);
116}
117
Xiao Guangrong198c74f2014-04-17 17:06:16 +0800118/*
119 * Currently, we have two sorts of write-protection, a) the first one
120 * write-protects guest page to sync the guest modification, b) another one is
121 * used to sync dirty bitmap when we do KVM_GET_DIRTY_LOG. The differences
122 * between these two sorts are:
123 * 1) the first case clears SPTE_MMU_WRITEABLE bit.
124 * 2) the first case requires flushing tlb immediately avoiding corrupting
125 * shadow page table between all vcpus so it should be in the protection of
126 * mmu-lock. And the another case does not need to flush tlb until returning
127 * the dirty bitmap to userspace since it only write-protects the page
128 * logged in the bitmap, that means the page in the dirty bitmap is not
129 * missed, so it can flush tlb out of mmu-lock.
130 *
131 * So, there is the problem: the first case can meet the corrupted tlb caused
132 * by another case which write-protects pages but without flush tlb
133 * immediately. In order to making the first case be aware this problem we let
134 * it flush tlb if we try to write-protect a spte whose SPTE_MMU_WRITEABLE bit
135 * is set, it works since another case never touches SPTE_MMU_WRITEABLE bit.
136 *
137 * Anyway, whenever a spte is updated (only permission and status bits are
138 * changed) we need to check whether the spte with SPTE_MMU_WRITEABLE becomes
139 * readonly, if that happens, we need to flush tlb. Fortunately,
140 * mmu_spte_update() has already handled it perfectly.
141 *
142 * The rules to use SPTE_MMU_WRITEABLE and PT_WRITABLE_MASK:
143 * - if we want to see if it has writable tlb entry or if the spte can be
144 * writable on the mmu mapping, check SPTE_MMU_WRITEABLE, this is the most
145 * case, otherwise
146 * - if we fix page fault on the spte or do write-protection by dirty logging,
147 * check PT_WRITABLE_MASK.
148 *
149 * TODO: introduce APIs to split these two cases.
150 */
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800151static inline int is_writable_pte(unsigned long pte)
152{
153 return pte & PT_WRITABLE_MASK;
154}
155
156static inline bool is_write_protection(struct kvm_vcpu *vcpu)
157{
158 return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
159}
160
Avi Kivity97d64b72012-09-12 14:52:00 +0300161/*
Paolo Bonzinif13577e2016-03-08 10:08:16 +0100162 * Check if a given access (described through the I/D, W/R and U/S bits of a
163 * page fault error code pfec) causes a permission fault with the given PTE
164 * access rights (in ACC_* format).
165 *
166 * Return zero if the access does not fault; return the page fault error code
167 * if the access faults.
Avi Kivity97d64b72012-09-12 14:52:00 +0300168 */
Paolo Bonzinif13577e2016-03-08 10:08:16 +0100169static inline u8 permission_fault(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800170 unsigned pte_access, unsigned pte_pkey,
171 unsigned pfec)
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800172{
Feng Wu97ec8c02014-04-01 17:46:34 +0800173 int cpl = kvm_x86_ops->get_cpl(vcpu);
174 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
175
176 /*
177 * If CPL < 3, SMAP prevention are disabled if EFLAGS.AC = 1.
178 *
179 * If CPL = 3, SMAP applies to all supervisor-mode data accesses
180 * (these are implicit supervisor accesses) regardless of the value
181 * of EFLAGS.AC.
182 *
183 * This computes (cpl < 3) && (rflags & X86_EFLAGS_AC), leaving
184 * the result in X86_EFLAGS_AC. We then insert it in place of
185 * the PFERR_RSVD_MASK bit; this bit will always be zero in pfec,
186 * but it will be one in index if SMAP checks are being overridden.
187 * It is important to keep this branchless.
188 */
189 unsigned long smap = (cpl - 3) & (rflags & X86_EFLAGS_AC);
190 int index = (pfec >> 1) +
191 (smap >> (X86_EFLAGS_AC_BIT - PFERR_RSVD_BIT + 1));
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800192 bool fault = (mmu->permissions[index] >> pte_access) & 1;
Xiao Guangrong7a982052016-03-25 21:19:35 +0800193 u32 errcode = PFERR_PRESENT_MASK;
Feng Wu97ec8c02014-04-01 17:46:34 +0800194
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800195 WARN_ON(pfec & (PFERR_PK_MASK | PFERR_RSVD_MASK));
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800196 if (unlikely(mmu->pkru_mask)) {
197 u32 pkru_bits, offset;
198
199 /*
200 * PKRU defines 32 bits, there are 16 domains and 2
201 * attribute bits per domain in pkru. pte_pkey is the
202 * index of the protection domain, so pte_pkey * 2 is
203 * is the index of the first bit for the domain.
204 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +0200205 pkru_bits = (vcpu->arch.pkru >> (pte_pkey * 2)) & 3;
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800206
207 /* clear present bit, replace PFEC.RSVD with ACC_USER_MASK. */
Xiao Guangrong7a982052016-03-25 21:19:35 +0800208 offset = (pfec & ~1) +
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800209 ((pte_access & PT_USER_MASK) << (PFERR_RSVD_BIT - PT_USER_SHIFT));
210
211 pkru_bits &= mmu->pkru_mask >> offset;
Xiao Guangrong7a982052016-03-25 21:19:35 +0800212 errcode |= -pkru_bits & PFERR_PK_MASK;
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800213 fault |= (pkru_bits != 0);
214 }
215
Xiao Guangrong7a982052016-03-25 21:19:35 +0800216 return -(u32)fault & errcode;
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800217}
Avi Kivity97d64b72012-09-12 14:52:00 +0300218
Xiao Guangrongefdfe532015-05-13 14:42:27 +0800219void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end);
Xiao Guangrong547ffae2016-02-24 17:51:07 +0800220
221void kvm_mmu_gfn_disallow_lpage(struct kvm_memory_slot *slot, gfn_t gfn);
222void kvm_mmu_gfn_allow_lpage(struct kvm_memory_slot *slot, gfn_t gfn);
Xiao Guangrongaeecee22016-02-24 17:51:08 +0800223bool kvm_mmu_slot_gfn_write_protect(struct kvm *kvm,
224 struct kvm_memory_slot *slot, u64 gfn);
Bandan Dasbab41652017-05-05 15:25:13 -0400225int kvm_arch_write_log_dirty(struct kvm_vcpu *vcpu);
Junaid Shahid1aa9b952019-11-04 20:26:00 +0100226
227int kvm_mmu_post_init_vm(struct kvm *kvm);
228void kvm_mmu_pre_destroy_vm(struct kvm *kvm);
229
Zhang Xiantao1d737c82007-12-14 09:35:10 +0800230#endif