blob: c685ab04532f09537fc159ee3d2a44232bacca8f [file] [log] [blame]
Dan Williams6f231dd2011-07-02 22:56:22 -07001/*
2 * This file is provided under a dual BSD/GPLv2 license. When using or
3 * redistributing this file, you may do so under either license.
4 *
5 * GPL LICENSE SUMMARY
6 *
7 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * BSD LICENSE
25 *
26 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
27 * All rights reserved.
28 *
29 * Redistribution and use in source and binary forms, with or without
30 * modification, are permitted provided that the following conditions
31 * are met:
32 *
33 * * Redistributions of source code must retain the above copyright
34 * notice, this list of conditions and the following disclaimer.
35 * * Redistributions in binary form must reproduce the above copyright
36 * notice, this list of conditions and the following disclaimer in
37 * the documentation and/or other materials provided with the
38 * distribution.
39 * * Neither the name of Intel Corporation nor the names of its
40 * contributors may be used to endorse or promote products derived
41 * from this software without specific prior written permission.
42 *
43 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
44 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
45 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
46 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
47 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
48 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
49 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
50 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
51 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
52 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
53 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
54 */
55
56#include "isci.h"
Dan Williamsce2b3262011-05-08 15:49:15 -070057#include "host.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070058#include "phy.h"
Dan Williamsd35bc1b2011-05-10 02:28:45 -070059#include "scu_event_codes.h"
Dan Williamse2f8db502011-05-10 02:28:46 -070060#include "probe_roms.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070061
Dan Williamsd7a0ccd2012-02-10 01:18:44 -080062#undef C
63#define C(a) (#a)
64static const char *phy_state_name(enum sci_phy_states state)
65{
66 static const char * const strings[] = PHY_STATES;
67
68 return strings[state];
69}
70#undef C
71
Dan Williamsd35bc1b2011-05-10 02:28:45 -070072/* Maximum arbitration wait time in micro-seconds */
73#define SCIC_SDS_PHY_MAX_ARBITRATION_WAIT_TIME (700)
74
Dan Williams85280952011-06-28 15:05:53 -070075enum sas_linkrate sci_phy_linkrate(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -070076{
Dan Williams85280952011-06-28 15:05:53 -070077 return iphy->max_negotiated_speed;
Dan Williamsd35bc1b2011-05-10 02:28:45 -070078}
79
Dan Williamse4621162012-02-10 01:18:49 -080080static struct isci_host *phy_to_host(struct isci_phy *iphy)
Dan Williamsc132f692012-01-03 23:26:08 -080081{
82 struct isci_phy *table = iphy - iphy->phy_index;
83 struct isci_host *ihost = container_of(table, typeof(*ihost), phys[0]);
84
Dan Williamse4621162012-02-10 01:18:49 -080085 return ihost;
86}
87
88static struct device *sciphy_to_dev(struct isci_phy *iphy)
89{
90 return &phy_to_host(iphy)->pdev->dev;
Dan Williamsc132f692012-01-03 23:26:08 -080091}
92
Dan Williams89a73012011-06-30 19:14:33 -070093static enum sci_status
94sci_phy_transport_layer_initialization(struct isci_phy *iphy,
95 struct scu_transport_layer_registers __iomem *reg)
Dan Williamsd35bc1b2011-05-10 02:28:45 -070096{
97 u32 tl_control;
98
Dan Williams89a73012011-06-30 19:14:33 -070099 iphy->transport_layer_registers = reg;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700100
101 writel(SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX,
Dan Williams85280952011-06-28 15:05:53 -0700102 &iphy->transport_layer_registers->stp_rni);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700103
104 /*
105 * Hardware team recommends that we enable the STP prefetch for all
106 * transports
107 */
Dan Williams85280952011-06-28 15:05:53 -0700108 tl_control = readl(&iphy->transport_layer_registers->control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700109 tl_control |= SCU_TLCR_GEN_BIT(STP_WRITE_DATA_PREFETCH);
Dan Williams85280952011-06-28 15:05:53 -0700110 writel(tl_control, &iphy->transport_layer_registers->control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700111
112 return SCI_SUCCESS;
113}
114
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700115static enum sci_status
Dan Williams89a73012011-06-30 19:14:33 -0700116sci_phy_link_layer_initialization(struct isci_phy *iphy,
Dan Williams2e5da882012-01-04 01:32:34 -0800117 struct scu_link_layer_registers __iomem *llr)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700118{
Dan Williams89a73012011-06-30 19:14:33 -0700119 struct isci_host *ihost = iphy->owning_port->owning_controller;
Dan Williams2e5da882012-01-04 01:32:34 -0800120 struct sci_phy_user_params *phy_user;
121 struct sci_phy_oem_params *phy_oem;
Dan Williams85280952011-06-28 15:05:53 -0700122 int phy_idx = iphy->phy_index;
Dan Williams89a73012011-06-30 19:14:33 -0700123 struct sci_phy_cap phy_cap;
Dan Williams2e5da882012-01-04 01:32:34 -0800124 u32 phy_configuration;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700125 u32 parity_check = 0;
126 u32 parity_count = 0;
127 u32 llctl, link_rate;
128 u32 clksm_value = 0;
Marcin Tomczak985af6f2011-07-29 17:16:50 -0700129 u32 sp_timeouts = 0;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700130
Dan Williams2e5da882012-01-04 01:32:34 -0800131 phy_user = &ihost->user_parameters.phys[phy_idx];
132 phy_oem = &ihost->oem_parameters.phys[phy_idx];
133 iphy->link_layer_registers = llr;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700134
135 /* Set our IDENTIFY frame data */
136 #define SCI_END_DEVICE 0x01
137
138 writel(SCU_SAS_TIID_GEN_BIT(SMP_INITIATOR) |
139 SCU_SAS_TIID_GEN_BIT(SSP_INITIATOR) |
140 SCU_SAS_TIID_GEN_BIT(STP_INITIATOR) |
141 SCU_SAS_TIID_GEN_BIT(DA_SATA_HOST) |
142 SCU_SAS_TIID_GEN_VAL(DEVICE_TYPE, SCI_END_DEVICE),
Dan Williams2e5da882012-01-04 01:32:34 -0800143 &llr->transmit_identification);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700144
145 /* Write the device SAS Address */
Dan Williams2e5da882012-01-04 01:32:34 -0800146 writel(0xFEDCBA98, &llr->sas_device_name_high);
147 writel(phy_idx, &llr->sas_device_name_low);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700148
149 /* Write the source SAS Address */
Dan Williams2e5da882012-01-04 01:32:34 -0800150 writel(phy_oem->sas_address.high, &llr->source_sas_address_high);
151 writel(phy_oem->sas_address.low, &llr->source_sas_address_low);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700152
153 /* Clear and Set the PHY Identifier */
Dan Williams2e5da882012-01-04 01:32:34 -0800154 writel(0, &llr->identify_frame_phy_id);
155 writel(SCU_SAS_TIPID_GEN_VALUE(ID, phy_idx), &llr->identify_frame_phy_id);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700156
157 /* Change the initial state of the phy configuration register */
Dan Williams2e5da882012-01-04 01:32:34 -0800158 phy_configuration = readl(&llr->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700159
160 /* Hold OOB state machine in reset */
161 phy_configuration |= SCU_SAS_PCFG_GEN_BIT(OOB_RESET);
Dan Williams2e5da882012-01-04 01:32:34 -0800162 writel(phy_configuration, &llr->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700163
164 /* Configure the SNW capabilities */
165 phy_cap.all = 0;
166 phy_cap.start = 1;
167 phy_cap.gen3_no_ssc = 1;
168 phy_cap.gen2_no_ssc = 1;
169 phy_cap.gen1_no_ssc = 1;
Dave Jiang594e566a2012-01-04 01:32:44 -0800170 if (ihost->oem_parameters.controller.do_enable_ssc) {
171 struct scu_afe_registers __iomem *afe = &ihost->scu_registers->afe;
172 struct scu_afe_transceiver *xcvr = &afe->scu_afe_xcvr[phy_idx];
173 struct isci_pci_info *pci_info = to_pci_info(ihost->pdev);
174 bool en_sas = false;
175 bool en_sata = false;
176 u32 sas_type = 0;
177 u32 sata_spread = 0x2;
178 u32 sas_spread = 0x2;
179
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700180 phy_cap.gen3_ssc = 1;
181 phy_cap.gen2_ssc = 1;
182 phy_cap.gen1_ssc = 1;
Dave Jiang594e566a2012-01-04 01:32:44 -0800183
184 if (pci_info->orom->hdr.version < ISCI_ROM_VER_1_1)
185 en_sas = en_sata = true;
186 else {
187 sata_spread = ihost->oem_parameters.controller.ssc_sata_tx_spread_level;
188 sas_spread = ihost->oem_parameters.controller.ssc_sas_tx_spread_level;
189
190 if (sata_spread)
191 en_sata = true;
192
193 if (sas_spread) {
194 en_sas = true;
195 sas_type = ihost->oem_parameters.controller.ssc_sas_tx_type;
196 }
197
198 }
199
200 if (en_sas) {
201 u32 reg;
202
203 reg = readl(&xcvr->afe_xcvr_control0);
204 reg |= (0x00100000 | (sas_type << 19));
205 writel(reg, &xcvr->afe_xcvr_control0);
206
207 reg = readl(&xcvr->afe_tx_ssc_control);
208 reg |= sas_spread << 8;
209 writel(reg, &xcvr->afe_tx_ssc_control);
210 }
211
212 if (en_sata) {
213 u32 reg;
214
215 reg = readl(&xcvr->afe_tx_ssc_control);
216 reg |= sata_spread;
217 writel(reg, &xcvr->afe_tx_ssc_control);
218
219 reg = readl(&llr->stp_control);
220 reg |= 1 << 12;
221 writel(reg, &llr->stp_control);
222 }
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700223 }
224
Dan Williams2e5da882012-01-04 01:32:34 -0800225 /* The SAS specification indicates that the phy_capabilities that
226 * are transmitted shall have an even parity. Calculate the parity.
227 */
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700228 parity_check = phy_cap.all;
229 while (parity_check != 0) {
230 if (parity_check & 0x1)
231 parity_count++;
232 parity_check >>= 1;
233 }
234
Dan Williams2e5da882012-01-04 01:32:34 -0800235 /* If parity indicates there are an odd number of bits set, then
236 * set the parity bit to 1 in the phy capabilities.
237 */
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700238 if ((parity_count % 2) != 0)
239 phy_cap.parity = 1;
240
Dan Williams2e5da882012-01-04 01:32:34 -0800241 writel(phy_cap.all, &llr->phy_capabilities);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700242
243 /* Set the enable spinup period but disable the ability to send
244 * notify enable spinup
245 */
246 writel(SCU_ENSPINUP_GEN_VAL(COUNT,
247 phy_user->notify_enable_spin_up_insertion_frequency),
Dan Williams2e5da882012-01-04 01:32:34 -0800248 &llr->notify_enable_spinup_control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700249
250 /* Write the ALIGN Insertion Ferequency for connected phy and
251 * inpendent of connected state
252 */
253 clksm_value = SCU_ALIGN_INSERTION_FREQUENCY_GEN_VAL(CONNECTED,
254 phy_user->in_connection_align_insertion_frequency);
255
256 clksm_value |= SCU_ALIGN_INSERTION_FREQUENCY_GEN_VAL(GENERAL,
257 phy_user->align_insertion_frequency);
258
Dan Williams2e5da882012-01-04 01:32:34 -0800259 writel(clksm_value, &llr->clock_skew_management);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700260
Jeff Skirvinafd13a12012-01-04 01:32:39 -0800261 if (is_c0(ihost->pdev) || is_c1(ihost->pdev)) {
262 writel(0x04210400, &llr->afe_lookup_table_control);
263 writel(0x020A7C05, &llr->sas_primitive_timeout);
264 } else
265 writel(0x02108421, &llr->afe_lookup_table_control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700266
267 llctl = SCU_SAS_LLCTL_GEN_VAL(NO_OUTBOUND_TASK_TIMEOUT,
Dan Williams89a73012011-06-30 19:14:33 -0700268 (u8)ihost->user_parameters.no_outbound_task_timeout);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700269
James Bottomleya5ec7f862011-07-03 14:14:45 -0500270 switch (phy_user->max_speed_generation) {
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700271 case SCIC_SDS_PARM_GEN3_SPEED:
272 link_rate = SCU_SAS_LINK_LAYER_CONTROL_MAX_LINK_RATE_GEN3;
273 break;
274 case SCIC_SDS_PARM_GEN2_SPEED:
275 link_rate = SCU_SAS_LINK_LAYER_CONTROL_MAX_LINK_RATE_GEN2;
276 break;
277 default:
278 link_rate = SCU_SAS_LINK_LAYER_CONTROL_MAX_LINK_RATE_GEN1;
279 break;
280 }
281 llctl |= SCU_SAS_LLCTL_GEN_VAL(MAX_LINK_RATE, link_rate);
Dan Williams2e5da882012-01-04 01:32:34 -0800282 writel(llctl, &llr->link_layer_control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700283
Dan Williams2e5da882012-01-04 01:32:34 -0800284 sp_timeouts = readl(&llr->sas_phy_timeouts);
Marcin Tomczak985af6f2011-07-29 17:16:50 -0700285
286 /* Clear the default 0x36 (54us) RATE_CHANGE timeout value. */
287 sp_timeouts &= ~SCU_SAS_PHYTOV_GEN_VAL(RATE_CHANGE, 0xFF);
288
289 /* Set RATE_CHANGE timeout value to 0x3B (59us). This ensures SCU can
290 * lock with 3Gb drive when SCU max rate is set to 1.5Gb.
291 */
292 sp_timeouts |= SCU_SAS_PHYTOV_GEN_VAL(RATE_CHANGE, 0x3B);
293
Dan Williams2e5da882012-01-04 01:32:34 -0800294 writel(sp_timeouts, &llr->sas_phy_timeouts);
Marcin Tomczak985af6f2011-07-29 17:16:50 -0700295
Dan Williamsdc00c8b2011-07-01 11:41:21 -0700296 if (is_a2(ihost->pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -0800297 /* Program the max ARB time for the PHY to 700us so we
298 * inter-operate with the PMC expander which shuts down
299 * PHYs if the expander PHY generates too many breaks.
300 * This time value will guarantee that the initiator PHY
301 * will generate the break.
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700302 */
303 writel(SCIC_SDS_PHY_MAX_ARBITRATION_WAIT_TIME,
Dan Williams2e5da882012-01-04 01:32:34 -0800304 &llr->maximum_arbitration_wait_timer_timeout);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700305 }
306
Dan Williams2e5da882012-01-04 01:32:34 -0800307 /* Disable link layer hang detection, rely on the OS timeout for
308 * I/O timeouts.
309 */
310 writel(0, &llr->link_layer_hang_detection_timeout);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700311
312 /* We can exit the initial state to the stopped state */
Dan Williams85280952011-06-28 15:05:53 -0700313 sci_change_state(&iphy->sm, SCI_PHY_STOPPED);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700314
315 return SCI_SUCCESS;
316}
317
Edmund Nadolskia628d472011-05-19 11:59:36 +0000318static void phy_sata_timeout(unsigned long data)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700319{
Edmund Nadolskia628d472011-05-19 11:59:36 +0000320 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williams85280952011-06-28 15:05:53 -0700321 struct isci_phy *iphy = container_of(tmr, typeof(*iphy), sata_timer);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700322 struct isci_host *ihost = iphy->owning_port->owning_controller;
Edmund Nadolskia628d472011-05-19 11:59:36 +0000323 unsigned long flags;
324
325 spin_lock_irqsave(&ihost->scic_lock, flags);
326
327 if (tmr->cancel)
328 goto done;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700329
Dan Williams85280952011-06-28 15:05:53 -0700330 dev_dbg(sciphy_to_dev(iphy),
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700331 "%s: SCIC SDS Phy 0x%p did not receive signature fis before "
332 "timeout.\n",
333 __func__,
Dan Williams85280952011-06-28 15:05:53 -0700334 iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700335
Dan Williams85280952011-06-28 15:05:53 -0700336 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Edmund Nadolskia628d472011-05-19 11:59:36 +0000337done:
338 spin_unlock_irqrestore(&ihost->scic_lock, flags);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700339}
340
341/**
342 * This method returns the port currently containing this phy. If the phy is
343 * currently contained by the dummy port, then the phy is considered to not
344 * be part of a port.
345 * @sci_phy: This parameter specifies the phy for which to retrieve the
346 * containing port.
347 *
348 * This method returns a handle to a port that contains the supplied phy.
349 * NULL This value is returned if the phy is not part of a real
350 * port (i.e. it's contained in the dummy port). !NULL All other
351 * values indicate a handle/pointer to the port containing the phy.
352 */
Dan Williams34a99152011-07-01 02:25:15 -0700353struct isci_port *phy_get_non_dummy_port(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700354{
Dan Williams34a99152011-07-01 02:25:15 -0700355 struct isci_port *iport = iphy->owning_port;
356
357 if (iport->physical_port_index == SCIC_SDS_DUMMY_PORT)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700358 return NULL;
359
Dan Williams85280952011-06-28 15:05:53 -0700360 return iphy->owning_port;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700361}
362
363/**
364 * This method will assign a port to the phy object.
Dan Williams85280952011-06-28 15:05:53 -0700365 * @out]: iphy This parameter specifies the phy for which to assign a port
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700366 * object.
367 *
368 *
369 */
Dan Williams89a73012011-06-30 19:14:33 -0700370void sci_phy_set_port(
Dan Williams85280952011-06-28 15:05:53 -0700371 struct isci_phy *iphy,
Dan Williamsffe191c2011-06-29 13:09:25 -0700372 struct isci_port *iport)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700373{
Dan Williamsffe191c2011-06-29 13:09:25 -0700374 iphy->owning_port = iport;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700375
Dan Williams85280952011-06-28 15:05:53 -0700376 if (iphy->bcn_received_while_port_unassigned) {
377 iphy->bcn_received_while_port_unassigned = false;
Dan Williams89a73012011-06-30 19:14:33 -0700378 sci_port_broadcast_change_received(iphy->owning_port, iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700379 }
380}
381
Dan Williams89a73012011-06-30 19:14:33 -0700382enum sci_status sci_phy_initialize(struct isci_phy *iphy,
383 struct scu_transport_layer_registers __iomem *tl,
384 struct scu_link_layer_registers __iomem *ll)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700385{
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700386 /* Perfrom the initialization of the TL hardware */
Dan Williams89a73012011-06-30 19:14:33 -0700387 sci_phy_transport_layer_initialization(iphy, tl);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700388
389 /* Perofrm the initialization of the PE hardware */
Dan Williams89a73012011-06-30 19:14:33 -0700390 sci_phy_link_layer_initialization(iphy, ll);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700391
Dan Williams89a73012011-06-30 19:14:33 -0700392 /* There is nothing that needs to be done in this state just
393 * transition to the stopped state
394 */
Dan Williams85280952011-06-28 15:05:53 -0700395 sci_change_state(&iphy->sm, SCI_PHY_STOPPED);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700396
397 return SCI_SUCCESS;
398}
399
400/**
401 * This method assigns the direct attached device ID for this phy.
402 *
Dan Williams85280952011-06-28 15:05:53 -0700403 * @iphy The phy for which the direct attached device id is to
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700404 * be assigned.
405 * @device_id The direct attached device ID to assign to the phy.
406 * This will either be the RNi for the device or an invalid RNi if there
407 * is no current device assigned to the phy.
408 */
Dan Williams89a73012011-06-30 19:14:33 -0700409void sci_phy_setup_transport(struct isci_phy *iphy, u32 device_id)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700410{
411 u32 tl_control;
412
Dan Williams85280952011-06-28 15:05:53 -0700413 writel(device_id, &iphy->transport_layer_registers->stp_rni);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700414
415 /*
416 * The read should guarantee that the first write gets posted
417 * before the next write
418 */
Dan Williams85280952011-06-28 15:05:53 -0700419 tl_control = readl(&iphy->transport_layer_registers->control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700420 tl_control |= SCU_TLCR_GEN_BIT(CLEAR_TCI_NCQ_MAPPING_TABLE);
Dan Williams85280952011-06-28 15:05:53 -0700421 writel(tl_control, &iphy->transport_layer_registers->control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700422}
423
Dan Williams89a73012011-06-30 19:14:33 -0700424static void sci_phy_suspend(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700425{
426 u32 scu_sas_pcfg_value;
427
428 scu_sas_pcfg_value =
Dan Williams85280952011-06-28 15:05:53 -0700429 readl(&iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700430 scu_sas_pcfg_value |= SCU_SAS_PCFG_GEN_BIT(SUSPEND_PROTOCOL_ENGINE);
431 writel(scu_sas_pcfg_value,
Dan Williams85280952011-06-28 15:05:53 -0700432 &iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700433
Dan Williams89a73012011-06-30 19:14:33 -0700434 sci_phy_setup_transport(iphy, SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700435}
436
Dan Williams89a73012011-06-30 19:14:33 -0700437void sci_phy_resume(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700438{
439 u32 scu_sas_pcfg_value;
440
441 scu_sas_pcfg_value =
Dan Williams85280952011-06-28 15:05:53 -0700442 readl(&iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700443 scu_sas_pcfg_value &= ~SCU_SAS_PCFG_GEN_BIT(SUSPEND_PROTOCOL_ENGINE);
444 writel(scu_sas_pcfg_value,
Dan Williams85280952011-06-28 15:05:53 -0700445 &iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700446}
447
Dan Williams89a73012011-06-30 19:14:33 -0700448void sci_phy_get_sas_address(struct isci_phy *iphy, struct sci_sas_address *sas)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700449{
Dan Williams89a73012011-06-30 19:14:33 -0700450 sas->high = readl(&iphy->link_layer_registers->source_sas_address_high);
451 sas->low = readl(&iphy->link_layer_registers->source_sas_address_low);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700452}
453
Dan Williams89a73012011-06-30 19:14:33 -0700454void sci_phy_get_attached_sas_address(struct isci_phy *iphy, struct sci_sas_address *sas)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700455{
456 struct sas_identify_frame *iaf;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700457
458 iaf = &iphy->frame_rcvd.iaf;
Dan Williams89a73012011-06-30 19:14:33 -0700459 memcpy(sas, iaf->sas_addr, SAS_ADDR_SIZE);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700460}
461
Dan Williams89a73012011-06-30 19:14:33 -0700462void sci_phy_get_protocols(struct isci_phy *iphy, struct sci_phy_proto *proto)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700463{
Dan Williams89a73012011-06-30 19:14:33 -0700464 proto->all = readl(&iphy->link_layer_registers->transmit_identification);
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700465}
466
Dan Williams89a73012011-06-30 19:14:33 -0700467enum sci_status sci_phy_start(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700468{
Dan Williams89a73012011-06-30 19:14:33 -0700469 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williams966699b2011-05-12 03:44:24 -0700470
Edmund Nadolskie3013702011-06-02 00:10:43 +0000471 if (state != SCI_PHY_STOPPED) {
Dan Williamsd7a0ccd2012-02-10 01:18:44 -0800472 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
473 __func__, phy_state_name(state));
Dan Williams966699b2011-05-12 03:44:24 -0700474 return SCI_FAILURE_INVALID_STATE;
475 }
476
Dan Williams85280952011-06-28 15:05:53 -0700477 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams966699b2011-05-12 03:44:24 -0700478 return SCI_SUCCESS;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700479}
480
Dan Williams89a73012011-06-30 19:14:33 -0700481enum sci_status sci_phy_stop(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700482{
Dan Williams89a73012011-06-30 19:14:33 -0700483 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williams93153232011-05-12 04:01:03 -0700484
485 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000486 case SCI_PHY_SUB_INITIAL:
487 case SCI_PHY_SUB_AWAIT_OSSP_EN:
488 case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN:
489 case SCI_PHY_SUB_AWAIT_SAS_POWER:
490 case SCI_PHY_SUB_AWAIT_SATA_POWER:
491 case SCI_PHY_SUB_AWAIT_SATA_PHY_EN:
492 case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN:
493 case SCI_PHY_SUB_AWAIT_SIG_FIS_UF:
494 case SCI_PHY_SUB_FINAL:
495 case SCI_PHY_READY:
Dan Williams93153232011-05-12 04:01:03 -0700496 break;
497 default:
Dan Williamsd7a0ccd2012-02-10 01:18:44 -0800498 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
499 __func__, phy_state_name(state));
Dan Williams93153232011-05-12 04:01:03 -0700500 return SCI_FAILURE_INVALID_STATE;
501 }
502
Dan Williams85280952011-06-28 15:05:53 -0700503 sci_change_state(&iphy->sm, SCI_PHY_STOPPED);
Dan Williams93153232011-05-12 04:01:03 -0700504 return SCI_SUCCESS;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700505}
506
Dan Williams89a73012011-06-30 19:14:33 -0700507enum sci_status sci_phy_reset(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700508{
Dan Williams89a73012011-06-30 19:14:33 -0700509 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williams0cf36fa2011-05-12 04:02:07 -0700510
Edmund Nadolskie3013702011-06-02 00:10:43 +0000511 if (state != SCI_PHY_READY) {
Dan Williamsd7a0ccd2012-02-10 01:18:44 -0800512 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
513 __func__, phy_state_name(state));
Dan Williams0cf36fa2011-05-12 04:02:07 -0700514 return SCI_FAILURE_INVALID_STATE;
515 }
516
Dan Williams85280952011-06-28 15:05:53 -0700517 sci_change_state(&iphy->sm, SCI_PHY_RESETTING);
Dan Williams0cf36fa2011-05-12 04:02:07 -0700518 return SCI_SUCCESS;
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700519}
520
Dan Williams89a73012011-06-30 19:14:33 -0700521enum sci_status sci_phy_consume_power_handler(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700522{
Dan Williams89a73012011-06-30 19:14:33 -0700523 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williams5b1d4af2011-05-12 04:51:41 -0700524
525 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000526 case SCI_PHY_SUB_AWAIT_SAS_POWER: {
Dan Williams5b1d4af2011-05-12 04:51:41 -0700527 u32 enable_spinup;
528
Dan Williams85280952011-06-28 15:05:53 -0700529 enable_spinup = readl(&iphy->link_layer_registers->notify_enable_spinup_control);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700530 enable_spinup |= SCU_ENSPINUP_GEN_BIT(ENABLE);
Dan Williams85280952011-06-28 15:05:53 -0700531 writel(enable_spinup, &iphy->link_layer_registers->notify_enable_spinup_control);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700532
533 /* Change state to the final state this substate machine has run to completion */
Dan Williams85280952011-06-28 15:05:53 -0700534 sci_change_state(&iphy->sm, SCI_PHY_SUB_FINAL);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700535
536 return SCI_SUCCESS;
537 }
Edmund Nadolskie3013702011-06-02 00:10:43 +0000538 case SCI_PHY_SUB_AWAIT_SATA_POWER: {
Dan Williams5b1d4af2011-05-12 04:51:41 -0700539 u32 scu_sas_pcfg_value;
540
541 /* Release the spinup hold state and reset the OOB state machine */
542 scu_sas_pcfg_value =
Dan Williams85280952011-06-28 15:05:53 -0700543 readl(&iphy->link_layer_registers->phy_configuration);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700544 scu_sas_pcfg_value &=
545 ~(SCU_SAS_PCFG_GEN_BIT(SATA_SPINUP_HOLD) | SCU_SAS_PCFG_GEN_BIT(OOB_ENABLE));
546 scu_sas_pcfg_value |= SCU_SAS_PCFG_GEN_BIT(OOB_RESET);
547 writel(scu_sas_pcfg_value,
Dan Williams85280952011-06-28 15:05:53 -0700548 &iphy->link_layer_registers->phy_configuration);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700549
550 /* Now restart the OOB operation */
551 scu_sas_pcfg_value &= ~SCU_SAS_PCFG_GEN_BIT(OOB_RESET);
552 scu_sas_pcfg_value |= SCU_SAS_PCFG_GEN_BIT(OOB_ENABLE);
553 writel(scu_sas_pcfg_value,
Dan Williams85280952011-06-28 15:05:53 -0700554 &iphy->link_layer_registers->phy_configuration);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700555
556 /* Change state to the final state this substate machine has run to completion */
Dan Williams85280952011-06-28 15:05:53 -0700557 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_SATA_PHY_EN);
Dan Williams5b1d4af2011-05-12 04:51:41 -0700558
559 return SCI_SUCCESS;
560 }
561 default:
Dan Williamsd7a0ccd2012-02-10 01:18:44 -0800562 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
563 __func__, phy_state_name(state));
Dan Williams5b1d4af2011-05-12 04:51:41 -0700564 return SCI_FAILURE_INVALID_STATE;
565 }
Dan Williams23506a62011-05-12 04:27:29 -0700566}
567
Dan Williams89a73012011-06-30 19:14:33 -0700568static void sci_phy_start_sas_link_training(struct isci_phy *iphy)
Dan Williams23506a62011-05-12 04:27:29 -0700569{
Dan Williams89a73012011-06-30 19:14:33 -0700570 /* continue the link training for the phy as if it were a SAS PHY
571 * instead of a SATA PHY. This is done because the completion queue had a SAS
572 * PHY DETECTED event when the state machine was expecting a SATA PHY event.
573 */
Dan Williams23506a62011-05-12 04:27:29 -0700574 u32 phy_control;
575
Dan Williams89a73012011-06-30 19:14:33 -0700576 phy_control = readl(&iphy->link_layer_registers->phy_configuration);
Dan Williams23506a62011-05-12 04:27:29 -0700577 phy_control |= SCU_SAS_PCFG_GEN_BIT(SATA_SPINUP_HOLD);
578 writel(phy_control,
Dan Williams89a73012011-06-30 19:14:33 -0700579 &iphy->link_layer_registers->phy_configuration);
Dan Williams23506a62011-05-12 04:27:29 -0700580
Dan Williams85280952011-06-28 15:05:53 -0700581 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_SAS_SPEED_EN);
Dan Williams23506a62011-05-12 04:27:29 -0700582
Dan Williamsc79dd802012-02-01 00:44:14 -0800583 iphy->protocol = SAS_PROTOCOL_SSP;
Dan Williams23506a62011-05-12 04:27:29 -0700584}
585
Dan Williams89a73012011-06-30 19:14:33 -0700586static void sci_phy_start_sata_link_training(struct isci_phy *iphy)
Dan Williams23506a62011-05-12 04:27:29 -0700587{
Dan Williams89a73012011-06-30 19:14:33 -0700588 /* This method continues the link training for the phy as if it were a SATA PHY
589 * instead of a SAS PHY. This is done because the completion queue had a SATA
590 * SPINUP HOLD event when the state machine was expecting a SAS PHY event. none
591 */
Dan Williams85280952011-06-28 15:05:53 -0700592 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_SATA_POWER);
Dan Williams23506a62011-05-12 04:27:29 -0700593
Dan Williamsc79dd802012-02-01 00:44:14 -0800594 iphy->protocol = SAS_PROTOCOL_SATA;
Dan Williams23506a62011-05-12 04:27:29 -0700595}
596
597/**
Dan Williams89a73012011-06-30 19:14:33 -0700598 * sci_phy_complete_link_training - perform processing common to
Dan Williams23506a62011-05-12 04:27:29 -0700599 * all protocols upon completion of link training.
600 * @sci_phy: This parameter specifies the phy object for which link training
601 * has completed.
602 * @max_link_rate: This parameter specifies the maximum link rate to be
603 * associated with this phy.
604 * @next_state: This parameter specifies the next state for the phy's starting
605 * sub-state machine.
606 *
607 */
Dan Williams89a73012011-06-30 19:14:33 -0700608static void sci_phy_complete_link_training(struct isci_phy *iphy,
609 enum sas_linkrate max_link_rate,
610 u32 next_state)
Dan Williams23506a62011-05-12 04:27:29 -0700611{
Dan Williams85280952011-06-28 15:05:53 -0700612 iphy->max_negotiated_speed = max_link_rate;
Dan Williams23506a62011-05-12 04:27:29 -0700613
Dan Williams85280952011-06-28 15:05:53 -0700614 sci_change_state(&iphy->sm, next_state);
Dan Williams23506a62011-05-12 04:27:29 -0700615}
616
Dan Williamse4621162012-02-10 01:18:49 -0800617static const char *phy_event_name(u32 event_code)
618{
619 switch (scu_get_event_code(event_code)) {
620 case SCU_EVENT_PORT_SELECTOR_DETECTED:
621 return "port selector";
622 case SCU_EVENT_SENT_PORT_SELECTION:
623 return "port selection";
624 case SCU_EVENT_HARD_RESET_TRANSMITTED:
625 return "tx hard reset";
626 case SCU_EVENT_HARD_RESET_RECEIVED:
627 return "rx hard reset";
628 case SCU_EVENT_RECEIVED_IDENTIFY_TIMEOUT:
629 return "identify timeout";
630 case SCU_EVENT_LINK_FAILURE:
631 return "link fail";
632 case SCU_EVENT_SATA_SPINUP_HOLD:
633 return "sata spinup hold";
634 case SCU_EVENT_SAS_15_SSC:
635 case SCU_EVENT_SAS_15:
636 return "sas 1.5";
637 case SCU_EVENT_SAS_30_SSC:
638 case SCU_EVENT_SAS_30:
639 return "sas 3.0";
640 case SCU_EVENT_SAS_60_SSC:
641 case SCU_EVENT_SAS_60:
642 return "sas 6.0";
643 case SCU_EVENT_SATA_15_SSC:
644 case SCU_EVENT_SATA_15:
645 return "sata 1.5";
646 case SCU_EVENT_SATA_30_SSC:
647 case SCU_EVENT_SATA_30:
648 return "sata 3.0";
649 case SCU_EVENT_SATA_60_SSC:
650 case SCU_EVENT_SATA_60:
651 return "sata 6.0";
652 case SCU_EVENT_SAS_PHY_DETECTED:
653 return "sas detect";
654 case SCU_EVENT_SATA_PHY_DETECTED:
655 return "sata detect";
656 default:
657 return "unknown";
658 }
659}
660
661#define phy_event_dbg(iphy, state, code) \
662 dev_dbg(sciphy_to_dev(iphy), "phy-%d:%d: %s event: %s (%x)\n", \
663 phy_to_host(iphy)->id, iphy->phy_index, \
664 phy_state_name(state), phy_event_name(code), code)
665
666#define phy_event_warn(iphy, state, code) \
667 dev_warn(sciphy_to_dev(iphy), "phy-%d:%d: %s event: %s (%x)\n", \
668 phy_to_host(iphy)->id, iphy->phy_index, \
669 phy_state_name(state), phy_event_name(code), code)
670
Dan Williams89a73012011-06-30 19:14:33 -0700671enum sci_status sci_phy_event_handler(struct isci_phy *iphy, u32 event_code)
Dan Williams23506a62011-05-12 04:27:29 -0700672{
Dan Williams89a73012011-06-30 19:14:33 -0700673 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williams23506a62011-05-12 04:27:29 -0700674
675 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000676 case SCI_PHY_SUB_AWAIT_OSSP_EN:
Dan Williams23506a62011-05-12 04:27:29 -0700677 switch (scu_get_event_code(event_code)) {
678 case SCU_EVENT_SAS_PHY_DETECTED:
Dan Williams89a73012011-06-30 19:14:33 -0700679 sci_phy_start_sas_link_training(iphy);
Dan Williams85280952011-06-28 15:05:53 -0700680 iphy->is_in_link_training = true;
Dan Williams23506a62011-05-12 04:27:29 -0700681 break;
682 case SCU_EVENT_SATA_SPINUP_HOLD:
Dan Williams89a73012011-06-30 19:14:33 -0700683 sci_phy_start_sata_link_training(iphy);
Dan Williams85280952011-06-28 15:05:53 -0700684 iphy->is_in_link_training = true;
Dan Williams23506a62011-05-12 04:27:29 -0700685 break;
686 default:
Dan Williamse4621162012-02-10 01:18:49 -0800687 phy_event_dbg(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700688 return SCI_FAILURE;
689 }
690 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000691 case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN:
Dan Williams23506a62011-05-12 04:27:29 -0700692 switch (scu_get_event_code(event_code)) {
693 case SCU_EVENT_SAS_PHY_DETECTED:
694 /*
695 * Why is this being reported again by the controller?
696 * We would re-enter this state so just stay here */
697 break;
698 case SCU_EVENT_SAS_15:
699 case SCU_EVENT_SAS_15_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700700 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_1_5_GBPS,
701 SCI_PHY_SUB_AWAIT_IAF_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700702 break;
703 case SCU_EVENT_SAS_30:
704 case SCU_EVENT_SAS_30_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700705 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_3_0_GBPS,
706 SCI_PHY_SUB_AWAIT_IAF_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700707 break;
708 case SCU_EVENT_SAS_60:
709 case SCU_EVENT_SAS_60_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700710 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_6_0_GBPS,
711 SCI_PHY_SUB_AWAIT_IAF_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700712 break;
713 case SCU_EVENT_SATA_SPINUP_HOLD:
714 /*
715 * We were doing SAS PHY link training and received a SATA PHY event
716 * continue OOB/SN as if this were a SATA PHY */
Dan Williams89a73012011-06-30 19:14:33 -0700717 sci_phy_start_sata_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700718 break;
719 case SCU_EVENT_LINK_FAILURE:
720 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700721 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700722 break;
723 default:
Dan Williamse4621162012-02-10 01:18:49 -0800724 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700725 return SCI_FAILURE;
726 break;
727 }
728 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000729 case SCI_PHY_SUB_AWAIT_IAF_UF:
Dan Williams23506a62011-05-12 04:27:29 -0700730 switch (scu_get_event_code(event_code)) {
731 case SCU_EVENT_SAS_PHY_DETECTED:
732 /* Backup the state machine */
Dan Williams89a73012011-06-30 19:14:33 -0700733 sci_phy_start_sas_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700734 break;
735 case SCU_EVENT_SATA_SPINUP_HOLD:
736 /* We were doing SAS PHY link training and received a
737 * SATA PHY event continue OOB/SN as if this were a
738 * SATA PHY
739 */
Dan Williams89a73012011-06-30 19:14:33 -0700740 sci_phy_start_sata_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700741 break;
742 case SCU_EVENT_RECEIVED_IDENTIFY_TIMEOUT:
743 case SCU_EVENT_LINK_FAILURE:
744 case SCU_EVENT_HARD_RESET_RECEIVED:
745 /* Start the oob/sn state machine over again */
Dan Williams85280952011-06-28 15:05:53 -0700746 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700747 break;
748 default:
Dan Williamse4621162012-02-10 01:18:49 -0800749 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700750 return SCI_FAILURE;
751 }
752 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000753 case SCI_PHY_SUB_AWAIT_SAS_POWER:
Dan Williams23506a62011-05-12 04:27:29 -0700754 switch (scu_get_event_code(event_code)) {
755 case SCU_EVENT_LINK_FAILURE:
756 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700757 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700758 break;
759 default:
Dan Williamse4621162012-02-10 01:18:49 -0800760 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700761 return SCI_FAILURE;
762 }
763 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000764 case SCI_PHY_SUB_AWAIT_SATA_POWER:
Dan Williams23506a62011-05-12 04:27:29 -0700765 switch (scu_get_event_code(event_code)) {
766 case SCU_EVENT_LINK_FAILURE:
767 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700768 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700769 break;
770 case SCU_EVENT_SATA_SPINUP_HOLD:
771 /* These events are received every 10ms and are
772 * expected while in this state
773 */
774 break;
775
776 case SCU_EVENT_SAS_PHY_DETECTED:
777 /* There has been a change in the phy type before OOB/SN for the
778 * SATA finished start down the SAS link traning path.
779 */
Dan Williams89a73012011-06-30 19:14:33 -0700780 sci_phy_start_sas_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700781 break;
782
783 default:
Dan Williamse4621162012-02-10 01:18:49 -0800784 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700785 return SCI_FAILURE;
786 }
787 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000788 case SCI_PHY_SUB_AWAIT_SATA_PHY_EN:
Dan Williams23506a62011-05-12 04:27:29 -0700789 switch (scu_get_event_code(event_code)) {
790 case SCU_EVENT_LINK_FAILURE:
791 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700792 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700793 break;
794 case SCU_EVENT_SATA_SPINUP_HOLD:
795 /* These events might be received since we dont know how many may be in
796 * the completion queue while waiting for power
797 */
798 break;
799 case SCU_EVENT_SATA_PHY_DETECTED:
Dan Williamsc79dd802012-02-01 00:44:14 -0800800 iphy->protocol = SAS_PROTOCOL_SATA;
Dan Williams23506a62011-05-12 04:27:29 -0700801
802 /* We have received the SATA PHY notification change state */
Dan Williams85280952011-06-28 15:05:53 -0700803 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_SATA_SPEED_EN);
Dan Williams23506a62011-05-12 04:27:29 -0700804 break;
805 case SCU_EVENT_SAS_PHY_DETECTED:
806 /* There has been a change in the phy type before OOB/SN for the
807 * SATA finished start down the SAS link traning path.
808 */
Dan Williams89a73012011-06-30 19:14:33 -0700809 sci_phy_start_sas_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700810 break;
811 default:
Dan Williamse4621162012-02-10 01:18:49 -0800812 phy_event_warn(iphy, state, event_code);
Justin P. Mattock69932482011-07-26 23:06:29 -0700813 return SCI_FAILURE;
Dan Williams23506a62011-05-12 04:27:29 -0700814 }
815 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000816 case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN:
Dan Williams23506a62011-05-12 04:27:29 -0700817 switch (scu_get_event_code(event_code)) {
818 case SCU_EVENT_SATA_PHY_DETECTED:
819 /*
820 * The hardware reports multiple SATA PHY detected events
821 * ignore the extras */
822 break;
823 case SCU_EVENT_SATA_15:
824 case SCU_EVENT_SATA_15_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700825 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_1_5_GBPS,
826 SCI_PHY_SUB_AWAIT_SIG_FIS_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700827 break;
828 case SCU_EVENT_SATA_30:
829 case SCU_EVENT_SATA_30_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700830 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_3_0_GBPS,
831 SCI_PHY_SUB_AWAIT_SIG_FIS_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700832 break;
833 case SCU_EVENT_SATA_60:
834 case SCU_EVENT_SATA_60_SSC:
Dan Williams89a73012011-06-30 19:14:33 -0700835 sci_phy_complete_link_training(iphy, SAS_LINK_RATE_6_0_GBPS,
836 SCI_PHY_SUB_AWAIT_SIG_FIS_UF);
Dan Williams23506a62011-05-12 04:27:29 -0700837 break;
838 case SCU_EVENT_LINK_FAILURE:
839 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700840 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700841 break;
842 case SCU_EVENT_SAS_PHY_DETECTED:
843 /*
844 * There has been a change in the phy type before OOB/SN for the
845 * SATA finished start down the SAS link traning path. */
Dan Williams89a73012011-06-30 19:14:33 -0700846 sci_phy_start_sas_link_training(iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700847 break;
848 default:
Dan Williamse4621162012-02-10 01:18:49 -0800849 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700850 return SCI_FAILURE;
851 }
852
853 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000854 case SCI_PHY_SUB_AWAIT_SIG_FIS_UF:
Dan Williams23506a62011-05-12 04:27:29 -0700855 switch (scu_get_event_code(event_code)) {
856 case SCU_EVENT_SATA_PHY_DETECTED:
857 /* Backup the state machine */
Dan Williams85280952011-06-28 15:05:53 -0700858 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_SATA_SPEED_EN);
Dan Williams23506a62011-05-12 04:27:29 -0700859 break;
860
861 case SCU_EVENT_LINK_FAILURE:
862 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700863 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700864 break;
865
866 default:
Dan Williamse4621162012-02-10 01:18:49 -0800867 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700868 return SCI_FAILURE;
869 }
870 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000871 case SCI_PHY_READY:
Dan Williams23506a62011-05-12 04:27:29 -0700872 switch (scu_get_event_code(event_code)) {
873 case SCU_EVENT_LINK_FAILURE:
874 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700875 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700876 break;
877 case SCU_EVENT_BROADCAST_CHANGE:
878 /* Broadcast change received. Notify the port. */
Dan Williams85280952011-06-28 15:05:53 -0700879 if (phy_get_non_dummy_port(iphy) != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700880 sci_port_broadcast_change_received(iphy->owning_port, iphy);
Dan Williams23506a62011-05-12 04:27:29 -0700881 else
Dan Williams85280952011-06-28 15:05:53 -0700882 iphy->bcn_received_while_port_unassigned = true;
Dan Williams23506a62011-05-12 04:27:29 -0700883 break;
884 default:
Dan Williamse4621162012-02-10 01:18:49 -0800885 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700886 return SCI_FAILURE_INVALID_STATE;
887 }
888 return SCI_SUCCESS;
Edmund Nadolskie3013702011-06-02 00:10:43 +0000889 case SCI_PHY_RESETTING:
Dan Williams23506a62011-05-12 04:27:29 -0700890 switch (scu_get_event_code(event_code)) {
891 case SCU_EVENT_HARD_RESET_TRANSMITTED:
892 /* Link failure change state back to the starting state */
Dan Williams85280952011-06-28 15:05:53 -0700893 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williams23506a62011-05-12 04:27:29 -0700894 break;
895 default:
Dan Williamse4621162012-02-10 01:18:49 -0800896 phy_event_warn(iphy, state, event_code);
Dan Williams23506a62011-05-12 04:27:29 -0700897 return SCI_FAILURE_INVALID_STATE;
898 break;
899 }
900 return SCI_SUCCESS;
901 default:
Dan Williamsd7a0ccd2012-02-10 01:18:44 -0800902 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
903 __func__, phy_state_name(state));
Dan Williams23506a62011-05-12 04:27:29 -0700904 return SCI_FAILURE_INVALID_STATE;
905 }
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700906}
907
Dan Williams89a73012011-06-30 19:14:33 -0700908enum sci_status sci_phy_frame_handler(struct isci_phy *iphy, u32 frame_index)
Dan Williamsd35bc1b2011-05-10 02:28:45 -0700909{
Dan Williams89a73012011-06-30 19:14:33 -0700910 enum sci_phy_states state = iphy->sm.current_state_id;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700911 struct isci_host *ihost = iphy->owning_port->owning_controller;
Dan Williamsc4441ab2011-05-12 04:17:51 -0700912 enum sci_status result;
Dan Williams4cffe132011-06-23 23:44:52 -0700913 unsigned long flags;
Dan Williamsc4441ab2011-05-12 04:17:51 -0700914
915 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000916 case SCI_PHY_SUB_AWAIT_IAF_UF: {
Dan Williamsc4441ab2011-05-12 04:17:51 -0700917 u32 *frame_words;
918 struct sas_identify_frame iaf;
Dan Williamsc4441ab2011-05-12 04:17:51 -0700919
Dan Williams89a73012011-06-30 19:14:33 -0700920 result = sci_unsolicited_frame_control_get_header(&ihost->uf_control,
921 frame_index,
922 (void **)&frame_words);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700923
924 if (result != SCI_SUCCESS)
925 return result;
926
927 sci_swab32_cpy(&iaf, frame_words, sizeof(iaf) / sizeof(u32));
928 if (iaf.frame_type == 0) {
929 u32 state;
930
Dan Williams4cffe132011-06-23 23:44:52 -0700931 spin_lock_irqsave(&iphy->sas_phy.frame_rcvd_lock, flags);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700932 memcpy(&iphy->frame_rcvd.iaf, &iaf, sizeof(iaf));
Dan Williams4cffe132011-06-23 23:44:52 -0700933 spin_unlock_irqrestore(&iphy->sas_phy.frame_rcvd_lock, flags);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700934 if (iaf.smp_tport) {
935 /* We got the IAF for an expander PHY go to the final
936 * state since there are no power requirements for
937 * expander phys.
938 */
Edmund Nadolskie3013702011-06-02 00:10:43 +0000939 state = SCI_PHY_SUB_FINAL;
Dan Williamsc4441ab2011-05-12 04:17:51 -0700940 } else {
941 /* We got the IAF we can now go to the await spinup
942 * semaphore state
943 */
Edmund Nadolskie3013702011-06-02 00:10:43 +0000944 state = SCI_PHY_SUB_AWAIT_SAS_POWER;
Dan Williamsc4441ab2011-05-12 04:17:51 -0700945 }
Dan Williams85280952011-06-28 15:05:53 -0700946 sci_change_state(&iphy->sm, state);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700947 result = SCI_SUCCESS;
948 } else
Dan Williams85280952011-06-28 15:05:53 -0700949 dev_warn(sciphy_to_dev(iphy),
Dan Williamsc4441ab2011-05-12 04:17:51 -0700950 "%s: PHY starting substate machine received "
951 "unexpected frame id %x\n",
952 __func__, frame_index);
953
Dan Williams89a73012011-06-30 19:14:33 -0700954 sci_controller_release_frame(ihost, frame_index);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700955 return result;
956 }
Edmund Nadolskie3013702011-06-02 00:10:43 +0000957 case SCI_PHY_SUB_AWAIT_SIG_FIS_UF: {
Dan Williamsc4441ab2011-05-12 04:17:51 -0700958 struct dev_to_host_fis *frame_header;
959 u32 *fis_frame_data;
Dan Williamsc4441ab2011-05-12 04:17:51 -0700960
Dan Williams34a99152011-07-01 02:25:15 -0700961 result = sci_unsolicited_frame_control_get_header(&ihost->uf_control,
962 frame_index,
963 (void **)&frame_header);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700964
965 if (result != SCI_SUCCESS)
966 return result;
967
968 if ((frame_header->fis_type == FIS_REGD2H) &&
969 !(frame_header->status & ATA_BUSY)) {
Dan Williams89a73012011-06-30 19:14:33 -0700970 sci_unsolicited_frame_control_get_buffer(&ihost->uf_control,
971 frame_index,
972 (void **)&fis_frame_data);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700973
Dan Williams4cffe132011-06-23 23:44:52 -0700974 spin_lock_irqsave(&iphy->sas_phy.frame_rcvd_lock, flags);
Dan Williams89a73012011-06-30 19:14:33 -0700975 sci_controller_copy_sata_response(&iphy->frame_rcvd.fis,
976 frame_header,
977 fis_frame_data);
Dan Williams4cffe132011-06-23 23:44:52 -0700978 spin_unlock_irqrestore(&iphy->sas_phy.frame_rcvd_lock, flags);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700979
980 /* got IAF we can now go to the await spinup semaphore state */
Dan Williams85280952011-06-28 15:05:53 -0700981 sci_change_state(&iphy->sm, SCI_PHY_SUB_FINAL);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700982
983 result = SCI_SUCCESS;
984 } else
Dan Williams85280952011-06-28 15:05:53 -0700985 dev_warn(sciphy_to_dev(iphy),
Dan Williamsc4441ab2011-05-12 04:17:51 -0700986 "%s: PHY starting substate machine received "
987 "unexpected frame id %x\n",
988 __func__, frame_index);
989
990 /* Regardless of the result we are done with this frame with it */
Dan Williams89a73012011-06-30 19:14:33 -0700991 sci_controller_release_frame(ihost, frame_index);
Dan Williamsc4441ab2011-05-12 04:17:51 -0700992
993 return result;
994 }
995 default:
Dan Williamsd7a0ccd2012-02-10 01:18:44 -0800996 dev_dbg(sciphy_to_dev(iphy), "%s: in wrong state: %s\n",
997 __func__, phy_state_name(state));
Dan Williamsc4441ab2011-05-12 04:17:51 -0700998 return SCI_FAILURE_INVALID_STATE;
999 }
Dan Williams5076a1a2011-06-27 14:57:03 -07001000
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001001}
1002
Dan Williams89a73012011-06-30 19:14:33 -07001003static void sci_phy_starting_initial_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001004{
Dan Williams85280952011-06-28 15:05:53 -07001005 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001006
Adam Gruchala4a33c522011-05-10 23:54:23 +00001007 /* This is just an temporary state go off to the starting state */
Dan Williams85280952011-06-28 15:05:53 -07001008 sci_change_state(&iphy->sm, SCI_PHY_SUB_AWAIT_OSSP_EN);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001009}
1010
Dan Williams89a73012011-06-30 19:14:33 -07001011static void sci_phy_starting_await_sas_power_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001012{
Dan Williams85280952011-06-28 15:05:53 -07001013 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001014 struct isci_host *ihost = iphy->owning_port->owning_controller;
Adam Gruchala4a33c522011-05-10 23:54:23 +00001015
Dan Williams89a73012011-06-30 19:14:33 -07001016 sci_controller_power_control_queue_insert(ihost, iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001017}
1018
Dan Williams89a73012011-06-30 19:14:33 -07001019static void sci_phy_starting_await_sas_power_substate_exit(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001020{
Dan Williams85280952011-06-28 15:05:53 -07001021 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001022 struct isci_host *ihost = iphy->owning_port->owning_controller;
Adam Gruchala4a33c522011-05-10 23:54:23 +00001023
Dan Williams89a73012011-06-30 19:14:33 -07001024 sci_controller_power_control_queue_remove(ihost, iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001025}
1026
Dan Williams89a73012011-06-30 19:14:33 -07001027static void sci_phy_starting_await_sata_power_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001028{
Dan Williams85280952011-06-28 15:05:53 -07001029 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001030 struct isci_host *ihost = iphy->owning_port->owning_controller;
Adam Gruchala4a33c522011-05-10 23:54:23 +00001031
Dan Williams89a73012011-06-30 19:14:33 -07001032 sci_controller_power_control_queue_insert(ihost, iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001033}
1034
Dan Williams89a73012011-06-30 19:14:33 -07001035static void sci_phy_starting_await_sata_power_substate_exit(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001036{
Dan Williams85280952011-06-28 15:05:53 -07001037 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001038 struct isci_host *ihost = iphy->owning_port->owning_controller;
Adam Gruchala4a33c522011-05-10 23:54:23 +00001039
Dan Williams89a73012011-06-30 19:14:33 -07001040 sci_controller_power_control_queue_remove(ihost, iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001041}
1042
Dan Williams89a73012011-06-30 19:14:33 -07001043static void sci_phy_starting_await_sata_phy_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001044{
Dan Williams85280952011-06-28 15:05:53 -07001045 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001046
Dan Williams85280952011-06-28 15:05:53 -07001047 sci_mod_timer(&iphy->sata_timer, SCIC_SDS_SATA_LINK_TRAINING_TIMEOUT);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001048}
1049
Dan Williams89a73012011-06-30 19:14:33 -07001050static void sci_phy_starting_await_sata_phy_substate_exit(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001051{
Dan Williams85280952011-06-28 15:05:53 -07001052 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001053
Dan Williams85280952011-06-28 15:05:53 -07001054 sci_del_timer(&iphy->sata_timer);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001055}
1056
Dan Williams89a73012011-06-30 19:14:33 -07001057static void sci_phy_starting_await_sata_speed_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001058{
Dan Williams85280952011-06-28 15:05:53 -07001059 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001060
Dan Williams85280952011-06-28 15:05:53 -07001061 sci_mod_timer(&iphy->sata_timer, SCIC_SDS_SATA_LINK_TRAINING_TIMEOUT);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001062}
1063
Dan Williams89a73012011-06-30 19:14:33 -07001064static void sci_phy_starting_await_sata_speed_substate_exit(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001065{
Dan Williams85280952011-06-28 15:05:53 -07001066 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001067
Dan Williams85280952011-06-28 15:05:53 -07001068 sci_del_timer(&iphy->sata_timer);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001069}
1070
Dan Williams89a73012011-06-30 19:14:33 -07001071static void sci_phy_starting_await_sig_fis_uf_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001072{
Dan Williams85280952011-06-28 15:05:53 -07001073 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001074
Dan Williams89a73012011-06-30 19:14:33 -07001075 if (sci_port_link_detected(iphy->owning_port, iphy)) {
Adam Gruchala4a33c522011-05-10 23:54:23 +00001076
Adam Gruchala4a33c522011-05-10 23:54:23 +00001077 /*
1078 * Clear the PE suspend condition so we can actually
1079 * receive SIG FIS
1080 * The hardware will not respond to the XRDY until the PE
1081 * suspend condition is cleared.
1082 */
Dan Williams89a73012011-06-30 19:14:33 -07001083 sci_phy_resume(iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001084
Dan Williams85280952011-06-28 15:05:53 -07001085 sci_mod_timer(&iphy->sata_timer,
Edmund Nadolskia628d472011-05-19 11:59:36 +00001086 SCIC_SDS_SIGNATURE_FIS_TIMEOUT);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001087 } else
Dan Williams85280952011-06-28 15:05:53 -07001088 iphy->is_in_link_training = false;
Adam Gruchala4a33c522011-05-10 23:54:23 +00001089}
1090
Dan Williams89a73012011-06-30 19:14:33 -07001091static void sci_phy_starting_await_sig_fis_uf_substate_exit(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001092{
Dan Williams85280952011-06-28 15:05:53 -07001093 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001094
Dan Williams85280952011-06-28 15:05:53 -07001095 sci_del_timer(&iphy->sata_timer);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001096}
1097
Dan Williams89a73012011-06-30 19:14:33 -07001098static void sci_phy_starting_final_substate_enter(struct sci_base_state_machine *sm)
Adam Gruchala4a33c522011-05-10 23:54:23 +00001099{
Dan Williams85280952011-06-28 15:05:53 -07001100 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001101
Adam Gruchala4a33c522011-05-10 23:54:23 +00001102 /* State machine has run to completion so exit out and change
1103 * the base state machine to the ready state
1104 */
Dan Williams85280952011-06-28 15:05:53 -07001105 sci_change_state(&iphy->sm, SCI_PHY_READY);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001106}
1107
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001108/**
1109 *
Dan Williams85280952011-06-28 15:05:53 -07001110 * @sci_phy: This is the struct isci_phy object to stop.
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001111 *
Dan Williams85280952011-06-28 15:05:53 -07001112 * This method will stop the struct isci_phy object. This does not reset the
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001113 * protocol engine it just suspends it and places it in a state where it will
1114 * not cause the end device to power up. none
1115 */
1116static void scu_link_layer_stop_protocol_engine(
Dan Williams85280952011-06-28 15:05:53 -07001117 struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001118{
1119 u32 scu_sas_pcfg_value;
1120 u32 enable_spinup_value;
1121
1122 /* Suspend the protocol engine and place it in a sata spinup hold state */
1123 scu_sas_pcfg_value =
Dan Williams85280952011-06-28 15:05:53 -07001124 readl(&iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001125 scu_sas_pcfg_value |=
1126 (SCU_SAS_PCFG_GEN_BIT(OOB_RESET) |
1127 SCU_SAS_PCFG_GEN_BIT(SUSPEND_PROTOCOL_ENGINE) |
1128 SCU_SAS_PCFG_GEN_BIT(SATA_SPINUP_HOLD));
1129 writel(scu_sas_pcfg_value,
Dan Williams85280952011-06-28 15:05:53 -07001130 &iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001131
1132 /* Disable the notify enable spinup primitives */
Dan Williams85280952011-06-28 15:05:53 -07001133 enable_spinup_value = readl(&iphy->link_layer_registers->notify_enable_spinup_control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001134 enable_spinup_value &= ~SCU_ENSPINUP_GEN_BIT(ENABLE);
Dan Williams85280952011-06-28 15:05:53 -07001135 writel(enable_spinup_value, &iphy->link_layer_registers->notify_enable_spinup_control);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001136}
1137
Marcin Tomczak0953dbe2012-01-04 01:33:36 -08001138static void scu_link_layer_start_oob(struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001139{
Marcin Tomczak0953dbe2012-01-04 01:33:36 -08001140 struct scu_link_layer_registers __iomem *ll = iphy->link_layer_registers;
1141 u32 val;
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001142
Marcin Tomczak0953dbe2012-01-04 01:33:36 -08001143 /** Reset OOB sequence - start */
1144 val = readl(&ll->phy_configuration);
1145 val &= ~(SCU_SAS_PCFG_GEN_BIT(OOB_RESET) |
1146 SCU_SAS_PCFG_GEN_BIT(HARD_RESET));
1147 writel(val, &ll->phy_configuration);
1148 readl(&ll->phy_configuration); /* flush */
1149 /** Reset OOB sequence - end */
1150
1151 /** Start OOB sequence - start */
1152 val = readl(&ll->phy_configuration);
1153 val |= SCU_SAS_PCFG_GEN_BIT(OOB_ENABLE);
1154 writel(val, &ll->phy_configuration);
1155 readl(&ll->phy_configuration); /* flush */
1156 /** Start OOB sequence - end */
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001157}
1158
1159/**
1160 *
1161 *
1162 * This method will transmit a hard reset request on the specified phy. The SCU
1163 * hardware requires that we reset the OOB state machine and set the hard reset
1164 * bit in the phy configuration register. We then must start OOB over with the
1165 * hard reset bit set.
1166 */
1167static void scu_link_layer_tx_hard_reset(
Dan Williams85280952011-06-28 15:05:53 -07001168 struct isci_phy *iphy)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001169{
1170 u32 phy_configuration_value;
1171
1172 /*
1173 * SAS Phys must wait for the HARD_RESET_TX event notification to transition
1174 * to the starting state. */
1175 phy_configuration_value =
Dan Williams85280952011-06-28 15:05:53 -07001176 readl(&iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001177 phy_configuration_value |=
1178 (SCU_SAS_PCFG_GEN_BIT(HARD_RESET) |
1179 SCU_SAS_PCFG_GEN_BIT(OOB_RESET));
1180 writel(phy_configuration_value,
Dan Williams85280952011-06-28 15:05:53 -07001181 &iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001182
1183 /* Now take the OOB state machine out of reset */
1184 phy_configuration_value |= SCU_SAS_PCFG_GEN_BIT(OOB_ENABLE);
1185 phy_configuration_value &= ~SCU_SAS_PCFG_GEN_BIT(OOB_RESET);
1186 writel(phy_configuration_value,
Dan Williams85280952011-06-28 15:05:53 -07001187 &iphy->link_layer_registers->phy_configuration);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001188}
1189
Dan Williams89a73012011-06-30 19:14:33 -07001190static void sci_phy_stopped_state_enter(struct sci_base_state_machine *sm)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001191{
Dan Williams85280952011-06-28 15:05:53 -07001192 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williams34a99152011-07-01 02:25:15 -07001193 struct isci_port *iport = iphy->owning_port;
1194 struct isci_host *ihost = iport->owning_controller;
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001195
1196 /*
1197 * @todo We need to get to the controller to place this PE in a
1198 * reset state
1199 */
Dan Williams85280952011-06-28 15:05:53 -07001200 sci_del_timer(&iphy->sata_timer);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001201
Dan Williams85280952011-06-28 15:05:53 -07001202 scu_link_layer_stop_protocol_engine(iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001203
Dan Williams85280952011-06-28 15:05:53 -07001204 if (iphy->sm.previous_state_id != SCI_PHY_INITIAL)
Dan Williams34a99152011-07-01 02:25:15 -07001205 sci_controller_link_down(ihost, phy_get_non_dummy_port(iphy), iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001206}
1207
Dan Williams89a73012011-06-30 19:14:33 -07001208static void sci_phy_starting_state_enter(struct sci_base_state_machine *sm)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001209{
Dan Williams85280952011-06-28 15:05:53 -07001210 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williams34a99152011-07-01 02:25:15 -07001211 struct isci_port *iport = iphy->owning_port;
1212 struct isci_host *ihost = iport->owning_controller;
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001213
Dan Williams85280952011-06-28 15:05:53 -07001214 scu_link_layer_stop_protocol_engine(iphy);
1215 scu_link_layer_start_oob(iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001216
1217 /* We don't know what kind of phy we are going to be just yet */
Dan Williamsc79dd802012-02-01 00:44:14 -08001218 iphy->protocol = SAS_PROTOCOL_NONE;
Dan Williams85280952011-06-28 15:05:53 -07001219 iphy->bcn_received_while_port_unassigned = false;
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001220
Dan Williams85280952011-06-28 15:05:53 -07001221 if (iphy->sm.previous_state_id == SCI_PHY_READY)
Dan Williams34a99152011-07-01 02:25:15 -07001222 sci_controller_link_down(ihost, phy_get_non_dummy_port(iphy), iphy);
Adam Gruchala4a33c522011-05-10 23:54:23 +00001223
Dan Williams85280952011-06-28 15:05:53 -07001224 sci_change_state(&iphy->sm, SCI_PHY_SUB_INITIAL);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001225}
1226
Dan Williams89a73012011-06-30 19:14:33 -07001227static void sci_phy_ready_state_enter(struct sci_base_state_machine *sm)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001228{
Dan Williams85280952011-06-28 15:05:53 -07001229 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williams34a99152011-07-01 02:25:15 -07001230 struct isci_port *iport = iphy->owning_port;
1231 struct isci_host *ihost = iport->owning_controller;
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001232
Dan Williams34a99152011-07-01 02:25:15 -07001233 sci_controller_link_up(ihost, phy_get_non_dummy_port(iphy), iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001234}
1235
Dan Williams89a73012011-06-30 19:14:33 -07001236static void sci_phy_ready_state_exit(struct sci_base_state_machine *sm)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001237{
Dan Williams85280952011-06-28 15:05:53 -07001238 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001239
Dan Williams89a73012011-06-30 19:14:33 -07001240 sci_phy_suspend(iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001241}
1242
Dan Williams89a73012011-06-30 19:14:33 -07001243static void sci_phy_resetting_state_enter(struct sci_base_state_machine *sm)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001244{
Dan Williams85280952011-06-28 15:05:53 -07001245 struct isci_phy *iphy = container_of(sm, typeof(*iphy), sm);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001246
Dan Williams5b1d4af2011-05-12 04:51:41 -07001247 /* The phy is being reset, therefore deactivate it from the port. In
1248 * the resetting state we don't notify the user regarding link up and
1249 * link down notifications
1250 */
Dan Williams89a73012011-06-30 19:14:33 -07001251 sci_port_deactivate_phy(iphy->owning_port, iphy, false);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001252
Dan Williamsc79dd802012-02-01 00:44:14 -08001253 if (iphy->protocol == SAS_PROTOCOL_SSP) {
Dan Williams85280952011-06-28 15:05:53 -07001254 scu_link_layer_tx_hard_reset(iphy);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001255 } else {
Dan Williams5b1d4af2011-05-12 04:51:41 -07001256 /* The SCU does not need to have a discrete reset state so
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001257 * just go back to the starting state.
1258 */
Dan Williams85280952011-06-28 15:05:53 -07001259 sci_change_state(&iphy->sm, SCI_PHY_STARTING);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001260 }
1261}
1262
Dan Williams89a73012011-06-30 19:14:33 -07001263static const struct sci_base_state sci_phy_state_table[] = {
Edmund Nadolskie3013702011-06-02 00:10:43 +00001264 [SCI_PHY_INITIAL] = { },
1265 [SCI_PHY_STOPPED] = {
Dan Williams89a73012011-06-30 19:14:33 -07001266 .enter_state = sci_phy_stopped_state_enter,
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001267 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001268 [SCI_PHY_STARTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001269 .enter_state = sci_phy_starting_state_enter,
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001270 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001271 [SCI_PHY_SUB_INITIAL] = {
Dan Williams89a73012011-06-30 19:14:33 -07001272 .enter_state = sci_phy_starting_initial_substate_enter,
Adam Gruchala4a33c522011-05-10 23:54:23 +00001273 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001274 [SCI_PHY_SUB_AWAIT_OSSP_EN] = { },
1275 [SCI_PHY_SUB_AWAIT_SAS_SPEED_EN] = { },
1276 [SCI_PHY_SUB_AWAIT_IAF_UF] = { },
1277 [SCI_PHY_SUB_AWAIT_SAS_POWER] = {
Dan Williams89a73012011-06-30 19:14:33 -07001278 .enter_state = sci_phy_starting_await_sas_power_substate_enter,
1279 .exit_state = sci_phy_starting_await_sas_power_substate_exit,
Adam Gruchala4a33c522011-05-10 23:54:23 +00001280 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001281 [SCI_PHY_SUB_AWAIT_SATA_POWER] = {
Dan Williams89a73012011-06-30 19:14:33 -07001282 .enter_state = sci_phy_starting_await_sata_power_substate_enter,
1283 .exit_state = sci_phy_starting_await_sata_power_substate_exit
Adam Gruchala4a33c522011-05-10 23:54:23 +00001284 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001285 [SCI_PHY_SUB_AWAIT_SATA_PHY_EN] = {
Dan Williams89a73012011-06-30 19:14:33 -07001286 .enter_state = sci_phy_starting_await_sata_phy_substate_enter,
1287 .exit_state = sci_phy_starting_await_sata_phy_substate_exit
Adam Gruchala4a33c522011-05-10 23:54:23 +00001288 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001289 [SCI_PHY_SUB_AWAIT_SATA_SPEED_EN] = {
Dan Williams89a73012011-06-30 19:14:33 -07001290 .enter_state = sci_phy_starting_await_sata_speed_substate_enter,
1291 .exit_state = sci_phy_starting_await_sata_speed_substate_exit
Adam Gruchala4a33c522011-05-10 23:54:23 +00001292 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001293 [SCI_PHY_SUB_AWAIT_SIG_FIS_UF] = {
Dan Williams89a73012011-06-30 19:14:33 -07001294 .enter_state = sci_phy_starting_await_sig_fis_uf_substate_enter,
1295 .exit_state = sci_phy_starting_await_sig_fis_uf_substate_exit
Adam Gruchala4a33c522011-05-10 23:54:23 +00001296 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001297 [SCI_PHY_SUB_FINAL] = {
Dan Williams89a73012011-06-30 19:14:33 -07001298 .enter_state = sci_phy_starting_final_substate_enter,
Adam Gruchala4a33c522011-05-10 23:54:23 +00001299 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001300 [SCI_PHY_READY] = {
Dan Williams89a73012011-06-30 19:14:33 -07001301 .enter_state = sci_phy_ready_state_enter,
1302 .exit_state = sci_phy_ready_state_exit,
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001303 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001304 [SCI_PHY_RESETTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001305 .enter_state = sci_phy_resetting_state_enter,
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001306 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001307 [SCI_PHY_FINAL] = { },
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001308};
1309
Dan Williams89a73012011-06-30 19:14:33 -07001310void sci_phy_construct(struct isci_phy *iphy,
Dan Williamsffe191c2011-06-29 13:09:25 -07001311 struct isci_port *iport, u8 phy_index)
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001312{
Dan Williams89a73012011-06-30 19:14:33 -07001313 sci_init_sm(&iphy->sm, sci_phy_state_table, SCI_PHY_INITIAL);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001314
1315 /* Copy the rest of the input data to our locals */
Dan Williamsffe191c2011-06-29 13:09:25 -07001316 iphy->owning_port = iport;
Dan Williams85280952011-06-28 15:05:53 -07001317 iphy->phy_index = phy_index;
1318 iphy->bcn_received_while_port_unassigned = false;
Dan Williamsc79dd802012-02-01 00:44:14 -08001319 iphy->protocol = SAS_PROTOCOL_NONE;
Dan Williams85280952011-06-28 15:05:53 -07001320 iphy->link_layer_registers = NULL;
1321 iphy->max_negotiated_speed = SAS_LINK_RATE_UNKNOWN;
Edmund Nadolskia628d472011-05-19 11:59:36 +00001322
1323 /* Create the SIGNATURE FIS Timeout timer for this phy */
Dan Williams85280952011-06-28 15:05:53 -07001324 sci_init_timer(&iphy->sata_timer, phy_sata_timeout);
Dan Williamsd35bc1b2011-05-10 02:28:45 -07001325}
Dan Williams6f231dd2011-07-02 22:56:22 -07001326
Dan Williams4b339812011-05-06 17:36:38 -07001327void isci_phy_init(struct isci_phy *iphy, struct isci_host *ihost, int index)
Dan Williams6f231dd2011-07-02 22:56:22 -07001328{
Dan Williams89a73012011-06-30 19:14:33 -07001329 struct sci_oem_params *oem = &ihost->oem_parameters;
Dan Williams4b339812011-05-06 17:36:38 -07001330 u64 sci_sas_addr;
1331 __be64 sas_addr;
Dan Williams6f231dd2011-07-02 22:56:22 -07001332
Dan Williams89a73012011-06-30 19:14:33 -07001333 sci_sas_addr = oem->phys[index].sas_address.high;
Dan Williams4b339812011-05-06 17:36:38 -07001334 sci_sas_addr <<= 32;
Dan Williams89a73012011-06-30 19:14:33 -07001335 sci_sas_addr |= oem->phys[index].sas_address.low;
Dan Williams4b339812011-05-06 17:36:38 -07001336 sas_addr = cpu_to_be64(sci_sas_addr);
1337 memcpy(iphy->sas_addr, &sas_addr, sizeof(sas_addr));
Dan Williams6f231dd2011-07-02 22:56:22 -07001338
Dan Williams4b339812011-05-06 17:36:38 -07001339 iphy->sas_phy.enabled = 0;
1340 iphy->sas_phy.id = index;
1341 iphy->sas_phy.sas_addr = &iphy->sas_addr[0];
1342 iphy->sas_phy.frame_rcvd = (u8 *)&iphy->frame_rcvd;
1343 iphy->sas_phy.ha = &ihost->sas_ha;
1344 iphy->sas_phy.lldd_phy = iphy;
1345 iphy->sas_phy.enabled = 1;
1346 iphy->sas_phy.class = SAS;
1347 iphy->sas_phy.iproto = SAS_PROTOCOL_ALL;
1348 iphy->sas_phy.tproto = 0;
1349 iphy->sas_phy.type = PHY_TYPE_PHYSICAL;
1350 iphy->sas_phy.role = PHY_ROLE_INITIATOR;
1351 iphy->sas_phy.oob_mode = OOB_NOT_CONNECTED;
1352 iphy->sas_phy.linkrate = SAS_LINK_RATE_UNKNOWN;
1353 memset(&iphy->frame_rcvd, 0, sizeof(iphy->frame_rcvd));
Dan Williams6f231dd2011-07-02 22:56:22 -07001354}
1355
1356
1357/**
1358 * isci_phy_control() - This function is one of the SAS Domain Template
1359 * functions. This is a phy management function.
1360 * @phy: This parameter specifies the sphy being controlled.
1361 * @func: This parameter specifies the phy control function being invoked.
1362 * @buf: This parameter is specific to the phy function being invoked.
1363 *
1364 * status, zero indicates success.
1365 */
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001366int isci_phy_control(struct asd_sas_phy *sas_phy,
1367 enum phy_func func,
1368 void *buf)
Dan Williams6f231dd2011-07-02 22:56:22 -07001369{
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001370 int ret = 0;
1371 struct isci_phy *iphy = sas_phy->lldd_phy;
Dan Williamsc132f692012-01-03 23:26:08 -08001372 struct asd_sas_port *port = sas_phy->port;
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001373 struct isci_host *ihost = sas_phy->ha->lldd_ha;
1374 unsigned long flags;
Dan Williams6f231dd2011-07-02 22:56:22 -07001375
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001376 dev_dbg(&ihost->pdev->dev,
1377 "%s: phy %p; func %d; buf %p; isci phy %p, port %p\n",
Dan Williamsc132f692012-01-03 23:26:08 -08001378 __func__, sas_phy, func, buf, iphy, port);
Dan Williams6f231dd2011-07-02 22:56:22 -07001379
1380 switch (func) {
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001381 case PHY_FUNC_DISABLE:
1382 spin_lock_irqsave(&ihost->scic_lock, flags);
Dan Williams89a73012011-06-30 19:14:33 -07001383 sci_phy_stop(iphy);
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001384 spin_unlock_irqrestore(&ihost->scic_lock, flags);
1385 break;
1386
Dan Williams6f231dd2011-07-02 22:56:22 -07001387 case PHY_FUNC_LINK_RESET:
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001388 spin_lock_irqsave(&ihost->scic_lock, flags);
Dan Williams89a73012011-06-30 19:14:33 -07001389 sci_phy_stop(iphy);
1390 sci_phy_start(iphy);
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001391 spin_unlock_irqrestore(&ihost->scic_lock, flags);
1392 break;
1393
1394 case PHY_FUNC_HARD_RESET:
Dan Williamsc132f692012-01-03 23:26:08 -08001395 if (!port)
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001396 return -ENODEV;
Dan Williams6f231dd2011-07-02 22:56:22 -07001397
Dan Williamsc132f692012-01-03 23:26:08 -08001398 ret = isci_port_perform_hard_reset(ihost, port->lldd_port, iphy);
Dan Williams6f231dd2011-07-02 22:56:22 -07001399
1400 break;
Dan Williamsac013ed12011-09-28 18:48:02 -07001401 case PHY_FUNC_GET_EVENTS: {
1402 struct scu_link_layer_registers __iomem *r;
1403 struct sas_phy *phy = sas_phy->phy;
1404
1405 r = iphy->link_layer_registers;
1406 phy->running_disparity_error_count = readl(&r->running_disparity_error_count);
1407 phy->loss_of_dword_sync_count = readl(&r->loss_of_sync_error_count);
1408 phy->phy_reset_problem_count = readl(&r->phy_reset_problem_count);
1409 phy->invalid_dword_count = readl(&r->invalid_dword_counter);
1410 break;
1411 }
Dan Williams6f231dd2011-07-02 22:56:22 -07001412
Dan Williams6f231dd2011-07-02 22:56:22 -07001413 default:
Dave Jiang4d07f7f2011-03-02 12:31:24 -08001414 dev_dbg(&ihost->pdev->dev,
1415 "%s: phy %p; func %d NOT IMPLEMENTED!\n",
1416 __func__, sas_phy, func);
1417 ret = -ENOSYS;
Dan Williams6f231dd2011-07-02 22:56:22 -07001418 break;
1419 }
1420 return ret;
1421}