blob: 52089c043160b5b54b667f6054bdb4c53f269d43 [file] [log] [blame]
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02001/*
2 * Common interrupt code for 32 and 64 bit
3 */
4#include <linux/cpu.h>
5#include <linux/interrupt.h>
6#include <linux/kernel_stat.h>
Andres Salomon4722d192010-11-12 05:45:26 +00007#include <linux/of.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02008#include <linux/seq_file.h>
Jaswinder Singh Rajput6a02e712009-01-04 16:22:17 +05309#include <linux/smp.h>
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -080010#include <linux/ftrace.h>
Jean Delvareca4445642011-03-25 15:20:14 +010011#include <linux/delay.h>
Paul Gortmaker69c60c82011-05-26 12:22:53 -040012#include <linux/export.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020013
Ingo Molnar7b6aa332009-02-17 13:58:15 +010014#include <asm/apic.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020015#include <asm/io_apic.h>
Ingo Molnarc3d80002008-12-23 15:15:17 +010016#include <asm/irq.h>
Andi Kleen01ca79f2009-05-27 21:56:52 +020017#include <asm/mce.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053018#include <asm/hw_irq.h>
Yinghai Luac2a5532014-05-13 11:39:34 -040019#include <asm/desc.h>
Steven Rostedt (Red Hat)83ab8512013-06-21 10:29:05 -040020
21#define CREATE_TRACE_POINTS
Seiji Aguchicf910e82013-06-20 11:46:53 -040022#include <asm/trace/irq_vectors.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020023
Brian Gerstc5bde902015-05-09 11:36:50 -040024DEFINE_PER_CPU_SHARED_ALIGNED(irq_cpustat_t, irq_stat);
25EXPORT_PER_CPU_SYMBOL(irq_stat);
26
27DEFINE_PER_CPU(struct pt_regs *, irq_regs);
28EXPORT_PER_CPU_SYMBOL(irq_regs);
29
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020030atomic_t irq_err_count;
31
Thomas Gleixner249f6d92008-10-16 12:18:50 +020032/*
33 * 'what should we do if we get a hw irq event on an illegal vector'.
34 * each architecture has to answer this themselves.
35 */
36void ack_bad_irq(unsigned int irq)
37{
Cyrill Gorcunovedea7142009-04-12 20:47:39 +040038 if (printk_ratelimit())
39 pr_err("unexpected IRQ trap at vector %02x\n", irq);
Thomas Gleixner249f6d92008-10-16 12:18:50 +020040
Thomas Gleixner249f6d92008-10-16 12:18:50 +020041 /*
42 * Currently unexpected vectors happen only on SMP and APIC.
43 * We _must_ ack these because every local APIC has only N
44 * irq slots per priority level, and a 'hanging, unacked' IRQ
45 * holds up an irq slot - in excessive cases (when multiple
46 * unexpected vectors occur) that might lock up the APIC
47 * completely.
48 * But only ack when the APIC is enabled -AK
49 */
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +040050 ack_APIC_irq();
Thomas Gleixner249f6d92008-10-16 12:18:50 +020051}
52
Brian Gerst1b437c82009-01-19 00:38:57 +090053#define irq_stats(x) (&per_cpu(irq_stat, x))
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020054/*
Thomas Gleixner517e4982010-12-16 17:59:57 +010055 * /proc/interrupts printing for arch specific interrupts
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020056 */
Thomas Gleixner517e4982010-12-16 17:59:57 +010057int arch_show_interrupts(struct seq_file *p, int prec)
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020058{
59 int j;
60
Jan Beulich7a81d9a2009-03-12 12:45:15 +000061 seq_printf(p, "%*s: ", prec, "NMI");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020062 for_each_online_cpu(j)
63 seq_printf(p, "%10u ", irq_stats(j)->__nmi_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +010064 seq_puts(p, " Non-maskable interrupts\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020065#ifdef CONFIG_X86_LOCAL_APIC
Jan Beulich7a81d9a2009-03-12 12:45:15 +000066 seq_printf(p, "%*s: ", prec, "LOC");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020067 for_each_online_cpu(j)
68 seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs);
Rasmus Villemoes37367082014-11-28 22:03:41 +010069 seq_puts(p, " Local timer interrupts\n");
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +053070
71 seq_printf(p, "%*s: ", prec, "SPU");
72 for_each_online_cpu(j)
73 seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +010074 seq_puts(p, " Spurious interrupts\n");
Li Hong89ccf462009-10-14 18:50:39 +080075 seq_printf(p, "%*s: ", prec, "PMI");
Ingo Molnar241771e2008-12-03 10:39:53 +010076 for_each_online_cpu(j)
77 seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs);
Rasmus Villemoes37367082014-11-28 22:03:41 +010078 seq_puts(p, " Performance monitoring interrupts\n");
Peter Zijlstrae360adb2010-10-14 14:01:34 +080079 seq_printf(p, "%*s: ", prec, "IWI");
Peter Zijlstrab6276f32009-04-06 11:45:03 +020080 for_each_online_cpu(j)
Peter Zijlstrae360adb2010-10-14 14:01:34 +080081 seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs);
Rasmus Villemoes37367082014-11-28 22:03:41 +010082 seq_puts(p, " IRQ work interrupts\n");
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +090083 seq_printf(p, "%*s: ", prec, "RTR");
84 for_each_online_cpu(j)
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +090085 seq_printf(p, "%10u ", irq_stats(j)->icr_read_retry_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +010086 seq_puts(p, " APIC ICR read retries\n");
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050087 if (x86_platform_ipi_callback) {
Hidetoshi Seto59d13812009-03-25 10:50:34 +090088 seq_printf(p, "%*s: ", prec, "PLT");
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060089 for_each_online_cpu(j)
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050090 seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis);
Rasmus Villemoes37367082014-11-28 22:03:41 +010091 seq_puts(p, " Platform interrupts\n");
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060092 }
Thomas Gleixner0428e01a2017-08-28 08:47:34 +020093#endif
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020094#ifdef CONFIG_SMP
Jan Beulich7a81d9a2009-03-12 12:45:15 +000095 seq_printf(p, "%*s: ", prec, "RES");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020096 for_each_online_cpu(j)
97 seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +010098 seq_puts(p, " Rescheduling interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +000099 seq_printf(p, "%*s: ", prec, "CAL");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200100 for_each_online_cpu(j)
Aaron Lu82ba4fa2016-08-11 15:44:30 +0800101 seq_printf(p, "%10u ", irq_stats(j)->irq_call_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +0100102 seq_puts(p, " Function call interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000103 seq_printf(p, "%*s: ", prec, "TLB");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200104 for_each_online_cpu(j)
105 seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +0100106 seq_puts(p, " TLB shootdowns\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200107#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +0000108#ifdef CONFIG_X86_THERMAL_VECTOR
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000109 seq_printf(p, "%*s: ", prec, "TRM");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200110 for_each_online_cpu(j)
111 seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +0100112 seq_puts(p, " Thermal event interrupts\n");
Jan Beulich0444c9b2009-11-20 14:03:05 +0000113#endif
114#ifdef CONFIG_X86_MCE_THRESHOLD
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000115 seq_printf(p, "%*s: ", prec, "THR");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200116 for_each_online_cpu(j)
117 seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +0100118 seq_puts(p, " Threshold APIC interrupts\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200119#endif
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500120#ifdef CONFIG_X86_MCE_AMD
121 seq_printf(p, "%*s: ", prec, "DFR");
122 for_each_online_cpu(j)
123 seq_printf(p, "%10u ", irq_stats(j)->irq_deferred_error_count);
124 seq_puts(p, " Deferred Error APIC interrupts\n");
125#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200126#ifdef CONFIG_X86_MCE
Andi Kleen01ca79f2009-05-27 21:56:52 +0200127 seq_printf(p, "%*s: ", prec, "MCE");
128 for_each_online_cpu(j)
129 seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
Rasmus Villemoes37367082014-11-28 22:03:41 +0100130 seq_puts(p, " Machine check exceptions\n");
Andi Kleenca84f692009-05-27 21:56:57 +0200131 seq_printf(p, "%*s: ", prec, "MCP");
132 for_each_online_cpu(j)
133 seq_printf(p, "%10u ", per_cpu(mce_poll_count, j));
Rasmus Villemoes37367082014-11-28 22:03:41 +0100134 seq_puts(p, " Machine check polls\n");
Andi Kleen01ca79f2009-05-27 21:56:52 +0200135#endif
K. Y. Srinivasanf704a7d2014-04-01 23:51:42 -0700136#if IS_ENABLED(CONFIG_HYPERV) || defined(CONFIG_XEN)
Vitaly Kuznetsov9d87cd62015-07-07 18:26:13 +0200137 if (test_bit(HYPERVISOR_CALLBACK_VECTOR, used_vectors)) {
138 seq_printf(p, "%*s: ", prec, "HYP");
139 for_each_online_cpu(j)
140 seq_printf(p, "%10u ",
141 irq_stats(j)->irq_hv_callback_count);
142 seq_puts(p, " Hypervisor callback interrupts\n");
143 }
Thomas Gleixner929320e2014-02-23 21:40:20 +0000144#endif
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000145 seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200146#if defined(CONFIG_X86_IO_APIC)
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000147 seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200148#endif
Feng Wu501b3262015-05-19 17:07:17 +0800149#ifdef CONFIG_HAVE_KVM
150 seq_printf(p, "%*s: ", prec, "PIN");
151 for_each_online_cpu(j)
152 seq_printf(p, "%10u ", irq_stats(j)->kvm_posted_intr_ipis);
153 seq_puts(p, " Posted-interrupt notification event\n");
154
Wincy Van210f84b2017-04-28 13:13:58 +0800155 seq_printf(p, "%*s: ", prec, "NPI");
156 for_each_online_cpu(j)
157 seq_printf(p, "%10u ",
158 irq_stats(j)->kvm_posted_intr_nested_ipis);
159 seq_puts(p, " Nested posted-interrupt event\n");
160
Feng Wu501b3262015-05-19 17:07:17 +0800161 seq_printf(p, "%*s: ", prec, "PIW");
162 for_each_online_cpu(j)
163 seq_printf(p, "%10u ",
164 irq_stats(j)->kvm_posted_intr_wakeup_ipis);
165 seq_puts(p, " Posted-interrupt wakeup event\n");
166#endif
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200167 return 0;
168}
169
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200170/*
171 * /proc/stat helpers
172 */
173u64 arch_irq_stat_cpu(unsigned int cpu)
174{
175 u64 sum = irq_stats(cpu)->__nmi_count;
176
177#ifdef CONFIG_X86_LOCAL_APIC
178 sum += irq_stats(cpu)->apic_timer_irqs;
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +0530179 sum += irq_stats(cpu)->irq_spurious_count;
Ingo Molnar241771e2008-12-03 10:39:53 +0100180 sum += irq_stats(cpu)->apic_perf_irqs;
Peter Zijlstrae360adb2010-10-14 14:01:34 +0800181 sum += irq_stats(cpu)->apic_irq_work_irqs;
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +0900182 sum += irq_stats(cpu)->icr_read_retry_count;
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500183 if (x86_platform_ipi_callback)
184 sum += irq_stats(cpu)->x86_platform_ipis;
Thomas Gleixner0428e01a2017-08-28 08:47:34 +0200185#endif
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200186#ifdef CONFIG_SMP
187 sum += irq_stats(cpu)->irq_resched_count;
188 sum += irq_stats(cpu)->irq_call_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200189#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +0000190#ifdef CONFIG_X86_THERMAL_VECTOR
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200191 sum += irq_stats(cpu)->irq_thermal_count;
Jan Beulich0444c9b2009-11-20 14:03:05 +0000192#endif
193#ifdef CONFIG_X86_MCE_THRESHOLD
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200194 sum += irq_stats(cpu)->irq_threshold_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200195#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200196#ifdef CONFIG_X86_MCE
Hidetoshi Seto8051dbd2009-06-02 16:53:23 +0900197 sum += per_cpu(mce_exception_count, cpu);
198 sum += per_cpu(mce_poll_count, cpu);
199#endif
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200200 return sum;
201}
202
203u64 arch_irq_stat(void)
204{
205 u64 sum = atomic_read(&irq_err_count);
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200206 return sum;
207}
Ingo Molnarc3d80002008-12-23 15:15:17 +0100208
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800209
210/*
211 * do_IRQ handles all normal device IRQ's (the special
212 * SMP cross-CPU interrupts have their own specific
213 * handlers).
214 */
Andi Kleen1d9090e2013-08-05 15:02:37 -0700215__visible unsigned int __irq_entry do_IRQ(struct pt_regs *regs)
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800216{
217 struct pt_regs *old_regs = set_irq_regs(regs);
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000218 struct irq_desc * desc;
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800219 /* high bit used in ret_from_ code */
220 unsigned vector = ~regs->orig_ax;
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800221
Andy Lutomirski0333a202015-07-03 12:44:34 -0700222 /*
223 * NB: Unlike exception entries, IRQ entries do not reliably
224 * handle context tracking in the low-level entry code. This is
225 * because syscall entries execute briefly with IRQs on before
226 * updating context tracking state, so we can take an IRQ from
227 * kernel mode with CONTEXT_USER. The low-level entry code only
228 * updates the context if we came from user mode, so we won't
229 * switch to CONTEXT_KERNEL. We'll fix that once the syscall
230 * code is cleaned up enough that we can cleanly defer enabling
231 * IRQs.
232 */
233
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200234 entering_irq();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800235
Andy Lutomirski0333a202015-07-03 12:44:34 -0700236 /* entering_irq() tells RCU that we're not quiescent. Check it. */
Linus Torvalds57780772015-09-01 08:40:25 -0700237 RCU_LOCKDEP_WARN(!rcu_is_watching(), "IRQ failed to wake up RCU");
Andy Lutomirski0333a202015-07-03 12:44:34 -0700238
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000239 desc = __this_cpu_read(vector_irq[vector]);
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800240
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000241 if (!handle_irq(desc, regs)) {
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400242 ack_APIC_irq();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800243
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000244 if (desc != VECTOR_RETRIGGERED) {
245 pr_emerg_ratelimited("%s: %d.%d No irq handler for vector\n",
Prarit Bhargava93450052014-01-05 11:10:52 -0500246 __func__, smp_processor_id(),
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000247 vector);
Prarit Bhargava93450052014-01-05 11:10:52 -0500248 } else {
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000249 __this_cpu_write(vector_irq[vector], VECTOR_UNUSED);
Prarit Bhargava93450052014-01-05 11:10:52 -0500250 }
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800251 }
252
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200253 exiting_irq();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800254
255 set_irq_regs(old_regs);
256 return 1;
257}
258
Thomas Gleixner0428e01a2017-08-28 08:47:34 +0200259#ifdef CONFIG_X86_LOCAL_APIC
260/* Function pointer for generic interrupt vector handling */
261void (*x86_platform_ipi_callback)(void) = NULL;
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600262/*
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500263 * Handler for X86_PLATFORM_IPI_VECTOR.
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600264 */
Daniel Bristot de Oliveirac4158ff2017-01-04 12:20:33 +0100265__visible void __irq_entry smp_x86_platform_ipi(struct pt_regs *regs)
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400266{
267 struct pt_regs *old_regs = set_irq_regs(regs);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600268
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400269 entering_ack_irq();
Thomas Gleixner8a171162017-08-28 08:47:25 +0200270 trace_x86_platform_ipi_entry(X86_PLATFORM_IPI_VECTOR);
271 inc_irq_stat(x86_platform_ipis);
272 if (x86_platform_ipi_callback)
273 x86_platform_ipi_callback();
274 trace_x86_platform_ipi_exit(X86_PLATFORM_IPI_VECTOR);
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400275 exiting_irq();
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600276 set_irq_regs(old_regs);
277}
Thomas Gleixner0428e01a2017-08-28 08:47:34 +0200278#endif
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600279
Yang Zhangd78f2662013-04-11 19:25:11 +0800280#ifdef CONFIG_HAVE_KVM
Feng Wuf6b3c72c2015-05-19 17:07:16 +0800281static void dummy_handler(void) {}
282static void (*kvm_posted_intr_wakeup_handler)(void) = dummy_handler;
283
284void kvm_set_posted_intr_wakeup_handler(void (*handler)(void))
285{
286 if (handler)
287 kvm_posted_intr_wakeup_handler = handler;
288 else
289 kvm_posted_intr_wakeup_handler = dummy_handler;
290}
291EXPORT_SYMBOL_GPL(kvm_set_posted_intr_wakeup_handler);
292
Yang Zhangd78f2662013-04-11 19:25:11 +0800293/*
294 * Handler for POSTED_INTERRUPT_VECTOR.
295 */
Andi Kleen1d9090e2013-08-05 15:02:37 -0700296__visible void smp_kvm_posted_intr_ipi(struct pt_regs *regs)
Yang Zhangd78f2662013-04-11 19:25:11 +0800297{
298 struct pt_regs *old_regs = set_irq_regs(regs);
299
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200300 entering_ack_irq();
Yang Zhangd78f2662013-04-11 19:25:11 +0800301 inc_irq_stat(kvm_posted_intr_ipis);
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200302 exiting_irq();
Yang Zhangd78f2662013-04-11 19:25:11 +0800303 set_irq_regs(old_regs);
304}
Feng Wuf6b3c72c2015-05-19 17:07:16 +0800305
306/*
307 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
308 */
309__visible void smp_kvm_posted_intr_wakeup_ipi(struct pt_regs *regs)
310{
311 struct pt_regs *old_regs = set_irq_regs(regs);
312
313 entering_ack_irq();
314 inc_irq_stat(kvm_posted_intr_wakeup_ipis);
315 kvm_posted_intr_wakeup_handler();
316 exiting_irq();
317 set_irq_regs(old_regs);
318}
Wincy Van210f84b2017-04-28 13:13:58 +0800319
320/*
321 * Handler for POSTED_INTERRUPT_NESTED_VECTOR.
322 */
323__visible void smp_kvm_posted_intr_nested_ipi(struct pt_regs *regs)
324{
325 struct pt_regs *old_regs = set_irq_regs(regs);
326
327 entering_ack_irq();
328 inc_irq_stat(kvm_posted_intr_nested_ipis);
329 exiting_irq();
330 set_irq_regs(old_regs);
331}
Yang Zhangd78f2662013-04-11 19:25:11 +0800332#endif
333
Seiji Aguchicf910e82013-06-20 11:46:53 -0400334
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800335#ifdef CONFIG_HOTPLUG_CPU
Prarit Bhargava39424e82014-01-28 08:22:11 -0500336
337/* These two declarations are only used in check_irq_vectors_for_cpu_disable()
338 * below, which is protected by stop_machine(). Putting them on the stack
339 * results in a stack frame overflow. Dynamically allocating could result in a
340 * failure so declare these two cpumasks as global.
341 */
342static struct cpumask affinity_new, online_new;
343
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500344/*
345 * This cpu is going to be removed and its vectors migrated to the remaining
346 * online cpus. Check to see if there are enough vectors in the remaining cpus.
347 * This function is protected by stop_machine().
348 */
349int check_irq_vectors_for_cpu_disable(void)
350{
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500351 unsigned int this_cpu, vector, this_count, count;
352 struct irq_desc *desc;
353 struct irq_data *data;
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000354 int cpu;
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500355
356 this_cpu = smp_processor_id();
357 cpumask_copy(&online_new, cpu_online_mask);
Rusty Russell020b37a2015-03-02 22:05:49 +1030358 cpumask_clear_cpu(this_cpu, &online_new);
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500359
360 this_count = 0;
361 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000362 desc = __this_cpu_read(vector_irq[vector]);
363 if (IS_ERR_OR_NULL(desc))
Thomas Gleixner44825752015-08-02 20:38:25 +0000364 continue;
Thomas Gleixner44825752015-08-02 20:38:25 +0000365 /*
366 * Protect against concurrent action removal, affinity
367 * changes etc.
368 */
369 raw_spin_lock(&desc->lock);
370 data = irq_desc_get_irq_data(desc);
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000371 cpumask_copy(&affinity_new,
372 irq_data_get_affinity_mask(data));
Thomas Gleixner44825752015-08-02 20:38:25 +0000373 cpumask_clear_cpu(this_cpu, &affinity_new);
Joerg Roedeld97eb892015-02-04 13:33:33 +0100374
Thomas Gleixner44825752015-08-02 20:38:25 +0000375 /* Do not count inactive or per-cpu irqs. */
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000376 if (!irq_desc_has_action(desc) || irqd_is_per_cpu(data)) {
Thomas Gleixnercbb24dc2015-07-05 17:12:33 +0000377 raw_spin_unlock(&desc->lock);
Thomas Gleixner44825752015-08-02 20:38:25 +0000378 continue;
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500379 }
Thomas Gleixner44825752015-08-02 20:38:25 +0000380
381 raw_spin_unlock(&desc->lock);
382 /*
383 * A single irq may be mapped to multiple cpu's
384 * vector_irq[] (for example IOAPIC cluster mode). In
385 * this case we have two possibilities:
386 *
387 * 1) the resulting affinity mask is empty; that is
388 * this the down'd cpu is the last cpu in the irq's
389 * affinity mask, or
390 *
391 * 2) the resulting affinity mask is no longer a
392 * subset of the online cpus but the affinity mask is
393 * not zero; that is the down'd cpu is the last online
394 * cpu in a user set affinity mask.
395 */
396 if (cpumask_empty(&affinity_new) ||
397 !cpumask_subset(&affinity_new, &online_new))
398 this_count++;
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500399 }
Chen Yuc0edbd42017-04-16 23:43:30 +0800400 /* No need to check any further. */
401 if (!this_count)
402 return 0;
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500403
404 count = 0;
405 for_each_online_cpu(cpu) {
406 if (cpu == this_cpu)
407 continue;
Yinghai Luac2a5532014-05-13 11:39:34 -0400408 /*
409 * We scan from FIRST_EXTERNAL_VECTOR to first system
410 * vector. If the vector is marked in the used vectors
411 * bitmap or an irq is assigned to it, we don't count
412 * it as available.
Thomas Gleixnercbb24dc2015-07-05 17:12:33 +0000413 *
414 * As this is an inaccurate snapshot anyway, we can do
415 * this w/o holding vector_lock.
Yinghai Luac2a5532014-05-13 11:39:34 -0400416 */
417 for (vector = FIRST_EXTERNAL_VECTOR;
Thomas Gleixner05161b92017-08-28 08:47:18 +0200418 vector < FIRST_SYSTEM_VECTOR; vector++) {
Yinghai Luac2a5532014-05-13 11:39:34 -0400419 if (!test_bit(vector, used_vectors) &&
Chen Yuc0edbd42017-04-16 23:43:30 +0800420 IS_ERR_OR_NULL(per_cpu(vector_irq, cpu)[vector])) {
421 if (++count == this_count)
422 return 0;
423 }
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500424 }
425 }
426
427 if (count < this_count) {
428 pr_warn("CPU %d disable failed: CPU has %u vectors assigned and there are only %u available.\n",
429 this_cpu, this_count, count);
430 return -ERANGE;
431 }
432 return 0;
433}
434
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800435/* A cpu has been removed from cpu_online_mask. Reset irq affinities. */
436void fixup_irqs(void)
437{
Thomas Gleixnerad7a9292017-06-20 01:37:33 +0200438 unsigned int irr, vector;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800439 struct irq_desc *desc;
Thomas Gleixnera3c08e52010-10-08 20:24:58 +0200440 struct irq_data *data;
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100441 struct irq_chip *chip;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800442
Thomas Gleixnerad7a9292017-06-20 01:37:33 +0200443 irq_migrate_all_off_this_cpu();
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800444
Suresh Siddha5231a682009-10-26 14:24:36 -0800445 /*
446 * We can remove mdelay() and then send spuriuous interrupts to
447 * new cpu targets for all the irqs that were handled previously by
448 * this cpu. While it works, I have seen spurious interrupt messages
449 * (nothing wrong but still...).
450 *
451 * So for now, retain mdelay(1) and check the IRR and then send those
452 * interrupts to new targets as this cpu is already offlined...
453 */
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800454 mdelay(1);
Suresh Siddha5231a682009-10-26 14:24:36 -0800455
Thomas Gleixner09cf92b2015-07-05 17:12:35 +0000456 /*
457 * We can walk the vector array of this cpu without holding
458 * vector_lock because the cpu is already marked !online, so
459 * nothing else will touch it.
460 */
Suresh Siddha5231a682009-10-26 14:24:36 -0800461 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000462 if (IS_ERR_OR_NULL(__this_cpu_read(vector_irq[vector])))
Suresh Siddha5231a682009-10-26 14:24:36 -0800463 continue;
464
465 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
466 if (irr & (1 << (vector % 32))) {
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000467 desc = __this_cpu_read(vector_irq[vector]);
Suresh Siddha5231a682009-10-26 14:24:36 -0800468
Thomas Gleixner09cf92b2015-07-05 17:12:35 +0000469 raw_spin_lock(&desc->lock);
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100470 data = irq_desc_get_irq_data(desc);
471 chip = irq_data_get_irq_chip(data);
Prarit Bhargava93450052014-01-05 11:10:52 -0500472 if (chip->irq_retrigger) {
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100473 chip->irq_retrigger(data);
Prarit Bhargava93450052014-01-05 11:10:52 -0500474 __this_cpu_write(vector_irq[vector], VECTOR_RETRIGGERED);
475 }
Thomas Gleixner239007b2009-11-17 16:46:45 +0100476 raw_spin_unlock(&desc->lock);
Suresh Siddha5231a682009-10-26 14:24:36 -0800477 }
Prarit Bhargava93450052014-01-05 11:10:52 -0500478 if (__this_cpu_read(vector_irq[vector]) != VECTOR_RETRIGGERED)
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000479 __this_cpu_write(vector_irq[vector], VECTOR_UNUSED);
Suresh Siddha5231a682009-10-26 14:24:36 -0800480 }
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800481}
482#endif