blob: 8768e603eb72d3e1d9f1732a7bf4fcd6442160fb [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
22#include <net/mac80211.h>
23#include <linux/leds.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "hw.h"
26#include "rc.h"
27#include "debug.h"
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -070028#include "../ath.h"
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -070029#include "../debug.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujith394cf0a2009-02-09 13:26:54 +053031struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujith394cf0a2009-02-09 13:26:54 +053033/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith394cf0a2009-02-09 13:26:54 +053035#define ito64(x) (sizeof(x) == 8) ? \
36 (((unsigned long long int)(x)) & (0xff)) : \
37 (sizeof(x) == 16) ? \
38 (((unsigned long long int)(x)) & 0xffff) : \
39 ((sizeof(x) == 32) ? \
40 (((unsigned long long int)(x)) & 0xffffffff) : \
41 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070042
Sujith394cf0a2009-02-09 13:26:54 +053043/* increment with wrap-around */
44#define INCR(_l, _sz) do { \
45 (_l)++; \
46 (_l) &= ((_sz) - 1); \
47 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070048
Sujith394cf0a2009-02-09 13:26:54 +053049/* decrement with wrap-around */
50#define DECR(_l, _sz) do { \
51 (_l)--; \
52 (_l) &= ((_sz) - 1); \
53 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070054
Sujith394cf0a2009-02-09 13:26:54 +053055#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070056
Sujith394cf0a2009-02-09 13:26:54 +053057#define TSF_TO_TU(_h,_l) \
58 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
59
60#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
61
Sujith394cf0a2009-02-09 13:26:54 +053062struct ath_config {
63 u32 ath_aggr_prot;
64 u16 txpowlimit;
65 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070066};
67
Sujith394cf0a2009-02-09 13:26:54 +053068/*************************/
69/* Descriptor Management */
70/*************************/
71
72#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053073 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053074 (_bf)->bf_lastbf = NULL; \
75 (_bf)->bf_next = NULL; \
76 memset(&((_bf)->bf_state), 0, \
77 sizeof(struct ath_buf_state)); \
78 } while (0)
79
Sujitha119cc42009-03-30 15:28:38 +053080#define ATH_RXBUF_RESET(_bf) do { \
81 (_bf)->bf_stale = false; \
82 } while (0)
83
Sujith394cf0a2009-02-09 13:26:54 +053084/**
85 * enum buffer_type - Buffer type flags
86 *
87 * @BUF_HT: Send this buffer using HT capabilities
88 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
89 * @BUF_AGGR: Indicates whether the buffer can be aggregated
90 * (used in aggregation scheduling)
91 * @BUF_RETRY: Indicates whether the buffer is retried
92 * @BUF_XRETRY: To denote excessive retries of the buffer
93 */
94enum buffer_type {
95 BUF_HT = BIT(1),
96 BUF_AMPDU = BIT(2),
97 BUF_AGGR = BIT(3),
98 BUF_RETRY = BIT(4),
99 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700100};
101
Sujith394cf0a2009-02-09 13:26:54 +0530102struct ath_buf_state {
Sujith17d79042009-02-09 13:27:03 +0530103 int bfs_nframes;
104 u16 bfs_al;
105 u16 bfs_frmlen;
106 int bfs_seqno;
107 int bfs_tidno;
108 int bfs_retries;
Sujitha119cc42009-03-30 15:28:38 +0530109 u8 bf_type;
Sujith394cf0a2009-02-09 13:26:54 +0530110 u32 bfs_keyix;
111 enum ath9k_key_type bfs_keytype;
112};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113
Sujith394cf0a2009-02-09 13:26:54 +0530114#define bf_nframes bf_state.bfs_nframes
115#define bf_al bf_state.bfs_al
116#define bf_frmlen bf_state.bfs_frmlen
117#define bf_retries bf_state.bfs_retries
118#define bf_seqno bf_state.bfs_seqno
119#define bf_tidno bf_state.bfs_tidno
120#define bf_keyix bf_state.bfs_keyix
121#define bf_keytype bf_state.bfs_keytype
122#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
123#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
124#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
125#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
126#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700127
Sujith394cf0a2009-02-09 13:26:54 +0530128struct ath_buf {
129 struct list_head list;
130 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
131 an aggregate) */
132 struct ath_buf *bf_next; /* next subframe in the aggregate */
Sujitha22be222009-03-30 15:28:36 +0530133 struct sk_buff *bf_mpdu; /* enclosing frame structure */
Sujith394cf0a2009-02-09 13:26:54 +0530134 struct ath_desc *bf_desc; /* virtual addr of desc */
135 dma_addr_t bf_daddr; /* physical addr of desc */
136 dma_addr_t bf_buf_addr; /* physical addr of data buffer */
Sujitha119cc42009-03-30 15:28:38 +0530137 bool bf_stale;
Sujith17d79042009-02-09 13:27:03 +0530138 u16 bf_flags;
139 struct ath_buf_state bf_state;
Sujith394cf0a2009-02-09 13:26:54 +0530140 dma_addr_t bf_dmacontext;
141};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700142
Sujith394cf0a2009-02-09 13:26:54 +0530143struct ath_descdma {
Sujith17d79042009-02-09 13:27:03 +0530144 struct ath_desc *dd_desc;
145 dma_addr_t dd_desc_paddr;
146 u32 dd_desc_len;
147 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530148};
149
150int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
151 struct list_head *head, const char *name,
152 int nbuf, int ndesc);
153void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
154 struct list_head *head);
155
156/***********/
157/* RX / TX */
158/***********/
159
160#define ATH_MAX_ANTENNA 3
161#define ATH_RXBUF 512
162#define WME_NUM_TID 16
163#define ATH_TXBUF 512
164#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530165#define ATH_MGT_TXMAXTRY 4
166#define WME_BA_BMP_SIZE 64
167#define WME_MAX_BA WME_BA_BMP_SIZE
168#define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
169
170#define TID_TO_WME_AC(_tid) \
171 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
172 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
173 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
174 WME_AC_VO)
175
176#define WME_AC_BE 0
177#define WME_AC_BK 1
178#define WME_AC_VI 2
179#define WME_AC_VO 3
180#define WME_NUM_AC 4
181
182#define ADDBA_EXCHANGE_ATTEMPTS 10
183#define ATH_AGGR_DELIM_SZ 4
184#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
185/* number of delimiters for encryption padding */
186#define ATH_AGGR_ENCRYPTDELIM 10
187/* minimum h/w qdepth to be sustained to maximize aggregation */
188#define ATH_AGGR_MIN_QDEPTH 2
189#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530190
191#define IEEE80211_SEQ_SEQ_SHIFT 4
192#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530193#define IEEE80211_WEP_IVLEN 3
194#define IEEE80211_WEP_KIDLEN 1
195#define IEEE80211_WEP_CRCLEN 4
196#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
197 (IEEE80211_WEP_IVLEN + \
198 IEEE80211_WEP_KIDLEN + \
199 IEEE80211_WEP_CRCLEN))
200
201/* return whether a bit at index _n in bitmap _bm is set
202 * _sz is the size of the bitmap */
203#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
204 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
205
206/* return block-ack bitmap index given sequence and starting sequence */
207#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
208
209/* returns delimiter padding required given the packet length */
210#define ATH_AGGR_GET_NDELIM(_len) \
211 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
212 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
213
214#define BAW_WITHIN(_start, _bawsz, _seqno) \
215 ((((_seqno) - (_start)) & 4095) < (_bawsz))
216
217#define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
218#define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
219#define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
220#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
221
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400222#define ATH_TX_COMPLETE_POLL_INT 1000
223
Sujith394cf0a2009-02-09 13:26:54 +0530224enum ATH_AGGR_STATUS {
225 ATH_AGGR_DONE,
226 ATH_AGGR_BAW_CLOSED,
227 ATH_AGGR_LIMITED,
228};
229
230struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530231 u32 axq_qnum;
232 u32 *axq_link;
233 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530234 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530235 u32 axq_depth;
236 u8 axq_aggr_depth;
Sujith17d79042009-02-09 13:27:03 +0530237 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400238 bool axq_tx_inprogress;
Sujith17d79042009-02-09 13:27:03 +0530239 struct ath_buf *axq_linkbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530240
241 /* first desc of the last descriptor that contains CTS */
242 struct ath_desc *axq_lastdsWithCTS;
243
244 /* final desc of the gating desc that determines whether
245 lastdsWithCTS has been DMA'ed or not */
246 struct ath_desc *axq_gatingds;
247
248 struct list_head axq_acq;
249};
250
251#define AGGR_CLEANUP BIT(1)
252#define AGGR_ADDBA_COMPLETE BIT(2)
253#define AGGR_ADDBA_PROGRESS BIT(3)
254
Sujith394cf0a2009-02-09 13:26:54 +0530255struct ath_atx_tid {
Sujith17d79042009-02-09 13:27:03 +0530256 struct list_head list;
257 struct list_head buf_q;
Sujith394cf0a2009-02-09 13:26:54 +0530258 struct ath_node *an;
259 struct ath_atx_ac *ac;
Sujith17d79042009-02-09 13:27:03 +0530260 struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
Sujith394cf0a2009-02-09 13:26:54 +0530261 u16 seq_start;
262 u16 seq_next;
263 u16 baw_size;
264 int tidno;
Sujith17d79042009-02-09 13:27:03 +0530265 int baw_head; /* first un-acked tx buffer */
266 int baw_tail; /* next unused tx buffer slot */
Sujith394cf0a2009-02-09 13:26:54 +0530267 int sched;
268 int paused;
269 u8 state;
Sujith394cf0a2009-02-09 13:26:54 +0530270};
271
Sujith394cf0a2009-02-09 13:26:54 +0530272struct ath_atx_ac {
Sujith17d79042009-02-09 13:27:03 +0530273 int sched;
274 int qnum;
275 struct list_head list;
276 struct list_head tid_q;
Sujith394cf0a2009-02-09 13:26:54 +0530277};
278
Sujith394cf0a2009-02-09 13:26:54 +0530279struct ath_tx_control {
280 struct ath_txq *txq;
281 int if_id;
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200282 enum ath9k_internal_frame_type frame_type;
Sujith394cf0a2009-02-09 13:26:54 +0530283};
284
Sujith394cf0a2009-02-09 13:26:54 +0530285#define ATH_TX_ERROR 0x01
286#define ATH_TX_XRETRY 0x02
287#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530288
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400289#define ATH_RSSI_LPF_LEN 10
290#define RSSI_LPF_THRESHOLD -20
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400291#define ATH_RSSI_EP_MULTIPLIER (1<<7)
292#define ATH_EP_MUL(x, mul) ((x) * (mul))
293#define ATH_RSSI_IN(x) (ATH_EP_MUL((x), ATH_RSSI_EP_MULTIPLIER))
294#define ATH_LPF_RSSI(x, y, len) \
295 ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y))
296#define ATH_RSSI_LPF(x, y) do { \
297 if ((y) >= RSSI_LPF_THRESHOLD) \
298 x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN); \
299} while (0)
300#define ATH_EP_RND(x, mul) \
301 ((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul))
302
Sujith394cf0a2009-02-09 13:26:54 +0530303struct ath_node {
304 struct ath_softc *an_sc;
305 struct ath_atx_tid tid[WME_NUM_TID];
306 struct ath_atx_ac ac[WME_NUM_AC];
307 u16 maxampdu;
308 u8 mpdudensity;
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400309 int last_rssi;
Sujith394cf0a2009-02-09 13:26:54 +0530310};
311
312struct ath_tx {
313 u16 seq_no;
314 u32 txqsetup;
315 int hwq_map[ATH9K_WME_AC_VO+1];
316 spinlock_t txbuflock;
317 struct list_head txbuf;
318 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
319 struct ath_descdma txdma;
320};
321
322struct ath_rx {
323 u8 defant;
324 u8 rxotherant;
325 u32 *rxlink;
326 int bufsize;
327 unsigned int rxfilter;
328 spinlock_t rxflushlock;
329 spinlock_t rxbuflock;
330 struct list_head rxbuf;
331 struct ath_descdma rxdma;
332};
333
334int ath_startrecv(struct ath_softc *sc);
335bool ath_stoprecv(struct ath_softc *sc);
336void ath_flushrecv(struct ath_softc *sc);
337u32 ath_calcrxfilter(struct ath_softc *sc);
338int ath_rx_init(struct ath_softc *sc, int nbufs);
339void ath_rx_cleanup(struct ath_softc *sc);
340int ath_rx_tasklet(struct ath_softc *sc, int flush);
341struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
342void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
343int ath_tx_setup(struct ath_softc *sc, int haltype);
344void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
345void ath_draintxq(struct ath_softc *sc,
346 struct ath_txq *txq, bool retry_tx);
347void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
348void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
349void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
350int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530351void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530352struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
353int ath_txq_update(struct ath_softc *sc, int qnum,
354 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200355int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530356 struct ath_tx_control *txctl);
357void ath_tx_tasklet(struct ath_softc *sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200358void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530359bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
Sujithf83da962009-07-23 15:32:37 +0530360void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
361 u16 tid, u16 *ssn);
362void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530363void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
364
365/********/
Sujith17d79042009-02-09 13:27:03 +0530366/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530367/********/
368
Sujith17d79042009-02-09 13:27:03 +0530369struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530370 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200371 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530372 enum nl80211_iftype av_opmode;
373 struct ath_buf *av_bcbuf;
374 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200375 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530376};
377
378/*******************/
379/* Beacon Handling */
380/*******************/
381
382/*
383 * Regardless of the number of beacons we stagger, (i.e. regardless of the
384 * number of BSSIDs) if a given beacon does not go out even after waiting this
385 * number of beacon intervals, the game's up.
386 */
387#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200388#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530389#define ATH_DEFAULT_BINTVAL 100 /* TU */
390#define ATH_DEFAULT_BMISS_LIMIT 10
391#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
392
393struct ath_beacon_config {
394 u16 beacon_interval;
395 u16 listen_interval;
396 u16 dtim_period;
397 u16 bmiss_timeout;
398 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530399};
400
Sujith394cf0a2009-02-09 13:26:54 +0530401struct ath_beacon {
402 enum {
403 OK, /* no change needed */
404 UPDATE, /* update pending */
405 COMMIT /* beacon sent, commit change */
406 } updateslot; /* slot time update fsm */
407
408 u32 beaconq;
409 u32 bmisscnt;
410 u32 ast_be_xmit;
411 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200412 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200413 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530414 int slottime;
415 int slotupdate;
416 struct ath9k_tx_queue_info beacon_qi;
417 struct ath_descdma bdma;
418 struct ath_txq *cabq;
419 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700420};
421
Sujith9fc9ab02009-03-03 10:16:51 +0530422void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200423void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujithcbe61d82009-02-09 13:27:12 +0530424int ath_beaconq_setup(struct ath_hw *ah);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200425int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530426void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700427
Sujith394cf0a2009-02-09 13:26:54 +0530428/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530429/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530430/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530431
Sujith20977d32009-02-20 15:13:28 +0530432#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
433#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
434#define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
435#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
436#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530437
Sujith394cf0a2009-02-09 13:26:54 +0530438struct ath_ani {
Sujith17d79042009-02-09 13:27:03 +0530439 bool caldone;
440 int16_t noise_floor;
441 unsigned int longcal_timer;
442 unsigned int shortcal_timer;
443 unsigned int resetcal_timer;
444 unsigned int checkani_timer;
Sujith394cf0a2009-02-09 13:26:54 +0530445 struct timer_list timer;
446};
Sujithf1dc5602008-10-29 10:16:30 +0530447
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700448/* Defines the BT AR_BT_COEX_WGHT used */
449enum ath_stomp_type {
450 ATH_BTCOEX_NO_STOMP,
451 ATH_BTCOEX_STOMP_ALL,
452 ATH_BTCOEX_STOMP_LOW,
453 ATH_BTCOEX_STOMP_NONE
454};
455
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700456struct ath_btcoex {
457 bool hw_timer_enabled;
458 spinlock_t btcoex_lock;
459 struct timer_list period_timer; /* Timer for BT period */
460 u32 bt_priority_cnt;
461 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700462 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700463 u32 btcoex_no_stomp; /* in usec */
464 u32 btcoex_period; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700465 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700466};
467
Sujith394cf0a2009-02-09 13:26:54 +0530468/********************/
469/* LED Control */
470/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530471
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530472#define ATH_LED_PIN_DEF 1
473#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530474#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
475#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530476
Sujith394cf0a2009-02-09 13:26:54 +0530477enum ath_led_type {
478 ATH_LED_RADIO,
479 ATH_LED_ASSOC,
480 ATH_LED_TX,
481 ATH_LED_RX
482};
Sujithf1dc5602008-10-29 10:16:30 +0530483
Sujith394cf0a2009-02-09 13:26:54 +0530484struct ath_led {
485 struct ath_softc *sc;
486 struct led_classdev led_cdev;
487 enum ath_led_type led_type;
488 char name[32];
489 bool registered;
490};
Sujithf1dc5602008-10-29 10:16:30 +0530491
Sujith394cf0a2009-02-09 13:26:54 +0530492/********************/
493/* Main driver core */
494/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530495
Sujith394cf0a2009-02-09 13:26:54 +0530496/*
497 * Default cache line size, in bytes.
498 * Used when PCI device not fully initialized by bootrom/BIOS
499*/
500#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530501#define ATH_REGCLASSIDS_MAX 10
502#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
503#define ATH_MAX_SW_RETRIES 10
504#define ATH_CHAN_MAX 255
505#define IEEE80211_WEP_NKID 4 /* number of key ids */
506
507/*
508 * The key cache is used for h/w cipher state and also for
509 * tracking station state such as the current tx antenna.
510 * We also setup a mapping table between key cache slot indices
511 * and station state to short-circuit node lookups on rx.
512 * Different parts have different size key caches. We handle
513 * up to ATH_KEYMAX entries (could dynamically allocate state).
514 */
515#define ATH_KEYMAX 128 /* max key cache size we handle */
516
Sujith394cf0a2009-02-09 13:26:54 +0530517#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
518#define ATH_RSSI_DUMMY_MARKER 0x127
519#define ATH_RATE_DUMMY_MARKER 0
520
Sujithb238e902009-03-03 10:16:56 +0530521#define SC_OP_INVALID BIT(0)
522#define SC_OP_BEACONS BIT(1)
523#define SC_OP_RXAGGR BIT(2)
524#define SC_OP_TXAGGR BIT(3)
Sujithbdbdf462009-03-30 15:28:22 +0530525#define SC_OP_FULL_RESET BIT(4)
526#define SC_OP_PREAMBLE_SHORT BIT(5)
527#define SC_OP_PROTECT_ENABLE BIT(6)
528#define SC_OP_RXFLUSH BIT(7)
529#define SC_OP_LED_ASSOCIATED BIT(8)
Sujithbdbdf462009-03-30 15:28:22 +0530530#define SC_OP_WAIT_FOR_BEACON BIT(12)
531#define SC_OP_LED_ON BIT(13)
532#define SC_OP_SCANNING BIT(14)
533#define SC_OP_TSF_RESET BIT(15)
Jouni Malinencc659652009-05-14 21:28:48 +0300534#define SC_OP_WAIT_FOR_CAB BIT(16)
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300535#define SC_OP_WAIT_FOR_PSPOLL_DATA BIT(17)
536#define SC_OP_WAIT_FOR_TX_ACK BIT(18)
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300537#define SC_OP_BEACON_SYNC BIT(19)
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530538#define SC_OP_BT_PRIORITY_DETECTED BIT(21)
Sujith394cf0a2009-02-09 13:26:54 +0530539
540struct ath_bus_ops {
541 void (*read_cachesize)(struct ath_softc *sc, int *csz);
542 void (*cleanup)(struct ath_softc *sc);
Sujithcbe61d82009-02-09 13:27:12 +0530543 bool (*eeprom_read)(struct ath_hw *ah, u32 off, u16 *data);
Luis R. Rodriguez867633f2009-09-10 12:12:23 -0700544 void (*bt_coex_prep)(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530545};
546
Jouni Malinenbce048d2009-03-03 19:23:28 +0200547struct ath_wiphy;
548
Sujith394cf0a2009-02-09 13:26:54 +0530549struct ath_softc {
550 struct ieee80211_hw *hw;
551 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200552
553 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200554 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200555 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
556 * have NULL entries */
557 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200558 int chan_idx;
559 int chan_is_ht;
560 struct ath_wiphy *next_wiphy;
561 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200562 int wiphy_select_failures;
563 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200564 struct delayed_work wiphy_work;
565 unsigned long wiphy_scheduler_int;
566 int wiphy_scheduler_index;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200567
Sujith394cf0a2009-02-09 13:26:54 +0530568 struct tasklet_struct intr_tq;
569 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530570 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530571 void __iomem *mem;
572 int irq;
573 spinlock_t sc_resetlock;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700574 spinlock_t sc_serial_rw;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530575 spinlock_t ani_lock;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400576 spinlock_t sc_pm_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530577 struct mutex mutex;
578
Sujith17d79042009-02-09 13:27:03 +0530579 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530580 u32 sc_flags; /* SC_OP_* */
Sujith17d79042009-02-09 13:27:03 +0530581 u16 curtxpow;
Sujith17d79042009-02-09 13:27:03 +0530582 u8 nbcnvifs;
583 u16 nvifs;
Sujith17d79042009-02-09 13:27:03 +0530584 u32 keymax;
585 DECLARE_BITMAP(keymap, ATH_KEYMAX);
586 u8 splitmic;
Gabor Juhos96148322009-07-24 17:27:21 +0200587 bool ps_enabled;
Gabor Juhos709ade92009-07-14 20:17:15 -0400588 unsigned long ps_usecount;
Sujith17d79042009-02-09 13:27:03 +0530589 enum ath9k_int imask;
Sujith394cf0a2009-02-09 13:26:54 +0530590
Sujith17d79042009-02-09 13:27:03 +0530591 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530592 struct ath_rx rx;
593 struct ath_tx tx;
594 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530595 struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400596 const struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
597 const struct ath_rate_table *cur_rate_table;
Sujith394cf0a2009-02-09 13:26:54 +0530598 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
599
600 struct ath_led radio_led;
601 struct ath_led assoc_led;
602 struct ath_led tx_led;
603 struct ath_led rx_led;
604 struct delayed_work ath_led_blink_work;
605 int led_on_duration;
606 int led_off_duration;
607 int led_on_cnt;
608 int led_off_cnt;
609
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200610 int beacon_interval;
611
Sujith17d79042009-02-09 13:27:03 +0530612 struct ath_ani ani;
Sujith394cf0a2009-02-09 13:26:54 +0530613#ifdef CONFIG_ATH9K_DEBUG
Sujith17d79042009-02-09 13:27:03 +0530614 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700615#endif
Sujith394cf0a2009-02-09 13:26:54 +0530616 struct ath_bus_ops *bus_ops;
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530617 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400618 struct delayed_work tx_complete_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700619 struct ath_btcoex btcoex;
Sujith394cf0a2009-02-09 13:26:54 +0530620};
621
Jouni Malinenbce048d2009-03-03 19:23:28 +0200622struct ath_wiphy {
623 struct ath_softc *sc; /* shared for all virtual wiphys */
624 struct ieee80211_hw *hw;
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200625 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200626 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200627 ATH_WIPHY_ACTIVE,
628 ATH_WIPHY_PAUSING,
629 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200630 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200631 } state;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200632 int chan_idx;
633 int chan_is_ht;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200634};
635
Sujith394cf0a2009-02-09 13:26:54 +0530636int ath_reset(struct ath_softc *sc, bool retry_tx);
637int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
638int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
639int ath_cabq_update(struct ath_softc *);
640
641static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
642{
643 sc->bus_ops->read_cachesize(sc, csz);
644}
645
646static inline void ath_bus_cleanup(struct ath_softc *sc)
647{
648 sc->bus_ops->cleanup(sc);
649}
650
651extern struct ieee80211_ops ath9k_ops;
652
653irqreturn_t ath_isr(int irq, void *dev);
654void ath_cleanup(struct ath_softc *sc);
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530655int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid);
Sujith394cf0a2009-02-09 13:26:54 +0530656void ath_detach(struct ath_softc *sc);
657const char *ath_mac_bb_name(u32 mac_bb_version);
658const char *ath_rf_name(u16 rf_version);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200659void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200660void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
661 struct ath9k_channel *ichan);
662void ath_update_chainmask(struct ath_softc *sc, int is_ht);
663int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
664 struct ath9k_channel *hchan);
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200665void ath_radio_enable(struct ath_softc *sc);
666void ath_radio_disable(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530667
668#ifdef CONFIG_PCI
669int ath_pci_init(void);
670void ath_pci_exit(void);
671#else
672static inline int ath_pci_init(void) { return 0; };
673static inline void ath_pci_exit(void) {};
674#endif
675
676#ifdef CONFIG_ATHEROS_AR71XX
677int ath_ahb_init(void);
678void ath_ahb_exit(void);
679#else
680static inline int ath_ahb_init(void) { return 0; };
681static inline void ath_ahb_exit(void) {};
682#endif
683
Gabor Juhos0bc07982009-07-14 20:17:14 -0400684void ath9k_ps_wakeup(struct ath_softc *sc);
685void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200686
687void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200688int ath9k_wiphy_add(struct ath_softc *sc);
689int ath9k_wiphy_del(struct ath_wiphy *aphy);
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200690void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
691int ath9k_wiphy_pause(struct ath_wiphy *aphy);
692int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200693int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200694void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200695void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200696bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200697void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
698 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200699bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200700void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400701bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200702
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530703int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
Sujith394cf0a2009-02-09 13:26:54 +0530704#endif /* ATH9K_H */