blob: 57703e95a3f9c60709a8678d08035e1dbcfa8126 [file] [log] [blame]
Alex Elder1ed7d0c02020-03-05 22:28:18 -06001// SPDX-License-Identifier: GPL-2.0
2
3/* Copyright (c) 2012-2018, The Linux Foundation. All rights reserved.
Alex Elder47f71d62021-03-26 10:11:13 -05004 * Copyright (C) 2019-2021 Linaro Ltd.
Alex Elder1ed7d0c02020-03-05 22:28:18 -06005 */
6
7#include <linux/log2.h>
8
9#include "gsi.h"
10#include "ipa_data.h"
11#include "ipa_endpoint.h"
12#include "ipa_mem.h"
13
Alex Elderfc566da2021-03-28 12:31:08 -050014/** enum ipa_resource_type - IPA resource types for an SoC having IPA v3.5.1 */
Alex Eldercf9a10b2021-03-26 10:11:17 -050015enum ipa_resource_type {
16 /* Source resource types; first must have value 0 */
17 IPA_RESOURCE_TYPE_SRC_PKT_CONTEXTS = 0,
18 IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_LISTS,
19 IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_BUFF,
20 IPA_RESOURCE_TYPE_SRC_HPS_DMARS,
21 IPA_RESOURCE_TYPE_SRC_ACK_ENTRIES,
22
23 /* Destination resource types; first must have value 0 */
24 IPA_RESOURCE_TYPE_DST_DATA_SECTORS = 0,
25 IPA_RESOURCE_TYPE_DST_DPS_DMARS,
26};
27
Alex Elderfc566da2021-03-28 12:31:08 -050028/* Resource groups used for an SoC having IPA v3.5.1 */
Alex Elder47f71d62021-03-26 10:11:13 -050029enum ipa_rsrc_group_id {
30 /* Source resource group identifiers */
31 IPA_RSRC_GROUP_SRC_LWA_DL = 0,
32 IPA_RSRC_GROUP_SRC_UL_DL,
33 IPA_RSRC_GROUP_SRC_MHI_DMA,
34 IPA_RSRC_GROUP_SRC_UC_RX_Q,
Alex Elder4fd704b2021-03-26 10:11:21 -050035 IPA_RSRC_GROUP_SRC_COUNT, /* Last in set; not a source group */
Alex Elder47f71d62021-03-26 10:11:13 -050036
37 /* Destination resource group identifiers */
38 IPA_RSRC_GROUP_DST_LWA_DL = 0,
39 IPA_RSRC_GROUP_DST_UL_DL_DPL,
40 IPA_RSRC_GROUP_DST_UNUSED_2,
Alex Elder4fd704b2021-03-26 10:11:21 -050041 IPA_RSRC_GROUP_DST_COUNT, /* Last; not a destination group */
Alex Elder47f71d62021-03-26 10:11:13 -050042};
43
Alex Elderfc566da2021-03-28 12:31:08 -050044/* QSB configuration data for an SoC having IPA v3.5.1 */
Alex Elder37537fa2021-03-19 10:24:22 -050045static const struct ipa_qsb_data ipa_qsb_data[] = {
46 [IPA_QSB_MASTER_DDR] = {
47 .max_writes = 8,
48 .max_reads = 8,
49 },
50 [IPA_QSB_MASTER_PCIE] = {
51 .max_writes = 4,
52 .max_reads = 12,
53 },
54};
55
Alex Elderfc566da2021-03-28 12:31:08 -050056/* Endpoint datdata for an SoC having IPA v3.5.1 */
Alex Elder1ed7d0c02020-03-05 22:28:18 -060057static const struct ipa_gsi_endpoint_data ipa_gsi_endpoint_data[] = {
58 [IPA_ENDPOINT_AP_COMMAND_TX] = {
59 .ee_id = GSI_EE_AP,
60 .channel_id = 4,
61 .endpoint_id = 5,
62 .toward_ipa = true,
63 .channel = {
64 .tre_count = 512,
65 .event_count = 256,
66 .tlv_count = 20,
67 },
68 .endpoint = {
Alex Elder1ed7d0c02020-03-05 22:28:18 -060069 .config = {
Alex Elder47f71d62021-03-26 10:11:13 -050070 .resource_group = IPA_RSRC_GROUP_SRC_UL_DL,
Alex Elder1ed7d0c02020-03-05 22:28:18 -060071 .dma_mode = true,
72 .dma_endpoint = IPA_ENDPOINT_AP_LAN_RX,
Alex Elder1690d8a2021-03-20 10:57:06 -050073 .tx = {
74 .seq_type = IPA_SEQ_DMA,
75 },
Alex Elder1ed7d0c02020-03-05 22:28:18 -060076 },
77 },
78 },
79 [IPA_ENDPOINT_AP_LAN_RX] = {
80 .ee_id = GSI_EE_AP,
81 .channel_id = 5,
82 .endpoint_id = 9,
83 .toward_ipa = false,
84 .channel = {
85 .tre_count = 256,
86 .event_count = 256,
87 .tlv_count = 8,
88 },
89 .endpoint = {
Alex Elder1ed7d0c02020-03-05 22:28:18 -060090 .config = {
Alex Elder47f71d62021-03-26 10:11:13 -050091 .resource_group = IPA_RSRC_GROUP_DST_UL_DL_DPL,
Alex Elder1ed7d0c02020-03-05 22:28:18 -060092 .aggregation = true,
93 .status_enable = true,
94 .rx = {
95 .pad_align = ilog2(sizeof(u32)),
96 },
97 },
98 },
99 },
100 [IPA_ENDPOINT_AP_MODEM_TX] = {
101 .ee_id = GSI_EE_AP,
102 .channel_id = 3,
103 .endpoint_id = 2,
104 .toward_ipa = true,
105 .channel = {
106 .tre_count = 512,
107 .event_count = 512,
108 .tlv_count = 16,
109 },
110 .endpoint = {
111 .filter_support = true,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600112 .config = {
Alex Elder47f71d62021-03-26 10:11:13 -0500113 .resource_group = IPA_RSRC_GROUP_SRC_UL_DL,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600114 .checksum = true,
115 .qmap = true,
116 .status_enable = true,
117 .tx = {
Alex Elder1690d8a2021-03-20 10:57:06 -0500118 .seq_type = IPA_SEQ_2_PASS_SKIP_LAST_UC,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600119 .status_endpoint =
120 IPA_ENDPOINT_MODEM_AP_RX,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600121 },
122 },
123 },
124 },
125 [IPA_ENDPOINT_AP_MODEM_RX] = {
126 .ee_id = GSI_EE_AP,
127 .channel_id = 6,
128 .endpoint_id = 10,
129 .toward_ipa = false,
130 .channel = {
131 .tre_count = 256,
132 .event_count = 256,
133 .tlv_count = 8,
134 },
135 .endpoint = {
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600136 .config = {
Alex Elder47f71d62021-03-26 10:11:13 -0500137 .resource_group = IPA_RSRC_GROUP_DST_UL_DL_DPL,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600138 .checksum = true,
139 .qmap = true,
140 .aggregation = true,
141 .rx = {
142 .aggr_close_eof = true,
143 },
144 },
145 },
146 },
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600147 [IPA_ENDPOINT_MODEM_LAN_TX] = {
148 .ee_id = GSI_EE_MODEM,
149 .channel_id = 0,
150 .endpoint_id = 3,
151 .toward_ipa = true,
152 .endpoint = {
153 .filter_support = true,
154 },
155 },
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600156 [IPA_ENDPOINT_MODEM_AP_TX] = {
157 .ee_id = GSI_EE_MODEM,
158 .channel_id = 4,
159 .endpoint_id = 6,
160 .toward_ipa = true,
161 .endpoint = {
162 .filter_support = true,
163 },
164 },
165 [IPA_ENDPOINT_MODEM_AP_RX] = {
166 .ee_id = GSI_EE_MODEM,
167 .channel_id = 2,
168 .endpoint_id = 12,
169 .toward_ipa = false,
170 },
171};
172
Alex Elderfc566da2021-03-28 12:31:08 -0500173/* Source resource configuration data for an SoC having IPA v3.5.1 */
Alex Elder7336ce12021-03-26 10:11:19 -0500174static const struct ipa_resource ipa_resource_src[] = {
Alex Elder4bcfb352021-03-26 10:11:16 -0500175 [IPA_RESOURCE_TYPE_SRC_PKT_CONTEXTS] = {
Alex Elder47f71d62021-03-26 10:11:13 -0500176 .limits[IPA_RSRC_GROUP_SRC_LWA_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500177 .min = 1, .max = 255,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600178 },
Alex Elder47f71d62021-03-26 10:11:13 -0500179 .limits[IPA_RSRC_GROUP_SRC_UL_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500180 .min = 1, .max = 255,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600181 },
Alex Elder9ab7e722021-03-26 10:11:14 -0500182 .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500183 .min = 1, .max = 63,
Alex Elder9ab7e722021-03-26 10:11:14 -0500184 },
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600185 },
Alex Elder4bcfb352021-03-26 10:11:16 -0500186 [IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_LISTS] = {
Alex Elder47f71d62021-03-26 10:11:13 -0500187 .limits[IPA_RSRC_GROUP_SRC_LWA_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500188 .min = 10, .max = 10,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600189 },
Alex Elder47f71d62021-03-26 10:11:13 -0500190 .limits[IPA_RSRC_GROUP_SRC_UL_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500191 .min = 10, .max = 10,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600192 },
Alex Elder9ab7e722021-03-26 10:11:14 -0500193 .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500194 .min = 8, .max = 8,
Alex Elder9ab7e722021-03-26 10:11:14 -0500195 },
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600196 },
Alex Elder4bcfb352021-03-26 10:11:16 -0500197 [IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_BUFF] = {
Alex Elder47f71d62021-03-26 10:11:13 -0500198 .limits[IPA_RSRC_GROUP_SRC_LWA_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500199 .min = 12, .max = 12,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600200 },
Alex Elder47f71d62021-03-26 10:11:13 -0500201 .limits[IPA_RSRC_GROUP_SRC_UL_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500202 .min = 14, .max = 14,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600203 },
Alex Elder9ab7e722021-03-26 10:11:14 -0500204 .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500205 .min = 8, .max = 8,
Alex Elder9ab7e722021-03-26 10:11:14 -0500206 },
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600207 },
Alex Elder4bcfb352021-03-26 10:11:16 -0500208 [IPA_RESOURCE_TYPE_SRC_HPS_DMARS] = {
Alex Elder47f71d62021-03-26 10:11:13 -0500209 .limits[IPA_RSRC_GROUP_SRC_LWA_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500210 .min = 0, .max = 63,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600211 },
Alex Elder47f71d62021-03-26 10:11:13 -0500212 .limits[IPA_RSRC_GROUP_SRC_UL_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500213 .min = 0, .max = 63,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600214 },
Alex Elder9ab7e722021-03-26 10:11:14 -0500215 .limits[IPA_RSRC_GROUP_SRC_MHI_DMA] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500216 .min = 0, .max = 63,
Alex Elder9ab7e722021-03-26 10:11:14 -0500217 },
218 .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500219 .min = 0, .max = 63,
Alex Elder9ab7e722021-03-26 10:11:14 -0500220 },
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600221 },
Alex Elder4bcfb352021-03-26 10:11:16 -0500222 [IPA_RESOURCE_TYPE_SRC_ACK_ENTRIES] = {
Alex Elder47f71d62021-03-26 10:11:13 -0500223 .limits[IPA_RSRC_GROUP_SRC_LWA_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500224 .min = 14, .max = 14,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600225 },
Alex Elder47f71d62021-03-26 10:11:13 -0500226 .limits[IPA_RSRC_GROUP_SRC_UL_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500227 .min = 20, .max = 20,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600228 },
Alex Elder9ab7e722021-03-26 10:11:14 -0500229 .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500230 .min = 14, .max = 14,
Alex Elder9ab7e722021-03-26 10:11:14 -0500231 },
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600232 },
233};
234
Alex Elderfc566da2021-03-28 12:31:08 -0500235/* Destination resource configuration data for an SoC having IPA v3.5.1 */
Alex Elder7336ce12021-03-26 10:11:19 -0500236static const struct ipa_resource ipa_resource_dst[] = {
Alex Elder4bcfb352021-03-26 10:11:16 -0500237 [IPA_RESOURCE_TYPE_DST_DATA_SECTORS] = {
Alex Elder47f71d62021-03-26 10:11:13 -0500238 .limits[IPA_RSRC_GROUP_DST_LWA_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500239 .min = 4, .max = 4,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600240 },
241 .limits[1] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500242 .min = 4, .max = 4,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600243 },
Alex Elder9ab7e722021-03-26 10:11:14 -0500244 .limits[IPA_RSRC_GROUP_DST_UNUSED_2] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500245 .min = 3, .max = 3,
Alex Elder9ab7e722021-03-26 10:11:14 -0500246 }
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600247 },
Alex Elder4bcfb352021-03-26 10:11:16 -0500248 [IPA_RESOURCE_TYPE_DST_DPS_DMARS] = {
Alex Elder47f71d62021-03-26 10:11:13 -0500249 .limits[IPA_RSRC_GROUP_DST_LWA_DL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500250 .min = 2, .max = 63,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600251 },
Alex Elder47f71d62021-03-26 10:11:13 -0500252 .limits[IPA_RSRC_GROUP_DST_UL_DL_DPL] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500253 .min = 1, .max = 63,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600254 },
Alex Elder9ab7e722021-03-26 10:11:14 -0500255 .limits[IPA_RSRC_GROUP_DST_UNUSED_2] = {
Alex Eldercf9a10b2021-03-26 10:11:17 -0500256 .min = 1, .max = 2,
Alex Elder9ab7e722021-03-26 10:11:14 -0500257 }
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600258 },
259};
260
Alex Elderfc566da2021-03-28 12:31:08 -0500261/* Resource configuration data for an SoC having IPA v3.5.1 */
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600262static const struct ipa_resource_data ipa_resource_data = {
Alex Elder4fd704b2021-03-26 10:11:21 -0500263 .rsrc_group_src_count = IPA_RSRC_GROUP_SRC_COUNT,
264 .rsrc_group_dst_count = IPA_RSRC_GROUP_DST_COUNT,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600265 .resource_src_count = ARRAY_SIZE(ipa_resource_src),
266 .resource_src = ipa_resource_src,
267 .resource_dst_count = ARRAY_SIZE(ipa_resource_dst),
268 .resource_dst = ipa_resource_dst,
269};
270
Alex Elderfc566da2021-03-28 12:31:08 -0500271/* IPA-resident memory region data for an SoC having IPA v3.5.1 */
Alex Elder3128aae2020-05-04 12:58:57 -0500272static const struct ipa_mem ipa_mem_local_data[] = {
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600273 [IPA_MEM_UC_SHARED] = {
274 .offset = 0x0000,
275 .size = 0x0080,
276 .canary_count = 0,
277 },
278 [IPA_MEM_UC_INFO] = {
279 .offset = 0x0080,
280 .size = 0x0200,
281 .canary_count = 0,
282 },
283 [IPA_MEM_V4_FILTER_HASHED] = {
284 .offset = 0x0288,
285 .size = 0x0078,
286 .canary_count = 2,
287 },
288 [IPA_MEM_V4_FILTER] = {
289 .offset = 0x0308,
290 .size = 0x0078,
291 .canary_count = 2,
292 },
293 [IPA_MEM_V6_FILTER_HASHED] = {
294 .offset = 0x0388,
295 .size = 0x0078,
296 .canary_count = 2,
297 },
298 [IPA_MEM_V6_FILTER] = {
299 .offset = 0x0408,
300 .size = 0x0078,
301 .canary_count = 2,
302 },
303 [IPA_MEM_V4_ROUTE_HASHED] = {
304 .offset = 0x0488,
305 .size = 0x0078,
306 .canary_count = 2,
307 },
308 [IPA_MEM_V4_ROUTE] = {
309 .offset = 0x0508,
310 .size = 0x0078,
311 .canary_count = 2,
312 },
313 [IPA_MEM_V6_ROUTE_HASHED] = {
314 .offset = 0x0588,
315 .size = 0x0078,
316 .canary_count = 2,
317 },
318 [IPA_MEM_V6_ROUTE] = {
319 .offset = 0x0608,
320 .size = 0x0078,
321 .canary_count = 2,
322 },
323 [IPA_MEM_MODEM_HEADER] = {
324 .offset = 0x0688,
325 .size = 0x0140,
326 .canary_count = 2,
327 },
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600328 [IPA_MEM_MODEM_PROC_CTX] = {
329 .offset = 0x07d0,
330 .size = 0x0200,
331 .canary_count = 2,
332 },
333 [IPA_MEM_AP_PROC_CTX] = {
334 .offset = 0x09d0,
335 .size = 0x0200,
336 .canary_count = 0,
337 },
338 [IPA_MEM_MODEM] = {
339 .offset = 0x0bd8,
340 .size = 0x1024,
341 .canary_count = 0,
342 },
343 [IPA_MEM_UC_EVENT_RING] = {
344 .offset = 0x1c00,
345 .size = 0x0400,
346 .canary_count = 1,
347 },
348};
349
Alex Elderfc566da2021-03-28 12:31:08 -0500350/* Memory configuration data for an SoC having IPA v3.5.1 */
Alex Eldere4a9f452021-03-19 10:24:18 -0500351static const struct ipa_mem_data ipa_mem_data = {
Alex Elder3128aae2020-05-04 12:58:57 -0500352 .local_count = ARRAY_SIZE(ipa_mem_local_data),
353 .local = ipa_mem_local_data,
Alex Elder3e313c32020-05-04 12:58:58 -0500354 .imem_addr = 0x146bd000,
355 .imem_size = 0x00002000,
Alex Eldera0036bb2020-05-04 12:58:59 -0500356 .smem_id = 497,
357 .smem_size = 0x00002000,
Alex Elder3128aae2020-05-04 12:58:57 -0500358};
359
Alex Elderea151e12021-01-15 06:50:50 -0600360/* Interconnect bandwidths are in 1000 byte/second units */
Alex Eldere4a9f452021-03-19 10:24:18 -0500361static const struct ipa_interconnect_data ipa_interconnect_data[] = {
Alex Elderea151e12021-01-15 06:50:50 -0600362 {
363 .name = "memory",
364 .peak_bandwidth = 600000, /* 600 MBps */
365 .average_bandwidth = 80000, /* 80 MBps */
366 },
367 /* Average bandwidth is unused for the next two interconnects */
368 {
369 .name = "imem",
370 .peak_bandwidth = 350000, /* 350 MBps */
371 .average_bandwidth = 0, /* unused */
372 },
373 {
374 .name = "config",
375 .peak_bandwidth = 40000, /* 40 MBps */
376 .average_bandwidth = 0, /* unused */
377 },
378};
379
Alex Elderfc566da2021-03-28 12:31:08 -0500380/* Clock and interconnect configuration data for an SoC having IPA v3.5.1 */
Alex Eldere4a9f452021-03-19 10:24:18 -0500381static const struct ipa_clock_data ipa_clock_data = {
Alex Elderf08c9922020-11-19 16:40:40 -0600382 .core_clock_rate = 75 * 1000 * 1000, /* Hz */
Alex Elderea151e12021-01-15 06:50:50 -0600383 .interconnect_count = ARRAY_SIZE(ipa_interconnect_data),
384 .interconnect_data = ipa_interconnect_data,
Alex Elderf08c9922020-11-19 16:40:40 -0600385};
386
Alex Elderfc566da2021-03-28 12:31:08 -0500387/* Configuration data for an SoC having IPA v3.5.1 */
388const struct ipa_data ipa_data_v3_5_1 = {
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600389 .version = IPA_VERSION_3_5_1,
Alex Eldere695bed2021-03-28 12:31:06 -0500390 .backward_compat = BCR_CMDQ_L_LACK_ONE_ENTRY_FMASK |
391 BCR_TX_NOT_USING_BRESP_FMASK |
392 BCR_SUSPEND_L2_IRQ_FMASK |
393 BCR_HOLB_DROP_L2_IRQ_FMASK |
394 BCR_DUAL_TX_FMASK,
Alex Elder37537fa2021-03-19 10:24:22 -0500395 .qsb_count = ARRAY_SIZE(ipa_qsb_data),
396 .qsb_data = ipa_qsb_data,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600397 .endpoint_count = ARRAY_SIZE(ipa_gsi_endpoint_data),
398 .endpoint_data = ipa_gsi_endpoint_data,
399 .resource_data = &ipa_resource_data,
Alex Elder3128aae2020-05-04 12:58:57 -0500400 .mem_data = &ipa_mem_data,
Alex Elderf08c9922020-11-19 16:40:40 -0600401 .clock_data = &ipa_clock_data,
Alex Elder1ed7d0c02020-03-05 22:28:18 -0600402};