blob: b4f81eb8bbbe586fb2f8d65cb462b875e400c9f6 [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090028#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050029#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090030#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090031
32#define DRV_NAME "sata_sil24"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040033#define DRV_VERSION "1.0"
Tejun Heoedb33662005-07-28 10:36:22 +090034
Tejun Heoedb33662005-07-28 10:36:22 +090035/*
36 * Port request block (PRB) 32 bytes
37 */
38struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040039 __le16 ctrl;
40 __le16 prot;
41 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090042 u8 fis[6 * 4];
43};
44
45/*
46 * Scatter gather entry (SGE) 16 bytes
47 */
48struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040049 __le64 addr;
50 __le32 cnt;
51 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090052};
53
54/*
55 * Port multiplier
56 */
57struct sil24_port_multiplier {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040058 __le32 diag;
59 __le32 sactive;
Tejun Heoedb33662005-07-28 10:36:22 +090060};
61
62enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090063 SIL24_HOST_BAR = 0,
64 SIL24_PORT_BAR = 2,
65
Tejun Heoedb33662005-07-28 10:36:22 +090066 /*
67 * Global controller registers (128 bytes @ BAR0)
68 */
69 /* 32 bit regs */
70 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
71 HOST_CTRL = 0x40,
72 HOST_IRQ_STAT = 0x44,
73 HOST_PHY_CFG = 0x48,
74 HOST_BIST_CTRL = 0x50,
75 HOST_BIST_PTRN = 0x54,
76 HOST_BIST_STAT = 0x58,
77 HOST_MEM_BIST_STAT = 0x5c,
78 HOST_FLASH_CMD = 0x70,
79 /* 8 bit regs */
80 HOST_FLASH_DATA = 0x74,
81 HOST_TRANSITION_DETECT = 0x75,
82 HOST_GPIO_CTRL = 0x76,
83 HOST_I2C_ADDR = 0x78, /* 32 bit */
84 HOST_I2C_DATA = 0x7c,
85 HOST_I2C_XFER_CNT = 0x7e,
86 HOST_I2C_CTRL = 0x7f,
87
88 /* HOST_SLOT_STAT bits */
89 HOST_SSTAT_ATTN = (1 << 31),
90
Tejun Heo7dafc3f2006-04-11 22:32:18 +090091 /* HOST_CTRL bits */
92 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
93 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
94 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
95 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
96 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +090097 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +090098
Tejun Heoedb33662005-07-28 10:36:22 +090099 /*
100 * Port registers
101 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
102 */
103 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900104
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900105 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900106 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900107
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900108 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900109 PORT_PMP_STATUS = 0x0000, /* port device status offset */
110 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
111 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
112
Tejun Heoedb33662005-07-28 10:36:22 +0900113 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900114 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
115 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
116 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
117 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
118 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900119 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900120 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
121 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900122 PORT_FIS_CFG = 0x1028,
123 PORT_FIFO_THRES = 0x102c,
124 /* 16 bit regs */
125 PORT_DECODE_ERR_CNT = 0x1040,
126 PORT_DECODE_ERR_THRESH = 0x1042,
127 PORT_CRC_ERR_CNT = 0x1044,
128 PORT_CRC_ERR_THRESH = 0x1046,
129 PORT_HSHK_ERR_CNT = 0x1048,
130 PORT_HSHK_ERR_THRESH = 0x104a,
131 /* 32 bit regs */
132 PORT_PHY_CFG = 0x1050,
133 PORT_SLOT_STAT = 0x1800,
134 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900135 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900136 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
137 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
138 PORT_SCONTROL = 0x1f00,
139 PORT_SSTATUS = 0x1f04,
140 PORT_SERROR = 0x1f08,
141 PORT_SACTIVE = 0x1f0c,
142
143 /* PORT_CTRL_STAT bits */
144 PORT_CS_PORT_RST = (1 << 0), /* port reset */
145 PORT_CS_DEV_RST = (1 << 1), /* device reset */
146 PORT_CS_INIT = (1 << 2), /* port initialize */
147 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900148 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900149 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900150 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900151 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900152 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900153
154 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
155 /* bits[11:0] are masked */
156 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
157 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
158 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
159 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
160 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
161 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900162 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
163 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
164 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
165 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
166 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900167 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900168
Tejun Heo88ce7552006-05-15 20:58:32 +0900169 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900170 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
Tejun Heo854c73a2007-09-23 13:14:11 +0900171 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
Tejun Heo88ce7552006-05-15 20:58:32 +0900172
Tejun Heoedb33662005-07-28 10:36:22 +0900173 /* bits[27:16] are unmasked (raw) */
174 PORT_IRQ_RAW_SHIFT = 16,
175 PORT_IRQ_MASKED_MASK = 0x7ff,
176 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
177
178 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
179 PORT_IRQ_STEER_SHIFT = 30,
180 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
181
182 /* PORT_CMD_ERR constants */
183 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
184 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
185 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
186 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
187 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
188 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
189 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
190 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
191 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
192 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
193 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
194 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
195 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
196 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
197 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
198 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
199 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
200 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
201 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900202 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900203 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900204 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900205
Tejun Heod10cb352005-11-16 16:56:49 +0900206 /* bits of PRB control field */
207 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
208 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
209 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
210 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
211 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
212
213 /* PRB protocol field */
214 PRB_PROT_PACKET = (1 << 0),
215 PRB_PROT_TCQ = (1 << 1),
216 PRB_PROT_NCQ = (1 << 2),
217 PRB_PROT_READ = (1 << 3),
218 PRB_PROT_WRITE = (1 << 4),
219 PRB_PROT_TRANSPARENT = (1 << 5),
220
Tejun Heoedb33662005-07-28 10:36:22 +0900221 /*
222 * Other constants
223 */
224 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900225 SGE_LNK = (1 << 30), /* linked list
226 Points to SGT, not SGE */
227 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
228 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900229
Tejun Heoaee10a02006-05-15 21:03:56 +0900230 SIL24_MAX_CMDS = 31,
231
Tejun Heoedb33662005-07-28 10:36:22 +0900232 /* board id */
233 BID_SIL3124 = 0,
234 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400235 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900236
Tejun Heo9466d852006-04-11 22:32:18 +0900237 /* host flags */
238 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900239 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo854c73a2007-09-23 13:14:11 +0900240 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
241 ATA_FLAG_AN,
Tejun Heo0c887582007-08-06 18:36:23 +0900242 SIL24_COMMON_LFLAGS = ATA_LFLAG_SKIP_D2H_BSY,
Tejun Heo37024e82006-04-11 22:32:19 +0900243 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900244
Tejun Heoedb33662005-07-28 10:36:22 +0900245 IRQ_STAT_4PORTS = 0xf,
246};
247
Tejun Heo69ad1852005-11-18 14:16:45 +0900248struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900249 struct sil24_prb prb;
250 struct sil24_sge sge[LIBATA_MAX_PRD];
251};
252
Tejun Heo69ad1852005-11-18 14:16:45 +0900253struct sil24_atapi_block {
254 struct sil24_prb prb;
255 u8 cdb[16];
256 struct sil24_sge sge[LIBATA_MAX_PRD - 1];
257};
258
259union sil24_cmd_block {
260 struct sil24_ata_block ata;
261 struct sil24_atapi_block atapi;
262};
263
Tejun Heo88ce7552006-05-15 20:58:32 +0900264static struct sil24_cerr_info {
265 unsigned int err_mask, action;
266 const char *desc;
267} sil24_cerr_db[] = {
268 [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
269 "device error" },
270 [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
271 "device error via D2H FIS" },
272 [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
273 "device error via SDB FIS" },
274 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
275 "error in data FIS" },
276 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
277 "failed to transmit command FIS" },
278 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
279 "protocol mismatch" },
280 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
281 "data directon mismatch" },
282 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
283 "ran out of SGEs while writing" },
284 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
285 "ran out of SGEs while reading" },
286 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
287 "invalid data directon for ATAPI CDB" },
288 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
289 "SGT no on qword boundary" },
290 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
291 "PCI target abort while fetching SGT" },
292 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
293 "PCI master abort while fetching SGT" },
294 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
295 "PCI parity error while fetching SGT" },
296 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
297 "PRB not on qword boundary" },
298 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
299 "PCI target abort while fetching PRB" },
300 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
301 "PCI master abort while fetching PRB" },
302 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
303 "PCI parity error while fetching PRB" },
304 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
305 "undefined error while transferring data" },
306 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
307 "PCI target abort while transferring data" },
308 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
309 "PCI master abort while transferring data" },
310 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
311 "PCI parity error while transferring data" },
312 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
313 "FIS received while sending service FIS" },
314};
315
Tejun Heoedb33662005-07-28 10:36:22 +0900316/*
317 * ap->private_data
318 *
319 * The preview driver always returned 0 for status. We emulate it
320 * here from the previous interrupt.
321 */
322struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900323 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900324 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo6a575fa2005-10-06 11:43:39 +0900325 struct ata_taskfile tf; /* Cached taskfile registers */
Tejun Heoedb33662005-07-28 10:36:22 +0900326};
327
Alancd0d3bb2007-03-02 00:56:15 +0000328static void sil24_dev_config(struct ata_device *dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900329static u8 sil24_check_status(struct ata_port *ap);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900330static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
331static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
Tejun Heo7f726d12005-10-07 01:43:19 +0900332static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heoedb33662005-07-28 10:36:22 +0900333static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900334static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900335static void sil24_irq_clear(struct ata_port *ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900336static void sil24_freeze(struct ata_port *ap);
337static void sil24_thaw(struct ata_port *ap);
338static void sil24_error_handler(struct ata_port *ap);
339static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900340static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900341static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700342#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900343static int sil24_pci_device_resume(struct pci_dev *pdev);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700344#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900345
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500346static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400347 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
348 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
349 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
Jamie Clark722d67b2007-03-13 12:48:00 +0800350 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400351 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
352 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
353
Tejun Heo1fcce8392005-10-09 09:31:33 -0400354 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900355};
356
357static struct pci_driver sil24_pci_driver = {
358 .name = DRV_NAME,
359 .id_table = sil24_pci_tbl,
360 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900361 .remove = ata_pci_remove_one,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700362#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900363 .suspend = ata_pci_device_suspend,
364 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700365#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900366};
367
Jeff Garzik193515d2005-11-07 00:59:37 -0500368static struct scsi_host_template sil24_sht = {
Tejun Heoedb33662005-07-28 10:36:22 +0900369 .module = THIS_MODULE,
370 .name = DRV_NAME,
371 .ioctl = ata_scsi_ioctl,
372 .queuecommand = ata_scsi_queuecmd,
Tejun Heoaee10a02006-05-15 21:03:56 +0900373 .change_queue_depth = ata_scsi_change_queue_depth,
374 .can_queue = SIL24_MAX_CMDS,
Tejun Heoedb33662005-07-28 10:36:22 +0900375 .this_id = ATA_SHT_THIS_ID,
376 .sg_tablesize = LIBATA_MAX_PRD,
Tejun Heoedb33662005-07-28 10:36:22 +0900377 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
378 .emulated = ATA_SHT_EMULATED,
379 .use_clustering = ATA_SHT_USE_CLUSTERING,
380 .proc_name = DRV_NAME,
381 .dma_boundary = ATA_DMA_BOUNDARY,
382 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900383 .slave_destroy = ata_scsi_slave_destroy,
Tejun Heoedb33662005-07-28 10:36:22 +0900384 .bios_param = ata_std_bios_param,
Tejun Heoedb33662005-07-28 10:36:22 +0900385};
386
Jeff Garzik057ace52005-10-22 14:27:05 -0400387static const struct ata_port_operations sil24_ops = {
Tejun Heo69ad1852005-11-18 14:16:45 +0900388 .dev_config = sil24_dev_config,
389
Tejun Heoedb33662005-07-28 10:36:22 +0900390 .check_status = sil24_check_status,
391 .check_altstatus = sil24_check_status,
Tejun Heoedb33662005-07-28 10:36:22 +0900392 .dev_select = ata_noop_dev_select,
393
Tejun Heo7f726d12005-10-07 01:43:19 +0900394 .tf_read = sil24_tf_read,
395
Tejun Heo31cc23b2007-09-23 13:14:12 +0900396 .qc_defer = ata_std_qc_defer,
Tejun Heoedb33662005-07-28 10:36:22 +0900397 .qc_prep = sil24_qc_prep,
398 .qc_issue = sil24_qc_issue,
399
Tejun Heoedb33662005-07-28 10:36:22 +0900400 .irq_clear = sil24_irq_clear,
401
402 .scr_read = sil24_scr_read,
403 .scr_write = sil24_scr_write,
404
Tejun Heo88ce7552006-05-15 20:58:32 +0900405 .freeze = sil24_freeze,
406 .thaw = sil24_thaw,
407 .error_handler = sil24_error_handler,
408 .post_internal_cmd = sil24_post_internal_cmd,
409
Tejun Heoedb33662005-07-28 10:36:22 +0900410 .port_start = sil24_port_start,
Tejun Heoedb33662005-07-28 10:36:22 +0900411};
412
Tejun Heo042c21f2005-10-09 09:35:46 -0400413/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400414 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400415 * Current maxium is 4.
416 */
417#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
418#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
419
Tejun Heo4447d352007-04-17 23:44:08 +0900420static const struct ata_port_info sil24_port_info[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900421 /* sil_3124 */
422 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400423 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900424 SIL24_FLAG_PCIX_IRQ_WOC,
Tejun Heo0c887582007-08-06 18:36:23 +0900425 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heoedb33662005-07-28 10:36:22 +0900426 .pio_mask = 0x1f, /* pio0-4 */
427 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400428 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900429 .port_ops = &sil24_ops,
430 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500431 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900432 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400433 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Tejun Heo0c887582007-08-06 18:36:23 +0900434 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heo042c21f2005-10-09 09:35:46 -0400435 .pio_mask = 0x1f, /* pio0-4 */
436 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400437 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heo042c21f2005-10-09 09:35:46 -0400438 .port_ops = &sil24_ops,
439 },
440 /* sil_3131/sil_3531 */
441 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400442 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Tejun Heo0c887582007-08-06 18:36:23 +0900443 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heoedb33662005-07-28 10:36:22 +0900444 .pio_mask = 0x1f, /* pio0-4 */
445 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400446 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900447 .port_ops = &sil24_ops,
448 },
449};
450
Tejun Heoaee10a02006-05-15 21:03:56 +0900451static int sil24_tag(int tag)
452{
453 if (unlikely(ata_tag_internal(tag)))
454 return 0;
455 return tag;
456}
457
Alancd0d3bb2007-03-02 00:56:15 +0000458static void sil24_dev_config(struct ata_device *dev)
Tejun Heo69ad1852005-11-18 14:16:45 +0900459{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900460 void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
Tejun Heo69ad1852005-11-18 14:16:45 +0900461
Tejun Heo6e7846e2006-02-12 23:32:58 +0900462 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900463 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
464 else
465 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
466}
467
Tejun Heoe59f0da2007-07-16 14:29:39 +0900468static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
Tejun Heo6a575fa2005-10-06 11:43:39 +0900469{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900470 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900471 struct sil24_prb __iomem *prb;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100472 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900473
Tejun Heoe59f0da2007-07-16 14:29:39 +0900474 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
475 memcpy_fromio(fis, prb->fis, sizeof(fis));
476 ata_tf_from_fis(fis, tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900477}
478
Tejun Heoedb33662005-07-28 10:36:22 +0900479static u8 sil24_check_status(struct ata_port *ap)
480{
Tejun Heo6a575fa2005-10-06 11:43:39 +0900481 struct sil24_port_priv *pp = ap->private_data;
482 return pp->tf.command;
Tejun Heoedb33662005-07-28 10:36:22 +0900483}
484
Tejun Heoedb33662005-07-28 10:36:22 +0900485static int sil24_scr_map[] = {
486 [SCR_CONTROL] = 0,
487 [SCR_STATUS] = 1,
488 [SCR_ERROR] = 2,
489 [SCR_ACTIVE] = 3,
490};
491
Tejun Heoda3dbb12007-07-16 14:29:40 +0900492static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
Tejun Heoedb33662005-07-28 10:36:22 +0900493{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900494 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900495
Tejun Heoedb33662005-07-28 10:36:22 +0900496 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100497 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900498 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900499 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
500 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900501 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900502 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900503}
504
Tejun Heoda3dbb12007-07-16 14:29:40 +0900505static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
Tejun Heoedb33662005-07-28 10:36:22 +0900506{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900507 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900508
Tejun Heoedb33662005-07-28 10:36:22 +0900509 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100510 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900511 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
512 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900513 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900514 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900515 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900516}
517
Tejun Heo7f726d12005-10-07 01:43:19 +0900518static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
519{
520 struct sil24_port_priv *pp = ap->private_data;
521 *tf = pp->tf;
522}
523
Tejun Heob5bc4212006-04-11 22:32:19 +0900524static int sil24_init_port(struct ata_port *ap)
525{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900526 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heob5bc4212006-04-11 22:32:19 +0900527 u32 tmp;
528
529 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
530 ata_wait_register(port + PORT_CTRL_STAT,
531 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
532 tmp = ata_wait_register(port + PORT_CTRL_STAT,
533 PORT_CS_RDY, 0, 10, 100);
534
535 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
536 return -EIO;
537 return 0;
538}
539
Tejun Heo37b99cb2007-07-16 14:29:39 +0900540static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
541 const struct ata_taskfile *tf,
542 int is_cmd, u32 ctrl,
543 unsigned long timeout_msec)
Tejun Heoca451602005-11-18 14:14:01 +0900544{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900545 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoca451602005-11-18 14:14:01 +0900546 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900547 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900548 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900549 u32 irq_enabled, irq_mask, irq_stat;
550 int rc;
551
552 prb->ctrl = cpu_to_le16(ctrl);
553 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
554
555 /* temporarily plug completion and error interrupts */
556 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
557 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
558
559 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
560 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
561
562 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
563 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
564 10, timeout_msec);
565
566 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
567 irq_stat >>= PORT_IRQ_RAW_SHIFT;
568
569 if (irq_stat & PORT_IRQ_COMPLETE)
570 rc = 0;
571 else {
572 /* force port into known state */
573 sil24_init_port(ap);
574
575 if (irq_stat & PORT_IRQ_ERROR)
576 rc = -EIO;
577 else
578 rc = -EBUSY;
579 }
580
581 /* restore IRQ enabled */
582 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
583
584 return rc;
585}
586
Tejun Heocc0680a2007-08-06 18:36:23 +0900587static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900588 int pmp, unsigned long deadline)
Tejun Heo37b99cb2007-07-16 14:29:39 +0900589{
Tejun Heocc0680a2007-08-06 18:36:23 +0900590 struct ata_port *ap = link->ap;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900591 unsigned long timeout_msec = 0;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900592 struct ata_taskfile tf;
Tejun Heo643be972006-04-11 22:22:29 +0900593 const char *reason;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900594 int rc;
Tejun Heoca451602005-11-18 14:14:01 +0900595
Tejun Heo07b73472006-02-10 23:58:48 +0900596 DPRINTK("ENTER\n");
597
Tejun Heocc0680a2007-08-06 18:36:23 +0900598 if (ata_link_offline(link)) {
Tejun Heo10d996a2006-03-11 11:42:34 +0900599 DPRINTK("PHY reports no device\n");
600 *class = ATA_DEV_NONE;
601 goto out;
602 }
603
Tejun Heo2555d6c2006-04-11 22:32:19 +0900604 /* put the port into known state */
605 if (sil24_init_port(ap)) {
606 reason ="port not ready";
607 goto err;
608 }
609
Tejun Heo0eaa6052006-04-11 22:32:19 +0900610 /* do SRST */
Tejun Heo37b99cb2007-07-16 14:29:39 +0900611 if (time_after(deadline, jiffies))
612 timeout_msec = jiffies_to_msecs(deadline - jiffies);
Tejun Heoca451602005-11-18 14:14:01 +0900613
Tejun Heocc0680a2007-08-06 18:36:23 +0900614 ata_tf_init(link->device, &tf); /* doesn't really matter */
Tejun Heo975530e2007-07-16 14:29:39 +0900615 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
616 timeout_msec);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900617 if (rc == -EBUSY) {
618 reason = "timeout";
619 goto err;
620 } else if (rc) {
621 reason = "SRST command error";
Tejun Heo643be972006-04-11 22:22:29 +0900622 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900623 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900624
Tejun Heoe59f0da2007-07-16 14:29:39 +0900625 sil24_read_tf(ap, 0, &tf);
626 *class = ata_dev_classify(&tf);
Tejun Heo10d996a2006-03-11 11:42:34 +0900627
Tejun Heo07b73472006-02-10 23:58:48 +0900628 if (*class == ATA_DEV_UNKNOWN)
629 *class = ATA_DEV_NONE;
630
Tejun Heo10d996a2006-03-11 11:42:34 +0900631 out:
Tejun Heo07b73472006-02-10 23:58:48 +0900632 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900633 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900634
635 err:
Tejun Heocc0680a2007-08-06 18:36:23 +0900636 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900637 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900638}
639
Tejun Heocc0680a2007-08-06 18:36:23 +0900640static int sil24_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900641 unsigned long deadline)
642{
Tejun Heocc0680a2007-08-06 18:36:23 +0900643 return sil24_do_softreset(link, class, 0, deadline);
Tejun Heo975530e2007-07-16 14:29:39 +0900644}
645
Tejun Heocc0680a2007-08-06 18:36:23 +0900646static int sil24_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900647 unsigned long deadline)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900648{
Tejun Heocc0680a2007-08-06 18:36:23 +0900649 struct ata_port *ap = link->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900650 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900651 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900652 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900653 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900654
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900655 /* sil24 does the right thing(tm) without any protection */
Tejun Heocc0680a2007-08-06 18:36:23 +0900656 sata_set_spd(link);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900657
658 tout_msec = 100;
Tejun Heocc0680a2007-08-06 18:36:23 +0900659 if (ata_link_online(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900660 tout_msec = 5000;
661
662 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
663 tmp = ata_wait_register(port + PORT_CTRL_STAT,
664 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
665
Tejun Heoe8e008e2006-05-31 18:27:59 +0900666 /* SStatus oscillates between zero and valid status after
667 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900668 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900669 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900670 if (rc) {
671 reason = "PHY debouncing failed";
672 goto err;
673 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900674
675 if (tmp & PORT_CS_DEV_RST) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900676 if (ata_link_offline(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900677 return 0;
678 reason = "link not ready";
679 goto err;
680 }
681
Tejun Heoe8e008e2006-05-31 18:27:59 +0900682 /* Sil24 doesn't store signature FIS after hardreset, so we
683 * can't wait for BSY to clear. Some devices take a long time
684 * to get ready and those devices will choke if we don't wait
685 * for BSY clearance here. Tell libata to perform follow-up
686 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900687 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900688 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900689
690 err:
Tejun Heocc0680a2007-08-06 18:36:23 +0900691 ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900692 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900693}
694
Tejun Heoedb33662005-07-28 10:36:22 +0900695static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900696 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900697{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400698 struct scatterlist *sg;
Tejun Heoedb33662005-07-28 10:36:22 +0900699
Jeff Garzik972c26b2005-10-18 22:14:54 -0400700 ata_for_each_sg(sg, qc) {
Tejun Heoedb33662005-07-28 10:36:22 +0900701 sge->addr = cpu_to_le64(sg_dma_address(sg));
702 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik972c26b2005-10-18 22:14:54 -0400703 if (ata_sg_is_last(sg, qc))
704 sge->flags = cpu_to_le32(SGE_TRM);
705 else
706 sge->flags = 0;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400707 sge++;
Tejun Heoedb33662005-07-28 10:36:22 +0900708 }
709}
710
711static void sil24_qc_prep(struct ata_queued_cmd *qc)
712{
713 struct ata_port *ap = qc->ap;
714 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900715 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900716 struct sil24_prb *prb;
717 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900718 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900719
Tejun Heoaee10a02006-05-15 21:03:56 +0900720 cb = &pp->cmd_block[sil24_tag(qc->tag)];
721
Tejun Heoedb33662005-07-28 10:36:22 +0900722 switch (qc->tf.protocol) {
723 case ATA_PROT_PIO:
724 case ATA_PROT_DMA:
Tejun Heoaee10a02006-05-15 21:03:56 +0900725 case ATA_PROT_NCQ:
Tejun Heoedb33662005-07-28 10:36:22 +0900726 case ATA_PROT_NODATA:
Tejun Heo69ad1852005-11-18 14:16:45 +0900727 prb = &cb->ata.prb;
728 sge = cb->ata.sge;
Tejun Heoedb33662005-07-28 10:36:22 +0900729 break;
Tejun Heo69ad1852005-11-18 14:16:45 +0900730
731 case ATA_PROT_ATAPI:
732 case ATA_PROT_ATAPI_DMA:
733 case ATA_PROT_ATAPI_NODATA:
734 prb = &cb->atapi.prb;
735 sge = cb->atapi.sge;
736 memset(cb->atapi.cdb, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900737 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900738
739 if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
740 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900741 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900742 else
Tejun Heobad28a32006-04-11 22:32:19 +0900743 ctrl = PRB_CTRL_PACKET_READ;
744 }
Tejun Heo69ad1852005-11-18 14:16:45 +0900745 break;
746
Tejun Heoedb33662005-07-28 10:36:22 +0900747 default:
Tejun Heo69ad1852005-11-18 14:16:45 +0900748 prb = NULL; /* shut up, gcc */
749 sge = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +0900750 BUG();
751 }
752
Tejun Heobad28a32006-04-11 22:32:19 +0900753 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heo99771262007-07-16 14:29:38 +0900754 ata_tf_to_fis(&qc->tf, 0, 1, prb->fis);
Tejun Heoedb33662005-07-28 10:36:22 +0900755
756 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900757 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900758}
759
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900760static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900761{
762 struct ata_port *ap = qc->ap;
763 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900764 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900765 unsigned int tag = sil24_tag(qc->tag);
766 dma_addr_t paddr;
767 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900768
Tejun Heoaee10a02006-05-15 21:03:56 +0900769 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
770 activate = port + PORT_CMD_ACTIVATE + tag * 8;
771
772 writel((u32)paddr, activate);
773 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900774
Tejun Heoedb33662005-07-28 10:36:22 +0900775 return 0;
776}
777
778static void sil24_irq_clear(struct ata_port *ap)
779{
780 /* unused */
781}
782
Tejun Heo88ce7552006-05-15 20:58:32 +0900783static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900784{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900785 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo87466182005-08-17 13:08:57 +0900786
Tejun Heo88ce7552006-05-15 20:58:32 +0900787 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
788 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900789 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900790 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
791}
Tejun Heo87466182005-08-17 13:08:57 +0900792
Tejun Heo88ce7552006-05-15 20:58:32 +0900793static void sil24_thaw(struct ata_port *ap)
794{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900795 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo88ce7552006-05-15 20:58:32 +0900796 u32 tmp;
797
798 /* clear IRQ */
799 tmp = readl(port + PORT_IRQ_STAT);
800 writel(tmp, port + PORT_IRQ_STAT);
801
802 /* turn IRQ back on */
803 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
804}
805
806static void sil24_error_intr(struct ata_port *ap)
807{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900808 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900809 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900810 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo88ce7552006-05-15 20:58:32 +0900811 int freeze = 0;
812 u32 irq_stat;
813
814 /* on error, we need to clear IRQ explicitly */
815 irq_stat = readl(port + PORT_IRQ_STAT);
816 writel(irq_stat, port + PORT_IRQ_STAT);
817
818 /* first, analyze and record host port events */
819 ata_ehi_clear_desc(ehi);
820
821 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
822
Tejun Heo854c73a2007-09-23 13:14:11 +0900823 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
Tejun Heo854c73a2007-09-23 13:14:11 +0900824 ata_ehi_push_desc(ehi, "SDB notify");
Tejun Heo7d77b242007-09-23 13:14:13 +0900825 sata_async_notification(ap);
Tejun Heo854c73a2007-09-23 13:14:11 +0900826 }
827
Tejun Heo05429252006-05-31 18:28:20 +0900828 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
829 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +0900830 ata_ehi_push_desc(ehi, "%s",
831 irq_stat & PORT_IRQ_PHYRDY_CHG ?
832 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +0900833 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +0900834 }
835
Tejun Heo88ce7552006-05-15 20:58:32 +0900836 if (irq_stat & PORT_IRQ_UNK_FIS) {
837 ehi->err_mask |= AC_ERR_HSM;
838 ehi->action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +0900839 ata_ehi_push_desc(ehi, "unknown FIS");
Tejun Heo88ce7552006-05-15 20:58:32 +0900840 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +0800841 }
Tejun Heo88ce7552006-05-15 20:58:32 +0900842
843 /* deal with command error */
844 if (irq_stat & PORT_IRQ_ERROR) {
845 struct sil24_cerr_info *ci = NULL;
846 unsigned int err_mask = 0, action = 0;
847 struct ata_queued_cmd *qc;
848 u32 cerr;
849
850 /* analyze CMD_ERR */
851 cerr = readl(port + PORT_CMD_ERR);
852 if (cerr < ARRAY_SIZE(sil24_cerr_db))
853 ci = &sil24_cerr_db[cerr];
854
855 if (ci && ci->desc) {
856 err_mask |= ci->err_mask;
857 action |= ci->action;
Tejun Heob64bbc32007-07-16 14:29:39 +0900858 ata_ehi_push_desc(ehi, "%s", ci->desc);
Tejun Heo88ce7552006-05-15 20:58:32 +0900859 } else {
860 err_mask |= AC_ERR_OTHER;
861 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +0900862 ata_ehi_push_desc(ehi, "unknown command error %d",
Tejun Heo88ce7552006-05-15 20:58:32 +0900863 cerr);
864 }
865
866 /* record error info */
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900867 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heo88ce7552006-05-15 20:58:32 +0900868 if (qc) {
Tejun Heoe59f0da2007-07-16 14:29:39 +0900869 sil24_read_tf(ap, qc->tag, &pp->tf);
Tejun Heo88ce7552006-05-15 20:58:32 +0900870 qc->err_mask |= err_mask;
871 } else
872 ehi->err_mask |= err_mask;
873
874 ehi->action |= action;
875 }
876
877 /* freeze or abort */
878 if (freeze)
879 ata_port_freeze(ap);
880 else
881 ata_port_abort(ap);
Tejun Heo87466182005-08-17 13:08:57 +0900882}
883
Tejun Heoaee10a02006-05-15 21:03:56 +0900884static void sil24_finish_qc(struct ata_queued_cmd *qc)
885{
Tejun Heoe59f0da2007-07-16 14:29:39 +0900886 struct ata_port *ap = qc->ap;
887 struct sil24_port_priv *pp = ap->private_data;
888
Tejun Heoaee10a02006-05-15 21:03:56 +0900889 if (qc->flags & ATA_QCFLAG_RESULT_TF)
Tejun Heoe59f0da2007-07-16 14:29:39 +0900890 sil24_read_tf(ap, qc->tag, &pp->tf);
Tejun Heoaee10a02006-05-15 21:03:56 +0900891}
892
Tejun Heoedb33662005-07-28 10:36:22 +0900893static inline void sil24_host_intr(struct ata_port *ap)
894{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900895 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900896 u32 slot_stat, qc_active;
897 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +0900898
Tejun Heo228f47b2007-09-23 12:37:05 +0900899 /* If PCIX_IRQ_WOC, there's an inherent race window between
900 * clearing IRQ pending status and reading PORT_SLOT_STAT
901 * which may cause spurious interrupts afterwards. This is
902 * unavoidable and much better than losing interrupts which
903 * happens if IRQ pending is cleared after reading
904 * PORT_SLOT_STAT.
905 */
906 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
907 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
908
Tejun Heoedb33662005-07-28 10:36:22 +0900909 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +0900910
Tejun Heo88ce7552006-05-15 20:58:32 +0900911 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
912 sil24_error_intr(ap);
913 return;
914 }
Tejun Heo37024e82006-04-11 22:32:19 +0900915
Tejun Heoaee10a02006-05-15 21:03:56 +0900916 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
917 rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
918 if (rc > 0)
919 return;
920 if (rc < 0) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900921 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heoaee10a02006-05-15 21:03:56 +0900922 ehi->err_mask |= AC_ERR_HSM;
923 ehi->action |= ATA_EH_SOFTRESET;
924 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900925 return;
926 }
927
Tejun Heo228f47b2007-09-23 12:37:05 +0900928 /* spurious interrupts are expected if PCIX_IRQ_WOC */
929 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
Tejun Heo88ce7552006-05-15 20:58:32 +0900930 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +0900931 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900932 slot_stat, ap->link.active_tag, ap->link.sactive);
Tejun Heoedb33662005-07-28 10:36:22 +0900933}
934
David Howells7d12e782006-10-05 14:55:46 +0100935static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +0900936{
Jeff Garzikcca39742006-08-24 03:19:22 -0400937 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900938 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heoedb33662005-07-28 10:36:22 +0900939 unsigned handled = 0;
940 u32 status;
941 int i;
942
Tejun Heo0d5ff562007-02-01 15:06:36 +0900943 status = readl(host_base + HOST_IRQ_STAT);
Tejun Heoedb33662005-07-28 10:36:22 +0900944
Tejun Heo06460ae2005-08-17 13:08:52 +0900945 if (status == 0xffffffff) {
946 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
947 "PCI fault or device removal?\n");
948 goto out;
949 }
950
Tejun Heoedb33662005-07-28 10:36:22 +0900951 if (!(status & IRQ_STAT_4PORTS))
952 goto out;
953
Jeff Garzikcca39742006-08-24 03:19:22 -0400954 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +0900955
Jeff Garzikcca39742006-08-24 03:19:22 -0400956 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +0900957 if (status & (1 << i)) {
Jeff Garzikcca39742006-08-24 03:19:22 -0400958 struct ata_port *ap = host->ports[i];
Tejun Heo198e0fe2006-04-02 18:51:52 +0900959 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Mikael Pettersson825cd6d2007-07-03 01:10:25 +0200960 sil24_host_intr(ap);
Tejun Heo3cc45712005-08-17 13:08:47 +0900961 handled++;
962 } else
963 printk(KERN_ERR DRV_NAME
964 ": interrupt from disabled port %d\n", i);
Tejun Heoedb33662005-07-28 10:36:22 +0900965 }
966
Jeff Garzikcca39742006-08-24 03:19:22 -0400967 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +0900968 out:
969 return IRQ_RETVAL(handled);
970}
971
Tejun Heo88ce7552006-05-15 20:58:32 +0900972static void sil24_error_handler(struct ata_port *ap)
973{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900974 struct ata_eh_context *ehc = &ap->link.eh_context;
Tejun Heo88ce7552006-05-15 20:58:32 +0900975
976 if (sil24_init_port(ap)) {
977 ata_eh_freeze_port(ap);
978 ehc->i.action |= ATA_EH_HARDRESET;
979 }
980
981 /* perform recovery */
Tejun Heof5914a42006-05-31 18:27:48 +0900982 ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
983 ata_std_postreset);
Tejun Heo88ce7552006-05-15 20:58:32 +0900984}
985
986static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
987{
988 struct ata_port *ap = qc->ap;
989
Tejun Heo88ce7552006-05-15 20:58:32 +0900990 /* make DMA engine forget about the failed command */
Tejun Heoa51d6442007-03-20 15:24:11 +0900991 if (qc->flags & ATA_QCFLAG_FAILED)
Tejun Heo88ce7552006-05-15 20:58:32 +0900992 sil24_init_port(ap);
993}
994
Tejun Heoedb33662005-07-28 10:36:22 +0900995static int sil24_port_start(struct ata_port *ap)
996{
Jeff Garzikcca39742006-08-24 03:19:22 -0400997 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +0900998 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +0900999 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +09001000 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +09001001 dma_addr_t cb_dma;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001002 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001003
Tejun Heo24dc5f32007-01-20 16:00:28 +09001004 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001005 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001006 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001007
Tejun Heo6a575fa2005-10-06 11:43:39 +09001008 pp->tf.command = ATA_DRDY;
1009
Tejun Heo24dc5f32007-01-20 16:00:28 +09001010 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001011 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001012 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001013 memset(cb, 0, cb_size);
1014
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001015 rc = ata_pad_alloc(ap, dev);
1016 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001017 return rc;
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001018
Tejun Heoedb33662005-07-28 10:36:22 +09001019 pp->cmd_block = cb;
1020 pp->cmd_block_dma = cb_dma;
1021
1022 ap->private_data = pp;
1023
1024 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001025}
1026
Tejun Heo4447d352007-04-17 23:44:08 +09001027static void sil24_init_controller(struct ata_host *host)
Tejun Heo2a41a612006-07-03 16:07:27 +09001028{
Tejun Heo4447d352007-04-17 23:44:08 +09001029 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1030 void __iomem *port_base = host->iomap[SIL24_PORT_BAR];
Tejun Heo2a41a612006-07-03 16:07:27 +09001031 u32 tmp;
1032 int i;
1033
1034 /* GPIO off */
1035 writel(0, host_base + HOST_FLASH_CMD);
1036
1037 /* clear global reset & mask interrupts during initialization */
1038 writel(0, host_base + HOST_CTRL);
1039
1040 /* init ports */
Tejun Heo4447d352007-04-17 23:44:08 +09001041 for (i = 0; i < host->n_ports; i++) {
Tejun Heo2a41a612006-07-03 16:07:27 +09001042 void __iomem *port = port_base + i * PORT_REGS_SIZE;
1043
1044 /* Initial PHY setting */
1045 writel(0x20c, port + PORT_PHY_CFG);
1046
1047 /* Clear port RST */
1048 tmp = readl(port + PORT_CTRL_STAT);
1049 if (tmp & PORT_CS_PORT_RST) {
1050 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1051 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1052 PORT_CS_PORT_RST,
1053 PORT_CS_PORT_RST, 10, 100);
1054 if (tmp & PORT_CS_PORT_RST)
Tejun Heo4447d352007-04-17 23:44:08 +09001055 dev_printk(KERN_ERR, host->dev,
Tejun Heo2a41a612006-07-03 16:07:27 +09001056 "failed to clear port RST\n");
1057 }
1058
1059 /* Configure IRQ WoC */
Tejun Heo4447d352007-04-17 23:44:08 +09001060 if (host->ports[0]->flags & SIL24_FLAG_PCIX_IRQ_WOC)
Tejun Heo2a41a612006-07-03 16:07:27 +09001061 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
1062 else
1063 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
1064
1065 /* Zero error counters. */
1066 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
1067 writel(0x8000, port + PORT_CRC_ERR_THRESH);
1068 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
1069 writel(0x0000, port + PORT_DECODE_ERR_CNT);
1070 writel(0x0000, port + PORT_CRC_ERR_CNT);
1071 writel(0x0000, port + PORT_HSHK_ERR_CNT);
1072
1073 /* Always use 64bit activation */
1074 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
1075
1076 /* Clear port multiplier enable and resume bits */
Tejun Heo28c8f3b2006-10-16 08:47:18 +09001077 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
1078 port + PORT_CTRL_CLR);
Tejun Heo2a41a612006-07-03 16:07:27 +09001079 }
1080
1081 /* Turn on interrupts */
1082 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1083}
1084
Tejun Heoedb33662005-07-28 10:36:22 +09001085static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1086{
1087 static int printed_version = 0;
Tejun Heo4447d352007-04-17 23:44:08 +09001088 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1089 const struct ata_port_info *ppi[] = { &pi, NULL };
1090 void __iomem * const *iomap;
1091 struct ata_host *host;
Tejun Heoedb33662005-07-28 10:36:22 +09001092 int i, rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001093 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001094
1095 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001096 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001097
Tejun Heo4447d352007-04-17 23:44:08 +09001098 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001099 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001100 if (rc)
1101 return rc;
1102
Tejun Heo0d5ff562007-02-01 15:06:36 +09001103 rc = pcim_iomap_regions(pdev,
1104 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1105 DRV_NAME);
Tejun Heoedb33662005-07-28 10:36:22 +09001106 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001107 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09001108 iomap = pcim_iomap_table(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001109
Tejun Heo4447d352007-04-17 23:44:08 +09001110 /* apply workaround for completion IRQ loss on PCI-X errata */
1111 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1112 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1113 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1114 dev_printk(KERN_INFO, &pdev->dev,
1115 "Applying completion IRQ loss on PCI-X "
1116 "errata fix\n");
1117 else
1118 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1119 }
1120
1121 /* allocate and fill host */
1122 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1123 SIL24_FLAG2NPORTS(ppi[0]->flags));
1124 if (!host)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001125 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001126 host->iomap = iomap;
Tejun Heoedb33662005-07-28 10:36:22 +09001127
Tejun Heo4447d352007-04-17 23:44:08 +09001128 for (i = 0; i < host->n_ports; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09001129 struct ata_port *ap = host->ports[i];
1130 size_t offset = ap->port_no * PORT_REGS_SIZE;
1131 void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
Tejun Heoedb33662005-07-28 10:36:22 +09001132
Tejun Heo4447d352007-04-17 23:44:08 +09001133 host->ports[i]->ioaddr.cmd_addr = port;
1134 host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
Tejun Heoedb33662005-07-28 10:36:22 +09001135
Tejun Heocbcdd872007-08-18 13:14:55 +09001136 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1137 ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
Tejun Heo4447d352007-04-17 23:44:08 +09001138 }
Tejun Heoedb33662005-07-28 10:36:22 +09001139
Tejun Heo4447d352007-04-17 23:44:08 +09001140 /* configure and activate the device */
Tejun Heo26ec6342006-04-11 22:32:19 +09001141 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1142 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1143 if (rc) {
1144 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1145 if (rc) {
1146 dev_printk(KERN_ERR, &pdev->dev,
1147 "64-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001148 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001149 }
1150 }
1151 } else {
1152 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1153 if (rc) {
1154 dev_printk(KERN_ERR, &pdev->dev,
1155 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001156 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001157 }
1158 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1159 if (rc) {
1160 dev_printk(KERN_ERR, &pdev->dev,
1161 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001162 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001163 }
Tejun Heoedb33662005-07-28 10:36:22 +09001164 }
1165
Tejun Heo4447d352007-04-17 23:44:08 +09001166 sil24_init_controller(host);
Tejun Heoedb33662005-07-28 10:36:22 +09001167
1168 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09001169 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1170 &sil24_sht);
Tejun Heoedb33662005-07-28 10:36:22 +09001171}
1172
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001173#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +09001174static int sil24_pci_device_resume(struct pci_dev *pdev)
1175{
Jeff Garzikcca39742006-08-24 03:19:22 -04001176 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001177 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo553c4aa2006-12-26 19:39:50 +09001178 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001179
Tejun Heo553c4aa2006-12-26 19:39:50 +09001180 rc = ata_pci_device_do_resume(pdev);
1181 if (rc)
1182 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001183
1184 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001185 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
Tejun Heod2298dc2006-07-03 16:07:27 +09001186
Tejun Heo4447d352007-04-17 23:44:08 +09001187 sil24_init_controller(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001188
Jeff Garzikcca39742006-08-24 03:19:22 -04001189 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001190
1191 return 0;
1192}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001193#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001194
Tejun Heoedb33662005-07-28 10:36:22 +09001195static int __init sil24_init(void)
1196{
Pavel Roskinb7887192006-08-10 18:13:18 +09001197 return pci_register_driver(&sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001198}
1199
1200static void __exit sil24_exit(void)
1201{
1202 pci_unregister_driver(&sil24_pci_driver);
1203}
1204
1205MODULE_AUTHOR("Tejun Heo");
1206MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1207MODULE_LICENSE("GPL");
1208MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1209
1210module_init(sil24_init);
1211module_exit(sil24_exit);