blob: 5f243aedeef790c5bc225f1831614ff2d589e9ab [file] [log] [blame]
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001/*
Takashi Iwai763f3562005-06-03 11:25:34 +02002 * ALSA driver for RME Hammerfall DSP MADI audio interface(s)
3 *
4 * Copyright (c) 2003 Winfried Ritsch (IEM)
5 * code based on hdsp.c Paul Davis
6 * Marcus Andersson
7 * Thomas Charbonnel
Remy Bruno3cee5a62006-10-16 12:46:32 +02008 * Modified 2006-06-01 for AES32 support by Remy Bruno
9 * <remy.bruno@trinnov.com>
Takashi Iwai763f3562005-06-03 11:25:34 +020010 *
Adrian Knoth0dca1792011-01-26 19:32:14 +010011 * Modified 2009-04-13 for proper metering by Florian Faber
12 * <faber@faberman.de>
13 *
14 * Modified 2009-04-14 for native float support by Florian Faber
15 * <faber@faberman.de>
16 *
17 * Modified 2009-04-26 fixed bug in rms metering by Florian Faber
18 * <faber@faberman.de>
19 *
20 * Modified 2009-04-30 added hw serial number support by Florian Faber
21 *
22 * Modified 2011-01-14 added S/PDIF input on RayDATs by Adrian Knoth
23 *
24 * Modified 2011-01-25 variable period sizes on RayDAT/AIO by Adrian Knoth
25 *
Takashi Iwai763f3562005-06-03 11:25:34 +020026 * This program is free software; you can redistribute it and/or modify
27 * it under the terms of the GNU General Public License as published by
28 * the Free Software Foundation; either version 2 of the License, or
29 * (at your option) any later version.
30 *
31 * This program is distributed in the hope that it will be useful,
32 * but WITHOUT ANY WARRANTY; without even the implied warranty of
33 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
34 * GNU General Public License for more details.
35 *
36 * You should have received a copy of the GNU General Public License
37 * along with this program; if not, write to the Free Software
38 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
39 *
40 */
Takashi Iwai763f3562005-06-03 11:25:34 +020041#include <linux/init.h>
42#include <linux/delay.h>
43#include <linux/interrupt.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040044#include <linux/module.h>
Takashi Iwai763f3562005-06-03 11:25:34 +020045#include <linux/slab.h>
46#include <linux/pci.h>
Takashi Iwai3f7440a2009-06-05 17:40:04 +020047#include <linux/math64.h>
Takashi Iwai763f3562005-06-03 11:25:34 +020048#include <asm/io.h>
49
50#include <sound/core.h>
51#include <sound/control.h>
52#include <sound/pcm.h>
Adrian Knoth0dca1792011-01-26 19:32:14 +010053#include <sound/pcm_params.h>
Takashi Iwai763f3562005-06-03 11:25:34 +020054#include <sound/info.h>
55#include <sound/asoundef.h>
56#include <sound/rawmidi.h>
57#include <sound/hwdep.h>
58#include <sound/initval.h>
59
60#include <sound/hdspm.h>
61
62static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
63static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
Rusty Russella67ff6a2011-12-15 13:49:36 +103064static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;/* Enable this card */
Takashi Iwai763f3562005-06-03 11:25:34 +020065
Takashi Iwai763f3562005-06-03 11:25:34 +020066module_param_array(index, int, NULL, 0444);
67MODULE_PARM_DESC(index, "Index value for RME HDSPM interface.");
68
69module_param_array(id, charp, NULL, 0444);
70MODULE_PARM_DESC(id, "ID string for RME HDSPM interface.");
71
72module_param_array(enable, bool, NULL, 0444);
73MODULE_PARM_DESC(enable, "Enable/disable specific HDSPM soundcards.");
74
Takashi Iwai763f3562005-06-03 11:25:34 +020075
76MODULE_AUTHOR
Adrian Knoth0dca1792011-01-26 19:32:14 +010077(
78 "Winfried Ritsch <ritsch_AT_iem.at>, "
79 "Paul Davis <paul@linuxaudiosystems.com>, "
80 "Marcus Andersson, Thomas Charbonnel <thomas@undata.org>, "
81 "Remy Bruno <remy.bruno@trinnov.com>, "
82 "Florian Faber <faberman@linuxproaudio.org>, "
83 "Adrian Knoth <adi@drcomp.erfurt.thur.de>"
84);
Takashi Iwai763f3562005-06-03 11:25:34 +020085MODULE_DESCRIPTION("RME HDSPM");
86MODULE_LICENSE("GPL");
87MODULE_SUPPORTED_DEVICE("{{RME HDSPM-MADI}}");
88
Adrian Knoth0dca1792011-01-26 19:32:14 +010089/* --- Write registers. ---
Takashi Iwai763f3562005-06-03 11:25:34 +020090 These are defined as byte-offsets from the iobase value. */
91
Adrian Knoth0dca1792011-01-26 19:32:14 +010092#define HDSPM_WR_SETTINGS 0
93#define HDSPM_outputBufferAddress 32
94#define HDSPM_inputBufferAddress 36
Takashi Iwai763f3562005-06-03 11:25:34 +020095#define HDSPM_controlRegister 64
96#define HDSPM_interruptConfirmation 96
97#define HDSPM_control2Reg 256 /* not in specs ???????? */
Remy Brunoffb2c3c2007-03-07 19:08:46 +010098#define HDSPM_freqReg 256 /* for AES32 */
Adrian Knoth0dca1792011-01-26 19:32:14 +010099#define HDSPM_midiDataOut0 352 /* just believe in old code */
100#define HDSPM_midiDataOut1 356
Remy Brunoffb2c3c2007-03-07 19:08:46 +0100101#define HDSPM_eeprom_wr 384 /* for AES32 */
Takashi Iwai763f3562005-06-03 11:25:34 +0200102
103/* DMA enable for 64 channels, only Bit 0 is relevant */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100104#define HDSPM_outputEnableBase 512 /* 512-767 input DMA */
Takashi Iwai763f3562005-06-03 11:25:34 +0200105#define HDSPM_inputEnableBase 768 /* 768-1023 output DMA */
106
Adrian Knoth0dca1792011-01-26 19:32:14 +0100107/* 16 page addresses for each of the 64 channels DMA buffer in and out
Takashi Iwai763f3562005-06-03 11:25:34 +0200108 (each 64k=16*4k) Buffer must be 4k aligned (which is default i386 ????) */
109#define HDSPM_pageAddressBufferOut 8192
110#define HDSPM_pageAddressBufferIn (HDSPM_pageAddressBufferOut+64*16*4)
111
112#define HDSPM_MADI_mixerBase 32768 /* 32768-65535 for 2x64x64 Fader */
113
114#define HDSPM_MATRIX_MIXER_SIZE 8192 /* = 2*64*64 * 4 Byte => 32kB */
115
116/* --- Read registers. ---
117 These are defined as byte-offsets from the iobase value */
118#define HDSPM_statusRegister 0
Remy Bruno3cee5a62006-10-16 12:46:32 +0200119/*#define HDSPM_statusRegister2 96 */
120/* after RME Windows driver sources, status2 is 4-byte word # 48 = word at
121 * offset 192, for AES32 *and* MADI
122 * => need to check that offset 192 is working on MADI */
123#define HDSPM_statusRegister2 192
124#define HDSPM_timecodeRegister 128
Takashi Iwai763f3562005-06-03 11:25:34 +0200125
Adrian Knoth0dca1792011-01-26 19:32:14 +0100126/* AIO, RayDAT */
127#define HDSPM_RD_STATUS_0 0
128#define HDSPM_RD_STATUS_1 64
129#define HDSPM_RD_STATUS_2 128
130#define HDSPM_RD_STATUS_3 192
131
132#define HDSPM_RD_TCO 256
133#define HDSPM_RD_PLL_FREQ 512
134#define HDSPM_WR_TCO 128
135
136#define HDSPM_TCO1_TCO_lock 0x00000001
137#define HDSPM_TCO1_WCK_Input_Range_LSB 0x00000002
138#define HDSPM_TCO1_WCK_Input_Range_MSB 0x00000004
139#define HDSPM_TCO1_LTC_Input_valid 0x00000008
140#define HDSPM_TCO1_WCK_Input_valid 0x00000010
141#define HDSPM_TCO1_Video_Input_Format_NTSC 0x00000020
142#define HDSPM_TCO1_Video_Input_Format_PAL 0x00000040
143
144#define HDSPM_TCO1_set_TC 0x00000100
145#define HDSPM_TCO1_set_drop_frame_flag 0x00000200
146#define HDSPM_TCO1_LTC_Format_LSB 0x00000400
147#define HDSPM_TCO1_LTC_Format_MSB 0x00000800
148
149#define HDSPM_TCO2_TC_run 0x00010000
150#define HDSPM_TCO2_WCK_IO_ratio_LSB 0x00020000
151#define HDSPM_TCO2_WCK_IO_ratio_MSB 0x00040000
152#define HDSPM_TCO2_set_num_drop_frames_LSB 0x00080000
153#define HDSPM_TCO2_set_num_drop_frames_MSB 0x00100000
154#define HDSPM_TCO2_set_jam_sync 0x00200000
155#define HDSPM_TCO2_set_flywheel 0x00400000
156
157#define HDSPM_TCO2_set_01_4 0x01000000
158#define HDSPM_TCO2_set_pull_down 0x02000000
159#define HDSPM_TCO2_set_pull_up 0x04000000
160#define HDSPM_TCO2_set_freq 0x08000000
161#define HDSPM_TCO2_set_term_75R 0x10000000
162#define HDSPM_TCO2_set_input_LSB 0x20000000
163#define HDSPM_TCO2_set_input_MSB 0x40000000
164#define HDSPM_TCO2_set_freq_from_app 0x80000000
165
166
167#define HDSPM_midiDataOut0 352
168#define HDSPM_midiDataOut1 356
169#define HDSPM_midiDataOut2 368
170
Takashi Iwai763f3562005-06-03 11:25:34 +0200171#define HDSPM_midiDataIn0 360
172#define HDSPM_midiDataIn1 364
Adrian Knoth0dca1792011-01-26 19:32:14 +0100173#define HDSPM_midiDataIn2 372
174#define HDSPM_midiDataIn3 376
Takashi Iwai763f3562005-06-03 11:25:34 +0200175
176/* status is data bytes in MIDI-FIFO (0-128) */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100177#define HDSPM_midiStatusOut0 384
178#define HDSPM_midiStatusOut1 388
179#define HDSPM_midiStatusOut2 400
180
181#define HDSPM_midiStatusIn0 392
182#define HDSPM_midiStatusIn1 396
183#define HDSPM_midiStatusIn2 404
184#define HDSPM_midiStatusIn3 408
Takashi Iwai763f3562005-06-03 11:25:34 +0200185
186
187/* the meters are regular i/o-mapped registers, but offset
188 considerably from the rest. the peak registers are reset
Adrian Knoth0dca1792011-01-26 19:32:14 +0100189 when read; the least-significant 4 bits are full-scale counters;
Takashi Iwai763f3562005-06-03 11:25:34 +0200190 the actual peak value is in the most-significant 24 bits.
191*/
Adrian Knoth0dca1792011-01-26 19:32:14 +0100192
193#define HDSPM_MADI_INPUT_PEAK 4096
194#define HDSPM_MADI_PLAYBACK_PEAK 4352
195#define HDSPM_MADI_OUTPUT_PEAK 4608
196
197#define HDSPM_MADI_INPUT_RMS_L 6144
198#define HDSPM_MADI_PLAYBACK_RMS_L 6400
199#define HDSPM_MADI_OUTPUT_RMS_L 6656
200
201#define HDSPM_MADI_INPUT_RMS_H 7168
202#define HDSPM_MADI_PLAYBACK_RMS_H 7424
203#define HDSPM_MADI_OUTPUT_RMS_H 7680
Takashi Iwai763f3562005-06-03 11:25:34 +0200204
205/* --- Control Register bits --------- */
206#define HDSPM_Start (1<<0) /* start engine */
207
208#define HDSPM_Latency0 (1<<1) /* buffer size = 2^n */
209#define HDSPM_Latency1 (1<<2) /* where n is defined */
210#define HDSPM_Latency2 (1<<3) /* by Latency{2,1,0} */
211
Adrian Knoth0dca1792011-01-26 19:32:14 +0100212#define HDSPM_ClockModeMaster (1<<4) /* 1=Master, 0=Autosync */
213#define HDSPM_c0Master 0x1 /* Master clock bit in settings
214 register [RayDAT, AIO] */
Takashi Iwai763f3562005-06-03 11:25:34 +0200215
216#define HDSPM_AudioInterruptEnable (1<<5) /* what do you think ? */
217
218#define HDSPM_Frequency0 (1<<6) /* 0=44.1kHz/88.2kHz 1=48kHz/96kHz */
219#define HDSPM_Frequency1 (1<<7) /* 0=32kHz/64kHz */
220#define HDSPM_DoubleSpeed (1<<8) /* 0=normal speed, 1=double speed */
Remy Bruno3cee5a62006-10-16 12:46:32 +0200221#define HDSPM_QuadSpeed (1<<31) /* quad speed bit */
Takashi Iwai763f3562005-06-03 11:25:34 +0200222
Remy Bruno3cee5a62006-10-16 12:46:32 +0200223#define HDSPM_Professional (1<<9) /* Professional */ /* AES32 ONLY */
Takashi Iwai763f3562005-06-03 11:25:34 +0200224#define HDSPM_TX_64ch (1<<10) /* Output 64channel MODE=1,
Remy Bruno3cee5a62006-10-16 12:46:32 +0200225 56channelMODE=0 */ /* MADI ONLY*/
226#define HDSPM_Emphasis (1<<10) /* Emphasis */ /* AES32 ONLY */
Takashi Iwai763f3562005-06-03 11:25:34 +0200227
Adrian Knoth0dca1792011-01-26 19:32:14 +0100228#define HDSPM_AutoInp (1<<11) /* Auto Input (takeover) == Safe Mode,
Remy Bruno3cee5a62006-10-16 12:46:32 +0200229 0=off, 1=on */ /* MADI ONLY */
230#define HDSPM_Dolby (1<<11) /* Dolby = "NonAudio" ?? */ /* AES32 ONLY */
Takashi Iwai763f3562005-06-03 11:25:34 +0200231
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200232#define HDSPM_InputSelect0 (1<<14) /* Input select 0= optical, 1=coax
233 * -- MADI ONLY
234 */
Takashi Iwai763f3562005-06-03 11:25:34 +0200235#define HDSPM_InputSelect1 (1<<15) /* should be 0 */
236
Remy Bruno3cee5a62006-10-16 12:46:32 +0200237#define HDSPM_SyncRef2 (1<<13)
238#define HDSPM_SyncRef3 (1<<25)
Takashi Iwai763f3562005-06-03 11:25:34 +0200239
Remy Bruno3cee5a62006-10-16 12:46:32 +0200240#define HDSPM_SMUX (1<<18) /* Frame ??? */ /* MADI ONY */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100241#define HDSPM_clr_tms (1<<19) /* clear track marker, do not use
Takashi Iwai763f3562005-06-03 11:25:34 +0200242 AES additional bits in
243 lower 5 Audiodatabits ??? */
Remy Bruno3cee5a62006-10-16 12:46:32 +0200244#define HDSPM_taxi_reset (1<<20) /* ??? */ /* MADI ONLY ? */
245#define HDSPM_WCK48 (1<<20) /* Frame ??? = HDSPM_SMUX */ /* AES32 ONLY */
Takashi Iwai763f3562005-06-03 11:25:34 +0200246
Adrian Knoth0dca1792011-01-26 19:32:14 +0100247#define HDSPM_Midi0InterruptEnable 0x0400000
248#define HDSPM_Midi1InterruptEnable 0x0800000
249#define HDSPM_Midi2InterruptEnable 0x0200000
250#define HDSPM_Midi3InterruptEnable 0x4000000
Takashi Iwai763f3562005-06-03 11:25:34 +0200251
252#define HDSPM_LineOut (1<<24) /* Analog Out on channel 63/64 on=1, mute=0 */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100253#define HDSPe_FLOAT_FORMAT 0x2000000
Takashi Iwai763f3562005-06-03 11:25:34 +0200254
Remy Bruno3cee5a62006-10-16 12:46:32 +0200255#define HDSPM_DS_DoubleWire (1<<26) /* AES32 ONLY */
256#define HDSPM_QS_DoubleWire (1<<27) /* AES32 ONLY */
257#define HDSPM_QS_QuadWire (1<<28) /* AES32 ONLY */
258
259#define HDSPM_wclk_sel (1<<30)
Takashi Iwai763f3562005-06-03 11:25:34 +0200260
261/* --- bit helper defines */
262#define HDSPM_LatencyMask (HDSPM_Latency0|HDSPM_Latency1|HDSPM_Latency2)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200263#define HDSPM_FrequencyMask (HDSPM_Frequency0|HDSPM_Frequency1|\
264 HDSPM_DoubleSpeed|HDSPM_QuadSpeed)
Takashi Iwai763f3562005-06-03 11:25:34 +0200265#define HDSPM_InputMask (HDSPM_InputSelect0|HDSPM_InputSelect1)
266#define HDSPM_InputOptical 0
267#define HDSPM_InputCoaxial (HDSPM_InputSelect0)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200268#define HDSPM_SyncRefMask (HDSPM_SyncRef0|HDSPM_SyncRef1|\
269 HDSPM_SyncRef2|HDSPM_SyncRef3)
Takashi Iwai763f3562005-06-03 11:25:34 +0200270
Adrian Knoth0dca1792011-01-26 19:32:14 +0100271#define HDSPM_c0_SyncRef0 0x2
272#define HDSPM_c0_SyncRef1 0x4
273#define HDSPM_c0_SyncRef2 0x8
274#define HDSPM_c0_SyncRef3 0x10
275#define HDSPM_c0_SyncRefMask (HDSPM_c0_SyncRef0 | HDSPM_c0_SyncRef1 |\
276 HDSPM_c0_SyncRef2 | HDSPM_c0_SyncRef3)
277
278#define HDSPM_SYNC_FROM_WORD 0 /* Preferred sync reference */
279#define HDSPM_SYNC_FROM_MADI 1 /* choices - used by "pref_sync_ref" */
280#define HDSPM_SYNC_FROM_TCO 2
281#define HDSPM_SYNC_FROM_SYNC_IN 3
Takashi Iwai763f3562005-06-03 11:25:34 +0200282
283#define HDSPM_Frequency32KHz HDSPM_Frequency0
284#define HDSPM_Frequency44_1KHz HDSPM_Frequency1
285#define HDSPM_Frequency48KHz (HDSPM_Frequency1|HDSPM_Frequency0)
286#define HDSPM_Frequency64KHz (HDSPM_DoubleSpeed|HDSPM_Frequency0)
287#define HDSPM_Frequency88_2KHz (HDSPM_DoubleSpeed|HDSPM_Frequency1)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200288#define HDSPM_Frequency96KHz (HDSPM_DoubleSpeed|HDSPM_Frequency1|\
289 HDSPM_Frequency0)
Remy Bruno3cee5a62006-10-16 12:46:32 +0200290#define HDSPM_Frequency128KHz (HDSPM_QuadSpeed|HDSPM_Frequency0)
291#define HDSPM_Frequency176_4KHz (HDSPM_QuadSpeed|HDSPM_Frequency1)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200292#define HDSPM_Frequency192KHz (HDSPM_QuadSpeed|HDSPM_Frequency1|\
293 HDSPM_Frequency0)
Takashi Iwai763f3562005-06-03 11:25:34 +0200294
Takashi Iwai763f3562005-06-03 11:25:34 +0200295
296/* Synccheck Status */
297#define HDSPM_SYNC_CHECK_NO_LOCK 0
298#define HDSPM_SYNC_CHECK_LOCK 1
299#define HDSPM_SYNC_CHECK_SYNC 2
300
301/* AutoSync References - used by "autosync_ref" control switch */
302#define HDSPM_AUTOSYNC_FROM_WORD 0
303#define HDSPM_AUTOSYNC_FROM_MADI 1
Adrian Knoth0dca1792011-01-26 19:32:14 +0100304#define HDSPM_AUTOSYNC_FROM_TCO 2
305#define HDSPM_AUTOSYNC_FROM_SYNC_IN 3
306#define HDSPM_AUTOSYNC_FROM_NONE 4
Takashi Iwai763f3562005-06-03 11:25:34 +0200307
308/* Possible sources of MADI input */
309#define HDSPM_OPTICAL 0 /* optical */
310#define HDSPM_COAXIAL 1 /* BNC */
311
312#define hdspm_encode_latency(x) (((x)<<1) & HDSPM_LatencyMask)
Adrian Knoth0dca1792011-01-26 19:32:14 +0100313#define hdspm_decode_latency(x) ((((x) & HDSPM_LatencyMask)>>1))
Takashi Iwai763f3562005-06-03 11:25:34 +0200314
315#define hdspm_encode_in(x) (((x)&0x3)<<14)
316#define hdspm_decode_in(x) (((x)>>14)&0x3)
317
318/* --- control2 register bits --- */
319#define HDSPM_TMS (1<<0)
320#define HDSPM_TCK (1<<1)
321#define HDSPM_TDI (1<<2)
322#define HDSPM_JTAG (1<<3)
323#define HDSPM_PWDN (1<<4)
324#define HDSPM_PROGRAM (1<<5)
325#define HDSPM_CONFIG_MODE_0 (1<<6)
326#define HDSPM_CONFIG_MODE_1 (1<<7)
327/*#define HDSPM_VERSION_BIT (1<<8) not defined any more*/
328#define HDSPM_BIGENDIAN_MODE (1<<9)
329#define HDSPM_RD_MULTIPLE (1<<10)
330
Remy Bruno3cee5a62006-10-16 12:46:32 +0200331/* --- Status Register bits --- */ /* MADI ONLY */ /* Bits defined here and
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200332 that do not conflict with specific bits for AES32 seem to be valid also
333 for the AES32
334 */
Takashi Iwai763f3562005-06-03 11:25:34 +0200335#define HDSPM_audioIRQPending (1<<0) /* IRQ is high and pending */
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200336#define HDSPM_RX_64ch (1<<1) /* Input 64chan. MODE=1, 56chn MODE=0 */
337#define HDSPM_AB_int (1<<2) /* InputChannel Opt=0, Coax=1
338 * (like inp0)
339 */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100340
Takashi Iwai763f3562005-06-03 11:25:34 +0200341#define HDSPM_madiLock (1<<3) /* MADI Locked =1, no=0 */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100342#define HDSPM_madiSync (1<<18) /* MADI is in sync */
343
344#define HDSPM_tcoLock 0x00000020 /* Optional TCO locked status FOR HDSPe MADI! */
345#define HDSPM_tcoSync 0x10000000 /* Optional TCO sync status */
346
347#define HDSPM_syncInLock 0x00010000 /* Sync In lock status FOR HDSPe MADI! */
348#define HDSPM_syncInSync 0x00020000 /* Sync In sync status FOR HDSPe MADI! */
Takashi Iwai763f3562005-06-03 11:25:34 +0200349
350#define HDSPM_BufferPositionMask 0x000FFC0 /* Bit 6..15 : h/w buffer pointer */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100351 /* since 64byte accurate, last 6 bits are not used */
Takashi Iwai763f3562005-06-03 11:25:34 +0200352
Adrian Knoth0dca1792011-01-26 19:32:14 +0100353
354
Takashi Iwai763f3562005-06-03 11:25:34 +0200355#define HDSPM_DoubleSpeedStatus (1<<19) /* (input) card in double speed */
356
357#define HDSPM_madiFreq0 (1<<22) /* system freq 0=error */
358#define HDSPM_madiFreq1 (1<<23) /* 1=32, 2=44.1 3=48 */
359#define HDSPM_madiFreq2 (1<<24) /* 4=64, 5=88.2 6=96 */
360#define HDSPM_madiFreq3 (1<<25) /* 7=128, 8=176.4 9=192 */
361
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200362#define HDSPM_BufferID (1<<26) /* (Double)Buffer ID toggles with
363 * Interrupt
364 */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100365#define HDSPM_tco_detect 0x08000000
366#define HDSPM_tco_lock 0x20000000
367
368#define HDSPM_s2_tco_detect 0x00000040
369#define HDSPM_s2_AEBO_D 0x00000080
370#define HDSPM_s2_AEBI_D 0x00000100
371
372
373#define HDSPM_midi0IRQPending 0x40000000
374#define HDSPM_midi1IRQPending 0x80000000
375#define HDSPM_midi2IRQPending 0x20000000
376#define HDSPM_midi2IRQPendingAES 0x00000020
377#define HDSPM_midi3IRQPending 0x00200000
Takashi Iwai763f3562005-06-03 11:25:34 +0200378
379/* --- status bit helpers */
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200380#define HDSPM_madiFreqMask (HDSPM_madiFreq0|HDSPM_madiFreq1|\
381 HDSPM_madiFreq2|HDSPM_madiFreq3)
Takashi Iwai763f3562005-06-03 11:25:34 +0200382#define HDSPM_madiFreq32 (HDSPM_madiFreq0)
383#define HDSPM_madiFreq44_1 (HDSPM_madiFreq1)
384#define HDSPM_madiFreq48 (HDSPM_madiFreq0|HDSPM_madiFreq1)
385#define HDSPM_madiFreq64 (HDSPM_madiFreq2)
386#define HDSPM_madiFreq88_2 (HDSPM_madiFreq0|HDSPM_madiFreq2)
387#define HDSPM_madiFreq96 (HDSPM_madiFreq1|HDSPM_madiFreq2)
388#define HDSPM_madiFreq128 (HDSPM_madiFreq0|HDSPM_madiFreq1|HDSPM_madiFreq2)
389#define HDSPM_madiFreq176_4 (HDSPM_madiFreq3)
390#define HDSPM_madiFreq192 (HDSPM_madiFreq3|HDSPM_madiFreq0)
391
Remy Bruno3cee5a62006-10-16 12:46:32 +0200392/* Status2 Register bits */ /* MADI ONLY */
Takashi Iwai763f3562005-06-03 11:25:34 +0200393
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300394#define HDSPM_version0 (1<<0) /* not really defined but I guess */
Takashi Iwai763f3562005-06-03 11:25:34 +0200395#define HDSPM_version1 (1<<1) /* in former cards it was ??? */
396#define HDSPM_version2 (1<<2)
397
398#define HDSPM_wcLock (1<<3) /* Wordclock is detected and locked */
399#define HDSPM_wcSync (1<<4) /* Wordclock is in sync with systemclock */
400
401#define HDSPM_wc_freq0 (1<<5) /* input freq detected via autosync */
402#define HDSPM_wc_freq1 (1<<6) /* 001=32, 010==44.1, 011=48, */
403#define HDSPM_wc_freq2 (1<<7) /* 100=64, 101=88.2, 110=96, */
404/* missing Bit for 111=128, 1000=176.4, 1001=192 */
405
Adrian Knoth0dca1792011-01-26 19:32:14 +0100406#define HDSPM_SyncRef0 0x10000 /* Sync Reference */
407#define HDSPM_SyncRef1 0x20000
408
409#define HDSPM_SelSyncRef0 (1<<8) /* AutoSync Source */
Takashi Iwai763f3562005-06-03 11:25:34 +0200410#define HDSPM_SelSyncRef1 (1<<9) /* 000=word, 001=MADI, */
411#define HDSPM_SelSyncRef2 (1<<10) /* 111=no valid signal */
412
413#define HDSPM_wc_valid (HDSPM_wcLock|HDSPM_wcSync)
414
415#define HDSPM_wcFreqMask (HDSPM_wc_freq0|HDSPM_wc_freq1|HDSPM_wc_freq2)
416#define HDSPM_wcFreq32 (HDSPM_wc_freq0)
417#define HDSPM_wcFreq44_1 (HDSPM_wc_freq1)
418#define HDSPM_wcFreq48 (HDSPM_wc_freq0|HDSPM_wc_freq1)
419#define HDSPM_wcFreq64 (HDSPM_wc_freq2)
420#define HDSPM_wcFreq88_2 (HDSPM_wc_freq0|HDSPM_wc_freq2)
421#define HDSPM_wcFreq96 (HDSPM_wc_freq1|HDSPM_wc_freq2)
422
Adrian Knoth0dca1792011-01-26 19:32:14 +0100423#define HDSPM_status1_F_0 0x0400000
424#define HDSPM_status1_F_1 0x0800000
425#define HDSPM_status1_F_2 0x1000000
426#define HDSPM_status1_F_3 0x2000000
427#define HDSPM_status1_freqMask (HDSPM_status1_F_0|HDSPM_status1_F_1|HDSPM_status1_F_2|HDSPM_status1_F_3)
428
Takashi Iwai763f3562005-06-03 11:25:34 +0200429
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200430#define HDSPM_SelSyncRefMask (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1|\
431 HDSPM_SelSyncRef2)
Takashi Iwai763f3562005-06-03 11:25:34 +0200432#define HDSPM_SelSyncRef_WORD 0
433#define HDSPM_SelSyncRef_MADI (HDSPM_SelSyncRef0)
Adrian Knoth0dca1792011-01-26 19:32:14 +0100434#define HDSPM_SelSyncRef_TCO (HDSPM_SelSyncRef1)
435#define HDSPM_SelSyncRef_SyncIn (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200436#define HDSPM_SelSyncRef_NVALID (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1|\
437 HDSPM_SelSyncRef2)
Takashi Iwai763f3562005-06-03 11:25:34 +0200438
Remy Bruno3cee5a62006-10-16 12:46:32 +0200439/*
440 For AES32, bits for status, status2 and timecode are different
441*/
442/* status */
443#define HDSPM_AES32_wcLock 0x0200000
444#define HDSPM_AES32_wcFreq_bit 22
Adrian Knoth0dca1792011-01-26 19:32:14 +0100445/* (status >> HDSPM_AES32_wcFreq_bit) & 0xF gives WC frequency (cf function
Remy Bruno3cee5a62006-10-16 12:46:32 +0200446 HDSPM_bit2freq */
447#define HDSPM_AES32_syncref_bit 16
448/* (status >> HDSPM_AES32_syncref_bit) & 0xF gives sync source */
449
450#define HDSPM_AES32_AUTOSYNC_FROM_WORD 0
451#define HDSPM_AES32_AUTOSYNC_FROM_AES1 1
452#define HDSPM_AES32_AUTOSYNC_FROM_AES2 2
453#define HDSPM_AES32_AUTOSYNC_FROM_AES3 3
454#define HDSPM_AES32_AUTOSYNC_FROM_AES4 4
455#define HDSPM_AES32_AUTOSYNC_FROM_AES5 5
456#define HDSPM_AES32_AUTOSYNC_FROM_AES6 6
457#define HDSPM_AES32_AUTOSYNC_FROM_AES7 7
458#define HDSPM_AES32_AUTOSYNC_FROM_AES8 8
Remy Bruno65345992007-08-31 12:21:08 +0200459#define HDSPM_AES32_AUTOSYNC_FROM_NONE 9
Remy Bruno3cee5a62006-10-16 12:46:32 +0200460
461/* status2 */
462/* HDSPM_LockAES_bit is given by HDSPM_LockAES >> (AES# - 1) */
463#define HDSPM_LockAES 0x80
464#define HDSPM_LockAES1 0x80
465#define HDSPM_LockAES2 0x40
466#define HDSPM_LockAES3 0x20
467#define HDSPM_LockAES4 0x10
468#define HDSPM_LockAES5 0x8
469#define HDSPM_LockAES6 0x4
470#define HDSPM_LockAES7 0x2
471#define HDSPM_LockAES8 0x1
472/*
473 Timecode
474 After windows driver sources, bits 4*i to 4*i+3 give the input frequency on
475 AES i+1
476 bits 3210
477 0001 32kHz
478 0010 44.1kHz
479 0011 48kHz
480 0100 64kHz
481 0101 88.2kHz
482 0110 96kHz
483 0111 128kHz
484 1000 176.4kHz
485 1001 192kHz
486 NB: Timecode register doesn't seem to work on AES32 card revision 230
487*/
488
Takashi Iwai763f3562005-06-03 11:25:34 +0200489/* Mixer Values */
490#define UNITY_GAIN 32768 /* = 65536/2 */
491#define MINUS_INFINITY_GAIN 0
492
Takashi Iwai763f3562005-06-03 11:25:34 +0200493/* Number of channels for different Speed Modes */
494#define MADI_SS_CHANNELS 64
495#define MADI_DS_CHANNELS 32
496#define MADI_QS_CHANNELS 16
497
Adrian Knoth0dca1792011-01-26 19:32:14 +0100498#define RAYDAT_SS_CHANNELS 36
499#define RAYDAT_DS_CHANNELS 20
500#define RAYDAT_QS_CHANNELS 12
501
502#define AIO_IN_SS_CHANNELS 14
503#define AIO_IN_DS_CHANNELS 10
504#define AIO_IN_QS_CHANNELS 8
505#define AIO_OUT_SS_CHANNELS 16
506#define AIO_OUT_DS_CHANNELS 12
507#define AIO_OUT_QS_CHANNELS 10
508
Adrian Knothd2d10a22011-02-28 15:14:47 +0100509#define AES32_CHANNELS 16
510
Takashi Iwai763f3562005-06-03 11:25:34 +0200511/* the size of a substream (1 mono data stream) */
512#define HDSPM_CHANNEL_BUFFER_SAMPLES (16*1024)
513#define HDSPM_CHANNEL_BUFFER_BYTES (4*HDSPM_CHANNEL_BUFFER_SAMPLES)
514
515/* the size of the area we need to allocate for DMA transfers. the
516 size is the same regardless of the number of channels, and
Adrian Knoth0dca1792011-01-26 19:32:14 +0100517 also the latency to use.
Takashi Iwai763f3562005-06-03 11:25:34 +0200518 for one direction !!!
519*/
Remy Brunoffb2c3c2007-03-07 19:08:46 +0100520#define HDSPM_DMA_AREA_BYTES (HDSPM_MAX_CHANNELS * HDSPM_CHANNEL_BUFFER_BYTES)
Takashi Iwai763f3562005-06-03 11:25:34 +0200521#define HDSPM_DMA_AREA_KILOBYTES (HDSPM_DMA_AREA_BYTES/1024)
522
Adrian Knoth0dca1792011-01-26 19:32:14 +0100523#define HDSPM_RAYDAT_REV 211
524#define HDSPM_AIO_REV 212
525#define HDSPM_MADIFACE_REV 213
Remy Bruno3cee5a62006-10-16 12:46:32 +0200526
Remy Bruno65345992007-08-31 12:21:08 +0200527/* speed factor modes */
528#define HDSPM_SPEED_SINGLE 0
529#define HDSPM_SPEED_DOUBLE 1
530#define HDSPM_SPEED_QUAD 2
Adrian Knoth0dca1792011-01-26 19:32:14 +0100531
Remy Bruno65345992007-08-31 12:21:08 +0200532/* names for speed modes */
533static char *hdspm_speed_names[] = { "single", "double", "quad" };
534
Adrian Knoth0dca1792011-01-26 19:32:14 +0100535static char *texts_autosync_aes_tco[] = { "Word Clock",
536 "AES1", "AES2", "AES3", "AES4",
537 "AES5", "AES6", "AES7", "AES8",
538 "TCO" };
539static char *texts_autosync_aes[] = { "Word Clock",
540 "AES1", "AES2", "AES3", "AES4",
541 "AES5", "AES6", "AES7", "AES8" };
542static char *texts_autosync_madi_tco[] = { "Word Clock",
543 "MADI", "TCO", "Sync In" };
544static char *texts_autosync_madi[] = { "Word Clock",
545 "MADI", "Sync In" };
546
547static char *texts_autosync_raydat_tco[] = {
548 "Word Clock",
549 "ADAT 1", "ADAT 2", "ADAT 3", "ADAT 4",
550 "AES", "SPDIF", "TCO", "Sync In"
551};
552static char *texts_autosync_raydat[] = {
553 "Word Clock",
554 "ADAT 1", "ADAT 2", "ADAT 3", "ADAT 4",
555 "AES", "SPDIF", "Sync In"
556};
557static char *texts_autosync_aio_tco[] = {
558 "Word Clock",
559 "ADAT", "AES", "SPDIF", "TCO", "Sync In"
560};
561static char *texts_autosync_aio[] = { "Word Clock",
562 "ADAT", "AES", "SPDIF", "Sync In" };
563
564static char *texts_freq[] = {
565 "No Lock",
566 "32 kHz",
567 "44.1 kHz",
568 "48 kHz",
569 "64 kHz",
570 "88.2 kHz",
571 "96 kHz",
572 "128 kHz",
573 "176.4 kHz",
574 "192 kHz"
575};
576
Adrian Knoth0dca1792011-01-26 19:32:14 +0100577static char *texts_ports_madi[] = {
578 "MADI.1", "MADI.2", "MADI.3", "MADI.4", "MADI.5", "MADI.6",
579 "MADI.7", "MADI.8", "MADI.9", "MADI.10", "MADI.11", "MADI.12",
580 "MADI.13", "MADI.14", "MADI.15", "MADI.16", "MADI.17", "MADI.18",
581 "MADI.19", "MADI.20", "MADI.21", "MADI.22", "MADI.23", "MADI.24",
582 "MADI.25", "MADI.26", "MADI.27", "MADI.28", "MADI.29", "MADI.30",
583 "MADI.31", "MADI.32", "MADI.33", "MADI.34", "MADI.35", "MADI.36",
584 "MADI.37", "MADI.38", "MADI.39", "MADI.40", "MADI.41", "MADI.42",
585 "MADI.43", "MADI.44", "MADI.45", "MADI.46", "MADI.47", "MADI.48",
586 "MADI.49", "MADI.50", "MADI.51", "MADI.52", "MADI.53", "MADI.54",
587 "MADI.55", "MADI.56", "MADI.57", "MADI.58", "MADI.59", "MADI.60",
588 "MADI.61", "MADI.62", "MADI.63", "MADI.64",
589};
590
591
592static char *texts_ports_raydat_ss[] = {
593 "ADAT1.1", "ADAT1.2", "ADAT1.3", "ADAT1.4", "ADAT1.5", "ADAT1.6",
594 "ADAT1.7", "ADAT1.8", "ADAT2.1", "ADAT2.2", "ADAT2.3", "ADAT2.4",
595 "ADAT2.5", "ADAT2.6", "ADAT2.7", "ADAT2.8", "ADAT3.1", "ADAT3.2",
596 "ADAT3.3", "ADAT3.4", "ADAT3.5", "ADAT3.6", "ADAT3.7", "ADAT3.8",
597 "ADAT4.1", "ADAT4.2", "ADAT4.3", "ADAT4.4", "ADAT4.5", "ADAT4.6",
598 "ADAT4.7", "ADAT4.8",
599 "AES.L", "AES.R",
600 "SPDIF.L", "SPDIF.R"
601};
602
603static char *texts_ports_raydat_ds[] = {
604 "ADAT1.1", "ADAT1.2", "ADAT1.3", "ADAT1.4",
605 "ADAT2.1", "ADAT2.2", "ADAT2.3", "ADAT2.4",
606 "ADAT3.1", "ADAT3.2", "ADAT3.3", "ADAT3.4",
607 "ADAT4.1", "ADAT4.2", "ADAT4.3", "ADAT4.4",
608 "AES.L", "AES.R",
609 "SPDIF.L", "SPDIF.R"
610};
611
612static char *texts_ports_raydat_qs[] = {
613 "ADAT1.1", "ADAT1.2",
614 "ADAT2.1", "ADAT2.2",
615 "ADAT3.1", "ADAT3.2",
616 "ADAT4.1", "ADAT4.2",
617 "AES.L", "AES.R",
618 "SPDIF.L", "SPDIF.R"
619};
620
621
622static char *texts_ports_aio_in_ss[] = {
623 "Analogue.L", "Analogue.R",
624 "AES.L", "AES.R",
625 "SPDIF.L", "SPDIF.R",
626 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4", "ADAT.5", "ADAT.6",
627 "ADAT.7", "ADAT.8"
628};
629
630static char *texts_ports_aio_out_ss[] = {
631 "Analogue.L", "Analogue.R",
632 "AES.L", "AES.R",
633 "SPDIF.L", "SPDIF.R",
634 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4", "ADAT.5", "ADAT.6",
635 "ADAT.7", "ADAT.8",
636 "Phone.L", "Phone.R"
637};
638
639static char *texts_ports_aio_in_ds[] = {
640 "Analogue.L", "Analogue.R",
641 "AES.L", "AES.R",
642 "SPDIF.L", "SPDIF.R",
643 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4"
644};
645
646static char *texts_ports_aio_out_ds[] = {
647 "Analogue.L", "Analogue.R",
648 "AES.L", "AES.R",
649 "SPDIF.L", "SPDIF.R",
650 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
651 "Phone.L", "Phone.R"
652};
653
654static char *texts_ports_aio_in_qs[] = {
655 "Analogue.L", "Analogue.R",
656 "AES.L", "AES.R",
657 "SPDIF.L", "SPDIF.R",
658 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4"
659};
660
661static char *texts_ports_aio_out_qs[] = {
662 "Analogue.L", "Analogue.R",
663 "AES.L", "AES.R",
664 "SPDIF.L", "SPDIF.R",
665 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
666 "Phone.L", "Phone.R"
667};
668
Adrian Knoth432d2502011-02-23 11:43:08 +0100669static char *texts_ports_aes32[] = {
670 "AES.1", "AES.2", "AES.3", "AES.4", "AES.5", "AES.6", "AES.7",
671 "AES.8", "AES.9.", "AES.10", "AES.11", "AES.12", "AES.13", "AES.14",
672 "AES.15", "AES.16"
673};
674
Adrian Knoth55a57602011-01-27 11:23:15 +0100675/* These tables map the ALSA channels 1..N to the channels that we
676 need to use in order to find the relevant channel buffer. RME
677 refers to this kind of mapping as between "the ADAT channel and
678 the DMA channel." We index it using the logical audio channel,
679 and the value is the DMA channel (i.e. channel buffer number)
680 where the data for that channel can be read/written from/to.
681*/
682
683static char channel_map_unity_ss[HDSPM_MAX_CHANNELS] = {
684 0, 1, 2, 3, 4, 5, 6, 7,
685 8, 9, 10, 11, 12, 13, 14, 15,
686 16, 17, 18, 19, 20, 21, 22, 23,
687 24, 25, 26, 27, 28, 29, 30, 31,
688 32, 33, 34, 35, 36, 37, 38, 39,
689 40, 41, 42, 43, 44, 45, 46, 47,
690 48, 49, 50, 51, 52, 53, 54, 55,
691 56, 57, 58, 59, 60, 61, 62, 63
692};
693
Adrian Knoth55a57602011-01-27 11:23:15 +0100694static char channel_map_raydat_ss[HDSPM_MAX_CHANNELS] = {
695 4, 5, 6, 7, 8, 9, 10, 11, /* ADAT 1 */
696 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT 2 */
697 20, 21, 22, 23, 24, 25, 26, 27, /* ADAT 3 */
698 28, 29, 30, 31, 32, 33, 34, 35, /* ADAT 4 */
699 0, 1, /* AES */
700 2, 3, /* SPDIF */
701 -1, -1, -1, -1,
702 -1, -1, -1, -1, -1, -1, -1, -1,
703 -1, -1, -1, -1, -1, -1, -1, -1,
704 -1, -1, -1, -1, -1, -1, -1, -1,
705};
706
707static char channel_map_raydat_ds[HDSPM_MAX_CHANNELS] = {
708 4, 5, 6, 7, /* ADAT 1 */
709 8, 9, 10, 11, /* ADAT 2 */
710 12, 13, 14, 15, /* ADAT 3 */
711 16, 17, 18, 19, /* ADAT 4 */
712 0, 1, /* AES */
713 2, 3, /* SPDIF */
714 -1, -1, -1, -1,
715 -1, -1, -1, -1, -1, -1, -1, -1,
716 -1, -1, -1, -1, -1, -1, -1, -1,
717 -1, -1, -1, -1, -1, -1, -1, -1,
718 -1, -1, -1, -1, -1, -1, -1, -1,
719 -1, -1, -1, -1, -1, -1, -1, -1,
720};
721
722static char channel_map_raydat_qs[HDSPM_MAX_CHANNELS] = {
723 4, 5, /* ADAT 1 */
724 6, 7, /* ADAT 2 */
725 8, 9, /* ADAT 3 */
726 10, 11, /* ADAT 4 */
727 0, 1, /* AES */
728 2, 3, /* SPDIF */
729 -1, -1, -1, -1,
730 -1, -1, -1, -1, -1, -1, -1, -1,
731 -1, -1, -1, -1, -1, -1, -1, -1,
732 -1, -1, -1, -1, -1, -1, -1, -1,
733 -1, -1, -1, -1, -1, -1, -1, -1,
734 -1, -1, -1, -1, -1, -1, -1, -1,
735 -1, -1, -1, -1, -1, -1, -1, -1,
736};
737
738static char channel_map_aio_in_ss[HDSPM_MAX_CHANNELS] = {
739 0, 1, /* line in */
740 8, 9, /* aes in, */
741 10, 11, /* spdif in */
742 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT in */
743 -1, -1,
744 -1, -1, -1, -1, -1, -1, -1, -1,
745 -1, -1, -1, -1, -1, -1, -1, -1,
746 -1, -1, -1, -1, -1, -1, -1, -1,
747 -1, -1, -1, -1, -1, -1, -1, -1,
748 -1, -1, -1, -1, -1, -1, -1, -1,
749 -1, -1, -1, -1, -1, -1, -1, -1,
750};
751
752static char channel_map_aio_out_ss[HDSPM_MAX_CHANNELS] = {
753 0, 1, /* line out */
754 8, 9, /* aes out */
755 10, 11, /* spdif out */
756 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT out */
757 6, 7, /* phone out */
758 -1, -1, -1, -1, -1, -1, -1, -1,
759 -1, -1, -1, -1, -1, -1, -1, -1,
760 -1, -1, -1, -1, -1, -1, -1, -1,
761 -1, -1, -1, -1, -1, -1, -1, -1,
762 -1, -1, -1, -1, -1, -1, -1, -1,
763 -1, -1, -1, -1, -1, -1, -1, -1,
764};
765
766static char channel_map_aio_in_ds[HDSPM_MAX_CHANNELS] = {
767 0, 1, /* line in */
768 8, 9, /* aes in */
769 10, 11, /* spdif in */
770 12, 14, 16, 18, /* adat in */
771 -1, -1, -1, -1, -1, -1,
772 -1, -1, -1, -1, -1, -1, -1, -1,
773 -1, -1, -1, -1, -1, -1, -1, -1,
774 -1, -1, -1, -1, -1, -1, -1, -1,
775 -1, -1, -1, -1, -1, -1, -1, -1,
776 -1, -1, -1, -1, -1, -1, -1, -1,
777 -1, -1, -1, -1, -1, -1, -1, -1
778};
779
780static char channel_map_aio_out_ds[HDSPM_MAX_CHANNELS] = {
781 0, 1, /* line out */
782 8, 9, /* aes out */
783 10, 11, /* spdif out */
784 12, 14, 16, 18, /* adat out */
785 6, 7, /* phone out */
786 -1, -1, -1, -1,
787 -1, -1, -1, -1, -1, -1, -1, -1,
788 -1, -1, -1, -1, -1, -1, -1, -1,
789 -1, -1, -1, -1, -1, -1, -1, -1,
790 -1, -1, -1, -1, -1, -1, -1, -1,
791 -1, -1, -1, -1, -1, -1, -1, -1,
792 -1, -1, -1, -1, -1, -1, -1, -1
793};
794
795static char channel_map_aio_in_qs[HDSPM_MAX_CHANNELS] = {
796 0, 1, /* line in */
797 8, 9, /* aes in */
798 10, 11, /* spdif in */
799 12, 16, /* adat in */
800 -1, -1, -1, -1, -1, -1, -1, -1,
801 -1, -1, -1, -1, -1, -1, -1, -1,
802 -1, -1, -1, -1, -1, -1, -1, -1,
803 -1, -1, -1, -1, -1, -1, -1, -1,
804 -1, -1, -1, -1, -1, -1, -1, -1,
805 -1, -1, -1, -1, -1, -1, -1, -1,
806 -1, -1, -1, -1, -1, -1, -1, -1
807};
808
809static char channel_map_aio_out_qs[HDSPM_MAX_CHANNELS] = {
810 0, 1, /* line out */
811 8, 9, /* aes out */
812 10, 11, /* spdif out */
813 12, 16, /* adat out */
814 6, 7, /* phone out */
815 -1, -1, -1, -1, -1, -1,
816 -1, -1, -1, -1, -1, -1, -1, -1,
817 -1, -1, -1, -1, -1, -1, -1, -1,
818 -1, -1, -1, -1, -1, -1, -1, -1,
819 -1, -1, -1, -1, -1, -1, -1, -1,
820 -1, -1, -1, -1, -1, -1, -1, -1,
821 -1, -1, -1, -1, -1, -1, -1, -1
822};
823
Adrian Knoth432d2502011-02-23 11:43:08 +0100824static char channel_map_aes32[HDSPM_MAX_CHANNELS] = {
825 0, 1, 2, 3, 4, 5, 6, 7,
826 8, 9, 10, 11, 12, 13, 14, 15,
827 -1, -1, -1, -1, -1, -1, -1, -1,
828 -1, -1, -1, -1, -1, -1, -1, -1,
829 -1, -1, -1, -1, -1, -1, -1, -1,
830 -1, -1, -1, -1, -1, -1, -1, -1,
831 -1, -1, -1, -1, -1, -1, -1, -1,
832 -1, -1, -1, -1, -1, -1, -1, -1
833};
834
Takashi Iwai98274f02005-11-17 14:52:34 +0100835struct hdspm_midi {
836 struct hdspm *hdspm;
Takashi Iwai763f3562005-06-03 11:25:34 +0200837 int id;
Takashi Iwai98274f02005-11-17 14:52:34 +0100838 struct snd_rawmidi *rmidi;
839 struct snd_rawmidi_substream *input;
840 struct snd_rawmidi_substream *output;
Takashi Iwai763f3562005-06-03 11:25:34 +0200841 char istimer; /* timer in use */
842 struct timer_list timer;
843 spinlock_t lock;
844 int pending;
Adrian Knoth0dca1792011-01-26 19:32:14 +0100845 int dataIn;
846 int statusIn;
847 int dataOut;
848 int statusOut;
849 int ie;
850 int irq;
851};
852
853struct hdspm_tco {
854 int input;
855 int framerate;
856 int wordclock;
857 int samplerate;
858 int pull;
859 int term; /* 0 = off, 1 = on */
Takashi Iwai763f3562005-06-03 11:25:34 +0200860};
861
Takashi Iwai98274f02005-11-17 14:52:34 +0100862struct hdspm {
Takashi Iwai763f3562005-06-03 11:25:34 +0200863 spinlock_t lock;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200864 /* only one playback and/or capture stream */
865 struct snd_pcm_substream *capture_substream;
866 struct snd_pcm_substream *playback_substream;
Takashi Iwai763f3562005-06-03 11:25:34 +0200867
868 char *card_name; /* for procinfo */
Remy Bruno3cee5a62006-10-16 12:46:32 +0200869 unsigned short firmware_rev; /* dont know if relevant (yes if AES32)*/
870
Adrian Knoth0dca1792011-01-26 19:32:14 +0100871 uint8_t io_type;
Takashi Iwai763f3562005-06-03 11:25:34 +0200872
Takashi Iwai763f3562005-06-03 11:25:34 +0200873 int monitor_outs; /* set up monitoring outs init flag */
874
875 u32 control_register; /* cached value */
876 u32 control2_register; /* cached value */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100877 u32 settings_register;
Takashi Iwai763f3562005-06-03 11:25:34 +0200878
Adrian Knoth0dca1792011-01-26 19:32:14 +0100879 struct hdspm_midi midi[4];
Takashi Iwai763f3562005-06-03 11:25:34 +0200880 struct tasklet_struct midi_tasklet;
881
882 size_t period_bytes;
Adrian Knoth0dca1792011-01-26 19:32:14 +0100883 unsigned char ss_in_channels;
884 unsigned char ds_in_channels;
885 unsigned char qs_in_channels;
886 unsigned char ss_out_channels;
887 unsigned char ds_out_channels;
888 unsigned char qs_out_channels;
889
890 unsigned char max_channels_in;
891 unsigned char max_channels_out;
892
Takashi Iwai286bed02011-06-30 12:45:36 +0200893 signed char *channel_map_in;
894 signed char *channel_map_out;
Adrian Knoth0dca1792011-01-26 19:32:14 +0100895
Takashi Iwai286bed02011-06-30 12:45:36 +0200896 signed char *channel_map_in_ss, *channel_map_in_ds, *channel_map_in_qs;
897 signed char *channel_map_out_ss, *channel_map_out_ds, *channel_map_out_qs;
Adrian Knoth0dca1792011-01-26 19:32:14 +0100898
899 char **port_names_in;
900 char **port_names_out;
901
902 char **port_names_in_ss, **port_names_in_ds, **port_names_in_qs;
903 char **port_names_out_ss, **port_names_out_ds, **port_names_out_qs;
Takashi Iwai763f3562005-06-03 11:25:34 +0200904
905 unsigned char *playback_buffer; /* suitably aligned address */
906 unsigned char *capture_buffer; /* suitably aligned address */
907
908 pid_t capture_pid; /* process id which uses capture */
909 pid_t playback_pid; /* process id which uses capture */
910 int running; /* running status */
911
912 int last_external_sample_rate; /* samplerate mystic ... */
913 int last_internal_sample_rate;
914 int system_sample_rate;
915
Takashi Iwai763f3562005-06-03 11:25:34 +0200916 int dev; /* Hardware vars... */
917 int irq;
918 unsigned long port;
919 void __iomem *iobase;
920
921 int irq_count; /* for debug */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100922 int midiPorts;
Takashi Iwai763f3562005-06-03 11:25:34 +0200923
Takashi Iwai98274f02005-11-17 14:52:34 +0100924 struct snd_card *card; /* one card */
925 struct snd_pcm *pcm; /* has one pcm */
926 struct snd_hwdep *hwdep; /* and a hwdep for additional ioctl */
Takashi Iwai763f3562005-06-03 11:25:34 +0200927 struct pci_dev *pci; /* and an pci info */
928
929 /* Mixer vars */
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200930 /* fast alsa mixer */
931 struct snd_kcontrol *playback_mixer_ctls[HDSPM_MAX_CHANNELS];
932 /* but input to much, so not used */
933 struct snd_kcontrol *input_mixer_ctls[HDSPM_MAX_CHANNELS];
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300934 /* full mixer accessible over mixer ioctl or hwdep-device */
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200935 struct hdspm_mixer *mixer;
Takashi Iwai763f3562005-06-03 11:25:34 +0200936
Adrian Knoth0dca1792011-01-26 19:32:14 +0100937 struct hdspm_tco *tco; /* NULL if no TCO detected */
Takashi Iwai763f3562005-06-03 11:25:34 +0200938
Adrian Knoth0dca1792011-01-26 19:32:14 +0100939 char **texts_autosync;
940 int texts_autosync_items;
Takashi Iwai763f3562005-06-03 11:25:34 +0200941
Adrian Knoth0dca1792011-01-26 19:32:14 +0100942 cycles_t last_interrupt;
Jaroslav Kysela730a5862011-01-27 13:03:15 +0100943
Adrian Knoth7d53a632012-01-04 14:31:16 +0100944 unsigned int serial;
945
Jaroslav Kysela730a5862011-01-27 13:03:15 +0100946 struct hdspm_peak_rms peak_rms;
Takashi Iwai763f3562005-06-03 11:25:34 +0200947};
948
Takashi Iwai763f3562005-06-03 11:25:34 +0200949
Alexey Dobriyancebe41d2010-02-06 00:21:03 +0200950static DEFINE_PCI_DEVICE_TABLE(snd_hdspm_ids) = {
Takashi Iwai763f3562005-06-03 11:25:34 +0200951 {
952 .vendor = PCI_VENDOR_ID_XILINX,
953 .device = PCI_DEVICE_ID_XILINX_HAMMERFALL_DSP_MADI,
954 .subvendor = PCI_ANY_ID,
955 .subdevice = PCI_ANY_ID,
956 .class = 0,
957 .class_mask = 0,
958 .driver_data = 0},
959 {0,}
960};
961
962MODULE_DEVICE_TABLE(pci, snd_hdspm_ids);
963
964/* prototypes */
Takashi Iwai98274f02005-11-17 14:52:34 +0100965static int __devinit snd_hdspm_create_alsa_devices(struct snd_card *card,
966 struct hdspm * hdspm);
967static int __devinit snd_hdspm_create_pcm(struct snd_card *card,
968 struct hdspm * hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +0200969
Adrian Knoth0dca1792011-01-26 19:32:14 +0100970static inline void snd_hdspm_initialize_midi_flush(struct hdspm *hdspm);
971static int hdspm_update_simple_mixer_controls(struct hdspm *hdspm);
972static int hdspm_autosync_ref(struct hdspm *hdspm);
973static int snd_hdspm_set_defaults(struct hdspm *hdspm);
Adrian Knoth21a164d2012-10-19 17:42:23 +0200974static int hdspm_system_clock_mode(struct hdspm *hdspm);
Adrian Knoth0dca1792011-01-26 19:32:14 +0100975static void hdspm_set_sgbuf(struct hdspm *hdspm,
Takashi Iwai77a23f22008-08-21 13:00:13 +0200976 struct snd_pcm_substream *substream,
Takashi Iwai763f3562005-06-03 11:25:34 +0200977 unsigned int reg, int channels);
978
Remy Bruno3cee5a62006-10-16 12:46:32 +0200979static inline int HDSPM_bit2freq(int n)
980{
Denys Vlasenko62cef822008-04-14 13:04:18 +0200981 static const int bit2freq_tab[] = {
982 0, 32000, 44100, 48000, 64000, 88200,
Remy Bruno3cee5a62006-10-16 12:46:32 +0200983 96000, 128000, 176400, 192000 };
984 if (n < 1 || n > 9)
985 return 0;
986 return bit2freq_tab[n];
987}
988
Adrian Knoth0dca1792011-01-26 19:32:14 +0100989/* Write/read to/from HDSPM with Adresses in Bytes
Takashi Iwai763f3562005-06-03 11:25:34 +0200990 not words but only 32Bit writes are allowed */
991
Takashi Iwai98274f02005-11-17 14:52:34 +0100992static inline void hdspm_write(struct hdspm * hdspm, unsigned int reg,
Takashi Iwai763f3562005-06-03 11:25:34 +0200993 unsigned int val)
994{
995 writel(val, hdspm->iobase + reg);
996}
997
Takashi Iwai98274f02005-11-17 14:52:34 +0100998static inline unsigned int hdspm_read(struct hdspm * hdspm, unsigned int reg)
Takashi Iwai763f3562005-06-03 11:25:34 +0200999{
1000 return readl(hdspm->iobase + reg);
1001}
1002
Adrian Knoth0dca1792011-01-26 19:32:14 +01001003/* for each output channel (chan) I have an Input (in) and Playback (pb) Fader
1004 mixer is write only on hardware so we have to cache him for read
Takashi Iwai763f3562005-06-03 11:25:34 +02001005 each fader is a u32, but uses only the first 16 bit */
1006
Takashi Iwai98274f02005-11-17 14:52:34 +01001007static inline int hdspm_read_in_gain(struct hdspm * hdspm, unsigned int chan,
Takashi Iwai763f3562005-06-03 11:25:34 +02001008 unsigned int in)
1009{
Adrian Bunk5bab24822006-03-13 14:15:04 +01001010 if (chan >= HDSPM_MIXER_CHANNELS || in >= HDSPM_MIXER_CHANNELS)
Takashi Iwai763f3562005-06-03 11:25:34 +02001011 return 0;
1012
1013 return hdspm->mixer->ch[chan].in[in];
1014}
1015
Takashi Iwai98274f02005-11-17 14:52:34 +01001016static inline int hdspm_read_pb_gain(struct hdspm * hdspm, unsigned int chan,
Takashi Iwai763f3562005-06-03 11:25:34 +02001017 unsigned int pb)
1018{
Adrian Bunk5bab24822006-03-13 14:15:04 +01001019 if (chan >= HDSPM_MIXER_CHANNELS || pb >= HDSPM_MIXER_CHANNELS)
Takashi Iwai763f3562005-06-03 11:25:34 +02001020 return 0;
1021 return hdspm->mixer->ch[chan].pb[pb];
1022}
1023
Denys Vlasenko62cef822008-04-14 13:04:18 +02001024static int hdspm_write_in_gain(struct hdspm *hdspm, unsigned int chan,
Takashi Iwai763f3562005-06-03 11:25:34 +02001025 unsigned int in, unsigned short data)
1026{
1027 if (chan >= HDSPM_MIXER_CHANNELS || in >= HDSPM_MIXER_CHANNELS)
1028 return -1;
1029
1030 hdspm_write(hdspm,
1031 HDSPM_MADI_mixerBase +
1032 ((in + 128 * chan) * sizeof(u32)),
1033 (hdspm->mixer->ch[chan].in[in] = data & 0xFFFF));
1034 return 0;
1035}
1036
Denys Vlasenko62cef822008-04-14 13:04:18 +02001037static int hdspm_write_pb_gain(struct hdspm *hdspm, unsigned int chan,
Takashi Iwai763f3562005-06-03 11:25:34 +02001038 unsigned int pb, unsigned short data)
1039{
1040 if (chan >= HDSPM_MIXER_CHANNELS || pb >= HDSPM_MIXER_CHANNELS)
1041 return -1;
1042
1043 hdspm_write(hdspm,
1044 HDSPM_MADI_mixerBase +
1045 ((64 + pb + 128 * chan) * sizeof(u32)),
1046 (hdspm->mixer->ch[chan].pb[pb] = data & 0xFFFF));
1047 return 0;
1048}
1049
1050
1051/* enable DMA for specific channels, now available for DSP-MADI */
Takashi Iwai98274f02005-11-17 14:52:34 +01001052static inline void snd_hdspm_enable_in(struct hdspm * hdspm, int i, int v)
Takashi Iwai763f3562005-06-03 11:25:34 +02001053{
1054 hdspm_write(hdspm, HDSPM_inputEnableBase + (4 * i), v);
1055}
1056
Takashi Iwai98274f02005-11-17 14:52:34 +01001057static inline void snd_hdspm_enable_out(struct hdspm * hdspm, int i, int v)
Takashi Iwai763f3562005-06-03 11:25:34 +02001058{
1059 hdspm_write(hdspm, HDSPM_outputEnableBase + (4 * i), v);
1060}
1061
1062/* check if same process is writing and reading */
Denys Vlasenko62cef822008-04-14 13:04:18 +02001063static int snd_hdspm_use_is_exclusive(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02001064{
1065 unsigned long flags;
1066 int ret = 1;
1067
1068 spin_lock_irqsave(&hdspm->lock, flags);
1069 if ((hdspm->playback_pid != hdspm->capture_pid) &&
1070 (hdspm->playback_pid >= 0) && (hdspm->capture_pid >= 0)) {
1071 ret = 0;
1072 }
1073 spin_unlock_irqrestore(&hdspm->lock, flags);
1074 return ret;
1075}
1076
1077/* check for external sample rate */
Denys Vlasenko62cef822008-04-14 13:04:18 +02001078static int hdspm_external_sample_rate(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02001079{
Adrian Knoth0dca1792011-01-26 19:32:14 +01001080 unsigned int status, status2, timecode;
1081 int syncref, rate = 0, rate_bits;
Takashi Iwai763f3562005-06-03 11:25:34 +02001082
Adrian Knoth0dca1792011-01-26 19:32:14 +01001083 switch (hdspm->io_type) {
1084 case AES32:
1085 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
1086 status = hdspm_read(hdspm, HDSPM_statusRegister);
Adrian Knoth7c4a95b2011-02-23 11:43:13 +01001087 timecode = hdspm_read(hdspm, HDSPM_timecodeRegister);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001088
1089 syncref = hdspm_autosync_ref(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02001090
Remy Bruno3cee5a62006-10-16 12:46:32 +02001091 if (syncref == HDSPM_AES32_AUTOSYNC_FROM_WORD &&
1092 status & HDSPM_AES32_wcLock)
Adrian Knoth0dca1792011-01-26 19:32:14 +01001093 return HDSPM_bit2freq((status >> HDSPM_AES32_wcFreq_bit) & 0xF);
1094
Remy Bruno3cee5a62006-10-16 12:46:32 +02001095 if (syncref >= HDSPM_AES32_AUTOSYNC_FROM_AES1 &&
Adrian Knoth0dca1792011-01-26 19:32:14 +01001096 syncref <= HDSPM_AES32_AUTOSYNC_FROM_AES8 &&
1097 status2 & (HDSPM_LockAES >>
1098 (syncref - HDSPM_AES32_AUTOSYNC_FROM_AES1)))
1099 return HDSPM_bit2freq((timecode >> (4*(syncref-HDSPM_AES32_AUTOSYNC_FROM_AES1))) & 0xF);
Remy Bruno3cee5a62006-10-16 12:46:32 +02001100 return 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001101 break;
1102
1103 case MADIface:
1104 status = hdspm_read(hdspm, HDSPM_statusRegister);
1105
1106 if (!(status & HDSPM_madiLock)) {
1107 rate = 0; /* no lock */
1108 } else {
1109 switch (status & (HDSPM_status1_freqMask)) {
1110 case HDSPM_status1_F_0*1:
1111 rate = 32000; break;
1112 case HDSPM_status1_F_0*2:
1113 rate = 44100; break;
1114 case HDSPM_status1_F_0*3:
1115 rate = 48000; break;
1116 case HDSPM_status1_F_0*4:
1117 rate = 64000; break;
1118 case HDSPM_status1_F_0*5:
1119 rate = 88200; break;
1120 case HDSPM_status1_F_0*6:
1121 rate = 96000; break;
1122 case HDSPM_status1_F_0*7:
1123 rate = 128000; break;
1124 case HDSPM_status1_F_0*8:
1125 rate = 176400; break;
1126 case HDSPM_status1_F_0*9:
1127 rate = 192000; break;
1128 default:
1129 rate = 0; break;
1130 }
1131 }
1132
1133 break;
1134
1135 case MADI:
1136 case AIO:
1137 case RayDAT:
1138 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
1139 status = hdspm_read(hdspm, HDSPM_statusRegister);
1140 rate = 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02001141
Remy Bruno3cee5a62006-10-16 12:46:32 +02001142 /* if wordclock has synced freq and wordclock is valid */
1143 if ((status2 & HDSPM_wcLock) != 0 &&
Adrian Knothfedf1532011-06-12 17:26:18 +02001144 (status2 & HDSPM_SelSyncRef0) == 0) {
Remy Bruno3cee5a62006-10-16 12:46:32 +02001145
1146 rate_bits = status2 & HDSPM_wcFreqMask;
1147
Adrian Knoth0dca1792011-01-26 19:32:14 +01001148
Remy Bruno3cee5a62006-10-16 12:46:32 +02001149 switch (rate_bits) {
1150 case HDSPM_wcFreq32:
1151 rate = 32000;
1152 break;
1153 case HDSPM_wcFreq44_1:
1154 rate = 44100;
1155 break;
1156 case HDSPM_wcFreq48:
1157 rate = 48000;
1158 break;
1159 case HDSPM_wcFreq64:
1160 rate = 64000;
1161 break;
1162 case HDSPM_wcFreq88_2:
1163 rate = 88200;
1164 break;
1165 case HDSPM_wcFreq96:
1166 rate = 96000;
1167 break;
Remy Bruno3cee5a62006-10-16 12:46:32 +02001168 default:
1169 rate = 0;
1170 break;
1171 }
Takashi Iwai763f3562005-06-03 11:25:34 +02001172 }
Takashi Iwai763f3562005-06-03 11:25:34 +02001173
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001174 /* if rate detected and Syncref is Word than have it,
1175 * word has priority to MADI
1176 */
Remy Bruno3cee5a62006-10-16 12:46:32 +02001177 if (rate != 0 &&
Adrian Knoth0dca1792011-01-26 19:32:14 +01001178 (status2 & HDSPM_SelSyncRefMask) == HDSPM_SelSyncRef_WORD)
Remy Bruno3cee5a62006-10-16 12:46:32 +02001179 return rate;
1180
Adrian Knoth0dca1792011-01-26 19:32:14 +01001181 /* maybe a madi input (which is taken if sel sync is madi) */
Remy Bruno3cee5a62006-10-16 12:46:32 +02001182 if (status & HDSPM_madiLock) {
1183 rate_bits = status & HDSPM_madiFreqMask;
1184
1185 switch (rate_bits) {
1186 case HDSPM_madiFreq32:
1187 rate = 32000;
1188 break;
1189 case HDSPM_madiFreq44_1:
1190 rate = 44100;
1191 break;
1192 case HDSPM_madiFreq48:
1193 rate = 48000;
1194 break;
1195 case HDSPM_madiFreq64:
1196 rate = 64000;
1197 break;
1198 case HDSPM_madiFreq88_2:
1199 rate = 88200;
1200 break;
1201 case HDSPM_madiFreq96:
1202 rate = 96000;
1203 break;
1204 case HDSPM_madiFreq128:
1205 rate = 128000;
1206 break;
1207 case HDSPM_madiFreq176_4:
1208 rate = 176400;
1209 break;
1210 case HDSPM_madiFreq192:
1211 rate = 192000;
1212 break;
1213 default:
1214 rate = 0;
1215 break;
1216 }
Adrian Knothd12c51d2011-07-29 03:11:03 +02001217
1218 /* QS and DS rates normally can not be detected
1219 * automatically by the card. Only exception is MADI
1220 * in 96k frame mode.
1221 *
1222 * So if we read SS values (32 .. 48k), check for
1223 * user-provided DS/QS bits in the control register
1224 * and multiply the base frequency accordingly.
1225 */
1226 if (rate <= 48000) {
1227 if (hdspm->control_register & HDSPM_QuadSpeed)
1228 rate *= 4;
1229 else if (hdspm->control_register &
1230 HDSPM_DoubleSpeed)
1231 rate *= 2;
1232 }
Remy Bruno3cee5a62006-10-16 12:46:32 +02001233 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01001234 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02001235 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01001236
1237 return rate;
Takashi Iwai763f3562005-06-03 11:25:34 +02001238}
1239
Adrian Knoth7cb155f2011-08-15 00:22:53 +02001240/* return latency in samples per period */
1241static int hdspm_get_latency(struct hdspm *hdspm)
1242{
1243 int n;
1244
1245 n = hdspm_decode_latency(hdspm->control_register);
1246
1247 /* Special case for new RME cards with 32 samples period size.
1248 * The three latency bits in the control register
1249 * (HDSP_LatencyMask) encode latency values of 64 samples as
1250 * 0, 128 samples as 1 ... 4096 samples as 6. For old cards, 7
1251 * denotes 8192 samples, but on new cards like RayDAT or AIO,
1252 * it corresponds to 32 samples.
1253 */
1254 if ((7 == n) && (RayDAT == hdspm->io_type || AIO == hdspm->io_type))
1255 n = -1;
1256
1257 return 1 << (n + 6);
1258}
1259
Takashi Iwai763f3562005-06-03 11:25:34 +02001260/* Latency function */
Adrian Knoth0dca1792011-01-26 19:32:14 +01001261static inline void hdspm_compute_period_size(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02001262{
Adrian Knoth7cb155f2011-08-15 00:22:53 +02001263 hdspm->period_bytes = 4 * hdspm_get_latency(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02001264}
1265
Adrian Knoth0dca1792011-01-26 19:32:14 +01001266
1267static snd_pcm_uframes_t hdspm_hw_pointer(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02001268{
1269 int position;
1270
1271 position = hdspm_read(hdspm, HDSPM_statusRegister);
Adrian Knoth483cee72011-02-23 11:43:09 +01001272
1273 switch (hdspm->io_type) {
1274 case RayDAT:
1275 case AIO:
1276 position &= HDSPM_BufferPositionMask;
1277 position /= 4; /* Bytes per sample */
1278 break;
1279 default:
1280 position = (position & HDSPM_BufferID) ?
1281 (hdspm->period_bytes / 4) : 0;
1282 }
Takashi Iwai763f3562005-06-03 11:25:34 +02001283
1284 return position;
1285}
1286
1287
Takashi Iwai98274f02005-11-17 14:52:34 +01001288static inline void hdspm_start_audio(struct hdspm * s)
Takashi Iwai763f3562005-06-03 11:25:34 +02001289{
1290 s->control_register |= (HDSPM_AudioInterruptEnable | HDSPM_Start);
1291 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1292}
1293
Takashi Iwai98274f02005-11-17 14:52:34 +01001294static inline void hdspm_stop_audio(struct hdspm * s)
Takashi Iwai763f3562005-06-03 11:25:34 +02001295{
1296 s->control_register &= ~(HDSPM_Start | HDSPM_AudioInterruptEnable);
1297 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1298}
1299
1300/* should I silence all or only opened ones ? doit all for first even is 4MB*/
Denys Vlasenko62cef822008-04-14 13:04:18 +02001301static void hdspm_silence_playback(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02001302{
1303 int i;
1304 int n = hdspm->period_bytes;
1305 void *buf = hdspm->playback_buffer;
1306
Remy Bruno3cee5a62006-10-16 12:46:32 +02001307 if (buf == NULL)
1308 return;
Takashi Iwai763f3562005-06-03 11:25:34 +02001309
1310 for (i = 0; i < HDSPM_MAX_CHANNELS; i++) {
1311 memset(buf, 0, n);
1312 buf += HDSPM_CHANNEL_BUFFER_BYTES;
1313 }
1314}
1315
Adrian Knoth0dca1792011-01-26 19:32:14 +01001316static int hdspm_set_interrupt_interval(struct hdspm *s, unsigned int frames)
Takashi Iwai763f3562005-06-03 11:25:34 +02001317{
1318 int n;
1319
1320 spin_lock_irq(&s->lock);
1321
Adrian Knoth2e610272011-08-15 00:22:54 +02001322 if (32 == frames) {
1323 /* Special case for new RME cards like RayDAT/AIO which
1324 * support period sizes of 32 samples. Since latency is
1325 * encoded in the three bits of HDSP_LatencyMask, we can only
1326 * have values from 0 .. 7. While 0 still means 64 samples and
1327 * 6 represents 4096 samples on all cards, 7 represents 8192
1328 * on older cards and 32 samples on new cards.
1329 *
1330 * In other words, period size in samples is calculated by
1331 * 2^(n+6) with n ranging from 0 .. 7.
1332 */
1333 n = 7;
1334 } else {
1335 frames >>= 7;
1336 n = 0;
1337 while (frames) {
1338 n++;
1339 frames >>= 1;
1340 }
Takashi Iwai763f3562005-06-03 11:25:34 +02001341 }
Adrian Knoth2e610272011-08-15 00:22:54 +02001342
Takashi Iwai763f3562005-06-03 11:25:34 +02001343 s->control_register &= ~HDSPM_LatencyMask;
1344 s->control_register |= hdspm_encode_latency(n);
1345
1346 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1347
1348 hdspm_compute_period_size(s);
1349
1350 spin_unlock_irq(&s->lock);
1351
1352 return 0;
1353}
1354
Adrian Knoth0dca1792011-01-26 19:32:14 +01001355static u64 hdspm_calc_dds_value(struct hdspm *hdspm, u64 period)
1356{
1357 u64 freq_const;
1358
1359 if (period == 0)
1360 return 0;
1361
1362 switch (hdspm->io_type) {
1363 case MADI:
1364 case AES32:
1365 freq_const = 110069313433624ULL;
1366 break;
1367 case RayDAT:
1368 case AIO:
1369 freq_const = 104857600000000ULL;
1370 break;
1371 case MADIface:
1372 freq_const = 131072000000000ULL;
Takashi Iwai3d56c8e6b2011-08-05 12:30:12 +02001373 break;
1374 default:
1375 snd_BUG();
1376 return 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001377 }
1378
1379 return div_u64(freq_const, period);
1380}
1381
1382
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001383static void hdspm_set_dds_value(struct hdspm *hdspm, int rate)
1384{
1385 u64 n;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001386
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001387 if (rate >= 112000)
1388 rate /= 4;
1389 else if (rate >= 56000)
1390 rate /= 2;
1391
Adrian Knoth0dca1792011-01-26 19:32:14 +01001392 switch (hdspm->io_type) {
1393 case MADIface:
Takashi Iwai3d56c8e6b2011-08-05 12:30:12 +02001394 n = 131072000000000ULL; /* 125 MHz */
1395 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001396 case MADI:
1397 case AES32:
Takashi Iwai3d56c8e6b2011-08-05 12:30:12 +02001398 n = 110069313433624ULL; /* 105 MHz */
1399 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001400 case RayDAT:
1401 case AIO:
Takashi Iwai3d56c8e6b2011-08-05 12:30:12 +02001402 n = 104857600000000ULL; /* 100 MHz */
1403 break;
1404 default:
1405 snd_BUG();
1406 return;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001407 }
1408
Takashi Iwai3f7440a2009-06-05 17:40:04 +02001409 n = div_u64(n, rate);
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001410 /* n should be less than 2^32 for being written to FREQ register */
Takashi Iwaida3cec32008-08-08 17:12:14 +02001411 snd_BUG_ON(n >> 32);
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001412 hdspm_write(hdspm, HDSPM_freqReg, (u32)n);
1413}
Takashi Iwai763f3562005-06-03 11:25:34 +02001414
1415/* dummy set rate lets see what happens */
Takashi Iwai98274f02005-11-17 14:52:34 +01001416static int hdspm_set_rate(struct hdspm * hdspm, int rate, int called_internally)
Takashi Iwai763f3562005-06-03 11:25:34 +02001417{
Takashi Iwai763f3562005-06-03 11:25:34 +02001418 int current_rate;
1419 int rate_bits;
1420 int not_set = 0;
Remy Bruno65345992007-08-31 12:21:08 +02001421 int current_speed, target_speed;
Takashi Iwai763f3562005-06-03 11:25:34 +02001422
1423 /* ASSUMPTION: hdspm->lock is either set, or there is no need for
1424 it (e.g. during module initialization).
1425 */
1426
1427 if (!(hdspm->control_register & HDSPM_ClockModeMaster)) {
1428
Adrian Knoth0dca1792011-01-26 19:32:14 +01001429 /* SLAVE --- */
Takashi Iwai763f3562005-06-03 11:25:34 +02001430 if (called_internally) {
1431
Adrian Knoth0dca1792011-01-26 19:32:14 +01001432 /* request from ctl or card initialization
1433 just make a warning an remember setting
1434 for future master mode switching */
1435
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001436 snd_printk(KERN_WARNING "HDSPM: "
1437 "Warning: device is not running "
1438 "as a clock master.\n");
Takashi Iwai763f3562005-06-03 11:25:34 +02001439 not_set = 1;
1440 } else {
1441
1442 /* hw_param request while in AutoSync mode */
1443 int external_freq =
1444 hdspm_external_sample_rate(hdspm);
1445
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001446 if (hdspm_autosync_ref(hdspm) ==
1447 HDSPM_AUTOSYNC_FROM_NONE) {
Takashi Iwai763f3562005-06-03 11:25:34 +02001448
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001449 snd_printk(KERN_WARNING "HDSPM: "
1450 "Detected no Externel Sync \n");
Takashi Iwai763f3562005-06-03 11:25:34 +02001451 not_set = 1;
1452
1453 } else if (rate != external_freq) {
1454
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001455 snd_printk(KERN_WARNING "HDSPM: "
1456 "Warning: No AutoSync source for "
1457 "requested rate\n");
Takashi Iwai763f3562005-06-03 11:25:34 +02001458 not_set = 1;
1459 }
1460 }
1461 }
1462
1463 current_rate = hdspm->system_sample_rate;
1464
1465 /* Changing between Singe, Double and Quad speed is not
1466 allowed if any substreams are open. This is because such a change
1467 causes a shift in the location of the DMA buffers and a reduction
1468 in the number of available buffers.
1469
1470 Note that a similar but essentially insoluble problem exists for
1471 externally-driven rate changes. All we can do is to flag rate
Adrian Knoth0dca1792011-01-26 19:32:14 +01001472 changes in the read/write routines.
Takashi Iwai763f3562005-06-03 11:25:34 +02001473 */
1474
Remy Bruno65345992007-08-31 12:21:08 +02001475 if (current_rate <= 48000)
1476 current_speed = HDSPM_SPEED_SINGLE;
1477 else if (current_rate <= 96000)
1478 current_speed = HDSPM_SPEED_DOUBLE;
1479 else
1480 current_speed = HDSPM_SPEED_QUAD;
1481
1482 if (rate <= 48000)
1483 target_speed = HDSPM_SPEED_SINGLE;
1484 else if (rate <= 96000)
1485 target_speed = HDSPM_SPEED_DOUBLE;
1486 else
1487 target_speed = HDSPM_SPEED_QUAD;
Remy Bruno3cee5a62006-10-16 12:46:32 +02001488
Takashi Iwai763f3562005-06-03 11:25:34 +02001489 switch (rate) {
1490 case 32000:
Takashi Iwai763f3562005-06-03 11:25:34 +02001491 rate_bits = HDSPM_Frequency32KHz;
1492 break;
1493 case 44100:
Takashi Iwai763f3562005-06-03 11:25:34 +02001494 rate_bits = HDSPM_Frequency44_1KHz;
1495 break;
1496 case 48000:
Takashi Iwai763f3562005-06-03 11:25:34 +02001497 rate_bits = HDSPM_Frequency48KHz;
1498 break;
1499 case 64000:
Takashi Iwai763f3562005-06-03 11:25:34 +02001500 rate_bits = HDSPM_Frequency64KHz;
1501 break;
1502 case 88200:
Takashi Iwai763f3562005-06-03 11:25:34 +02001503 rate_bits = HDSPM_Frequency88_2KHz;
1504 break;
1505 case 96000:
Takashi Iwai763f3562005-06-03 11:25:34 +02001506 rate_bits = HDSPM_Frequency96KHz;
1507 break;
Remy Bruno3cee5a62006-10-16 12:46:32 +02001508 case 128000:
Remy Bruno3cee5a62006-10-16 12:46:32 +02001509 rate_bits = HDSPM_Frequency128KHz;
1510 break;
1511 case 176400:
Remy Bruno3cee5a62006-10-16 12:46:32 +02001512 rate_bits = HDSPM_Frequency176_4KHz;
1513 break;
1514 case 192000:
Remy Bruno3cee5a62006-10-16 12:46:32 +02001515 rate_bits = HDSPM_Frequency192KHz;
1516 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02001517 default:
1518 return -EINVAL;
1519 }
1520
Remy Bruno65345992007-08-31 12:21:08 +02001521 if (current_speed != target_speed
Takashi Iwai763f3562005-06-03 11:25:34 +02001522 && (hdspm->capture_pid >= 0 || hdspm->playback_pid >= 0)) {
1523 snd_printk
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001524 (KERN_ERR "HDSPM: "
Remy Bruno65345992007-08-31 12:21:08 +02001525 "cannot change from %s speed to %s speed mode "
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001526 "(capture PID = %d, playback PID = %d)\n",
Remy Bruno65345992007-08-31 12:21:08 +02001527 hdspm_speed_names[current_speed],
1528 hdspm_speed_names[target_speed],
Takashi Iwai763f3562005-06-03 11:25:34 +02001529 hdspm->capture_pid, hdspm->playback_pid);
1530 return -EBUSY;
1531 }
1532
1533 hdspm->control_register &= ~HDSPM_FrequencyMask;
1534 hdspm->control_register |= rate_bits;
1535 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
1536
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001537 /* For AES32, need to set DDS value in FREQ register
1538 For MADI, also apparently */
1539 hdspm_set_dds_value(hdspm, rate);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001540
1541 if (AES32 == hdspm->io_type && rate != current_rate)
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001542 hdspm_write(hdspm, HDSPM_eeprom_wr, 0);
Takashi Iwai763f3562005-06-03 11:25:34 +02001543
1544 hdspm->system_sample_rate = rate;
1545
Adrian Knoth0dca1792011-01-26 19:32:14 +01001546 if (rate <= 48000) {
1547 hdspm->channel_map_in = hdspm->channel_map_in_ss;
1548 hdspm->channel_map_out = hdspm->channel_map_out_ss;
1549 hdspm->max_channels_in = hdspm->ss_in_channels;
1550 hdspm->max_channels_out = hdspm->ss_out_channels;
1551 hdspm->port_names_in = hdspm->port_names_in_ss;
1552 hdspm->port_names_out = hdspm->port_names_out_ss;
1553 } else if (rate <= 96000) {
1554 hdspm->channel_map_in = hdspm->channel_map_in_ds;
1555 hdspm->channel_map_out = hdspm->channel_map_out_ds;
1556 hdspm->max_channels_in = hdspm->ds_in_channels;
1557 hdspm->max_channels_out = hdspm->ds_out_channels;
1558 hdspm->port_names_in = hdspm->port_names_in_ds;
1559 hdspm->port_names_out = hdspm->port_names_out_ds;
1560 } else {
1561 hdspm->channel_map_in = hdspm->channel_map_in_qs;
1562 hdspm->channel_map_out = hdspm->channel_map_out_qs;
1563 hdspm->max_channels_in = hdspm->qs_in_channels;
1564 hdspm->max_channels_out = hdspm->qs_out_channels;
1565 hdspm->port_names_in = hdspm->port_names_in_qs;
1566 hdspm->port_names_out = hdspm->port_names_out_qs;
1567 }
1568
Takashi Iwai763f3562005-06-03 11:25:34 +02001569 if (not_set != 0)
1570 return -1;
1571
1572 return 0;
1573}
1574
1575/* mainly for init to 0 on load */
Takashi Iwai98274f02005-11-17 14:52:34 +01001576static void all_in_all_mixer(struct hdspm * hdspm, int sgain)
Takashi Iwai763f3562005-06-03 11:25:34 +02001577{
1578 int i, j;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001579 unsigned int gain;
1580
1581 if (sgain > UNITY_GAIN)
1582 gain = UNITY_GAIN;
1583 else if (sgain < 0)
1584 gain = 0;
1585 else
1586 gain = sgain;
Takashi Iwai763f3562005-06-03 11:25:34 +02001587
1588 for (i = 0; i < HDSPM_MIXER_CHANNELS; i++)
1589 for (j = 0; j < HDSPM_MIXER_CHANNELS; j++) {
1590 hdspm_write_in_gain(hdspm, i, j, gain);
1591 hdspm_write_pb_gain(hdspm, i, j, gain);
1592 }
1593}
1594
1595/*----------------------------------------------------------------------------
1596 MIDI
1597 ----------------------------------------------------------------------------*/
1598
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001599static inline unsigned char snd_hdspm_midi_read_byte (struct hdspm *hdspm,
1600 int id)
Takashi Iwai763f3562005-06-03 11:25:34 +02001601{
1602 /* the hardware already does the relevant bit-mask with 0xff */
Adrian Knoth0dca1792011-01-26 19:32:14 +01001603 return hdspm_read(hdspm, hdspm->midi[id].dataIn);
Takashi Iwai763f3562005-06-03 11:25:34 +02001604}
1605
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001606static inline void snd_hdspm_midi_write_byte (struct hdspm *hdspm, int id,
1607 int val)
Takashi Iwai763f3562005-06-03 11:25:34 +02001608{
1609 /* the hardware already does the relevant bit-mask with 0xff */
Adrian Knoth0dca1792011-01-26 19:32:14 +01001610 return hdspm_write(hdspm, hdspm->midi[id].dataOut, val);
Takashi Iwai763f3562005-06-03 11:25:34 +02001611}
1612
Takashi Iwai98274f02005-11-17 14:52:34 +01001613static inline int snd_hdspm_midi_input_available (struct hdspm *hdspm, int id)
Takashi Iwai763f3562005-06-03 11:25:34 +02001614{
Adrian Knoth0dca1792011-01-26 19:32:14 +01001615 return hdspm_read(hdspm, hdspm->midi[id].statusIn) & 0xFF;
Takashi Iwai763f3562005-06-03 11:25:34 +02001616}
1617
Takashi Iwai98274f02005-11-17 14:52:34 +01001618static inline int snd_hdspm_midi_output_possible (struct hdspm *hdspm, int id)
Takashi Iwai763f3562005-06-03 11:25:34 +02001619{
1620 int fifo_bytes_used;
1621
Adrian Knoth0dca1792011-01-26 19:32:14 +01001622 fifo_bytes_used = hdspm_read(hdspm, hdspm->midi[id].statusOut) & 0xFF;
Takashi Iwai763f3562005-06-03 11:25:34 +02001623
1624 if (fifo_bytes_used < 128)
1625 return 128 - fifo_bytes_used;
1626 else
1627 return 0;
1628}
1629
Denys Vlasenko62cef822008-04-14 13:04:18 +02001630static void snd_hdspm_flush_midi_input(struct hdspm *hdspm, int id)
Takashi Iwai763f3562005-06-03 11:25:34 +02001631{
1632 while (snd_hdspm_midi_input_available (hdspm, id))
1633 snd_hdspm_midi_read_byte (hdspm, id);
1634}
1635
Takashi Iwai98274f02005-11-17 14:52:34 +01001636static int snd_hdspm_midi_output_write (struct hdspm_midi *hmidi)
Takashi Iwai763f3562005-06-03 11:25:34 +02001637{
1638 unsigned long flags;
1639 int n_pending;
1640 int to_write;
1641 int i;
1642 unsigned char buf[128];
1643
1644 /* Output is not interrupt driven */
Adrian Knoth0dca1792011-01-26 19:32:14 +01001645
Takashi Iwai763f3562005-06-03 11:25:34 +02001646 spin_lock_irqsave (&hmidi->lock, flags);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001647 if (hmidi->output &&
1648 !snd_rawmidi_transmit_empty (hmidi->output)) {
1649 n_pending = snd_hdspm_midi_output_possible (hmidi->hdspm,
1650 hmidi->id);
1651 if (n_pending > 0) {
1652 if (n_pending > (int)sizeof (buf))
1653 n_pending = sizeof (buf);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001654
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001655 to_write = snd_rawmidi_transmit (hmidi->output, buf,
1656 n_pending);
1657 if (to_write > 0) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01001658 for (i = 0; i < to_write; ++i)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001659 snd_hdspm_midi_write_byte (hmidi->hdspm,
1660 hmidi->id,
1661 buf[i]);
Takashi Iwai763f3562005-06-03 11:25:34 +02001662 }
1663 }
1664 }
1665 spin_unlock_irqrestore (&hmidi->lock, flags);
1666 return 0;
1667}
1668
Takashi Iwai98274f02005-11-17 14:52:34 +01001669static int snd_hdspm_midi_input_read (struct hdspm_midi *hmidi)
Takashi Iwai763f3562005-06-03 11:25:34 +02001670{
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001671 unsigned char buf[128]; /* this buffer is designed to match the MIDI
1672 * input FIFO size
1673 */
Takashi Iwai763f3562005-06-03 11:25:34 +02001674 unsigned long flags;
1675 int n_pending;
1676 int i;
1677
1678 spin_lock_irqsave (&hmidi->lock, flags);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001679 n_pending = snd_hdspm_midi_input_available (hmidi->hdspm, hmidi->id);
1680 if (n_pending > 0) {
Takashi Iwai763f3562005-06-03 11:25:34 +02001681 if (hmidi->input) {
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001682 if (n_pending > (int)sizeof (buf))
Takashi Iwai763f3562005-06-03 11:25:34 +02001683 n_pending = sizeof (buf);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001684 for (i = 0; i < n_pending; ++i)
1685 buf[i] = snd_hdspm_midi_read_byte (hmidi->hdspm,
1686 hmidi->id);
1687 if (n_pending)
1688 snd_rawmidi_receive (hmidi->input, buf,
1689 n_pending);
Takashi Iwai763f3562005-06-03 11:25:34 +02001690 } else {
1691 /* flush the MIDI input FIFO */
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001692 while (n_pending--)
1693 snd_hdspm_midi_read_byte (hmidi->hdspm,
1694 hmidi->id);
Takashi Iwai763f3562005-06-03 11:25:34 +02001695 }
1696 }
1697 hmidi->pending = 0;
Adrian Knothc0da0012011-06-12 17:26:17 +02001698 spin_unlock_irqrestore(&hmidi->lock, flags);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001699
Adrian Knothc0da0012011-06-12 17:26:17 +02001700 spin_lock_irqsave(&hmidi->hdspm->lock, flags);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001701 hmidi->hdspm->control_register |= hmidi->ie;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001702 hdspm_write(hmidi->hdspm, HDSPM_controlRegister,
1703 hmidi->hdspm->control_register);
Adrian Knothc0da0012011-06-12 17:26:17 +02001704 spin_unlock_irqrestore(&hmidi->hdspm->lock, flags);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001705
Takashi Iwai763f3562005-06-03 11:25:34 +02001706 return snd_hdspm_midi_output_write (hmidi);
1707}
1708
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001709static void
1710snd_hdspm_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
Takashi Iwai763f3562005-06-03 11:25:34 +02001711{
Takashi Iwai98274f02005-11-17 14:52:34 +01001712 struct hdspm *hdspm;
1713 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02001714 unsigned long flags;
Takashi Iwai763f3562005-06-03 11:25:34 +02001715
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001716 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02001717 hdspm = hmidi->hdspm;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001718
Takashi Iwai763f3562005-06-03 11:25:34 +02001719 spin_lock_irqsave (&hdspm->lock, flags);
1720 if (up) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01001721 if (!(hdspm->control_register & hmidi->ie)) {
Takashi Iwai763f3562005-06-03 11:25:34 +02001722 snd_hdspm_flush_midi_input (hdspm, hmidi->id);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001723 hdspm->control_register |= hmidi->ie;
Takashi Iwai763f3562005-06-03 11:25:34 +02001724 }
1725 } else {
Adrian Knoth0dca1792011-01-26 19:32:14 +01001726 hdspm->control_register &= ~hmidi->ie;
Takashi Iwai763f3562005-06-03 11:25:34 +02001727 }
1728
1729 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
1730 spin_unlock_irqrestore (&hdspm->lock, flags);
1731}
1732
1733static void snd_hdspm_midi_output_timer(unsigned long data)
1734{
Takashi Iwai98274f02005-11-17 14:52:34 +01001735 struct hdspm_midi *hmidi = (struct hdspm_midi *) data;
Takashi Iwai763f3562005-06-03 11:25:34 +02001736 unsigned long flags;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001737
Takashi Iwai763f3562005-06-03 11:25:34 +02001738 snd_hdspm_midi_output_write(hmidi);
1739 spin_lock_irqsave (&hmidi->lock, flags);
1740
1741 /* this does not bump hmidi->istimer, because the
1742 kernel automatically removed the timer when it
1743 expired, and we are now adding it back, thus
Adrian Knoth0dca1792011-01-26 19:32:14 +01001744 leaving istimer wherever it was set before.
Takashi Iwai763f3562005-06-03 11:25:34 +02001745 */
1746
1747 if (hmidi->istimer) {
1748 hmidi->timer.expires = 1 + jiffies;
1749 add_timer(&hmidi->timer);
1750 }
1751
1752 spin_unlock_irqrestore (&hmidi->lock, flags);
1753}
1754
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001755static void
1756snd_hdspm_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
Takashi Iwai763f3562005-06-03 11:25:34 +02001757{
Takashi Iwai98274f02005-11-17 14:52:34 +01001758 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02001759 unsigned long flags;
1760
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001761 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02001762 spin_lock_irqsave (&hmidi->lock, flags);
1763 if (up) {
1764 if (!hmidi->istimer) {
1765 init_timer(&hmidi->timer);
1766 hmidi->timer.function = snd_hdspm_midi_output_timer;
1767 hmidi->timer.data = (unsigned long) hmidi;
1768 hmidi->timer.expires = 1 + jiffies;
1769 add_timer(&hmidi->timer);
1770 hmidi->istimer++;
1771 }
1772 } else {
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001773 if (hmidi->istimer && --hmidi->istimer <= 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02001774 del_timer (&hmidi->timer);
Takashi Iwai763f3562005-06-03 11:25:34 +02001775 }
1776 spin_unlock_irqrestore (&hmidi->lock, flags);
1777 if (up)
1778 snd_hdspm_midi_output_write(hmidi);
1779}
1780
Takashi Iwai98274f02005-11-17 14:52:34 +01001781static int snd_hdspm_midi_input_open(struct snd_rawmidi_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02001782{
Takashi Iwai98274f02005-11-17 14:52:34 +01001783 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02001784
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001785 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02001786 spin_lock_irq (&hmidi->lock);
1787 snd_hdspm_flush_midi_input (hmidi->hdspm, hmidi->id);
1788 hmidi->input = substream;
1789 spin_unlock_irq (&hmidi->lock);
1790
1791 return 0;
1792}
1793
Takashi Iwai98274f02005-11-17 14:52:34 +01001794static int snd_hdspm_midi_output_open(struct snd_rawmidi_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02001795{
Takashi Iwai98274f02005-11-17 14:52:34 +01001796 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02001797
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001798 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02001799 spin_lock_irq (&hmidi->lock);
1800 hmidi->output = substream;
1801 spin_unlock_irq (&hmidi->lock);
1802
1803 return 0;
1804}
1805
Takashi Iwai98274f02005-11-17 14:52:34 +01001806static int snd_hdspm_midi_input_close(struct snd_rawmidi_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02001807{
Takashi Iwai98274f02005-11-17 14:52:34 +01001808 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02001809
1810 snd_hdspm_midi_input_trigger (substream, 0);
1811
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001812 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02001813 spin_lock_irq (&hmidi->lock);
1814 hmidi->input = NULL;
1815 spin_unlock_irq (&hmidi->lock);
1816
1817 return 0;
1818}
1819
Takashi Iwai98274f02005-11-17 14:52:34 +01001820static int snd_hdspm_midi_output_close(struct snd_rawmidi_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02001821{
Takashi Iwai98274f02005-11-17 14:52:34 +01001822 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02001823
1824 snd_hdspm_midi_output_trigger (substream, 0);
1825
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001826 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02001827 spin_lock_irq (&hmidi->lock);
1828 hmidi->output = NULL;
1829 spin_unlock_irq (&hmidi->lock);
1830
1831 return 0;
1832}
1833
Takashi Iwai98274f02005-11-17 14:52:34 +01001834static struct snd_rawmidi_ops snd_hdspm_midi_output =
Takashi Iwai763f3562005-06-03 11:25:34 +02001835{
1836 .open = snd_hdspm_midi_output_open,
1837 .close = snd_hdspm_midi_output_close,
1838 .trigger = snd_hdspm_midi_output_trigger,
1839};
1840
Takashi Iwai98274f02005-11-17 14:52:34 +01001841static struct snd_rawmidi_ops snd_hdspm_midi_input =
Takashi Iwai763f3562005-06-03 11:25:34 +02001842{
1843 .open = snd_hdspm_midi_input_open,
1844 .close = snd_hdspm_midi_input_close,
1845 .trigger = snd_hdspm_midi_input_trigger,
1846};
1847
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001848static int __devinit snd_hdspm_create_midi (struct snd_card *card,
1849 struct hdspm *hdspm, int id)
Takashi Iwai763f3562005-06-03 11:25:34 +02001850{
1851 int err;
1852 char buf[32];
1853
1854 hdspm->midi[id].id = id;
Takashi Iwai763f3562005-06-03 11:25:34 +02001855 hdspm->midi[id].hdspm = hdspm;
Takashi Iwai763f3562005-06-03 11:25:34 +02001856 spin_lock_init (&hdspm->midi[id].lock);
1857
Adrian Knoth0dca1792011-01-26 19:32:14 +01001858 if (0 == id) {
1859 if (MADIface == hdspm->io_type) {
1860 /* MIDI-over-MADI on HDSPe MADIface */
1861 hdspm->midi[0].dataIn = HDSPM_midiDataIn2;
1862 hdspm->midi[0].statusIn = HDSPM_midiStatusIn2;
1863 hdspm->midi[0].dataOut = HDSPM_midiDataOut2;
1864 hdspm->midi[0].statusOut = HDSPM_midiStatusOut2;
1865 hdspm->midi[0].ie = HDSPM_Midi2InterruptEnable;
1866 hdspm->midi[0].irq = HDSPM_midi2IRQPending;
1867 } else {
1868 hdspm->midi[0].dataIn = HDSPM_midiDataIn0;
1869 hdspm->midi[0].statusIn = HDSPM_midiStatusIn0;
1870 hdspm->midi[0].dataOut = HDSPM_midiDataOut0;
1871 hdspm->midi[0].statusOut = HDSPM_midiStatusOut0;
1872 hdspm->midi[0].ie = HDSPM_Midi0InterruptEnable;
1873 hdspm->midi[0].irq = HDSPM_midi0IRQPending;
1874 }
1875 } else if (1 == id) {
1876 hdspm->midi[1].dataIn = HDSPM_midiDataIn1;
1877 hdspm->midi[1].statusIn = HDSPM_midiStatusIn1;
1878 hdspm->midi[1].dataOut = HDSPM_midiDataOut1;
1879 hdspm->midi[1].statusOut = HDSPM_midiStatusOut1;
1880 hdspm->midi[1].ie = HDSPM_Midi1InterruptEnable;
1881 hdspm->midi[1].irq = HDSPM_midi1IRQPending;
1882 } else if ((2 == id) && (MADI == hdspm->io_type)) {
1883 /* MIDI-over-MADI on HDSPe MADI */
1884 hdspm->midi[2].dataIn = HDSPM_midiDataIn2;
1885 hdspm->midi[2].statusIn = HDSPM_midiStatusIn2;
1886 hdspm->midi[2].dataOut = HDSPM_midiDataOut2;
1887 hdspm->midi[2].statusOut = HDSPM_midiStatusOut2;
1888 hdspm->midi[2].ie = HDSPM_Midi2InterruptEnable;
1889 hdspm->midi[2].irq = HDSPM_midi2IRQPending;
1890 } else if (2 == id) {
1891 /* TCO MTC, read only */
1892 hdspm->midi[2].dataIn = HDSPM_midiDataIn2;
1893 hdspm->midi[2].statusIn = HDSPM_midiStatusIn2;
1894 hdspm->midi[2].dataOut = -1;
1895 hdspm->midi[2].statusOut = -1;
1896 hdspm->midi[2].ie = HDSPM_Midi2InterruptEnable;
1897 hdspm->midi[2].irq = HDSPM_midi2IRQPendingAES;
1898 } else if (3 == id) {
1899 /* TCO MTC on HDSPe MADI */
1900 hdspm->midi[3].dataIn = HDSPM_midiDataIn3;
1901 hdspm->midi[3].statusIn = HDSPM_midiStatusIn3;
1902 hdspm->midi[3].dataOut = -1;
1903 hdspm->midi[3].statusOut = -1;
1904 hdspm->midi[3].ie = HDSPM_Midi3InterruptEnable;
1905 hdspm->midi[3].irq = HDSPM_midi3IRQPending;
1906 }
Takashi Iwai763f3562005-06-03 11:25:34 +02001907
Adrian Knoth0dca1792011-01-26 19:32:14 +01001908 if ((id < 2) || ((2 == id) && ((MADI == hdspm->io_type) ||
1909 (MADIface == hdspm->io_type)))) {
1910 if ((id == 0) && (MADIface == hdspm->io_type)) {
1911 sprintf(buf, "%s MIDIoverMADI", card->shortname);
1912 } else if ((id == 2) && (MADI == hdspm->io_type)) {
1913 sprintf(buf, "%s MIDIoverMADI", card->shortname);
1914 } else {
1915 sprintf(buf, "%s MIDI %d", card->shortname, id+1);
1916 }
1917 err = snd_rawmidi_new(card, buf, id, 1, 1,
1918 &hdspm->midi[id].rmidi);
1919 if (err < 0)
1920 return err;
Takashi Iwai763f3562005-06-03 11:25:34 +02001921
Adrian Knoth0dca1792011-01-26 19:32:14 +01001922 sprintf(hdspm->midi[id].rmidi->name, "%s MIDI %d",
1923 card->id, id+1);
1924 hdspm->midi[id].rmidi->private_data = &hdspm->midi[id];
Takashi Iwai763f3562005-06-03 11:25:34 +02001925
Adrian Knoth0dca1792011-01-26 19:32:14 +01001926 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
1927 SNDRV_RAWMIDI_STREAM_OUTPUT,
1928 &snd_hdspm_midi_output);
1929 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
1930 SNDRV_RAWMIDI_STREAM_INPUT,
1931 &snd_hdspm_midi_input);
1932
1933 hdspm->midi[id].rmidi->info_flags |=
1934 SNDRV_RAWMIDI_INFO_OUTPUT |
1935 SNDRV_RAWMIDI_INFO_INPUT |
1936 SNDRV_RAWMIDI_INFO_DUPLEX;
1937 } else {
1938 /* TCO MTC, read only */
1939 sprintf(buf, "%s MTC %d", card->shortname, id+1);
1940 err = snd_rawmidi_new(card, buf, id, 1, 1,
1941 &hdspm->midi[id].rmidi);
1942 if (err < 0)
1943 return err;
1944
1945 sprintf(hdspm->midi[id].rmidi->name,
1946 "%s MTC %d", card->id, id+1);
1947 hdspm->midi[id].rmidi->private_data = &hdspm->midi[id];
1948
1949 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
1950 SNDRV_RAWMIDI_STREAM_INPUT,
1951 &snd_hdspm_midi_input);
1952
1953 hdspm->midi[id].rmidi->info_flags |= SNDRV_RAWMIDI_INFO_INPUT;
1954 }
Takashi Iwai763f3562005-06-03 11:25:34 +02001955
1956 return 0;
1957}
1958
1959
1960static void hdspm_midi_tasklet(unsigned long arg)
1961{
Takashi Iwai98274f02005-11-17 14:52:34 +01001962 struct hdspm *hdspm = (struct hdspm *)arg;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001963 int i = 0;
1964
1965 while (i < hdspm->midiPorts) {
1966 if (hdspm->midi[i].pending)
1967 snd_hdspm_midi_input_read(&hdspm->midi[i]);
1968
1969 i++;
1970 }
1971}
Takashi Iwai763f3562005-06-03 11:25:34 +02001972
1973
1974/*-----------------------------------------------------------------------------
1975 Status Interface
1976 ----------------------------------------------------------------------------*/
1977
1978/* get the system sample rate which is set */
1979
Adrian Knoth0dca1792011-01-26 19:32:14 +01001980
1981/**
1982 * Calculate the real sample rate from the
1983 * current DDS value.
1984 **/
1985static int hdspm_get_system_sample_rate(struct hdspm *hdspm)
1986{
1987 unsigned int period, rate;
1988
1989 period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
1990 rate = hdspm_calc_dds_value(hdspm, period);
1991
Adrian Knotha97bda72012-05-30 14:23:18 +02001992 if (rate > 207000) {
Adrian Knoth21a164d2012-10-19 17:42:23 +02001993 /* Unreasonable high sample rate as seen on PCI MADI cards. */
1994 if (0 == hdspm_system_clock_mode(hdspm)) {
1995 /* master mode, return internal sample rate */
1996 rate = hdspm->system_sample_rate;
1997 } else {
1998 /* slave mode, return external sample rate */
1999 rate = hdspm_external_sample_rate(hdspm);
2000 }
Adrian Knotha97bda72012-05-30 14:23:18 +02002001 }
2002
Adrian Knoth0dca1792011-01-26 19:32:14 +01002003 return rate;
2004}
2005
2006
Takashi Iwai763f3562005-06-03 11:25:34 +02002007#define HDSPM_SYSTEM_SAMPLE_RATE(xname, xindex) \
Clemens Ladisch67ed4162005-07-29 15:32:58 +02002008{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
Takashi Iwai763f3562005-06-03 11:25:34 +02002009 .name = xname, \
2010 .index = xindex, \
Adrian Knoth41285a92012-10-19 17:42:22 +02002011 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2012 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
Takashi Iwai763f3562005-06-03 11:25:34 +02002013 .info = snd_hdspm_info_system_sample_rate, \
Adrian Knoth41285a92012-10-19 17:42:22 +02002014 .put = snd_hdspm_put_system_sample_rate, \
Takashi Iwai763f3562005-06-03 11:25:34 +02002015 .get = snd_hdspm_get_system_sample_rate \
2016}
2017
Takashi Iwai98274f02005-11-17 14:52:34 +01002018static int snd_hdspm_info_system_sample_rate(struct snd_kcontrol *kcontrol,
2019 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02002020{
2021 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
2022 uinfo->count = 1;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002023 uinfo->value.integer.min = 27000;
2024 uinfo->value.integer.max = 207000;
2025 uinfo->value.integer.step = 1;
Takashi Iwai763f3562005-06-03 11:25:34 +02002026 return 0;
2027}
2028
Adrian Knoth0dca1792011-01-26 19:32:14 +01002029
Takashi Iwai98274f02005-11-17 14:52:34 +01002030static int snd_hdspm_get_system_sample_rate(struct snd_kcontrol *kcontrol,
2031 struct snd_ctl_elem_value *
Takashi Iwai763f3562005-06-03 11:25:34 +02002032 ucontrol)
2033{
Takashi Iwai98274f02005-11-17 14:52:34 +01002034 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002035
Adrian Knoth0dca1792011-01-26 19:32:14 +01002036 ucontrol->value.integer.value[0] = hdspm_get_system_sample_rate(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02002037 return 0;
2038}
2039
Adrian Knoth41285a92012-10-19 17:42:22 +02002040static int snd_hdspm_put_system_sample_rate(struct snd_kcontrol *kcontrol,
2041 struct snd_ctl_elem_value *
2042 ucontrol)
2043{
2044 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2045
2046 hdspm_set_dds_value(hdspm, ucontrol->value.enumerated.item[0]);
2047 return 0;
2048}
2049
Adrian Knoth0dca1792011-01-26 19:32:14 +01002050
2051/**
2052 * Returns the WordClock sample rate class for the given card.
2053 **/
2054static int hdspm_get_wc_sample_rate(struct hdspm *hdspm)
2055{
2056 int status;
2057
2058 switch (hdspm->io_type) {
2059 case RayDAT:
2060 case AIO:
2061 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
2062 return (status >> 16) & 0xF;
2063 break;
2064 default:
2065 break;
2066 }
2067
2068
2069 return 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02002070}
2071
Adrian Knoth0dca1792011-01-26 19:32:14 +01002072
2073/**
2074 * Returns the TCO sample rate class for the given card.
2075 **/
2076static int hdspm_get_tco_sample_rate(struct hdspm *hdspm)
2077{
2078 int status;
2079
2080 if (hdspm->tco) {
2081 switch (hdspm->io_type) {
2082 case RayDAT:
2083 case AIO:
2084 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
2085 return (status >> 20) & 0xF;
2086 break;
2087 default:
2088 break;
2089 }
2090 }
2091
2092 return 0;
2093}
2094
2095
2096/**
2097 * Returns the SYNC_IN sample rate class for the given card.
2098 **/
2099static int hdspm_get_sync_in_sample_rate(struct hdspm *hdspm)
2100{
2101 int status;
2102
2103 if (hdspm->tco) {
2104 switch (hdspm->io_type) {
2105 case RayDAT:
2106 case AIO:
2107 status = hdspm_read(hdspm, HDSPM_RD_STATUS_2);
2108 return (status >> 12) & 0xF;
2109 break;
2110 default:
2111 break;
2112 }
2113 }
2114
2115 return 0;
2116}
2117
2118
2119/**
2120 * Returns the sample rate class for input source <idx> for
2121 * 'new style' cards like the AIO and RayDAT.
2122 **/
2123static int hdspm_get_s1_sample_rate(struct hdspm *hdspm, unsigned int idx)
2124{
2125 int status = hdspm_read(hdspm, HDSPM_RD_STATUS_2);
2126
2127 return (status >> (idx*4)) & 0xF;
2128}
2129
2130
2131
2132#define HDSPM_AUTOSYNC_SAMPLE_RATE(xname, xindex) \
2133{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2134 .name = xname, \
2135 .private_value = xindex, \
2136 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2137 .info = snd_hdspm_info_autosync_sample_rate, \
2138 .get = snd_hdspm_get_autosync_sample_rate \
2139}
2140
2141
Takashi Iwai98274f02005-11-17 14:52:34 +01002142static int snd_hdspm_info_autosync_sample_rate(struct snd_kcontrol *kcontrol,
2143 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02002144{
Takashi Iwai763f3562005-06-03 11:25:34 +02002145 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2146 uinfo->count = 1;
2147 uinfo->value.enumerated.items = 10;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002148
Takashi Iwai763f3562005-06-03 11:25:34 +02002149 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
Adrian Knoth0dca1792011-01-26 19:32:14 +01002150 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
Takashi Iwai763f3562005-06-03 11:25:34 +02002151 strcpy(uinfo->value.enumerated.name,
Adrian Knoth0dca1792011-01-26 19:32:14 +01002152 texts_freq[uinfo->value.enumerated.item]);
Takashi Iwai763f3562005-06-03 11:25:34 +02002153 return 0;
2154}
2155
Adrian Knoth0dca1792011-01-26 19:32:14 +01002156
Takashi Iwai98274f02005-11-17 14:52:34 +01002157static int snd_hdspm_get_autosync_sample_rate(struct snd_kcontrol *kcontrol,
2158 struct snd_ctl_elem_value *
Takashi Iwai763f3562005-06-03 11:25:34 +02002159 ucontrol)
2160{
Takashi Iwai98274f02005-11-17 14:52:34 +01002161 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002162
Adrian Knoth0dca1792011-01-26 19:32:14 +01002163 switch (hdspm->io_type) {
2164 case RayDAT:
2165 switch (kcontrol->private_value) {
2166 case 0:
2167 ucontrol->value.enumerated.item[0] =
2168 hdspm_get_wc_sample_rate(hdspm);
2169 break;
2170 case 7:
2171 ucontrol->value.enumerated.item[0] =
2172 hdspm_get_tco_sample_rate(hdspm);
2173 break;
2174 case 8:
2175 ucontrol->value.enumerated.item[0] =
2176 hdspm_get_sync_in_sample_rate(hdspm);
2177 break;
2178 default:
2179 ucontrol->value.enumerated.item[0] =
2180 hdspm_get_s1_sample_rate(hdspm,
2181 kcontrol->private_value-1);
2182 }
Adrian Knothd681dea2012-10-19 17:42:25 +02002183 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002184
Adrian Knoth0dca1792011-01-26 19:32:14 +01002185 case AIO:
2186 switch (kcontrol->private_value) {
2187 case 0: /* WC */
2188 ucontrol->value.enumerated.item[0] =
2189 hdspm_get_wc_sample_rate(hdspm);
2190 break;
2191 case 4: /* TCO */
2192 ucontrol->value.enumerated.item[0] =
2193 hdspm_get_tco_sample_rate(hdspm);
2194 break;
2195 case 5: /* SYNC_IN */
2196 ucontrol->value.enumerated.item[0] =
2197 hdspm_get_sync_in_sample_rate(hdspm);
2198 break;
2199 default:
2200 ucontrol->value.enumerated.item[0] =
2201 hdspm_get_s1_sample_rate(hdspm,
2202 ucontrol->id.index-1);
2203 }
Adrian Knothd681dea2012-10-19 17:42:25 +02002204 break;
Adrian Knoth7c4a95b2011-02-23 11:43:13 +01002205
2206 case AES32:
2207
2208 switch (kcontrol->private_value) {
2209 case 0: /* WC */
2210 ucontrol->value.enumerated.item[0] =
2211 hdspm_get_wc_sample_rate(hdspm);
2212 break;
2213 case 9: /* TCO */
2214 ucontrol->value.enumerated.item[0] =
2215 hdspm_get_tco_sample_rate(hdspm);
2216 break;
2217 case 10: /* SYNC_IN */
2218 ucontrol->value.enumerated.item[0] =
2219 hdspm_get_sync_in_sample_rate(hdspm);
2220 break;
2221 default: /* AES1 to AES8 */
2222 ucontrol->value.enumerated.item[0] =
2223 hdspm_get_s1_sample_rate(hdspm,
2224 kcontrol->private_value-1);
2225 break;
Adrian Knoth7c4a95b2011-02-23 11:43:13 +01002226 }
Adrian Knothd681dea2012-10-19 17:42:25 +02002227 break;
Adrian Knothb8812c52012-10-19 17:42:26 +02002228
2229 case MADI:
2230 case MADIface:
2231 {
2232 int rate = hdspm_external_sample_rate(hdspm);
2233 int i, selected_rate = 0;
2234 for (i = 1; i < 10; i++)
2235 if (HDSPM_bit2freq(i) == rate) {
2236 selected_rate = i;
2237 break;
2238 }
2239 ucontrol->value.enumerated.item[0] = selected_rate;
2240 }
2241 break;
2242
Takashi Iwai763f3562005-06-03 11:25:34 +02002243 default:
Adrian Knoth0dca1792011-01-26 19:32:14 +01002244 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002245 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002246
Takashi Iwai763f3562005-06-03 11:25:34 +02002247 return 0;
2248}
2249
Adrian Knoth0dca1792011-01-26 19:32:14 +01002250
Takashi Iwai763f3562005-06-03 11:25:34 +02002251#define HDSPM_SYSTEM_CLOCK_MODE(xname, xindex) \
Adrian Knoth0dca1792011-01-26 19:32:14 +01002252{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2253 .name = xname, \
2254 .index = xindex, \
2255 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2256 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2257 .info = snd_hdspm_info_system_clock_mode, \
2258 .get = snd_hdspm_get_system_clock_mode, \
2259 .put = snd_hdspm_put_system_clock_mode, \
Takashi Iwai763f3562005-06-03 11:25:34 +02002260}
2261
2262
Adrian Knoth0dca1792011-01-26 19:32:14 +01002263/**
2264 * Returns the system clock mode for the given card.
2265 * @returns 0 - master, 1 - slave
2266 **/
2267static int hdspm_system_clock_mode(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02002268{
Adrian Knoth0dca1792011-01-26 19:32:14 +01002269 switch (hdspm->io_type) {
2270 case AIO:
2271 case RayDAT:
2272 if (hdspm->settings_register & HDSPM_c0Master)
2273 return 0;
2274 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002275
Adrian Knoth0dca1792011-01-26 19:32:14 +01002276 default:
2277 if (hdspm->control_register & HDSPM_ClockModeMaster)
2278 return 0;
2279 }
2280
Takashi Iwai763f3562005-06-03 11:25:34 +02002281 return 1;
2282}
2283
Adrian Knoth0dca1792011-01-26 19:32:14 +01002284
2285/**
2286 * Sets the system clock mode.
2287 * @param mode 0 - master, 1 - slave
2288 **/
2289static void hdspm_set_system_clock_mode(struct hdspm *hdspm, int mode)
2290{
2291 switch (hdspm->io_type) {
2292 case AIO:
2293 case RayDAT:
2294 if (0 == mode)
2295 hdspm->settings_register |= HDSPM_c0Master;
2296 else
2297 hdspm->settings_register &= ~HDSPM_c0Master;
2298
2299 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
2300 break;
2301
2302 default:
2303 if (0 == mode)
2304 hdspm->control_register |= HDSPM_ClockModeMaster;
2305 else
2306 hdspm->control_register &= ~HDSPM_ClockModeMaster;
2307
2308 hdspm_write(hdspm, HDSPM_controlRegister,
2309 hdspm->control_register);
2310 }
2311}
2312
2313
Takashi Iwai98274f02005-11-17 14:52:34 +01002314static int snd_hdspm_info_system_clock_mode(struct snd_kcontrol *kcontrol,
2315 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02002316{
Adrian Knoth0dca1792011-01-26 19:32:14 +01002317 static char *texts[] = { "Master", "AutoSync" };
Takashi Iwai763f3562005-06-03 11:25:34 +02002318
2319 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2320 uinfo->count = 1;
2321 uinfo->value.enumerated.items = 2;
2322 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2323 uinfo->value.enumerated.item =
2324 uinfo->value.enumerated.items - 1;
2325 strcpy(uinfo->value.enumerated.name,
2326 texts[uinfo->value.enumerated.item]);
2327 return 0;
2328}
2329
Takashi Iwai98274f02005-11-17 14:52:34 +01002330static int snd_hdspm_get_system_clock_mode(struct snd_kcontrol *kcontrol,
2331 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002332{
Takashi Iwai98274f02005-11-17 14:52:34 +01002333 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002334
Adrian Knoth0dca1792011-01-26 19:32:14 +01002335 ucontrol->value.enumerated.item[0] = hdspm_system_clock_mode(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02002336 return 0;
2337}
2338
Adrian Knoth0dca1792011-01-26 19:32:14 +01002339static int snd_hdspm_put_system_clock_mode(struct snd_kcontrol *kcontrol,
2340 struct snd_ctl_elem_value *ucontrol)
2341{
2342 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2343 int val;
2344
2345 if (!snd_hdspm_use_is_exclusive(hdspm))
2346 return -EBUSY;
2347
2348 val = ucontrol->value.enumerated.item[0];
2349 if (val < 0)
2350 val = 0;
2351 else if (val > 1)
2352 val = 1;
2353
2354 hdspm_set_system_clock_mode(hdspm, val);
2355
2356 return 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02002357}
2358
Adrian Knoth0dca1792011-01-26 19:32:14 +01002359
2360#define HDSPM_INTERNAL_CLOCK(xname, xindex) \
2361{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2362 .name = xname, \
2363 .index = xindex, \
2364 .info = snd_hdspm_info_clock_source, \
2365 .get = snd_hdspm_get_clock_source, \
2366 .put = snd_hdspm_put_clock_source \
2367}
2368
2369
Takashi Iwai98274f02005-11-17 14:52:34 +01002370static int hdspm_clock_source(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02002371{
Adrian Knoth0dca1792011-01-26 19:32:14 +01002372 switch (hdspm->system_sample_rate) {
2373 case 32000: return 0;
2374 case 44100: return 1;
2375 case 48000: return 2;
2376 case 64000: return 3;
2377 case 88200: return 4;
2378 case 96000: return 5;
2379 case 128000: return 6;
2380 case 176400: return 7;
2381 case 192000: return 8;
Takashi Iwai763f3562005-06-03 11:25:34 +02002382 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002383
2384 return -1;
Takashi Iwai763f3562005-06-03 11:25:34 +02002385}
2386
Takashi Iwai98274f02005-11-17 14:52:34 +01002387static int hdspm_set_clock_source(struct hdspm * hdspm, int mode)
Takashi Iwai763f3562005-06-03 11:25:34 +02002388{
2389 int rate;
2390 switch (mode) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01002391 case 0:
2392 rate = 32000; break;
2393 case 1:
2394 rate = 44100; break;
2395 case 2:
2396 rate = 48000; break;
2397 case 3:
2398 rate = 64000; break;
2399 case 4:
2400 rate = 88200; break;
2401 case 5:
2402 rate = 96000; break;
2403 case 6:
2404 rate = 128000; break;
2405 case 7:
2406 rate = 176400; break;
2407 case 8:
2408 rate = 192000; break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002409 default:
Adrian Knoth0dca1792011-01-26 19:32:14 +01002410 rate = 48000;
Takashi Iwai763f3562005-06-03 11:25:34 +02002411 }
Takashi Iwai763f3562005-06-03 11:25:34 +02002412 hdspm_set_rate(hdspm, rate, 1);
2413 return 0;
2414}
2415
Takashi Iwai98274f02005-11-17 14:52:34 +01002416static int snd_hdspm_info_clock_source(struct snd_kcontrol *kcontrol,
2417 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02002418{
Takashi Iwai763f3562005-06-03 11:25:34 +02002419 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2420 uinfo->count = 1;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002421 uinfo->value.enumerated.items = 9;
Takashi Iwai763f3562005-06-03 11:25:34 +02002422
2423 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2424 uinfo->value.enumerated.item =
2425 uinfo->value.enumerated.items - 1;
2426
2427 strcpy(uinfo->value.enumerated.name,
Adrian Knoth0dca1792011-01-26 19:32:14 +01002428 texts_freq[uinfo->value.enumerated.item+1]);
Takashi Iwai763f3562005-06-03 11:25:34 +02002429
2430 return 0;
2431}
2432
Takashi Iwai98274f02005-11-17 14:52:34 +01002433static int snd_hdspm_get_clock_source(struct snd_kcontrol *kcontrol,
2434 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002435{
Takashi Iwai98274f02005-11-17 14:52:34 +01002436 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002437
2438 ucontrol->value.enumerated.item[0] = hdspm_clock_source(hdspm);
2439 return 0;
2440}
2441
Takashi Iwai98274f02005-11-17 14:52:34 +01002442static int snd_hdspm_put_clock_source(struct snd_kcontrol *kcontrol,
2443 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002444{
Takashi Iwai98274f02005-11-17 14:52:34 +01002445 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002446 int change;
2447 int val;
2448
2449 if (!snd_hdspm_use_is_exclusive(hdspm))
2450 return -EBUSY;
2451 val = ucontrol->value.enumerated.item[0];
2452 if (val < 0)
2453 val = 0;
Remy Bruno65345992007-08-31 12:21:08 +02002454 if (val > 9)
2455 val = 9;
Takashi Iwai763f3562005-06-03 11:25:34 +02002456 spin_lock_irq(&hdspm->lock);
2457 if (val != hdspm_clock_source(hdspm))
2458 change = (hdspm_set_clock_source(hdspm, val) == 0) ? 1 : 0;
2459 else
2460 change = 0;
2461 spin_unlock_irq(&hdspm->lock);
2462 return change;
2463}
2464
Adrian Knoth0dca1792011-01-26 19:32:14 +01002465
Takashi Iwai763f3562005-06-03 11:25:34 +02002466#define HDSPM_PREF_SYNC_REF(xname, xindex) \
Adrian Knoth0dca1792011-01-26 19:32:14 +01002467{.iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2468 .name = xname, \
2469 .index = xindex, \
2470 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2471 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2472 .info = snd_hdspm_info_pref_sync_ref, \
2473 .get = snd_hdspm_get_pref_sync_ref, \
2474 .put = snd_hdspm_put_pref_sync_ref \
Takashi Iwai763f3562005-06-03 11:25:34 +02002475}
2476
Adrian Knoth0dca1792011-01-26 19:32:14 +01002477
2478/**
2479 * Returns the current preferred sync reference setting.
2480 * The semantics of the return value are depending on the
2481 * card, please see the comments for clarification.
2482 **/
Takashi Iwai98274f02005-11-17 14:52:34 +01002483static int hdspm_pref_sync_ref(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02002484{
Adrian Knoth0dca1792011-01-26 19:32:14 +01002485 switch (hdspm->io_type) {
2486 case AES32:
Remy Bruno3cee5a62006-10-16 12:46:32 +02002487 switch (hdspm->control_register & HDSPM_SyncRefMask) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01002488 case 0: return 0; /* WC */
2489 case HDSPM_SyncRef0: return 1; /* AES 1 */
2490 case HDSPM_SyncRef1: return 2; /* AES 2 */
2491 case HDSPM_SyncRef1+HDSPM_SyncRef0: return 3; /* AES 3 */
2492 case HDSPM_SyncRef2: return 4; /* AES 4 */
2493 case HDSPM_SyncRef2+HDSPM_SyncRef0: return 5; /* AES 5 */
2494 case HDSPM_SyncRef2+HDSPM_SyncRef1: return 6; /* AES 6 */
2495 case HDSPM_SyncRef2+HDSPM_SyncRef1+HDSPM_SyncRef0:
2496 return 7; /* AES 7 */
2497 case HDSPM_SyncRef3: return 8; /* AES 8 */
2498 case HDSPM_SyncRef3+HDSPM_SyncRef0: return 9; /* TCO */
Remy Bruno3cee5a62006-10-16 12:46:32 +02002499 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002500 break;
2501
2502 case MADI:
2503 case MADIface:
2504 if (hdspm->tco) {
2505 switch (hdspm->control_register & HDSPM_SyncRefMask) {
2506 case 0: return 0; /* WC */
2507 case HDSPM_SyncRef0: return 1; /* MADI */
2508 case HDSPM_SyncRef1: return 2; /* TCO */
2509 case HDSPM_SyncRef1+HDSPM_SyncRef0:
2510 return 3; /* SYNC_IN */
2511 }
2512 } else {
2513 switch (hdspm->control_register & HDSPM_SyncRefMask) {
2514 case 0: return 0; /* WC */
2515 case HDSPM_SyncRef0: return 1; /* MADI */
2516 case HDSPM_SyncRef1+HDSPM_SyncRef0:
2517 return 2; /* SYNC_IN */
2518 }
Remy Bruno3cee5a62006-10-16 12:46:32 +02002519 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002520 break;
2521
2522 case RayDAT:
2523 if (hdspm->tco) {
2524 switch ((hdspm->settings_register &
2525 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2526 case 0: return 0; /* WC */
2527 case 3: return 1; /* ADAT 1 */
2528 case 4: return 2; /* ADAT 2 */
2529 case 5: return 3; /* ADAT 3 */
2530 case 6: return 4; /* ADAT 4 */
2531 case 1: return 5; /* AES */
2532 case 2: return 6; /* SPDIF */
2533 case 9: return 7; /* TCO */
2534 case 10: return 8; /* SYNC_IN */
2535 }
2536 } else {
2537 switch ((hdspm->settings_register &
2538 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2539 case 0: return 0; /* WC */
2540 case 3: return 1; /* ADAT 1 */
2541 case 4: return 2; /* ADAT 2 */
2542 case 5: return 3; /* ADAT 3 */
2543 case 6: return 4; /* ADAT 4 */
2544 case 1: return 5; /* AES */
2545 case 2: return 6; /* SPDIF */
2546 case 10: return 7; /* SYNC_IN */
2547 }
2548 }
2549
2550 break;
2551
2552 case AIO:
2553 if (hdspm->tco) {
2554 switch ((hdspm->settings_register &
2555 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2556 case 0: return 0; /* WC */
2557 case 3: return 1; /* ADAT */
2558 case 1: return 2; /* AES */
2559 case 2: return 3; /* SPDIF */
2560 case 9: return 4; /* TCO */
2561 case 10: return 5; /* SYNC_IN */
2562 }
2563 } else {
2564 switch ((hdspm->settings_register &
2565 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2566 case 0: return 0; /* WC */
2567 case 3: return 1; /* ADAT */
2568 case 1: return 2; /* AES */
2569 case 2: return 3; /* SPDIF */
2570 case 10: return 4; /* SYNC_IN */
2571 }
2572 }
2573
2574 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002575 }
2576
Adrian Knoth0dca1792011-01-26 19:32:14 +01002577 return -1;
Takashi Iwai763f3562005-06-03 11:25:34 +02002578}
2579
Adrian Knoth0dca1792011-01-26 19:32:14 +01002580
2581/**
2582 * Set the preferred sync reference to <pref>. The semantics
2583 * of <pref> are depending on the card type, see the comments
2584 * for clarification.
2585 **/
Takashi Iwai98274f02005-11-17 14:52:34 +01002586static int hdspm_set_pref_sync_ref(struct hdspm * hdspm, int pref)
Takashi Iwai763f3562005-06-03 11:25:34 +02002587{
Adrian Knoth0dca1792011-01-26 19:32:14 +01002588 int p = 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02002589
Adrian Knoth0dca1792011-01-26 19:32:14 +01002590 switch (hdspm->io_type) {
2591 case AES32:
2592 hdspm->control_register &= ~HDSPM_SyncRefMask;
Remy Bruno3cee5a62006-10-16 12:46:32 +02002593 switch (pref) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01002594 case 0: /* WC */
Remy Bruno3cee5a62006-10-16 12:46:32 +02002595 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002596 case 1: /* AES 1 */
2597 hdspm->control_register |= HDSPM_SyncRef0;
2598 break;
2599 case 2: /* AES 2 */
2600 hdspm->control_register |= HDSPM_SyncRef1;
2601 break;
2602 case 3: /* AES 3 */
2603 hdspm->control_register |=
2604 HDSPM_SyncRef1+HDSPM_SyncRef0;
2605 break;
2606 case 4: /* AES 4 */
2607 hdspm->control_register |= HDSPM_SyncRef2;
2608 break;
2609 case 5: /* AES 5 */
2610 hdspm->control_register |=
2611 HDSPM_SyncRef2+HDSPM_SyncRef0;
2612 break;
2613 case 6: /* AES 6 */
2614 hdspm->control_register |=
2615 HDSPM_SyncRef2+HDSPM_SyncRef1;
2616 break;
2617 case 7: /* AES 7 */
2618 hdspm->control_register |=
2619 HDSPM_SyncRef2+HDSPM_SyncRef1+HDSPM_SyncRef0;
2620 break;
2621 case 8: /* AES 8 */
2622 hdspm->control_register |= HDSPM_SyncRef3;
2623 break;
2624 case 9: /* TCO */
2625 hdspm->control_register |=
2626 HDSPM_SyncRef3+HDSPM_SyncRef0;
Remy Bruno3cee5a62006-10-16 12:46:32 +02002627 break;
2628 default:
2629 return -1;
2630 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002631
2632 break;
2633
2634 case MADI:
2635 case MADIface:
2636 hdspm->control_register &= ~HDSPM_SyncRefMask;
2637 if (hdspm->tco) {
2638 switch (pref) {
2639 case 0: /* WC */
2640 break;
2641 case 1: /* MADI */
2642 hdspm->control_register |= HDSPM_SyncRef0;
2643 break;
2644 case 2: /* TCO */
2645 hdspm->control_register |= HDSPM_SyncRef1;
2646 break;
2647 case 3: /* SYNC_IN */
2648 hdspm->control_register |=
2649 HDSPM_SyncRef0+HDSPM_SyncRef1;
2650 break;
2651 default:
2652 return -1;
2653 }
2654 } else {
2655 switch (pref) {
2656 case 0: /* WC */
2657 break;
2658 case 1: /* MADI */
2659 hdspm->control_register |= HDSPM_SyncRef0;
2660 break;
2661 case 2: /* SYNC_IN */
2662 hdspm->control_register |=
2663 HDSPM_SyncRef0+HDSPM_SyncRef1;
2664 break;
2665 default:
2666 return -1;
2667 }
2668 }
2669
2670 break;
2671
2672 case RayDAT:
2673 if (hdspm->tco) {
2674 switch (pref) {
2675 case 0: p = 0; break; /* WC */
2676 case 1: p = 3; break; /* ADAT 1 */
2677 case 2: p = 4; break; /* ADAT 2 */
2678 case 3: p = 5; break; /* ADAT 3 */
2679 case 4: p = 6; break; /* ADAT 4 */
2680 case 5: p = 1; break; /* AES */
2681 case 6: p = 2; break; /* SPDIF */
2682 case 7: p = 9; break; /* TCO */
2683 case 8: p = 10; break; /* SYNC_IN */
2684 default: return -1;
2685 }
2686 } else {
2687 switch (pref) {
2688 case 0: p = 0; break; /* WC */
2689 case 1: p = 3; break; /* ADAT 1 */
2690 case 2: p = 4; break; /* ADAT 2 */
2691 case 3: p = 5; break; /* ADAT 3 */
2692 case 4: p = 6; break; /* ADAT 4 */
2693 case 5: p = 1; break; /* AES */
2694 case 6: p = 2; break; /* SPDIF */
2695 case 7: p = 10; break; /* SYNC_IN */
2696 default: return -1;
2697 }
2698 }
2699 break;
2700
2701 case AIO:
2702 if (hdspm->tco) {
2703 switch (pref) {
2704 case 0: p = 0; break; /* WC */
2705 case 1: p = 3; break; /* ADAT */
2706 case 2: p = 1; break; /* AES */
2707 case 3: p = 2; break; /* SPDIF */
2708 case 4: p = 9; break; /* TCO */
2709 case 5: p = 10; break; /* SYNC_IN */
2710 default: return -1;
2711 }
2712 } else {
2713 switch (pref) {
2714 case 0: p = 0; break; /* WC */
2715 case 1: p = 3; break; /* ADAT */
2716 case 2: p = 1; break; /* AES */
2717 case 3: p = 2; break; /* SPDIF */
2718 case 4: p = 10; break; /* SYNC_IN */
2719 default: return -1;
2720 }
2721 }
2722 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002723 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002724
2725 switch (hdspm->io_type) {
2726 case RayDAT:
2727 case AIO:
2728 hdspm->settings_register &= ~HDSPM_c0_SyncRefMask;
2729 hdspm->settings_register |= HDSPM_c0_SyncRef0 * p;
2730 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
2731 break;
2732
2733 case MADI:
2734 case MADIface:
2735 case AES32:
2736 hdspm_write(hdspm, HDSPM_controlRegister,
2737 hdspm->control_register);
2738 }
2739
Takashi Iwai763f3562005-06-03 11:25:34 +02002740 return 0;
2741}
2742
Adrian Knoth0dca1792011-01-26 19:32:14 +01002743
Takashi Iwai98274f02005-11-17 14:52:34 +01002744static int snd_hdspm_info_pref_sync_ref(struct snd_kcontrol *kcontrol,
2745 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02002746{
Remy Bruno3cee5a62006-10-16 12:46:32 +02002747 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002748
Adrian Knoth0dca1792011-01-26 19:32:14 +01002749 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2750 uinfo->count = 1;
2751 uinfo->value.enumerated.items = hdspm->texts_autosync_items;
Takashi Iwai763f3562005-06-03 11:25:34 +02002752
Adrian Knoth0dca1792011-01-26 19:32:14 +01002753 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2754 uinfo->value.enumerated.item =
2755 uinfo->value.enumerated.items - 1;
Takashi Iwai763f3562005-06-03 11:25:34 +02002756
Adrian Knoth0dca1792011-01-26 19:32:14 +01002757 strcpy(uinfo->value.enumerated.name,
2758 hdspm->texts_autosync[uinfo->value.enumerated.item]);
Remy Bruno3cee5a62006-10-16 12:46:32 +02002759
Takashi Iwai763f3562005-06-03 11:25:34 +02002760 return 0;
2761}
2762
Takashi Iwai98274f02005-11-17 14:52:34 +01002763static int snd_hdspm_get_pref_sync_ref(struct snd_kcontrol *kcontrol,
2764 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002765{
Takashi Iwai98274f02005-11-17 14:52:34 +01002766 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002767 int psf = hdspm_pref_sync_ref(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02002768
Adrian Knoth0dca1792011-01-26 19:32:14 +01002769 if (psf >= 0) {
2770 ucontrol->value.enumerated.item[0] = psf;
2771 return 0;
2772 }
2773
2774 return -1;
Takashi Iwai763f3562005-06-03 11:25:34 +02002775}
2776
Takashi Iwai98274f02005-11-17 14:52:34 +01002777static int snd_hdspm_put_pref_sync_ref(struct snd_kcontrol *kcontrol,
2778 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002779{
Takashi Iwai98274f02005-11-17 14:52:34 +01002780 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002781 int val, change = 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02002782
2783 if (!snd_hdspm_use_is_exclusive(hdspm))
2784 return -EBUSY;
2785
Adrian Knoth0dca1792011-01-26 19:32:14 +01002786 val = ucontrol->value.enumerated.item[0];
2787
2788 if (val < 0)
2789 val = 0;
2790 else if (val >= hdspm->texts_autosync_items)
2791 val = hdspm->texts_autosync_items-1;
Takashi Iwai763f3562005-06-03 11:25:34 +02002792
2793 spin_lock_irq(&hdspm->lock);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002794 if (val != hdspm_pref_sync_ref(hdspm))
2795 change = (0 == hdspm_set_pref_sync_ref(hdspm, val)) ? 1 : 0;
2796
Takashi Iwai763f3562005-06-03 11:25:34 +02002797 spin_unlock_irq(&hdspm->lock);
2798 return change;
2799}
2800
Adrian Knoth0dca1792011-01-26 19:32:14 +01002801
Takashi Iwai763f3562005-06-03 11:25:34 +02002802#define HDSPM_AUTOSYNC_REF(xname, xindex) \
Clemens Ladisch67ed4162005-07-29 15:32:58 +02002803{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
Takashi Iwai763f3562005-06-03 11:25:34 +02002804 .name = xname, \
2805 .index = xindex, \
2806 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2807 .info = snd_hdspm_info_autosync_ref, \
2808 .get = snd_hdspm_get_autosync_ref, \
2809}
2810
Adrian Knoth0dca1792011-01-26 19:32:14 +01002811static int hdspm_autosync_ref(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02002812{
Adrian Knoth0dca1792011-01-26 19:32:14 +01002813 if (AES32 == hdspm->io_type) {
Remy Bruno3cee5a62006-10-16 12:46:32 +02002814 unsigned int status = hdspm_read(hdspm, HDSPM_statusRegister);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002815 unsigned int syncref =
2816 (status >> HDSPM_AES32_syncref_bit) & 0xF;
Remy Bruno3cee5a62006-10-16 12:46:32 +02002817 if (syncref == 0)
2818 return HDSPM_AES32_AUTOSYNC_FROM_WORD;
2819 if (syncref <= 8)
2820 return syncref;
2821 return HDSPM_AES32_AUTOSYNC_FROM_NONE;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002822 } else if (MADI == hdspm->io_type) {
Remy Bruno3cee5a62006-10-16 12:46:32 +02002823 /* This looks at the autosync selected sync reference */
2824 unsigned int status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
Takashi Iwai763f3562005-06-03 11:25:34 +02002825
Remy Bruno3cee5a62006-10-16 12:46:32 +02002826 switch (status2 & HDSPM_SelSyncRefMask) {
2827 case HDSPM_SelSyncRef_WORD:
2828 return HDSPM_AUTOSYNC_FROM_WORD;
2829 case HDSPM_SelSyncRef_MADI:
2830 return HDSPM_AUTOSYNC_FROM_MADI;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002831 case HDSPM_SelSyncRef_TCO:
2832 return HDSPM_AUTOSYNC_FROM_TCO;
2833 case HDSPM_SelSyncRef_SyncIn:
2834 return HDSPM_AUTOSYNC_FROM_SYNC_IN;
Remy Bruno3cee5a62006-10-16 12:46:32 +02002835 case HDSPM_SelSyncRef_NVALID:
2836 return HDSPM_AUTOSYNC_FROM_NONE;
2837 default:
2838 return 0;
2839 }
Takashi Iwai763f3562005-06-03 11:25:34 +02002840
Takashi Iwai763f3562005-06-03 11:25:34 +02002841 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002842 return 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02002843}
2844
Adrian Knoth0dca1792011-01-26 19:32:14 +01002845
Takashi Iwai98274f02005-11-17 14:52:34 +01002846static int snd_hdspm_info_autosync_ref(struct snd_kcontrol *kcontrol,
2847 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02002848{
Remy Bruno3cee5a62006-10-16 12:46:32 +02002849 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002850
Adrian Knoth0dca1792011-01-26 19:32:14 +01002851 if (AES32 == hdspm->io_type) {
Remy Bruno3cee5a62006-10-16 12:46:32 +02002852 static char *texts[] = { "WordClock", "AES1", "AES2", "AES3",
2853 "AES4", "AES5", "AES6", "AES7", "AES8", "None"};
2854
2855 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2856 uinfo->count = 1;
2857 uinfo->value.enumerated.items = 10;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02002858 if (uinfo->value.enumerated.item >=
2859 uinfo->value.enumerated.items)
Remy Bruno3cee5a62006-10-16 12:46:32 +02002860 uinfo->value.enumerated.item =
2861 uinfo->value.enumerated.items - 1;
2862 strcpy(uinfo->value.enumerated.name,
2863 texts[uinfo->value.enumerated.item]);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002864 } else if (MADI == hdspm->io_type) {
2865 static char *texts[] = {"Word Clock", "MADI", "TCO",
2866 "Sync In", "None" };
Remy Bruno3cee5a62006-10-16 12:46:32 +02002867
2868 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2869 uinfo->count = 1;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002870 uinfo->value.enumerated.items = 5;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02002871 if (uinfo->value.enumerated.item >=
Adrian Knoth0dca1792011-01-26 19:32:14 +01002872 uinfo->value.enumerated.items)
Remy Bruno3cee5a62006-10-16 12:46:32 +02002873 uinfo->value.enumerated.item =
2874 uinfo->value.enumerated.items - 1;
2875 strcpy(uinfo->value.enumerated.name,
2876 texts[uinfo->value.enumerated.item]);
2877 }
Takashi Iwai763f3562005-06-03 11:25:34 +02002878 return 0;
2879}
2880
Takashi Iwai98274f02005-11-17 14:52:34 +01002881static int snd_hdspm_get_autosync_ref(struct snd_kcontrol *kcontrol,
2882 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002883{
Takashi Iwai98274f02005-11-17 14:52:34 +01002884 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002885
Remy Bruno65345992007-08-31 12:21:08 +02002886 ucontrol->value.enumerated.item[0] = hdspm_autosync_ref(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02002887 return 0;
2888}
2889
Adrian Knoth0dca1792011-01-26 19:32:14 +01002890
Takashi Iwai763f3562005-06-03 11:25:34 +02002891#define HDSPM_LINE_OUT(xname, xindex) \
Clemens Ladisch67ed4162005-07-29 15:32:58 +02002892{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
Takashi Iwai763f3562005-06-03 11:25:34 +02002893 .name = xname, \
2894 .index = xindex, \
2895 .info = snd_hdspm_info_line_out, \
2896 .get = snd_hdspm_get_line_out, \
2897 .put = snd_hdspm_put_line_out \
2898}
2899
Takashi Iwai98274f02005-11-17 14:52:34 +01002900static int hdspm_line_out(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02002901{
2902 return (hdspm->control_register & HDSPM_LineOut) ? 1 : 0;
2903}
2904
2905
Takashi Iwai98274f02005-11-17 14:52:34 +01002906static int hdspm_set_line_output(struct hdspm * hdspm, int out)
Takashi Iwai763f3562005-06-03 11:25:34 +02002907{
2908 if (out)
2909 hdspm->control_register |= HDSPM_LineOut;
2910 else
2911 hdspm->control_register &= ~HDSPM_LineOut;
2912 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
2913
2914 return 0;
2915}
2916
Takashi Iwaia5ce8892007-07-23 15:42:26 +02002917#define snd_hdspm_info_line_out snd_ctl_boolean_mono_info
Takashi Iwai763f3562005-06-03 11:25:34 +02002918
Takashi Iwai98274f02005-11-17 14:52:34 +01002919static int snd_hdspm_get_line_out(struct snd_kcontrol *kcontrol,
2920 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002921{
Takashi Iwai98274f02005-11-17 14:52:34 +01002922 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002923
2924 spin_lock_irq(&hdspm->lock);
2925 ucontrol->value.integer.value[0] = hdspm_line_out(hdspm);
2926 spin_unlock_irq(&hdspm->lock);
2927 return 0;
2928}
2929
Takashi Iwai98274f02005-11-17 14:52:34 +01002930static int snd_hdspm_put_line_out(struct snd_kcontrol *kcontrol,
2931 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002932{
Takashi Iwai98274f02005-11-17 14:52:34 +01002933 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002934 int change;
2935 unsigned int val;
2936
2937 if (!snd_hdspm_use_is_exclusive(hdspm))
2938 return -EBUSY;
2939 val = ucontrol->value.integer.value[0] & 1;
2940 spin_lock_irq(&hdspm->lock);
2941 change = (int) val != hdspm_line_out(hdspm);
2942 hdspm_set_line_output(hdspm, val);
2943 spin_unlock_irq(&hdspm->lock);
2944 return change;
2945}
2946
Adrian Knoth0dca1792011-01-26 19:32:14 +01002947
Takashi Iwai763f3562005-06-03 11:25:34 +02002948#define HDSPM_TX_64(xname, xindex) \
Clemens Ladisch67ed4162005-07-29 15:32:58 +02002949{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
Takashi Iwai763f3562005-06-03 11:25:34 +02002950 .name = xname, \
2951 .index = xindex, \
2952 .info = snd_hdspm_info_tx_64, \
2953 .get = snd_hdspm_get_tx_64, \
2954 .put = snd_hdspm_put_tx_64 \
2955}
2956
Takashi Iwai98274f02005-11-17 14:52:34 +01002957static int hdspm_tx_64(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02002958{
2959 return (hdspm->control_register & HDSPM_TX_64ch) ? 1 : 0;
2960}
2961
Takashi Iwai98274f02005-11-17 14:52:34 +01002962static int hdspm_set_tx_64(struct hdspm * hdspm, int out)
Takashi Iwai763f3562005-06-03 11:25:34 +02002963{
2964 if (out)
2965 hdspm->control_register |= HDSPM_TX_64ch;
2966 else
2967 hdspm->control_register &= ~HDSPM_TX_64ch;
2968 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
2969
2970 return 0;
2971}
2972
Takashi Iwaia5ce8892007-07-23 15:42:26 +02002973#define snd_hdspm_info_tx_64 snd_ctl_boolean_mono_info
Takashi Iwai763f3562005-06-03 11:25:34 +02002974
Takashi Iwai98274f02005-11-17 14:52:34 +01002975static int snd_hdspm_get_tx_64(struct snd_kcontrol *kcontrol,
2976 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002977{
Takashi Iwai98274f02005-11-17 14:52:34 +01002978 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002979
2980 spin_lock_irq(&hdspm->lock);
2981 ucontrol->value.integer.value[0] = hdspm_tx_64(hdspm);
2982 spin_unlock_irq(&hdspm->lock);
2983 return 0;
2984}
2985
Takashi Iwai98274f02005-11-17 14:52:34 +01002986static int snd_hdspm_put_tx_64(struct snd_kcontrol *kcontrol,
2987 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002988{
Takashi Iwai98274f02005-11-17 14:52:34 +01002989 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002990 int change;
2991 unsigned int val;
2992
2993 if (!snd_hdspm_use_is_exclusive(hdspm))
2994 return -EBUSY;
2995 val = ucontrol->value.integer.value[0] & 1;
2996 spin_lock_irq(&hdspm->lock);
2997 change = (int) val != hdspm_tx_64(hdspm);
2998 hdspm_set_tx_64(hdspm, val);
2999 spin_unlock_irq(&hdspm->lock);
3000 return change;
3001}
3002
Adrian Knoth0dca1792011-01-26 19:32:14 +01003003
Takashi Iwai763f3562005-06-03 11:25:34 +02003004#define HDSPM_C_TMS(xname, xindex) \
Clemens Ladisch67ed4162005-07-29 15:32:58 +02003005{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
Takashi Iwai763f3562005-06-03 11:25:34 +02003006 .name = xname, \
3007 .index = xindex, \
3008 .info = snd_hdspm_info_c_tms, \
3009 .get = snd_hdspm_get_c_tms, \
3010 .put = snd_hdspm_put_c_tms \
3011}
3012
Takashi Iwai98274f02005-11-17 14:52:34 +01003013static int hdspm_c_tms(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02003014{
3015 return (hdspm->control_register & HDSPM_clr_tms) ? 1 : 0;
3016}
3017
Takashi Iwai98274f02005-11-17 14:52:34 +01003018static int hdspm_set_c_tms(struct hdspm * hdspm, int out)
Takashi Iwai763f3562005-06-03 11:25:34 +02003019{
3020 if (out)
3021 hdspm->control_register |= HDSPM_clr_tms;
3022 else
3023 hdspm->control_register &= ~HDSPM_clr_tms;
3024 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3025
3026 return 0;
3027}
3028
Takashi Iwaia5ce8892007-07-23 15:42:26 +02003029#define snd_hdspm_info_c_tms snd_ctl_boolean_mono_info
Takashi Iwai763f3562005-06-03 11:25:34 +02003030
Takashi Iwai98274f02005-11-17 14:52:34 +01003031static int snd_hdspm_get_c_tms(struct snd_kcontrol *kcontrol,
3032 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003033{
Takashi Iwai98274f02005-11-17 14:52:34 +01003034 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003035
3036 spin_lock_irq(&hdspm->lock);
3037 ucontrol->value.integer.value[0] = hdspm_c_tms(hdspm);
3038 spin_unlock_irq(&hdspm->lock);
3039 return 0;
3040}
3041
Takashi Iwai98274f02005-11-17 14:52:34 +01003042static int snd_hdspm_put_c_tms(struct snd_kcontrol *kcontrol,
3043 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003044{
Takashi Iwai98274f02005-11-17 14:52:34 +01003045 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003046 int change;
3047 unsigned int val;
3048
3049 if (!snd_hdspm_use_is_exclusive(hdspm))
3050 return -EBUSY;
3051 val = ucontrol->value.integer.value[0] & 1;
3052 spin_lock_irq(&hdspm->lock);
3053 change = (int) val != hdspm_c_tms(hdspm);
3054 hdspm_set_c_tms(hdspm, val);
3055 spin_unlock_irq(&hdspm->lock);
3056 return change;
3057}
3058
Adrian Knoth0dca1792011-01-26 19:32:14 +01003059
Takashi Iwai763f3562005-06-03 11:25:34 +02003060#define HDSPM_SAFE_MODE(xname, xindex) \
Clemens Ladisch67ed4162005-07-29 15:32:58 +02003061{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
Takashi Iwai763f3562005-06-03 11:25:34 +02003062 .name = xname, \
3063 .index = xindex, \
3064 .info = snd_hdspm_info_safe_mode, \
3065 .get = snd_hdspm_get_safe_mode, \
3066 .put = snd_hdspm_put_safe_mode \
3067}
3068
Takashi Iwai98274f02005-11-17 14:52:34 +01003069static int hdspm_safe_mode(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02003070{
3071 return (hdspm->control_register & HDSPM_AutoInp) ? 1 : 0;
3072}
3073
Takashi Iwai98274f02005-11-17 14:52:34 +01003074static int hdspm_set_safe_mode(struct hdspm * hdspm, int out)
Takashi Iwai763f3562005-06-03 11:25:34 +02003075{
3076 if (out)
3077 hdspm->control_register |= HDSPM_AutoInp;
3078 else
3079 hdspm->control_register &= ~HDSPM_AutoInp;
3080 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3081
3082 return 0;
3083}
3084
Takashi Iwaia5ce8892007-07-23 15:42:26 +02003085#define snd_hdspm_info_safe_mode snd_ctl_boolean_mono_info
Takashi Iwai763f3562005-06-03 11:25:34 +02003086
Takashi Iwai98274f02005-11-17 14:52:34 +01003087static int snd_hdspm_get_safe_mode(struct snd_kcontrol *kcontrol,
3088 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003089{
Takashi Iwai98274f02005-11-17 14:52:34 +01003090 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003091
3092 spin_lock_irq(&hdspm->lock);
3093 ucontrol->value.integer.value[0] = hdspm_safe_mode(hdspm);
3094 spin_unlock_irq(&hdspm->lock);
3095 return 0;
3096}
3097
Takashi Iwai98274f02005-11-17 14:52:34 +01003098static int snd_hdspm_put_safe_mode(struct snd_kcontrol *kcontrol,
3099 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003100{
Takashi Iwai98274f02005-11-17 14:52:34 +01003101 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003102 int change;
3103 unsigned int val;
3104
3105 if (!snd_hdspm_use_is_exclusive(hdspm))
3106 return -EBUSY;
3107 val = ucontrol->value.integer.value[0] & 1;
3108 spin_lock_irq(&hdspm->lock);
3109 change = (int) val != hdspm_safe_mode(hdspm);
3110 hdspm_set_safe_mode(hdspm, val);
3111 spin_unlock_irq(&hdspm->lock);
3112 return change;
3113}
3114
Adrian Knoth0dca1792011-01-26 19:32:14 +01003115
Remy Bruno3cee5a62006-10-16 12:46:32 +02003116#define HDSPM_EMPHASIS(xname, xindex) \
3117{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3118 .name = xname, \
3119 .index = xindex, \
3120 .info = snd_hdspm_info_emphasis, \
3121 .get = snd_hdspm_get_emphasis, \
3122 .put = snd_hdspm_put_emphasis \
3123}
3124
3125static int hdspm_emphasis(struct hdspm * hdspm)
3126{
3127 return (hdspm->control_register & HDSPM_Emphasis) ? 1 : 0;
3128}
3129
3130static int hdspm_set_emphasis(struct hdspm * hdspm, int emp)
3131{
3132 if (emp)
3133 hdspm->control_register |= HDSPM_Emphasis;
3134 else
3135 hdspm->control_register &= ~HDSPM_Emphasis;
3136 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3137
3138 return 0;
3139}
3140
Takashi Iwaia5ce8892007-07-23 15:42:26 +02003141#define snd_hdspm_info_emphasis snd_ctl_boolean_mono_info
Remy Bruno3cee5a62006-10-16 12:46:32 +02003142
3143static int snd_hdspm_get_emphasis(struct snd_kcontrol *kcontrol,
3144 struct snd_ctl_elem_value *ucontrol)
3145{
3146 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3147
3148 spin_lock_irq(&hdspm->lock);
3149 ucontrol->value.enumerated.item[0] = hdspm_emphasis(hdspm);
3150 spin_unlock_irq(&hdspm->lock);
3151 return 0;
3152}
3153
3154static int snd_hdspm_put_emphasis(struct snd_kcontrol *kcontrol,
3155 struct snd_ctl_elem_value *ucontrol)
3156{
3157 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3158 int change;
3159 unsigned int val;
3160
3161 if (!snd_hdspm_use_is_exclusive(hdspm))
3162 return -EBUSY;
3163 val = ucontrol->value.integer.value[0] & 1;
3164 spin_lock_irq(&hdspm->lock);
3165 change = (int) val != hdspm_emphasis(hdspm);
3166 hdspm_set_emphasis(hdspm, val);
3167 spin_unlock_irq(&hdspm->lock);
3168 return change;
3169}
3170
Adrian Knoth0dca1792011-01-26 19:32:14 +01003171
Remy Bruno3cee5a62006-10-16 12:46:32 +02003172#define HDSPM_DOLBY(xname, xindex) \
3173{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3174 .name = xname, \
3175 .index = xindex, \
3176 .info = snd_hdspm_info_dolby, \
3177 .get = snd_hdspm_get_dolby, \
3178 .put = snd_hdspm_put_dolby \
3179}
3180
3181static int hdspm_dolby(struct hdspm * hdspm)
3182{
3183 return (hdspm->control_register & HDSPM_Dolby) ? 1 : 0;
3184}
3185
3186static int hdspm_set_dolby(struct hdspm * hdspm, int dol)
3187{
3188 if (dol)
3189 hdspm->control_register |= HDSPM_Dolby;
3190 else
3191 hdspm->control_register &= ~HDSPM_Dolby;
3192 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3193
3194 return 0;
3195}
3196
Takashi Iwaia5ce8892007-07-23 15:42:26 +02003197#define snd_hdspm_info_dolby snd_ctl_boolean_mono_info
Remy Bruno3cee5a62006-10-16 12:46:32 +02003198
3199static int snd_hdspm_get_dolby(struct snd_kcontrol *kcontrol,
3200 struct snd_ctl_elem_value *ucontrol)
3201{
3202 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3203
3204 spin_lock_irq(&hdspm->lock);
3205 ucontrol->value.enumerated.item[0] = hdspm_dolby(hdspm);
3206 spin_unlock_irq(&hdspm->lock);
3207 return 0;
3208}
3209
3210static int snd_hdspm_put_dolby(struct snd_kcontrol *kcontrol,
3211 struct snd_ctl_elem_value *ucontrol)
3212{
3213 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3214 int change;
3215 unsigned int val;
3216
3217 if (!snd_hdspm_use_is_exclusive(hdspm))
3218 return -EBUSY;
3219 val = ucontrol->value.integer.value[0] & 1;
3220 spin_lock_irq(&hdspm->lock);
3221 change = (int) val != hdspm_dolby(hdspm);
3222 hdspm_set_dolby(hdspm, val);
3223 spin_unlock_irq(&hdspm->lock);
3224 return change;
3225}
3226
Adrian Knoth0dca1792011-01-26 19:32:14 +01003227
Remy Bruno3cee5a62006-10-16 12:46:32 +02003228#define HDSPM_PROFESSIONAL(xname, xindex) \
3229{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3230 .name = xname, \
3231 .index = xindex, \
3232 .info = snd_hdspm_info_professional, \
3233 .get = snd_hdspm_get_professional, \
3234 .put = snd_hdspm_put_professional \
3235}
3236
3237static int hdspm_professional(struct hdspm * hdspm)
3238{
3239 return (hdspm->control_register & HDSPM_Professional) ? 1 : 0;
3240}
3241
3242static int hdspm_set_professional(struct hdspm * hdspm, int dol)
3243{
3244 if (dol)
3245 hdspm->control_register |= HDSPM_Professional;
3246 else
3247 hdspm->control_register &= ~HDSPM_Professional;
3248 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3249
3250 return 0;
3251}
3252
Takashi Iwaia5ce8892007-07-23 15:42:26 +02003253#define snd_hdspm_info_professional snd_ctl_boolean_mono_info
Remy Bruno3cee5a62006-10-16 12:46:32 +02003254
3255static int snd_hdspm_get_professional(struct snd_kcontrol *kcontrol,
3256 struct snd_ctl_elem_value *ucontrol)
3257{
3258 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3259
3260 spin_lock_irq(&hdspm->lock);
3261 ucontrol->value.enumerated.item[0] = hdspm_professional(hdspm);
3262 spin_unlock_irq(&hdspm->lock);
3263 return 0;
3264}
3265
3266static int snd_hdspm_put_professional(struct snd_kcontrol *kcontrol,
3267 struct snd_ctl_elem_value *ucontrol)
3268{
3269 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3270 int change;
3271 unsigned int val;
3272
3273 if (!snd_hdspm_use_is_exclusive(hdspm))
3274 return -EBUSY;
3275 val = ucontrol->value.integer.value[0] & 1;
3276 spin_lock_irq(&hdspm->lock);
3277 change = (int) val != hdspm_professional(hdspm);
3278 hdspm_set_professional(hdspm, val);
3279 spin_unlock_irq(&hdspm->lock);
3280 return change;
3281}
3282
Takashi Iwai763f3562005-06-03 11:25:34 +02003283#define HDSPM_INPUT_SELECT(xname, xindex) \
Clemens Ladisch67ed4162005-07-29 15:32:58 +02003284{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
Takashi Iwai763f3562005-06-03 11:25:34 +02003285 .name = xname, \
3286 .index = xindex, \
3287 .info = snd_hdspm_info_input_select, \
3288 .get = snd_hdspm_get_input_select, \
3289 .put = snd_hdspm_put_input_select \
3290}
3291
Takashi Iwai98274f02005-11-17 14:52:34 +01003292static int hdspm_input_select(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02003293{
3294 return (hdspm->control_register & HDSPM_InputSelect0) ? 1 : 0;
3295}
3296
Takashi Iwai98274f02005-11-17 14:52:34 +01003297static int hdspm_set_input_select(struct hdspm * hdspm, int out)
Takashi Iwai763f3562005-06-03 11:25:34 +02003298{
3299 if (out)
3300 hdspm->control_register |= HDSPM_InputSelect0;
3301 else
3302 hdspm->control_register &= ~HDSPM_InputSelect0;
3303 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3304
3305 return 0;
3306}
3307
Takashi Iwai98274f02005-11-17 14:52:34 +01003308static int snd_hdspm_info_input_select(struct snd_kcontrol *kcontrol,
3309 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02003310{
3311 static char *texts[] = { "optical", "coaxial" };
3312
3313 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
3314 uinfo->count = 1;
3315 uinfo->value.enumerated.items = 2;
3316
3317 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
3318 uinfo->value.enumerated.item =
3319 uinfo->value.enumerated.items - 1;
3320 strcpy(uinfo->value.enumerated.name,
3321 texts[uinfo->value.enumerated.item]);
3322
3323 return 0;
3324}
3325
Takashi Iwai98274f02005-11-17 14:52:34 +01003326static int snd_hdspm_get_input_select(struct snd_kcontrol *kcontrol,
3327 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003328{
Takashi Iwai98274f02005-11-17 14:52:34 +01003329 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003330
3331 spin_lock_irq(&hdspm->lock);
3332 ucontrol->value.enumerated.item[0] = hdspm_input_select(hdspm);
3333 spin_unlock_irq(&hdspm->lock);
3334 return 0;
3335}
3336
Takashi Iwai98274f02005-11-17 14:52:34 +01003337static int snd_hdspm_put_input_select(struct snd_kcontrol *kcontrol,
3338 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003339{
Takashi Iwai98274f02005-11-17 14:52:34 +01003340 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003341 int change;
3342 unsigned int val;
3343
3344 if (!snd_hdspm_use_is_exclusive(hdspm))
3345 return -EBUSY;
3346 val = ucontrol->value.integer.value[0] & 1;
3347 spin_lock_irq(&hdspm->lock);
3348 change = (int) val != hdspm_input_select(hdspm);
3349 hdspm_set_input_select(hdspm, val);
3350 spin_unlock_irq(&hdspm->lock);
3351 return change;
3352}
3353
Adrian Knoth0dca1792011-01-26 19:32:14 +01003354
Remy Bruno3cee5a62006-10-16 12:46:32 +02003355#define HDSPM_DS_WIRE(xname, xindex) \
3356{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3357 .name = xname, \
3358 .index = xindex, \
3359 .info = snd_hdspm_info_ds_wire, \
3360 .get = snd_hdspm_get_ds_wire, \
3361 .put = snd_hdspm_put_ds_wire \
3362}
3363
3364static int hdspm_ds_wire(struct hdspm * hdspm)
3365{
3366 return (hdspm->control_register & HDSPM_DS_DoubleWire) ? 1 : 0;
3367}
3368
3369static int hdspm_set_ds_wire(struct hdspm * hdspm, int ds)
3370{
3371 if (ds)
3372 hdspm->control_register |= HDSPM_DS_DoubleWire;
3373 else
3374 hdspm->control_register &= ~HDSPM_DS_DoubleWire;
3375 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3376
3377 return 0;
3378}
3379
3380static int snd_hdspm_info_ds_wire(struct snd_kcontrol *kcontrol,
3381 struct snd_ctl_elem_info *uinfo)
3382{
3383 static char *texts[] = { "Single", "Double" };
3384
3385 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
3386 uinfo->count = 1;
3387 uinfo->value.enumerated.items = 2;
3388
3389 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
3390 uinfo->value.enumerated.item =
3391 uinfo->value.enumerated.items - 1;
3392 strcpy(uinfo->value.enumerated.name,
3393 texts[uinfo->value.enumerated.item]);
3394
3395 return 0;
3396}
3397
3398static int snd_hdspm_get_ds_wire(struct snd_kcontrol *kcontrol,
3399 struct snd_ctl_elem_value *ucontrol)
3400{
3401 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3402
3403 spin_lock_irq(&hdspm->lock);
3404 ucontrol->value.enumerated.item[0] = hdspm_ds_wire(hdspm);
3405 spin_unlock_irq(&hdspm->lock);
3406 return 0;
3407}
3408
3409static int snd_hdspm_put_ds_wire(struct snd_kcontrol *kcontrol,
3410 struct snd_ctl_elem_value *ucontrol)
3411{
3412 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3413 int change;
3414 unsigned int val;
3415
3416 if (!snd_hdspm_use_is_exclusive(hdspm))
3417 return -EBUSY;
3418 val = ucontrol->value.integer.value[0] & 1;
3419 spin_lock_irq(&hdspm->lock);
3420 change = (int) val != hdspm_ds_wire(hdspm);
3421 hdspm_set_ds_wire(hdspm, val);
3422 spin_unlock_irq(&hdspm->lock);
3423 return change;
3424}
3425
Adrian Knoth0dca1792011-01-26 19:32:14 +01003426
Remy Bruno3cee5a62006-10-16 12:46:32 +02003427#define HDSPM_QS_WIRE(xname, xindex) \
3428{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3429 .name = xname, \
3430 .index = xindex, \
3431 .info = snd_hdspm_info_qs_wire, \
3432 .get = snd_hdspm_get_qs_wire, \
3433 .put = snd_hdspm_put_qs_wire \
3434}
3435
3436static int hdspm_qs_wire(struct hdspm * hdspm)
3437{
3438 if (hdspm->control_register & HDSPM_QS_DoubleWire)
3439 return 1;
3440 if (hdspm->control_register & HDSPM_QS_QuadWire)
3441 return 2;
3442 return 0;
3443}
3444
3445static int hdspm_set_qs_wire(struct hdspm * hdspm, int mode)
3446{
3447 hdspm->control_register &= ~(HDSPM_QS_DoubleWire | HDSPM_QS_QuadWire);
3448 switch (mode) {
3449 case 0:
3450 break;
3451 case 1:
3452 hdspm->control_register |= HDSPM_QS_DoubleWire;
3453 break;
3454 case 2:
3455 hdspm->control_register |= HDSPM_QS_QuadWire;
3456 break;
3457 }
3458 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3459
3460 return 0;
3461}
3462
3463static int snd_hdspm_info_qs_wire(struct snd_kcontrol *kcontrol,
3464 struct snd_ctl_elem_info *uinfo)
3465{
3466 static char *texts[] = { "Single", "Double", "Quad" };
3467
3468 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
3469 uinfo->count = 1;
3470 uinfo->value.enumerated.items = 3;
3471
3472 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
3473 uinfo->value.enumerated.item =
3474 uinfo->value.enumerated.items - 1;
3475 strcpy(uinfo->value.enumerated.name,
3476 texts[uinfo->value.enumerated.item]);
3477
3478 return 0;
3479}
3480
3481static int snd_hdspm_get_qs_wire(struct snd_kcontrol *kcontrol,
3482 struct snd_ctl_elem_value *ucontrol)
3483{
3484 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3485
3486 spin_lock_irq(&hdspm->lock);
3487 ucontrol->value.enumerated.item[0] = hdspm_qs_wire(hdspm);
3488 spin_unlock_irq(&hdspm->lock);
3489 return 0;
3490}
3491
3492static int snd_hdspm_put_qs_wire(struct snd_kcontrol *kcontrol,
3493 struct snd_ctl_elem_value *ucontrol)
3494{
3495 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3496 int change;
3497 int val;
3498
3499 if (!snd_hdspm_use_is_exclusive(hdspm))
3500 return -EBUSY;
3501 val = ucontrol->value.integer.value[0];
3502 if (val < 0)
3503 val = 0;
3504 if (val > 2)
3505 val = 2;
3506 spin_lock_irq(&hdspm->lock);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02003507 change = val != hdspm_qs_wire(hdspm);
Remy Bruno3cee5a62006-10-16 12:46:32 +02003508 hdspm_set_qs_wire(hdspm, val);
3509 spin_unlock_irq(&hdspm->lock);
3510 return change;
3511}
3512
Adrian Knoth700d1ef2011-07-29 03:11:02 +02003513#define HDSPM_MADI_SPEEDMODE(xname, xindex) \
3514{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3515 .name = xname, \
3516 .index = xindex, \
3517 .info = snd_hdspm_info_madi_speedmode, \
3518 .get = snd_hdspm_get_madi_speedmode, \
3519 .put = snd_hdspm_put_madi_speedmode \
3520}
3521
3522static int hdspm_madi_speedmode(struct hdspm *hdspm)
3523{
3524 if (hdspm->control_register & HDSPM_QuadSpeed)
3525 return 2;
3526 if (hdspm->control_register & HDSPM_DoubleSpeed)
3527 return 1;
3528 return 0;
3529}
3530
3531static int hdspm_set_madi_speedmode(struct hdspm *hdspm, int mode)
3532{
3533 hdspm->control_register &= ~(HDSPM_DoubleSpeed | HDSPM_QuadSpeed);
3534 switch (mode) {
3535 case 0:
3536 break;
3537 case 1:
3538 hdspm->control_register |= HDSPM_DoubleSpeed;
3539 break;
3540 case 2:
3541 hdspm->control_register |= HDSPM_QuadSpeed;
3542 break;
3543 }
3544 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3545
3546 return 0;
3547}
3548
3549static int snd_hdspm_info_madi_speedmode(struct snd_kcontrol *kcontrol,
3550 struct snd_ctl_elem_info *uinfo)
3551{
3552 static char *texts[] = { "Single", "Double", "Quad" };
3553
3554 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
3555 uinfo->count = 1;
3556 uinfo->value.enumerated.items = 3;
3557
3558 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
3559 uinfo->value.enumerated.item =
3560 uinfo->value.enumerated.items - 1;
3561 strcpy(uinfo->value.enumerated.name,
3562 texts[uinfo->value.enumerated.item]);
3563
3564 return 0;
3565}
3566
3567static int snd_hdspm_get_madi_speedmode(struct snd_kcontrol *kcontrol,
3568 struct snd_ctl_elem_value *ucontrol)
3569{
3570 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3571
3572 spin_lock_irq(&hdspm->lock);
3573 ucontrol->value.enumerated.item[0] = hdspm_madi_speedmode(hdspm);
3574 spin_unlock_irq(&hdspm->lock);
3575 return 0;
3576}
3577
3578static int snd_hdspm_put_madi_speedmode(struct snd_kcontrol *kcontrol,
3579 struct snd_ctl_elem_value *ucontrol)
3580{
3581 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3582 int change;
3583 int val;
3584
3585 if (!snd_hdspm_use_is_exclusive(hdspm))
3586 return -EBUSY;
3587 val = ucontrol->value.integer.value[0];
3588 if (val < 0)
3589 val = 0;
3590 if (val > 2)
3591 val = 2;
3592 spin_lock_irq(&hdspm->lock);
3593 change = val != hdspm_madi_speedmode(hdspm);
3594 hdspm_set_madi_speedmode(hdspm, val);
3595 spin_unlock_irq(&hdspm->lock);
3596 return change;
3597}
Takashi Iwai763f3562005-06-03 11:25:34 +02003598
3599#define HDSPM_MIXER(xname, xindex) \
3600{ .iface = SNDRV_CTL_ELEM_IFACE_HWDEP, \
3601 .name = xname, \
3602 .index = xindex, \
Clemens Ladisch67ed4162005-07-29 15:32:58 +02003603 .device = 0, \
Takashi Iwai763f3562005-06-03 11:25:34 +02003604 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | \
3605 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3606 .info = snd_hdspm_info_mixer, \
3607 .get = snd_hdspm_get_mixer, \
3608 .put = snd_hdspm_put_mixer \
3609}
3610
Takashi Iwai98274f02005-11-17 14:52:34 +01003611static int snd_hdspm_info_mixer(struct snd_kcontrol *kcontrol,
3612 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02003613{
3614 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3615 uinfo->count = 3;
3616 uinfo->value.integer.min = 0;
3617 uinfo->value.integer.max = 65535;
3618 uinfo->value.integer.step = 1;
3619 return 0;
3620}
3621
Takashi Iwai98274f02005-11-17 14:52:34 +01003622static int snd_hdspm_get_mixer(struct snd_kcontrol *kcontrol,
3623 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003624{
Takashi Iwai98274f02005-11-17 14:52:34 +01003625 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003626 int source;
3627 int destination;
3628
3629 source = ucontrol->value.integer.value[0];
3630 if (source < 0)
3631 source = 0;
3632 else if (source >= 2 * HDSPM_MAX_CHANNELS)
3633 source = 2 * HDSPM_MAX_CHANNELS - 1;
3634
3635 destination = ucontrol->value.integer.value[1];
3636 if (destination < 0)
3637 destination = 0;
3638 else if (destination >= HDSPM_MAX_CHANNELS)
3639 destination = HDSPM_MAX_CHANNELS - 1;
3640
3641 spin_lock_irq(&hdspm->lock);
3642 if (source >= HDSPM_MAX_CHANNELS)
3643 ucontrol->value.integer.value[2] =
3644 hdspm_read_pb_gain(hdspm, destination,
3645 source - HDSPM_MAX_CHANNELS);
3646 else
3647 ucontrol->value.integer.value[2] =
3648 hdspm_read_in_gain(hdspm, destination, source);
3649
3650 spin_unlock_irq(&hdspm->lock);
3651
3652 return 0;
3653}
3654
Takashi Iwai98274f02005-11-17 14:52:34 +01003655static int snd_hdspm_put_mixer(struct snd_kcontrol *kcontrol,
3656 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003657{
Takashi Iwai98274f02005-11-17 14:52:34 +01003658 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003659 int change;
3660 int source;
3661 int destination;
3662 int gain;
3663
3664 if (!snd_hdspm_use_is_exclusive(hdspm))
3665 return -EBUSY;
3666
3667 source = ucontrol->value.integer.value[0];
3668 destination = ucontrol->value.integer.value[1];
3669
3670 if (source < 0 || source >= 2 * HDSPM_MAX_CHANNELS)
3671 return -1;
3672 if (destination < 0 || destination >= HDSPM_MAX_CHANNELS)
3673 return -1;
3674
3675 gain = ucontrol->value.integer.value[2];
3676
3677 spin_lock_irq(&hdspm->lock);
3678
3679 if (source >= HDSPM_MAX_CHANNELS)
3680 change = gain != hdspm_read_pb_gain(hdspm, destination,
3681 source -
3682 HDSPM_MAX_CHANNELS);
3683 else
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02003684 change = gain != hdspm_read_in_gain(hdspm, destination,
3685 source);
Takashi Iwai763f3562005-06-03 11:25:34 +02003686
3687 if (change) {
3688 if (source >= HDSPM_MAX_CHANNELS)
3689 hdspm_write_pb_gain(hdspm, destination,
3690 source - HDSPM_MAX_CHANNELS,
3691 gain);
3692 else
3693 hdspm_write_in_gain(hdspm, destination, source,
3694 gain);
3695 }
3696 spin_unlock_irq(&hdspm->lock);
3697
3698 return change;
3699}
3700
3701/* The simple mixer control(s) provide gain control for the
3702 basic 1:1 mappings of playback streams to output
Adrian Knoth0dca1792011-01-26 19:32:14 +01003703 streams.
Takashi Iwai763f3562005-06-03 11:25:34 +02003704*/
3705
3706#define HDSPM_PLAYBACK_MIXER \
3707{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3708 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_WRITE | \
3709 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3710 .info = snd_hdspm_info_playback_mixer, \
3711 .get = snd_hdspm_get_playback_mixer, \
3712 .put = snd_hdspm_put_playback_mixer \
3713}
3714
Takashi Iwai98274f02005-11-17 14:52:34 +01003715static int snd_hdspm_info_playback_mixer(struct snd_kcontrol *kcontrol,
3716 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02003717{
3718 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3719 uinfo->count = 1;
3720 uinfo->value.integer.min = 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003721 uinfo->value.integer.max = 64;
Takashi Iwai763f3562005-06-03 11:25:34 +02003722 uinfo->value.integer.step = 1;
3723 return 0;
3724}
3725
Takashi Iwai98274f02005-11-17 14:52:34 +01003726static int snd_hdspm_get_playback_mixer(struct snd_kcontrol *kcontrol,
3727 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003728{
Takashi Iwai98274f02005-11-17 14:52:34 +01003729 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003730 int channel;
Takashi Iwai763f3562005-06-03 11:25:34 +02003731
3732 channel = ucontrol->id.index - 1;
3733
Takashi Iwaida3cec32008-08-08 17:12:14 +02003734 if (snd_BUG_ON(channel < 0 || channel >= HDSPM_MAX_CHANNELS))
3735 return -EINVAL;
Takashi Iwai763f3562005-06-03 11:25:34 +02003736
Takashi Iwai763f3562005-06-03 11:25:34 +02003737 spin_lock_irq(&hdspm->lock);
3738 ucontrol->value.integer.value[0] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01003739 (hdspm_read_pb_gain(hdspm, channel, channel)*64)/UNITY_GAIN;
Takashi Iwai763f3562005-06-03 11:25:34 +02003740 spin_unlock_irq(&hdspm->lock);
3741
Takashi Iwai763f3562005-06-03 11:25:34 +02003742 return 0;
3743}
3744
Takashi Iwai98274f02005-11-17 14:52:34 +01003745static int snd_hdspm_put_playback_mixer(struct snd_kcontrol *kcontrol,
3746 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003747{
Takashi Iwai98274f02005-11-17 14:52:34 +01003748 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003749 int change;
3750 int channel;
Takashi Iwai763f3562005-06-03 11:25:34 +02003751 int gain;
3752
3753 if (!snd_hdspm_use_is_exclusive(hdspm))
3754 return -EBUSY;
3755
3756 channel = ucontrol->id.index - 1;
3757
Takashi Iwaida3cec32008-08-08 17:12:14 +02003758 if (snd_BUG_ON(channel < 0 || channel >= HDSPM_MAX_CHANNELS))
3759 return -EINVAL;
Takashi Iwai763f3562005-06-03 11:25:34 +02003760
Adrian Knoth0dca1792011-01-26 19:32:14 +01003761 gain = ucontrol->value.integer.value[0]*UNITY_GAIN/64;
Takashi Iwai763f3562005-06-03 11:25:34 +02003762
3763 spin_lock_irq(&hdspm->lock);
3764 change =
Adrian Knoth0dca1792011-01-26 19:32:14 +01003765 gain != hdspm_read_pb_gain(hdspm, channel,
3766 channel);
Takashi Iwai763f3562005-06-03 11:25:34 +02003767 if (change)
Adrian Knoth0dca1792011-01-26 19:32:14 +01003768 hdspm_write_pb_gain(hdspm, channel, channel,
Takashi Iwai763f3562005-06-03 11:25:34 +02003769 gain);
3770 spin_unlock_irq(&hdspm->lock);
3771 return change;
3772}
3773
Adrian Knoth0dca1792011-01-26 19:32:14 +01003774#define HDSPM_SYNC_CHECK(xname, xindex) \
3775{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3776 .name = xname, \
3777 .private_value = xindex, \
3778 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3779 .info = snd_hdspm_info_sync_check, \
3780 .get = snd_hdspm_get_sync_check \
Takashi Iwai763f3562005-06-03 11:25:34 +02003781}
3782
Adrian Knoth0dca1792011-01-26 19:32:14 +01003783
Takashi Iwai98274f02005-11-17 14:52:34 +01003784static int snd_hdspm_info_sync_check(struct snd_kcontrol *kcontrol,
3785 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02003786{
Adrian Knoth0dca1792011-01-26 19:32:14 +01003787 static char *texts[] = { "No Lock", "Lock", "Sync", "N/A" };
Takashi Iwai763f3562005-06-03 11:25:34 +02003788 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
3789 uinfo->count = 1;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003790 uinfo->value.enumerated.items = 4;
Takashi Iwai763f3562005-06-03 11:25:34 +02003791 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
3792 uinfo->value.enumerated.item =
Adrian Knoth0dca1792011-01-26 19:32:14 +01003793 uinfo->value.enumerated.items - 1;
Takashi Iwai763f3562005-06-03 11:25:34 +02003794 strcpy(uinfo->value.enumerated.name,
Adrian Knoth0dca1792011-01-26 19:32:14 +01003795 texts[uinfo->value.enumerated.item]);
Takashi Iwai763f3562005-06-03 11:25:34 +02003796 return 0;
3797}
3798
Adrian Knoth0dca1792011-01-26 19:32:14 +01003799static int hdspm_wc_sync_check(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02003800{
Adrian Knoth0dca1792011-01-26 19:32:14 +01003801 int status, status2;
3802
3803 switch (hdspm->io_type) {
3804 case AES32:
3805 status = hdspm_read(hdspm, HDSPM_statusRegister);
3806 if (status & HDSPM_wcSync)
Takashi Iwai763f3562005-06-03 11:25:34 +02003807 return 2;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003808 else if (status & HDSPM_wcLock)
3809 return 1;
Remy Bruno3cee5a62006-10-16 12:46:32 +02003810 return 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003811 break;
3812
3813 case MADI:
3814 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
Remy Bruno3cee5a62006-10-16 12:46:32 +02003815 if (status2 & HDSPM_wcLock) {
3816 if (status2 & HDSPM_wcSync)
3817 return 2;
3818 else
3819 return 1;
3820 }
3821 return 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003822 break;
3823
3824 case RayDAT:
3825 case AIO:
3826 status = hdspm_read(hdspm, HDSPM_statusRegister);
3827
3828 if (status & 0x2000000)
3829 return 2;
3830 else if (status & 0x1000000)
3831 return 1;
3832 return 0;
3833
3834 break;
3835
3836 case MADIface:
3837 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02003838 }
Takashi Iwai763f3562005-06-03 11:25:34 +02003839
Takashi Iwai763f3562005-06-03 11:25:34 +02003840
Adrian Knoth0dca1792011-01-26 19:32:14 +01003841 return 3;
Takashi Iwai763f3562005-06-03 11:25:34 +02003842}
3843
3844
Adrian Knoth0dca1792011-01-26 19:32:14 +01003845static int hdspm_madi_sync_check(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02003846{
3847 int status = hdspm_read(hdspm, HDSPM_statusRegister);
3848 if (status & HDSPM_madiLock) {
3849 if (status & HDSPM_madiSync)
3850 return 2;
3851 else
3852 return 1;
3853 }
3854 return 0;
3855}
3856
Adrian Knoth0dca1792011-01-26 19:32:14 +01003857
3858static int hdspm_s1_sync_check(struct hdspm *hdspm, int idx)
3859{
3860 int status, lock, sync;
3861
3862 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
3863
3864 lock = (status & (0x1<<idx)) ? 1 : 0;
3865 sync = (status & (0x100<<idx)) ? 1 : 0;
3866
3867 if (lock && sync)
3868 return 2;
3869 else if (lock)
3870 return 1;
3871 return 0;
3872}
3873
3874
3875static int hdspm_sync_in_sync_check(struct hdspm *hdspm)
3876{
3877 int status, lock = 0, sync = 0;
3878
3879 switch (hdspm->io_type) {
3880 case RayDAT:
3881 case AIO:
3882 status = hdspm_read(hdspm, HDSPM_RD_STATUS_3);
3883 lock = (status & 0x400) ? 1 : 0;
3884 sync = (status & 0x800) ? 1 : 0;
3885 break;
3886
3887 case MADI:
3888 case AES32:
3889 status = hdspm_read(hdspm, HDSPM_statusRegister2);
Adrian Knotha7edbd52011-02-23 11:43:15 +01003890 lock = (status & HDSPM_syncInLock) ? 1 : 0;
3891 sync = (status & HDSPM_syncInSync) ? 1 : 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003892 break;
3893
3894 case MADIface:
3895 break;
3896 }
3897
3898 if (lock && sync)
3899 return 2;
3900 else if (lock)
3901 return 1;
3902
3903 return 0;
3904}
3905
3906static int hdspm_aes_sync_check(struct hdspm *hdspm, int idx)
3907{
3908 int status2, lock, sync;
3909 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
3910
3911 lock = (status2 & (0x0080 >> idx)) ? 1 : 0;
3912 sync = (status2 & (0x8000 >> idx)) ? 1 : 0;
3913
3914 if (sync)
3915 return 2;
3916 else if (lock)
3917 return 1;
3918 return 0;
3919}
3920
3921
3922static int hdspm_tco_sync_check(struct hdspm *hdspm)
3923{
3924 int status;
3925
3926 if (hdspm->tco) {
3927 switch (hdspm->io_type) {
3928 case MADI:
3929 case AES32:
3930 status = hdspm_read(hdspm, HDSPM_statusRegister);
3931 if (status & HDSPM_tcoLock) {
3932 if (status & HDSPM_tcoSync)
3933 return 2;
3934 else
3935 return 1;
3936 }
3937 return 0;
3938
3939 break;
3940
3941 case RayDAT:
3942 case AIO:
3943 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
3944
3945 if (status & 0x8000000)
3946 return 2; /* Sync */
3947 if (status & 0x4000000)
3948 return 1; /* Lock */
3949 return 0; /* No signal */
3950 break;
3951
3952 default:
3953 break;
3954 }
3955 }
3956
3957 return 3; /* N/A */
3958}
3959
3960
3961static int snd_hdspm_get_sync_check(struct snd_kcontrol *kcontrol,
3962 struct snd_ctl_elem_value *ucontrol)
3963{
3964 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3965 int val = -1;
3966
3967 switch (hdspm->io_type) {
3968 case RayDAT:
3969 switch (kcontrol->private_value) {
3970 case 0: /* WC */
3971 val = hdspm_wc_sync_check(hdspm); break;
3972 case 7: /* TCO */
3973 val = hdspm_tco_sync_check(hdspm); break;
3974 case 8: /* SYNC IN */
3975 val = hdspm_sync_in_sync_check(hdspm); break;
3976 default:
3977 val = hdspm_s1_sync_check(hdspm, ucontrol->id.index-1);
3978 }
Adrian Knothfba30fd2012-10-19 17:42:24 +02003979 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003980
3981 case AIO:
3982 switch (kcontrol->private_value) {
3983 case 0: /* WC */
3984 val = hdspm_wc_sync_check(hdspm); break;
3985 case 4: /* TCO */
3986 val = hdspm_tco_sync_check(hdspm); break;
3987 case 5: /* SYNC IN */
3988 val = hdspm_sync_in_sync_check(hdspm); break;
3989 default:
3990 val = hdspm_s1_sync_check(hdspm, ucontrol->id.index-1);
3991 }
Adrian Knothfba30fd2012-10-19 17:42:24 +02003992 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003993
3994 case MADI:
3995 switch (kcontrol->private_value) {
3996 case 0: /* WC */
3997 val = hdspm_wc_sync_check(hdspm); break;
3998 case 1: /* MADI */
3999 val = hdspm_madi_sync_check(hdspm); break;
4000 case 2: /* TCO */
4001 val = hdspm_tco_sync_check(hdspm); break;
4002 case 3: /* SYNC_IN */
4003 val = hdspm_sync_in_sync_check(hdspm); break;
4004 }
Adrian Knothfba30fd2012-10-19 17:42:24 +02004005 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004006
4007 case MADIface:
4008 val = hdspm_madi_sync_check(hdspm); /* MADI */
4009 break;
4010
4011 case AES32:
4012 switch (kcontrol->private_value) {
4013 case 0: /* WC */
4014 val = hdspm_wc_sync_check(hdspm); break;
4015 case 9: /* TCO */
4016 val = hdspm_tco_sync_check(hdspm); break;
4017 case 10 /* SYNC IN */:
4018 val = hdspm_sync_in_sync_check(hdspm); break;
Adrian Knoth7c4a95b2011-02-23 11:43:13 +01004019 default: /* AES1 to AES8 */
Adrian Knoth0dca1792011-01-26 19:32:14 +01004020 val = hdspm_aes_sync_check(hdspm,
Adrian Knoth7c4a95b2011-02-23 11:43:13 +01004021 kcontrol->private_value-1);
Adrian Knoth0dca1792011-01-26 19:32:14 +01004022 }
Adrian Knothfba30fd2012-10-19 17:42:24 +02004023 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004024
4025 }
4026
4027 if (-1 == val)
4028 val = 3;
4029
4030 ucontrol->value.enumerated.item[0] = val;
4031 return 0;
4032}
4033
4034
4035
4036/**
4037 * TCO controls
4038 **/
4039static void hdspm_tco_write(struct hdspm *hdspm)
4040{
4041 unsigned int tc[4] = { 0, 0, 0, 0};
4042
4043 switch (hdspm->tco->input) {
4044 case 0:
4045 tc[2] |= HDSPM_TCO2_set_input_MSB;
4046 break;
4047 case 1:
4048 tc[2] |= HDSPM_TCO2_set_input_LSB;
4049 break;
4050 default:
4051 break;
4052 }
4053
4054 switch (hdspm->tco->framerate) {
4055 case 1:
4056 tc[1] |= HDSPM_TCO1_LTC_Format_LSB;
4057 break;
4058 case 2:
4059 tc[1] |= HDSPM_TCO1_LTC_Format_MSB;
4060 break;
4061 case 3:
4062 tc[1] |= HDSPM_TCO1_LTC_Format_MSB +
4063 HDSPM_TCO1_set_drop_frame_flag;
4064 break;
4065 case 4:
4066 tc[1] |= HDSPM_TCO1_LTC_Format_LSB +
4067 HDSPM_TCO1_LTC_Format_MSB;
4068 break;
4069 case 5:
4070 tc[1] |= HDSPM_TCO1_LTC_Format_LSB +
4071 HDSPM_TCO1_LTC_Format_MSB +
4072 HDSPM_TCO1_set_drop_frame_flag;
4073 break;
4074 default:
4075 break;
4076 }
4077
4078 switch (hdspm->tco->wordclock) {
4079 case 1:
4080 tc[2] |= HDSPM_TCO2_WCK_IO_ratio_LSB;
4081 break;
4082 case 2:
4083 tc[2] |= HDSPM_TCO2_WCK_IO_ratio_MSB;
4084 break;
4085 default:
4086 break;
4087 }
4088
4089 switch (hdspm->tco->samplerate) {
4090 case 1:
4091 tc[2] |= HDSPM_TCO2_set_freq;
4092 break;
4093 case 2:
4094 tc[2] |= HDSPM_TCO2_set_freq_from_app;
4095 break;
4096 default:
4097 break;
4098 }
4099
4100 switch (hdspm->tco->pull) {
4101 case 1:
4102 tc[2] |= HDSPM_TCO2_set_pull_up;
4103 break;
4104 case 2:
4105 tc[2] |= HDSPM_TCO2_set_pull_down;
4106 break;
4107 case 3:
4108 tc[2] |= HDSPM_TCO2_set_pull_up + HDSPM_TCO2_set_01_4;
4109 break;
4110 case 4:
4111 tc[2] |= HDSPM_TCO2_set_pull_down + HDSPM_TCO2_set_01_4;
4112 break;
4113 default:
4114 break;
4115 }
4116
4117 if (1 == hdspm->tco->term) {
4118 tc[2] |= HDSPM_TCO2_set_term_75R;
4119 }
4120
4121 hdspm_write(hdspm, HDSPM_WR_TCO, tc[0]);
4122 hdspm_write(hdspm, HDSPM_WR_TCO+4, tc[1]);
4123 hdspm_write(hdspm, HDSPM_WR_TCO+8, tc[2]);
4124 hdspm_write(hdspm, HDSPM_WR_TCO+12, tc[3]);
4125}
4126
4127
4128#define HDSPM_TCO_SAMPLE_RATE(xname, xindex) \
4129{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4130 .name = xname, \
4131 .index = xindex, \
4132 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4133 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4134 .info = snd_hdspm_info_tco_sample_rate, \
4135 .get = snd_hdspm_get_tco_sample_rate, \
4136 .put = snd_hdspm_put_tco_sample_rate \
4137}
4138
4139static int snd_hdspm_info_tco_sample_rate(struct snd_kcontrol *kcontrol,
4140 struct snd_ctl_elem_info *uinfo)
4141{
4142 static char *texts[] = { "44.1 kHz", "48 kHz" };
4143 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
4144 uinfo->count = 1;
4145 uinfo->value.enumerated.items = 2;
4146
4147 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
4148 uinfo->value.enumerated.item =
4149 uinfo->value.enumerated.items - 1;
4150
4151 strcpy(uinfo->value.enumerated.name,
4152 texts[uinfo->value.enumerated.item]);
4153
4154 return 0;
4155}
4156
4157static int snd_hdspm_get_tco_sample_rate(struct snd_kcontrol *kcontrol,
4158 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02004159{
Takashi Iwai98274f02005-11-17 14:52:34 +01004160 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02004161
Adrian Knoth0dca1792011-01-26 19:32:14 +01004162 ucontrol->value.enumerated.item[0] = hdspm->tco->samplerate;
4163
Takashi Iwai763f3562005-06-03 11:25:34 +02004164 return 0;
4165}
4166
Adrian Knoth0dca1792011-01-26 19:32:14 +01004167static int snd_hdspm_put_tco_sample_rate(struct snd_kcontrol *kcontrol,
4168 struct snd_ctl_elem_value *ucontrol)
Remy Bruno3cee5a62006-10-16 12:46:32 +02004169{
Adrian Knoth0dca1792011-01-26 19:32:14 +01004170 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4171
4172 if (hdspm->tco->samplerate != ucontrol->value.enumerated.item[0]) {
4173 hdspm->tco->samplerate = ucontrol->value.enumerated.item[0];
4174
4175 hdspm_tco_write(hdspm);
4176
4177 return 1;
Remy Bruno3cee5a62006-10-16 12:46:32 +02004178 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01004179
Remy Bruno3cee5a62006-10-16 12:46:32 +02004180 return 0;
4181}
4182
Adrian Knoth0dca1792011-01-26 19:32:14 +01004183
4184#define HDSPM_TCO_PULL(xname, xindex) \
4185{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4186 .name = xname, \
4187 .index = xindex, \
4188 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4189 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4190 .info = snd_hdspm_info_tco_pull, \
4191 .get = snd_hdspm_get_tco_pull, \
4192 .put = snd_hdspm_put_tco_pull \
4193}
4194
4195static int snd_hdspm_info_tco_pull(struct snd_kcontrol *kcontrol,
4196 struct snd_ctl_elem_info *uinfo)
4197{
4198 static char *texts[] = { "0", "+ 0.1 %", "- 0.1 %", "+ 4 %", "- 4 %" };
4199 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
4200 uinfo->count = 1;
4201 uinfo->value.enumerated.items = 5;
4202
4203 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
4204 uinfo->value.enumerated.item =
4205 uinfo->value.enumerated.items - 1;
4206
4207 strcpy(uinfo->value.enumerated.name,
4208 texts[uinfo->value.enumerated.item]);
4209
4210 return 0;
4211}
4212
4213static int snd_hdspm_get_tco_pull(struct snd_kcontrol *kcontrol,
4214 struct snd_ctl_elem_value *ucontrol)
4215{
4216 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4217
4218 ucontrol->value.enumerated.item[0] = hdspm->tco->pull;
4219
4220 return 0;
4221}
4222
4223static int snd_hdspm_put_tco_pull(struct snd_kcontrol *kcontrol,
4224 struct snd_ctl_elem_value *ucontrol)
4225{
4226 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4227
4228 if (hdspm->tco->pull != ucontrol->value.enumerated.item[0]) {
4229 hdspm->tco->pull = ucontrol->value.enumerated.item[0];
4230
4231 hdspm_tco_write(hdspm);
4232
4233 return 1;
4234 }
4235
4236 return 0;
4237}
4238
4239#define HDSPM_TCO_WCK_CONVERSION(xname, xindex) \
4240{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4241 .name = xname, \
4242 .index = xindex, \
4243 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4244 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4245 .info = snd_hdspm_info_tco_wck_conversion, \
4246 .get = snd_hdspm_get_tco_wck_conversion, \
4247 .put = snd_hdspm_put_tco_wck_conversion \
4248}
4249
4250static int snd_hdspm_info_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4251 struct snd_ctl_elem_info *uinfo)
4252{
4253 static char *texts[] = { "1:1", "44.1 -> 48", "48 -> 44.1" };
4254 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
4255 uinfo->count = 1;
4256 uinfo->value.enumerated.items = 3;
4257
4258 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
4259 uinfo->value.enumerated.item =
4260 uinfo->value.enumerated.items - 1;
4261
4262 strcpy(uinfo->value.enumerated.name,
4263 texts[uinfo->value.enumerated.item]);
4264
4265 return 0;
4266}
4267
4268static int snd_hdspm_get_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4269 struct snd_ctl_elem_value *ucontrol)
4270{
4271 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4272
4273 ucontrol->value.enumerated.item[0] = hdspm->tco->wordclock;
4274
4275 return 0;
4276}
4277
4278static int snd_hdspm_put_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4279 struct snd_ctl_elem_value *ucontrol)
4280{
4281 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4282
4283 if (hdspm->tco->wordclock != ucontrol->value.enumerated.item[0]) {
4284 hdspm->tco->wordclock = ucontrol->value.enumerated.item[0];
4285
4286 hdspm_tco_write(hdspm);
4287
4288 return 1;
4289 }
4290
4291 return 0;
4292}
4293
4294
4295#define HDSPM_TCO_FRAME_RATE(xname, xindex) \
4296{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4297 .name = xname, \
4298 .index = xindex, \
4299 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4300 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4301 .info = snd_hdspm_info_tco_frame_rate, \
4302 .get = snd_hdspm_get_tco_frame_rate, \
4303 .put = snd_hdspm_put_tco_frame_rate \
4304}
4305
4306static int snd_hdspm_info_tco_frame_rate(struct snd_kcontrol *kcontrol,
4307 struct snd_ctl_elem_info *uinfo)
4308{
4309 static char *texts[] = { "24 fps", "25 fps", "29.97fps",
4310 "29.97 dfps", "30 fps", "30 dfps" };
4311 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
4312 uinfo->count = 1;
4313 uinfo->value.enumerated.items = 6;
4314
4315 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
4316 uinfo->value.enumerated.item =
4317 uinfo->value.enumerated.items - 1;
4318
4319 strcpy(uinfo->value.enumerated.name,
4320 texts[uinfo->value.enumerated.item]);
4321
4322 return 0;
4323}
4324
4325static int snd_hdspm_get_tco_frame_rate(struct snd_kcontrol *kcontrol,
Remy Bruno3cee5a62006-10-16 12:46:32 +02004326 struct snd_ctl_elem_value *ucontrol)
4327{
Remy Bruno3cee5a62006-10-16 12:46:32 +02004328 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4329
Adrian Knoth0dca1792011-01-26 19:32:14 +01004330 ucontrol->value.enumerated.item[0] = hdspm->tco->framerate;
Remy Bruno3cee5a62006-10-16 12:46:32 +02004331
Remy Bruno3cee5a62006-10-16 12:46:32 +02004332 return 0;
4333}
Takashi Iwai763f3562005-06-03 11:25:34 +02004334
Adrian Knoth0dca1792011-01-26 19:32:14 +01004335static int snd_hdspm_put_tco_frame_rate(struct snd_kcontrol *kcontrol,
4336 struct snd_ctl_elem_value *ucontrol)
4337{
4338 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4339
4340 if (hdspm->tco->framerate != ucontrol->value.enumerated.item[0]) {
4341 hdspm->tco->framerate = ucontrol->value.enumerated.item[0];
4342
4343 hdspm_tco_write(hdspm);
4344
4345 return 1;
4346 }
4347
4348 return 0;
4349}
4350
4351
4352#define HDSPM_TCO_SYNC_SOURCE(xname, xindex) \
4353{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4354 .name = xname, \
4355 .index = xindex, \
4356 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4357 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4358 .info = snd_hdspm_info_tco_sync_source, \
4359 .get = snd_hdspm_get_tco_sync_source, \
4360 .put = snd_hdspm_put_tco_sync_source \
4361}
4362
4363static int snd_hdspm_info_tco_sync_source(struct snd_kcontrol *kcontrol,
4364 struct snd_ctl_elem_info *uinfo)
4365{
4366 static char *texts[] = { "LTC", "Video", "WCK" };
4367 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
4368 uinfo->count = 1;
4369 uinfo->value.enumerated.items = 3;
4370
4371 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
4372 uinfo->value.enumerated.item =
4373 uinfo->value.enumerated.items - 1;
4374
4375 strcpy(uinfo->value.enumerated.name,
4376 texts[uinfo->value.enumerated.item]);
4377
4378 return 0;
4379}
4380
4381static int snd_hdspm_get_tco_sync_source(struct snd_kcontrol *kcontrol,
4382 struct snd_ctl_elem_value *ucontrol)
4383{
4384 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4385
4386 ucontrol->value.enumerated.item[0] = hdspm->tco->input;
4387
4388 return 0;
4389}
4390
4391static int snd_hdspm_put_tco_sync_source(struct snd_kcontrol *kcontrol,
4392 struct snd_ctl_elem_value *ucontrol)
4393{
4394 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4395
4396 if (hdspm->tco->input != ucontrol->value.enumerated.item[0]) {
4397 hdspm->tco->input = ucontrol->value.enumerated.item[0];
4398
4399 hdspm_tco_write(hdspm);
4400
4401 return 1;
4402 }
4403
4404 return 0;
4405}
4406
4407
4408#define HDSPM_TCO_WORD_TERM(xname, xindex) \
4409{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4410 .name = xname, \
4411 .index = xindex, \
4412 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4413 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4414 .info = snd_hdspm_info_tco_word_term, \
4415 .get = snd_hdspm_get_tco_word_term, \
4416 .put = snd_hdspm_put_tco_word_term \
4417}
4418
4419static int snd_hdspm_info_tco_word_term(struct snd_kcontrol *kcontrol,
4420 struct snd_ctl_elem_info *uinfo)
4421{
4422 uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
4423 uinfo->count = 1;
4424 uinfo->value.integer.min = 0;
4425 uinfo->value.integer.max = 1;
4426
4427 return 0;
4428}
4429
4430
4431static int snd_hdspm_get_tco_word_term(struct snd_kcontrol *kcontrol,
4432 struct snd_ctl_elem_value *ucontrol)
4433{
4434 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4435
4436 ucontrol->value.enumerated.item[0] = hdspm->tco->term;
4437
4438 return 0;
4439}
4440
4441
4442static int snd_hdspm_put_tco_word_term(struct snd_kcontrol *kcontrol,
4443 struct snd_ctl_elem_value *ucontrol)
4444{
4445 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4446
4447 if (hdspm->tco->term != ucontrol->value.enumerated.item[0]) {
4448 hdspm->tco->term = ucontrol->value.enumerated.item[0];
4449
4450 hdspm_tco_write(hdspm);
4451
4452 return 1;
4453 }
4454
4455 return 0;
4456}
4457
4458
4459
Takashi Iwai763f3562005-06-03 11:25:34 +02004460
Remy Bruno3cee5a62006-10-16 12:46:32 +02004461static struct snd_kcontrol_new snd_hdspm_controls_madi[] = {
Takashi Iwai763f3562005-06-03 11:25:34 +02004462 HDSPM_MIXER("Mixer", 0),
Adrian Knoth0dca1792011-01-26 19:32:14 +01004463 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
Takashi Iwai763f3562005-06-03 11:25:34 +02004464 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4465 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4466 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4467 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
Adrian Knothb8812c52012-10-19 17:42:26 +02004468 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
Adrian Knoth0dca1792011-01-26 19:32:14 +01004469 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4470 HDSPM_SYNC_CHECK("MADI SyncCheck", 1),
4471 HDSPM_SYNC_CHECK("TCO SyncCHeck", 2),
4472 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 3),
Takashi Iwai763f3562005-06-03 11:25:34 +02004473 HDSPM_LINE_OUT("Line Out", 0),
4474 HDSPM_TX_64("TX 64 channels mode", 0),
4475 HDSPM_C_TMS("Clear Track Marker", 0),
4476 HDSPM_SAFE_MODE("Safe Mode", 0),
Adrian Knoth700d1ef2011-07-29 03:11:02 +02004477 HDSPM_INPUT_SELECT("Input Select", 0),
4478 HDSPM_MADI_SPEEDMODE("MADI Speed Mode", 0)
Adrian Knoth0dca1792011-01-26 19:32:14 +01004479};
4480
4481
4482static struct snd_kcontrol_new snd_hdspm_controls_madiface[] = {
4483 HDSPM_MIXER("Mixer", 0),
4484 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4485 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4486 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4487 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
4488 HDSPM_SYNC_CHECK("MADI SyncCheck", 0),
4489 HDSPM_TX_64("TX 64 channels mode", 0),
4490 HDSPM_C_TMS("Clear Track Marker", 0),
Adrian Knoth700d1ef2011-07-29 03:11:02 +02004491 HDSPM_SAFE_MODE("Safe Mode", 0),
4492 HDSPM_MADI_SPEEDMODE("MADI Speed Mode", 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02004493};
4494
Adrian Knoth0dca1792011-01-26 19:32:14 +01004495static struct snd_kcontrol_new snd_hdspm_controls_aio[] = {
Remy Bruno3cee5a62006-10-16 12:46:32 +02004496 HDSPM_MIXER("Mixer", 0),
Adrian Knoth0dca1792011-01-26 19:32:14 +01004497 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
Remy Bruno3cee5a62006-10-16 12:46:32 +02004498 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4499 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4500 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4501 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
Remy Bruno3cee5a62006-10-16 12:46:32 +02004502 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
Adrian Knoth0dca1792011-01-26 19:32:14 +01004503 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4504 HDSPM_SYNC_CHECK("AES SyncCheck", 1),
4505 HDSPM_SYNC_CHECK("SPDIF SyncCheck", 2),
4506 HDSPM_SYNC_CHECK("ADAT SyncCheck", 3),
4507 HDSPM_SYNC_CHECK("TCO SyncCheck", 4),
4508 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 5),
4509 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4510 HDSPM_AUTOSYNC_SAMPLE_RATE("AES Frequency", 1),
4511 HDSPM_AUTOSYNC_SAMPLE_RATE("SPDIF Frequency", 2),
4512 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT Frequency", 3),
4513 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 4),
4514 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 5)
4515
4516 /*
4517 HDSPM_INPUT_SELECT("Input Select", 0),
4518 HDSPM_SPDIF_OPTICAL("SPDIF Out Optical", 0),
4519 HDSPM_PROFESSIONAL("SPDIF Out Professional", 0);
4520 HDSPM_SPDIF_IN("SPDIF In", 0);
4521 HDSPM_BREAKOUT_CABLE("Breakout Cable", 0);
4522 HDSPM_INPUT_LEVEL("Input Level", 0);
4523 HDSPM_OUTPUT_LEVEL("Output Level", 0);
4524 HDSPM_PHONES("Phones", 0);
4525 */
4526};
4527
4528static struct snd_kcontrol_new snd_hdspm_controls_raydat[] = {
4529 HDSPM_MIXER("Mixer", 0),
4530 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4531 HDSPM_SYSTEM_CLOCK_MODE("Clock Mode", 0),
4532 HDSPM_PREF_SYNC_REF("Pref Sync Ref", 0),
4533 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4534 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4535 HDSPM_SYNC_CHECK("AES SyncCheck", 1),
4536 HDSPM_SYNC_CHECK("SPDIF SyncCheck", 2),
4537 HDSPM_SYNC_CHECK("ADAT1 SyncCheck", 3),
4538 HDSPM_SYNC_CHECK("ADAT2 SyncCheck", 4),
4539 HDSPM_SYNC_CHECK("ADAT3 SyncCheck", 5),
4540 HDSPM_SYNC_CHECK("ADAT4 SyncCheck", 6),
4541 HDSPM_SYNC_CHECK("TCO SyncCheck", 7),
4542 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 8),
4543 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4544 HDSPM_AUTOSYNC_SAMPLE_RATE("AES Frequency", 1),
4545 HDSPM_AUTOSYNC_SAMPLE_RATE("SPDIF Frequency", 2),
4546 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT1 Frequency", 3),
4547 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT2 Frequency", 4),
4548 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT3 Frequency", 5),
4549 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT4 Frequency", 6),
4550 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 7),
4551 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 8)
4552};
4553
4554static struct snd_kcontrol_new snd_hdspm_controls_aes32[] = {
4555 HDSPM_MIXER("Mixer", 0),
4556 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4557 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4558 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4559 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4560 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4561 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
4562 HDSPM_SYNC_CHECK("WC Sync Check", 0),
4563 HDSPM_SYNC_CHECK("AES1 Sync Check", 1),
4564 HDSPM_SYNC_CHECK("AES2 Sync Check", 2),
4565 HDSPM_SYNC_CHECK("AES3 Sync Check", 3),
4566 HDSPM_SYNC_CHECK("AES4 Sync Check", 4),
4567 HDSPM_SYNC_CHECK("AES5 Sync Check", 5),
4568 HDSPM_SYNC_CHECK("AES6 Sync Check", 6),
4569 HDSPM_SYNC_CHECK("AES7 Sync Check", 7),
4570 HDSPM_SYNC_CHECK("AES8 Sync Check", 8),
4571 HDSPM_SYNC_CHECK("TCO Sync Check", 9),
4572 HDSPM_SYNC_CHECK("SYNC IN Sync Check", 10),
4573 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4574 HDSPM_AUTOSYNC_SAMPLE_RATE("AES1 Frequency", 1),
4575 HDSPM_AUTOSYNC_SAMPLE_RATE("AES2 Frequency", 2),
4576 HDSPM_AUTOSYNC_SAMPLE_RATE("AES3 Frequency", 3),
4577 HDSPM_AUTOSYNC_SAMPLE_RATE("AES4 Frequency", 4),
4578 HDSPM_AUTOSYNC_SAMPLE_RATE("AES5 Frequency", 5),
4579 HDSPM_AUTOSYNC_SAMPLE_RATE("AES6 Frequency", 6),
4580 HDSPM_AUTOSYNC_SAMPLE_RATE("AES7 Frequency", 7),
4581 HDSPM_AUTOSYNC_SAMPLE_RATE("AES8 Frequency", 8),
4582 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 9),
4583 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 10),
Remy Bruno3cee5a62006-10-16 12:46:32 +02004584 HDSPM_LINE_OUT("Line Out", 0),
4585 HDSPM_EMPHASIS("Emphasis", 0),
4586 HDSPM_DOLBY("Non Audio", 0),
4587 HDSPM_PROFESSIONAL("Professional", 0),
4588 HDSPM_C_TMS("Clear Track Marker", 0),
4589 HDSPM_DS_WIRE("Double Speed Wire Mode", 0),
4590 HDSPM_QS_WIRE("Quad Speed Wire Mode", 0),
4591};
4592
Adrian Knoth0dca1792011-01-26 19:32:14 +01004593
4594
4595/* Control elements for the optional TCO module */
4596static struct snd_kcontrol_new snd_hdspm_controls_tco[] = {
4597 HDSPM_TCO_SAMPLE_RATE("TCO Sample Rate", 0),
4598 HDSPM_TCO_PULL("TCO Pull", 0),
4599 HDSPM_TCO_WCK_CONVERSION("TCO WCK Conversion", 0),
4600 HDSPM_TCO_FRAME_RATE("TCO Frame Rate", 0),
4601 HDSPM_TCO_SYNC_SOURCE("TCO Sync Source", 0),
4602 HDSPM_TCO_WORD_TERM("TCO Word Term", 0)
4603};
4604
4605
Takashi Iwai98274f02005-11-17 14:52:34 +01004606static struct snd_kcontrol_new snd_hdspm_playback_mixer = HDSPM_PLAYBACK_MIXER;
Takashi Iwai763f3562005-06-03 11:25:34 +02004607
4608
Takashi Iwai98274f02005-11-17 14:52:34 +01004609static int hdspm_update_simple_mixer_controls(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02004610{
4611 int i;
4612
Adrian Knoth0dca1792011-01-26 19:32:14 +01004613 for (i = hdspm->ds_out_channels; i < hdspm->ss_out_channels; ++i) {
Takashi Iwai763f3562005-06-03 11:25:34 +02004614 if (hdspm->system_sample_rate > 48000) {
4615 hdspm->playback_mixer_ctls[i]->vd[0].access =
Adrian Knoth0dca1792011-01-26 19:32:14 +01004616 SNDRV_CTL_ELEM_ACCESS_INACTIVE |
4617 SNDRV_CTL_ELEM_ACCESS_READ |
4618 SNDRV_CTL_ELEM_ACCESS_VOLATILE;
Takashi Iwai763f3562005-06-03 11:25:34 +02004619 } else {
4620 hdspm->playback_mixer_ctls[i]->vd[0].access =
Adrian Knoth0dca1792011-01-26 19:32:14 +01004621 SNDRV_CTL_ELEM_ACCESS_READWRITE |
4622 SNDRV_CTL_ELEM_ACCESS_VOLATILE;
Takashi Iwai763f3562005-06-03 11:25:34 +02004623 }
4624 snd_ctl_notify(hdspm->card, SNDRV_CTL_EVENT_MASK_VALUE |
Adrian Knoth0dca1792011-01-26 19:32:14 +01004625 SNDRV_CTL_EVENT_MASK_INFO,
4626 &hdspm->playback_mixer_ctls[i]->id);
Takashi Iwai763f3562005-06-03 11:25:34 +02004627 }
4628
4629 return 0;
4630}
4631
4632
Adrian Knoth0dca1792011-01-26 19:32:14 +01004633static int snd_hdspm_create_controls(struct snd_card *card,
4634 struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02004635{
4636 unsigned int idx, limit;
4637 int err;
Takashi Iwai98274f02005-11-17 14:52:34 +01004638 struct snd_kcontrol *kctl;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004639 struct snd_kcontrol_new *list = NULL;
Takashi Iwai763f3562005-06-03 11:25:34 +02004640
Adrian Knoth0dca1792011-01-26 19:32:14 +01004641 switch (hdspm->io_type) {
4642 case MADI:
4643 list = snd_hdspm_controls_madi;
4644 limit = ARRAY_SIZE(snd_hdspm_controls_madi);
4645 break;
4646 case MADIface:
4647 list = snd_hdspm_controls_madiface;
4648 limit = ARRAY_SIZE(snd_hdspm_controls_madiface);
4649 break;
4650 case AIO:
4651 list = snd_hdspm_controls_aio;
4652 limit = ARRAY_SIZE(snd_hdspm_controls_aio);
4653 break;
4654 case RayDAT:
4655 list = snd_hdspm_controls_raydat;
4656 limit = ARRAY_SIZE(snd_hdspm_controls_raydat);
4657 break;
4658 case AES32:
4659 list = snd_hdspm_controls_aes32;
4660 limit = ARRAY_SIZE(snd_hdspm_controls_aes32);
4661 break;
4662 }
Takashi Iwai763f3562005-06-03 11:25:34 +02004663
Adrian Knoth0dca1792011-01-26 19:32:14 +01004664 if (NULL != list) {
4665 for (idx = 0; idx < limit; idx++) {
Remy Bruno3cee5a62006-10-16 12:46:32 +02004666 err = snd_ctl_add(card,
Adrian Knoth0dca1792011-01-26 19:32:14 +01004667 snd_ctl_new1(&list[idx], hdspm));
Remy Bruno3cee5a62006-10-16 12:46:32 +02004668 if (err < 0)
4669 return err;
Takashi Iwai763f3562005-06-03 11:25:34 +02004670 }
4671 }
4672
Takashi Iwai763f3562005-06-03 11:25:34 +02004673
Adrian Knoth0dca1792011-01-26 19:32:14 +01004674 /* create simple 1:1 playback mixer controls */
Takashi Iwai763f3562005-06-03 11:25:34 +02004675 snd_hdspm_playback_mixer.name = "Chn";
Adrian Knoth0dca1792011-01-26 19:32:14 +01004676 if (hdspm->system_sample_rate >= 128000) {
4677 limit = hdspm->qs_out_channels;
4678 } else if (hdspm->system_sample_rate >= 64000) {
4679 limit = hdspm->ds_out_channels;
4680 } else {
4681 limit = hdspm->ss_out_channels;
4682 }
Takashi Iwai763f3562005-06-03 11:25:34 +02004683 for (idx = 0; idx < limit; ++idx) {
4684 snd_hdspm_playback_mixer.index = idx + 1;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02004685 kctl = snd_ctl_new1(&snd_hdspm_playback_mixer, hdspm);
4686 err = snd_ctl_add(card, kctl);
4687 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02004688 return err;
Takashi Iwai763f3562005-06-03 11:25:34 +02004689 hdspm->playback_mixer_ctls[idx] = kctl;
4690 }
4691
Adrian Knoth0dca1792011-01-26 19:32:14 +01004692
4693 if (hdspm->tco) {
4694 /* add tco control elements */
4695 list = snd_hdspm_controls_tco;
4696 limit = ARRAY_SIZE(snd_hdspm_controls_tco);
4697 for (idx = 0; idx < limit; idx++) {
4698 err = snd_ctl_add(card,
4699 snd_ctl_new1(&list[idx], hdspm));
4700 if (err < 0)
4701 return err;
4702 }
4703 }
4704
Takashi Iwai763f3562005-06-03 11:25:34 +02004705 return 0;
4706}
4707
4708/*------------------------------------------------------------
Adrian Knoth0dca1792011-01-26 19:32:14 +01004709 /proc interface
Takashi Iwai763f3562005-06-03 11:25:34 +02004710 ------------------------------------------------------------*/
4711
4712static void
Remy Bruno3cee5a62006-10-16 12:46:32 +02004713snd_hdspm_proc_read_madi(struct snd_info_entry * entry,
4714 struct snd_info_buffer *buffer)
Takashi Iwai763f3562005-06-03 11:25:34 +02004715{
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02004716 struct hdspm *hdspm = entry->private_data;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004717 unsigned int status, status2, control, freq;
4718
Takashi Iwai763f3562005-06-03 11:25:34 +02004719 char *pref_sync_ref;
4720 char *autosync_ref;
4721 char *system_clock_mode;
Takashi Iwai763f3562005-06-03 11:25:34 +02004722 char *insel;
Takashi Iwai763f3562005-06-03 11:25:34 +02004723 int x, x2;
4724
Adrian Knoth0dca1792011-01-26 19:32:14 +01004725 /* TCO stuff */
4726 int a, ltc, frames, seconds, minutes, hours;
4727 unsigned int period;
4728 u64 freq_const = 0;
4729 u32 rate;
4730
Takashi Iwai763f3562005-06-03 11:25:34 +02004731 status = hdspm_read(hdspm, HDSPM_statusRegister);
4732 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
Adrian Knoth0dca1792011-01-26 19:32:14 +01004733 control = hdspm->control_register;
4734 freq = hdspm_read(hdspm, HDSPM_timecodeRegister);
Takashi Iwai763f3562005-06-03 11:25:34 +02004735
4736 snd_iprintf(buffer, "%s (Card #%d) Rev.%x Status2first3bits: %x\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01004737 hdspm->card_name, hdspm->card->number + 1,
4738 hdspm->firmware_rev,
4739 (status2 & HDSPM_version0) |
4740 (status2 & HDSPM_version1) | (status2 &
4741 HDSPM_version2));
4742
4743 snd_iprintf(buffer, "HW Serial: 0x%06x%06x\n",
4744 (hdspm_read(hdspm, HDSPM_midiStatusIn1)>>8) & 0xFFFFFF,
Adrian Knoth7d53a632012-01-04 14:31:16 +01004745 hdspm->serial);
Takashi Iwai763f3562005-06-03 11:25:34 +02004746
4747 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01004748 hdspm->irq, hdspm->port, (unsigned long)hdspm->iobase);
Takashi Iwai763f3562005-06-03 11:25:34 +02004749
4750 snd_iprintf(buffer, "--- System ---\n");
4751
4752 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01004753 "IRQ Pending: Audio=%d, MIDI0=%d, MIDI1=%d, IRQcount=%d\n",
4754 status & HDSPM_audioIRQPending,
4755 (status & HDSPM_midi0IRQPending) ? 1 : 0,
4756 (status & HDSPM_midi1IRQPending) ? 1 : 0,
4757 hdspm->irq_count);
Takashi Iwai763f3562005-06-03 11:25:34 +02004758 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01004759 "HW pointer: id = %d, rawptr = %d (%d->%d) "
4760 "estimated= %ld (bytes)\n",
4761 ((status & HDSPM_BufferID) ? 1 : 0),
4762 (status & HDSPM_BufferPositionMask),
4763 (status & HDSPM_BufferPositionMask) %
4764 (2 * (int)hdspm->period_bytes),
4765 ((status & HDSPM_BufferPositionMask) - 64) %
4766 (2 * (int)hdspm->period_bytes),
4767 (long) hdspm_hw_pointer(hdspm) * 4);
Takashi Iwai763f3562005-06-03 11:25:34 +02004768
4769 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01004770 "MIDI FIFO: Out1=0x%x, Out2=0x%x, In1=0x%x, In2=0x%x \n",
4771 hdspm_read(hdspm, HDSPM_midiStatusOut0) & 0xFF,
4772 hdspm_read(hdspm, HDSPM_midiStatusOut1) & 0xFF,
4773 hdspm_read(hdspm, HDSPM_midiStatusIn0) & 0xFF,
4774 hdspm_read(hdspm, HDSPM_midiStatusIn1) & 0xFF);
Takashi Iwai763f3562005-06-03 11:25:34 +02004775 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01004776 "MIDIoverMADI FIFO: In=0x%x, Out=0x%x \n",
4777 hdspm_read(hdspm, HDSPM_midiStatusIn2) & 0xFF,
4778 hdspm_read(hdspm, HDSPM_midiStatusOut2) & 0xFF);
4779 snd_iprintf(buffer,
4780 "Register: ctrl1=0x%x, ctrl2=0x%x, status1=0x%x, "
4781 "status2=0x%x\n",
4782 hdspm->control_register, hdspm->control2_register,
4783 status, status2);
4784 if (status & HDSPM_tco_detect) {
4785 snd_iprintf(buffer, "TCO module detected.\n");
4786 a = hdspm_read(hdspm, HDSPM_RD_TCO+4);
4787 if (a & HDSPM_TCO1_LTC_Input_valid) {
4788 snd_iprintf(buffer, " LTC valid, ");
4789 switch (a & (HDSPM_TCO1_LTC_Format_LSB |
4790 HDSPM_TCO1_LTC_Format_MSB)) {
4791 case 0:
4792 snd_iprintf(buffer, "24 fps, ");
4793 break;
4794 case HDSPM_TCO1_LTC_Format_LSB:
4795 snd_iprintf(buffer, "25 fps, ");
4796 break;
4797 case HDSPM_TCO1_LTC_Format_MSB:
4798 snd_iprintf(buffer, "29.97 fps, ");
4799 break;
4800 default:
4801 snd_iprintf(buffer, "30 fps, ");
4802 break;
4803 }
4804 if (a & HDSPM_TCO1_set_drop_frame_flag) {
4805 snd_iprintf(buffer, "drop frame\n");
4806 } else {
4807 snd_iprintf(buffer, "full frame\n");
4808 }
4809 } else {
4810 snd_iprintf(buffer, " no LTC\n");
4811 }
4812 if (a & HDSPM_TCO1_Video_Input_Format_NTSC) {
4813 snd_iprintf(buffer, " Video: NTSC\n");
4814 } else if (a & HDSPM_TCO1_Video_Input_Format_PAL) {
4815 snd_iprintf(buffer, " Video: PAL\n");
4816 } else {
4817 snd_iprintf(buffer, " No video\n");
4818 }
4819 if (a & HDSPM_TCO1_TCO_lock) {
4820 snd_iprintf(buffer, " Sync: lock\n");
4821 } else {
4822 snd_iprintf(buffer, " Sync: no lock\n");
4823 }
4824
4825 switch (hdspm->io_type) {
4826 case MADI:
4827 case AES32:
4828 freq_const = 110069313433624ULL;
4829 break;
4830 case RayDAT:
4831 case AIO:
4832 freq_const = 104857600000000ULL;
4833 break;
4834 case MADIface:
4835 break; /* no TCO possible */
4836 }
4837
4838 period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
4839 snd_iprintf(buffer, " period: %u\n", period);
4840
4841
4842 /* rate = freq_const/period; */
4843 rate = div_u64(freq_const, period);
4844
4845 if (control & HDSPM_QuadSpeed) {
4846 rate *= 4;
4847 } else if (control & HDSPM_DoubleSpeed) {
4848 rate *= 2;
4849 }
4850
4851 snd_iprintf(buffer, " Frequency: %u Hz\n",
4852 (unsigned int) rate);
4853
4854 ltc = hdspm_read(hdspm, HDSPM_RD_TCO);
4855 frames = ltc & 0xF;
4856 ltc >>= 4;
4857 frames += (ltc & 0x3) * 10;
4858 ltc >>= 4;
4859 seconds = ltc & 0xF;
4860 ltc >>= 4;
4861 seconds += (ltc & 0x7) * 10;
4862 ltc >>= 4;
4863 minutes = ltc & 0xF;
4864 ltc >>= 4;
4865 minutes += (ltc & 0x7) * 10;
4866 ltc >>= 4;
4867 hours = ltc & 0xF;
4868 ltc >>= 4;
4869 hours += (ltc & 0x3) * 10;
4870 snd_iprintf(buffer,
4871 " LTC In: %02d:%02d:%02d:%02d\n",
4872 hours, minutes, seconds, frames);
4873
4874 } else {
4875 snd_iprintf(buffer, "No TCO module detected.\n");
4876 }
Takashi Iwai763f3562005-06-03 11:25:34 +02004877
4878 snd_iprintf(buffer, "--- Settings ---\n");
4879
Adrian Knoth7cb155f2011-08-15 00:22:53 +02004880 x = hdspm_get_latency(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02004881
4882 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01004883 "Size (Latency): %d samples (2 periods of %lu bytes)\n",
4884 x, (unsigned long) hdspm->period_bytes);
Takashi Iwai763f3562005-06-03 11:25:34 +02004885
Adrian Knoth0dca1792011-01-26 19:32:14 +01004886 snd_iprintf(buffer, "Line out: %s\n",
4887 (hdspm->control_register & HDSPM_LineOut) ? "on " : "off");
Takashi Iwai763f3562005-06-03 11:25:34 +02004888
4889 switch (hdspm->control_register & HDSPM_InputMask) {
4890 case HDSPM_InputOptical:
4891 insel = "Optical";
4892 break;
4893 case HDSPM_InputCoaxial:
4894 insel = "Coaxial";
4895 break;
4896 default:
Adrian Knoth0dca1792011-01-26 19:32:14 +01004897 insel = "Unkown";
Takashi Iwai763f3562005-06-03 11:25:34 +02004898 }
4899
Takashi Iwai763f3562005-06-03 11:25:34 +02004900 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01004901 "ClearTrackMarker = %s, Transmit in %s Channel Mode, "
4902 "Auto Input %s\n",
4903 (hdspm->control_register & HDSPM_clr_tms) ? "on" : "off",
4904 (hdspm->control_register & HDSPM_TX_64ch) ? "64" : "56",
4905 (hdspm->control_register & HDSPM_AutoInp) ? "on" : "off");
Takashi Iwai763f3562005-06-03 11:25:34 +02004906
Adrian Knoth0dca1792011-01-26 19:32:14 +01004907
Remy Bruno3cee5a62006-10-16 12:46:32 +02004908 if (!(hdspm->control_register & HDSPM_ClockModeMaster))
Adrian Knoth0dca1792011-01-26 19:32:14 +01004909 system_clock_mode = "AutoSync";
Remy Bruno3cee5a62006-10-16 12:46:32 +02004910 else
Takashi Iwai763f3562005-06-03 11:25:34 +02004911 system_clock_mode = "Master";
Adrian Knoth0dca1792011-01-26 19:32:14 +01004912 snd_iprintf(buffer, "AutoSync Reference: %s\n", system_clock_mode);
Takashi Iwai763f3562005-06-03 11:25:34 +02004913
4914 switch (hdspm_pref_sync_ref(hdspm)) {
4915 case HDSPM_SYNC_FROM_WORD:
4916 pref_sync_ref = "Word Clock";
4917 break;
4918 case HDSPM_SYNC_FROM_MADI:
4919 pref_sync_ref = "MADI Sync";
4920 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004921 case HDSPM_SYNC_FROM_TCO:
4922 pref_sync_ref = "TCO";
4923 break;
4924 case HDSPM_SYNC_FROM_SYNC_IN:
4925 pref_sync_ref = "Sync In";
4926 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02004927 default:
4928 pref_sync_ref = "XXXX Clock";
4929 break;
4930 }
4931 snd_iprintf(buffer, "Preferred Sync Reference: %s\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01004932 pref_sync_ref);
Takashi Iwai763f3562005-06-03 11:25:34 +02004933
4934 snd_iprintf(buffer, "System Clock Frequency: %d\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01004935 hdspm->system_sample_rate);
Takashi Iwai763f3562005-06-03 11:25:34 +02004936
4937
4938 snd_iprintf(buffer, "--- Status:\n");
4939
4940 x = status & HDSPM_madiSync;
4941 x2 = status2 & HDSPM_wcSync;
4942
4943 snd_iprintf(buffer, "Inputs MADI=%s, WordClock=%s\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01004944 (status & HDSPM_madiLock) ? (x ? "Sync" : "Lock") :
4945 "NoLock",
4946 (status2 & HDSPM_wcLock) ? (x2 ? "Sync" : "Lock") :
4947 "NoLock");
Takashi Iwai763f3562005-06-03 11:25:34 +02004948
4949 switch (hdspm_autosync_ref(hdspm)) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01004950 case HDSPM_AUTOSYNC_FROM_SYNC_IN:
4951 autosync_ref = "Sync In";
4952 break;
4953 case HDSPM_AUTOSYNC_FROM_TCO:
4954 autosync_ref = "TCO";
4955 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02004956 case HDSPM_AUTOSYNC_FROM_WORD:
4957 autosync_ref = "Word Clock";
4958 break;
4959 case HDSPM_AUTOSYNC_FROM_MADI:
4960 autosync_ref = "MADI Sync";
4961 break;
4962 case HDSPM_AUTOSYNC_FROM_NONE:
4963 autosync_ref = "Input not valid";
4964 break;
4965 default:
4966 autosync_ref = "---";
4967 break;
4968 }
4969 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01004970 "AutoSync: Reference= %s, Freq=%d (MADI = %d, Word = %d)\n",
4971 autosync_ref, hdspm_external_sample_rate(hdspm),
4972 (status & HDSPM_madiFreqMask) >> 22,
4973 (status2 & HDSPM_wcFreqMask) >> 5);
Takashi Iwai763f3562005-06-03 11:25:34 +02004974
4975 snd_iprintf(buffer, "Input: %s, Mode=%s\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01004976 (status & HDSPM_AB_int) ? "Coax" : "Optical",
4977 (status & HDSPM_RX_64ch) ? "64 channels" :
4978 "56 channels");
Takashi Iwai763f3562005-06-03 11:25:34 +02004979
4980 snd_iprintf(buffer, "\n");
4981}
4982
Remy Bruno3cee5a62006-10-16 12:46:32 +02004983static void
4984snd_hdspm_proc_read_aes32(struct snd_info_entry * entry,
4985 struct snd_info_buffer *buffer)
4986{
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02004987 struct hdspm *hdspm = entry->private_data;
Remy Bruno3cee5a62006-10-16 12:46:32 +02004988 unsigned int status;
4989 unsigned int status2;
4990 unsigned int timecode;
4991 int pref_syncref;
4992 char *autosync_ref;
Remy Bruno3cee5a62006-10-16 12:46:32 +02004993 int x;
4994
4995 status = hdspm_read(hdspm, HDSPM_statusRegister);
4996 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
4997 timecode = hdspm_read(hdspm, HDSPM_timecodeRegister);
4998
4999 snd_iprintf(buffer, "%s (Card #%d) Rev.%x\n",
5000 hdspm->card_name, hdspm->card->number + 1,
5001 hdspm->firmware_rev);
5002
5003 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
5004 hdspm->irq, hdspm->port, (unsigned long)hdspm->iobase);
5005
5006 snd_iprintf(buffer, "--- System ---\n");
5007
5008 snd_iprintf(buffer,
5009 "IRQ Pending: Audio=%d, MIDI0=%d, MIDI1=%d, IRQcount=%d\n",
5010 status & HDSPM_audioIRQPending,
5011 (status & HDSPM_midi0IRQPending) ? 1 : 0,
5012 (status & HDSPM_midi1IRQPending) ? 1 : 0,
5013 hdspm->irq_count);
5014 snd_iprintf(buffer,
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005015 "HW pointer: id = %d, rawptr = %d (%d->%d) "
5016 "estimated= %ld (bytes)\n",
Remy Bruno3cee5a62006-10-16 12:46:32 +02005017 ((status & HDSPM_BufferID) ? 1 : 0),
5018 (status & HDSPM_BufferPositionMask),
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005019 (status & HDSPM_BufferPositionMask) %
5020 (2 * (int)hdspm->period_bytes),
5021 ((status & HDSPM_BufferPositionMask) - 64) %
5022 (2 * (int)hdspm->period_bytes),
Remy Bruno3cee5a62006-10-16 12:46:32 +02005023 (long) hdspm_hw_pointer(hdspm) * 4);
5024
5025 snd_iprintf(buffer,
5026 "MIDI FIFO: Out1=0x%x, Out2=0x%x, In1=0x%x, In2=0x%x \n",
5027 hdspm_read(hdspm, HDSPM_midiStatusOut0) & 0xFF,
5028 hdspm_read(hdspm, HDSPM_midiStatusOut1) & 0xFF,
5029 hdspm_read(hdspm, HDSPM_midiStatusIn0) & 0xFF,
5030 hdspm_read(hdspm, HDSPM_midiStatusIn1) & 0xFF);
5031 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005032 "MIDIoverMADI FIFO: In=0x%x, Out=0x%x \n",
5033 hdspm_read(hdspm, HDSPM_midiStatusIn2) & 0xFF,
5034 hdspm_read(hdspm, HDSPM_midiStatusOut2) & 0xFF);
5035 snd_iprintf(buffer,
5036 "Register: ctrl1=0x%x, ctrl2=0x%x, status1=0x%x, "
5037 "status2=0x%x\n",
5038 hdspm->control_register, hdspm->control2_register,
5039 status, status2);
Remy Bruno3cee5a62006-10-16 12:46:32 +02005040
5041 snd_iprintf(buffer, "--- Settings ---\n");
5042
Adrian Knoth7cb155f2011-08-15 00:22:53 +02005043 x = hdspm_get_latency(hdspm);
Remy Bruno3cee5a62006-10-16 12:46:32 +02005044
5045 snd_iprintf(buffer,
5046 "Size (Latency): %d samples (2 periods of %lu bytes)\n",
5047 x, (unsigned long) hdspm->period_bytes);
5048
Adrian Knoth0dca1792011-01-26 19:32:14 +01005049 snd_iprintf(buffer, "Line out: %s\n",
Remy Bruno3cee5a62006-10-16 12:46:32 +02005050 (hdspm->
Adrian Knoth0dca1792011-01-26 19:32:14 +01005051 control_register & HDSPM_LineOut) ? "on " : "off");
Remy Bruno3cee5a62006-10-16 12:46:32 +02005052
5053 snd_iprintf(buffer,
5054 "ClearTrackMarker %s, Emphasis %s, Dolby %s\n",
5055 (hdspm->
5056 control_register & HDSPM_clr_tms) ? "on" : "off",
5057 (hdspm->
5058 control_register & HDSPM_Emphasis) ? "on" : "off",
5059 (hdspm->
5060 control_register & HDSPM_Dolby) ? "on" : "off");
5061
Remy Bruno3cee5a62006-10-16 12:46:32 +02005062
5063 pref_syncref = hdspm_pref_sync_ref(hdspm);
5064 if (pref_syncref == 0)
5065 snd_iprintf(buffer, "Preferred Sync Reference: Word Clock\n");
5066 else
5067 snd_iprintf(buffer, "Preferred Sync Reference: AES%d\n",
5068 pref_syncref);
5069
5070 snd_iprintf(buffer, "System Clock Frequency: %d\n",
5071 hdspm->system_sample_rate);
5072
5073 snd_iprintf(buffer, "Double speed: %s\n",
5074 hdspm->control_register & HDSPM_DS_DoubleWire?
5075 "Double wire" : "Single wire");
5076 snd_iprintf(buffer, "Quad speed: %s\n",
5077 hdspm->control_register & HDSPM_QS_DoubleWire?
5078 "Double wire" :
5079 hdspm->control_register & HDSPM_QS_QuadWire?
5080 "Quad wire" : "Single wire");
5081
5082 snd_iprintf(buffer, "--- Status:\n");
5083
5084 snd_iprintf(buffer, "Word: %s Frequency: %d\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01005085 (status & HDSPM_AES32_wcLock) ? "Sync " : "No Lock",
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005086 HDSPM_bit2freq((status >> HDSPM_AES32_wcFreq_bit) & 0xF));
Remy Bruno3cee5a62006-10-16 12:46:32 +02005087
5088 for (x = 0; x < 8; x++) {
5089 snd_iprintf(buffer, "AES%d: %s Frequency: %d\n",
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005090 x+1,
5091 (status2 & (HDSPM_LockAES >> x)) ?
Adrian Knoth0dca1792011-01-26 19:32:14 +01005092 "Sync " : "No Lock",
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005093 HDSPM_bit2freq((timecode >> (4*x)) & 0xF));
Remy Bruno3cee5a62006-10-16 12:46:32 +02005094 }
5095
5096 switch (hdspm_autosync_ref(hdspm)) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01005097 case HDSPM_AES32_AUTOSYNC_FROM_NONE:
5098 autosync_ref = "None"; break;
5099 case HDSPM_AES32_AUTOSYNC_FROM_WORD:
5100 autosync_ref = "Word Clock"; break;
5101 case HDSPM_AES32_AUTOSYNC_FROM_AES1:
5102 autosync_ref = "AES1"; break;
5103 case HDSPM_AES32_AUTOSYNC_FROM_AES2:
5104 autosync_ref = "AES2"; break;
5105 case HDSPM_AES32_AUTOSYNC_FROM_AES3:
5106 autosync_ref = "AES3"; break;
5107 case HDSPM_AES32_AUTOSYNC_FROM_AES4:
5108 autosync_ref = "AES4"; break;
5109 case HDSPM_AES32_AUTOSYNC_FROM_AES5:
5110 autosync_ref = "AES5"; break;
5111 case HDSPM_AES32_AUTOSYNC_FROM_AES6:
5112 autosync_ref = "AES6"; break;
5113 case HDSPM_AES32_AUTOSYNC_FROM_AES7:
5114 autosync_ref = "AES7"; break;
5115 case HDSPM_AES32_AUTOSYNC_FROM_AES8:
5116 autosync_ref = "AES8"; break;
5117 default:
5118 autosync_ref = "---"; break;
Remy Bruno3cee5a62006-10-16 12:46:32 +02005119 }
5120 snd_iprintf(buffer, "AutoSync ref = %s\n", autosync_ref);
5121
5122 snd_iprintf(buffer, "\n");
5123}
5124
Adrian Knoth0dca1792011-01-26 19:32:14 +01005125static void
5126snd_hdspm_proc_read_raydat(struct snd_info_entry *entry,
5127 struct snd_info_buffer *buffer)
5128{
5129 struct hdspm *hdspm = entry->private_data;
5130 unsigned int status1, status2, status3, control, i;
5131 unsigned int lock, sync;
5132
5133 status1 = hdspm_read(hdspm, HDSPM_RD_STATUS_1); /* s1 */
5134 status2 = hdspm_read(hdspm, HDSPM_RD_STATUS_2); /* freq */
5135 status3 = hdspm_read(hdspm, HDSPM_RD_STATUS_3); /* s2 */
5136
5137 control = hdspm->control_register;
5138
5139 snd_iprintf(buffer, "STATUS1: 0x%08x\n", status1);
5140 snd_iprintf(buffer, "STATUS2: 0x%08x\n", status2);
5141 snd_iprintf(buffer, "STATUS3: 0x%08x\n", status3);
5142
5143
5144 snd_iprintf(buffer, "\n*** CLOCK MODE\n\n");
5145
5146 snd_iprintf(buffer, "Clock mode : %s\n",
5147 (hdspm_system_clock_mode(hdspm) == 0) ? "master" : "slave");
5148 snd_iprintf(buffer, "System frequency: %d Hz\n",
5149 hdspm_get_system_sample_rate(hdspm));
5150
5151 snd_iprintf(buffer, "\n*** INPUT STATUS\n\n");
5152
5153 lock = 0x1;
5154 sync = 0x100;
5155
5156 for (i = 0; i < 8; i++) {
5157 snd_iprintf(buffer, "s1_input %d: Lock %d, Sync %d, Freq %s\n",
5158 i,
5159 (status1 & lock) ? 1 : 0,
5160 (status1 & sync) ? 1 : 0,
5161 texts_freq[(status2 >> (i * 4)) & 0xF]);
5162
5163 lock = lock<<1;
5164 sync = sync<<1;
5165 }
5166
5167 snd_iprintf(buffer, "WC input: Lock %d, Sync %d, Freq %s\n",
5168 (status1 & 0x1000000) ? 1 : 0,
5169 (status1 & 0x2000000) ? 1 : 0,
5170 texts_freq[(status1 >> 16) & 0xF]);
5171
5172 snd_iprintf(buffer, "TCO input: Lock %d, Sync %d, Freq %s\n",
5173 (status1 & 0x4000000) ? 1 : 0,
5174 (status1 & 0x8000000) ? 1 : 0,
5175 texts_freq[(status1 >> 20) & 0xF]);
5176
5177 snd_iprintf(buffer, "SYNC IN: Lock %d, Sync %d, Freq %s\n",
5178 (status3 & 0x400) ? 1 : 0,
5179 (status3 & 0x800) ? 1 : 0,
5180 texts_freq[(status2 >> 12) & 0xF]);
5181
5182}
5183
Remy Bruno3cee5a62006-10-16 12:46:32 +02005184#ifdef CONFIG_SND_DEBUG
5185static void
Adrian Knoth0dca1792011-01-26 19:32:14 +01005186snd_hdspm_proc_read_debug(struct snd_info_entry *entry,
Remy Bruno3cee5a62006-10-16 12:46:32 +02005187 struct snd_info_buffer *buffer)
5188{
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005189 struct hdspm *hdspm = entry->private_data;
Remy Bruno3cee5a62006-10-16 12:46:32 +02005190
5191 int j,i;
5192
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005193 for (i = 0; i < 256 /* 1024*64 */; i += j) {
Remy Bruno3cee5a62006-10-16 12:46:32 +02005194 snd_iprintf(buffer, "0x%08X: ", i);
5195 for (j = 0; j < 16; j += 4)
5196 snd_iprintf(buffer, "%08X ", hdspm_read(hdspm, i + j));
5197 snd_iprintf(buffer, "\n");
5198 }
5199}
5200#endif
5201
5202
Adrian Knoth0dca1792011-01-26 19:32:14 +01005203static void snd_hdspm_proc_ports_in(struct snd_info_entry *entry,
5204 struct snd_info_buffer *buffer)
5205{
5206 struct hdspm *hdspm = entry->private_data;
5207 int i;
Remy Bruno3cee5a62006-10-16 12:46:32 +02005208
Adrian Knoth0dca1792011-01-26 19:32:14 +01005209 snd_iprintf(buffer, "# generated by hdspm\n");
5210
5211 for (i = 0; i < hdspm->max_channels_in; i++) {
5212 snd_iprintf(buffer, "%d=%s\n", i+1, hdspm->port_names_in[i]);
5213 }
5214}
5215
5216static void snd_hdspm_proc_ports_out(struct snd_info_entry *entry,
5217 struct snd_info_buffer *buffer)
5218{
5219 struct hdspm *hdspm = entry->private_data;
5220 int i;
5221
5222 snd_iprintf(buffer, "# generated by hdspm\n");
5223
5224 for (i = 0; i < hdspm->max_channels_out; i++) {
5225 snd_iprintf(buffer, "%d=%s\n", i+1, hdspm->port_names_out[i]);
5226 }
5227}
5228
5229
5230static void __devinit snd_hdspm_proc_init(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02005231{
Takashi Iwai98274f02005-11-17 14:52:34 +01005232 struct snd_info_entry *entry;
Takashi Iwai763f3562005-06-03 11:25:34 +02005233
Adrian Knoth0dca1792011-01-26 19:32:14 +01005234 if (!snd_card_proc_new(hdspm->card, "hdspm", &entry)) {
5235 switch (hdspm->io_type) {
5236 case AES32:
5237 snd_info_set_text_ops(entry, hdspm,
5238 snd_hdspm_proc_read_aes32);
5239 break;
5240 case MADI:
5241 snd_info_set_text_ops(entry, hdspm,
5242 snd_hdspm_proc_read_madi);
5243 break;
5244 case MADIface:
5245 /* snd_info_set_text_ops(entry, hdspm,
5246 snd_hdspm_proc_read_madiface); */
5247 break;
5248 case RayDAT:
5249 snd_info_set_text_ops(entry, hdspm,
5250 snd_hdspm_proc_read_raydat);
5251 break;
5252 case AIO:
5253 break;
5254 }
5255 }
5256
5257 if (!snd_card_proc_new(hdspm->card, "ports.in", &entry)) {
5258 snd_info_set_text_ops(entry, hdspm, snd_hdspm_proc_ports_in);
5259 }
5260
5261 if (!snd_card_proc_new(hdspm->card, "ports.out", &entry)) {
5262 snd_info_set_text_ops(entry, hdspm, snd_hdspm_proc_ports_out);
5263 }
5264
Remy Bruno3cee5a62006-10-16 12:46:32 +02005265#ifdef CONFIG_SND_DEBUG
5266 /* debug file to read all hdspm registers */
5267 if (!snd_card_proc_new(hdspm->card, "debug", &entry))
5268 snd_info_set_text_ops(entry, hdspm,
5269 snd_hdspm_proc_read_debug);
5270#endif
Takashi Iwai763f3562005-06-03 11:25:34 +02005271}
5272
5273/*------------------------------------------------------------
Adrian Knoth0dca1792011-01-26 19:32:14 +01005274 hdspm intitialize
Takashi Iwai763f3562005-06-03 11:25:34 +02005275 ------------------------------------------------------------*/
5276
Takashi Iwai98274f02005-11-17 14:52:34 +01005277static int snd_hdspm_set_defaults(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02005278{
Takashi Iwai763f3562005-06-03 11:25:34 +02005279 /* ASSUMPTION: hdspm->lock is either held, or there is no need to
Joe Perches561de312007-12-18 13:13:47 +01005280 hold it (e.g. during module initialization).
Adrian Knoth0dca1792011-01-26 19:32:14 +01005281 */
Takashi Iwai763f3562005-06-03 11:25:34 +02005282
5283 /* set defaults: */
5284
Adrian Knoth0dca1792011-01-26 19:32:14 +01005285 hdspm->settings_register = 0;
5286
5287 switch (hdspm->io_type) {
5288 case MADI:
5289 case MADIface:
5290 hdspm->control_register =
5291 0x2 + 0x8 + 0x10 + 0x80 + 0x400 + 0x4000 + 0x1000000;
5292 break;
5293
5294 case RayDAT:
5295 case AIO:
5296 hdspm->settings_register = 0x1 + 0x1000;
5297 /* Magic values are: LAT_0, LAT_2, Master, freq1, tx64ch, inp_0,
5298 * line_out */
5299 hdspm->control_register =
5300 0x2 + 0x8 + 0x10 + 0x80 + 0x400 + 0x4000 + 0x1000000;
5301 break;
5302
5303 case AES32:
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005304 hdspm->control_register =
5305 HDSPM_ClockModeMaster | /* Master Cloack Mode on */
Adrian Knoth0dca1792011-01-26 19:32:14 +01005306 hdspm_encode_latency(7) | /* latency max=8192samples */
Remy Bruno3cee5a62006-10-16 12:46:32 +02005307 HDSPM_SyncRef0 | /* AES1 is syncclock */
5308 HDSPM_LineOut | /* Analog output in */
5309 HDSPM_Professional; /* Professional mode */
Adrian Knoth0dca1792011-01-26 19:32:14 +01005310 break;
5311 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005312
5313 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
5314
Adrian Knoth0dca1792011-01-26 19:32:14 +01005315 if (AES32 == hdspm->io_type) {
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005316 /* No control2 register for AES32 */
Takashi Iwai763f3562005-06-03 11:25:34 +02005317#ifdef SNDRV_BIG_ENDIAN
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005318 hdspm->control2_register = HDSPM_BIGENDIAN_MODE;
Takashi Iwai763f3562005-06-03 11:25:34 +02005319#else
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005320 hdspm->control2_register = 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02005321#endif
5322
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005323 hdspm_write(hdspm, HDSPM_control2Reg, hdspm->control2_register);
5324 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005325 hdspm_compute_period_size(hdspm);
5326
5327 /* silence everything */
5328
5329 all_in_all_mixer(hdspm, 0 * UNITY_GAIN);
5330
Adrian Knoth0dca1792011-01-26 19:32:14 +01005331 if (hdspm->io_type == AIO || hdspm->io_type == RayDAT) {
5332 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
Takashi Iwai763f3562005-06-03 11:25:34 +02005333 }
5334
5335 /* set a default rate so that the channel map is set up. */
Adrian Knoth0dca1792011-01-26 19:32:14 +01005336 hdspm_set_rate(hdspm, 48000, 1);
Takashi Iwai763f3562005-06-03 11:25:34 +02005337
5338 return 0;
5339}
5340
5341
5342/*------------------------------------------------------------
Adrian Knoth0dca1792011-01-26 19:32:14 +01005343 interrupt
Takashi Iwai763f3562005-06-03 11:25:34 +02005344 ------------------------------------------------------------*/
5345
David Howells7d12e782006-10-05 14:55:46 +01005346static irqreturn_t snd_hdspm_interrupt(int irq, void *dev_id)
Takashi Iwai763f3562005-06-03 11:25:34 +02005347{
Takashi Iwai98274f02005-11-17 14:52:34 +01005348 struct hdspm *hdspm = (struct hdspm *) dev_id;
Takashi Iwai763f3562005-06-03 11:25:34 +02005349 unsigned int status;
Adrian Knoth0dca1792011-01-26 19:32:14 +01005350 int i, audio, midi, schedule = 0;
5351 /* cycles_t now; */
Takashi Iwai763f3562005-06-03 11:25:34 +02005352
5353 status = hdspm_read(hdspm, HDSPM_statusRegister);
5354
5355 audio = status & HDSPM_audioIRQPending;
Adrian Knoth0dca1792011-01-26 19:32:14 +01005356 midi = status & (HDSPM_midi0IRQPending | HDSPM_midi1IRQPending |
5357 HDSPM_midi2IRQPending | HDSPM_midi3IRQPending);
Takashi Iwai763f3562005-06-03 11:25:34 +02005358
Adrian Knoth0dca1792011-01-26 19:32:14 +01005359 /* now = get_cycles(); */
5360 /**
5361 * LAT_2..LAT_0 period counter (win) counter (mac)
5362 * 6 4096 ~256053425 ~514672358
5363 * 5 2048 ~128024983 ~257373821
5364 * 4 1024 ~64023706 ~128718089
5365 * 3 512 ~32005945 ~64385999
5366 * 2 256 ~16003039 ~32260176
5367 * 1 128 ~7998738 ~16194507
5368 * 0 64 ~3998231 ~8191558
5369 **/
5370 /*
5371 snd_printk(KERN_INFO "snd_hdspm_interrupt %llu @ %llx\n",
5372 now-hdspm->last_interrupt, status & 0xFFC0);
5373 hdspm->last_interrupt = now;
5374 */
5375
5376 if (!audio && !midi)
Takashi Iwai763f3562005-06-03 11:25:34 +02005377 return IRQ_NONE;
5378
5379 hdspm_write(hdspm, HDSPM_interruptConfirmation, 0);
5380 hdspm->irq_count++;
5381
Takashi Iwai763f3562005-06-03 11:25:34 +02005382
5383 if (audio) {
Takashi Iwai763f3562005-06-03 11:25:34 +02005384 if (hdspm->capture_substream)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005385 snd_pcm_period_elapsed(hdspm->capture_substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005386
5387 if (hdspm->playback_substream)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005388 snd_pcm_period_elapsed(hdspm->playback_substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005389 }
5390
Adrian Knoth0dca1792011-01-26 19:32:14 +01005391 if (midi) {
5392 i = 0;
5393 while (i < hdspm->midiPorts) {
5394 if ((hdspm_read(hdspm,
5395 hdspm->midi[i].statusIn) & 0xff) &&
5396 (status & hdspm->midi[i].irq)) {
5397 /* we disable interrupts for this input until
5398 * processing is done
5399 */
5400 hdspm->control_register &= ~hdspm->midi[i].ie;
5401 hdspm_write(hdspm, HDSPM_controlRegister,
5402 hdspm->control_register);
5403 hdspm->midi[i].pending = 1;
5404 schedule = 1;
5405 }
5406
5407 i++;
5408 }
5409
5410 if (schedule)
5411 tasklet_hi_schedule(&hdspm->midi_tasklet);
Takashi Iwai763f3562005-06-03 11:25:34 +02005412 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01005413
Takashi Iwai763f3562005-06-03 11:25:34 +02005414 return IRQ_HANDLED;
5415}
5416
5417/*------------------------------------------------------------
Adrian Knoth0dca1792011-01-26 19:32:14 +01005418 pcm interface
Takashi Iwai763f3562005-06-03 11:25:34 +02005419 ------------------------------------------------------------*/
5420
5421
Adrian Knoth0dca1792011-01-26 19:32:14 +01005422static snd_pcm_uframes_t snd_hdspm_hw_pointer(struct snd_pcm_substream
5423 *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02005424{
Takashi Iwai98274f02005-11-17 14:52:34 +01005425 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005426 return hdspm_hw_pointer(hdspm);
5427}
5428
Takashi Iwai763f3562005-06-03 11:25:34 +02005429
Takashi Iwai98274f02005-11-17 14:52:34 +01005430static int snd_hdspm_reset(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02005431{
Takashi Iwai98274f02005-11-17 14:52:34 +01005432 struct snd_pcm_runtime *runtime = substream->runtime;
5433 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5434 struct snd_pcm_substream *other;
Takashi Iwai763f3562005-06-03 11:25:34 +02005435
5436 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
5437 other = hdspm->capture_substream;
5438 else
5439 other = hdspm->playback_substream;
5440
5441 if (hdspm->running)
5442 runtime->status->hw_ptr = hdspm_hw_pointer(hdspm);
5443 else
5444 runtime->status->hw_ptr = 0;
5445 if (other) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005446 struct snd_pcm_substream *s;
5447 struct snd_pcm_runtime *oruntime = other->runtime;
Takashi Iwaief991b92007-02-22 12:52:53 +01005448 snd_pcm_group_for_each_entry(s, substream) {
Takashi Iwai763f3562005-06-03 11:25:34 +02005449 if (s == other) {
5450 oruntime->status->hw_ptr =
Adrian Knoth0dca1792011-01-26 19:32:14 +01005451 runtime->status->hw_ptr;
Takashi Iwai763f3562005-06-03 11:25:34 +02005452 break;
5453 }
5454 }
5455 }
5456 return 0;
5457}
5458
Takashi Iwai98274f02005-11-17 14:52:34 +01005459static int snd_hdspm_hw_params(struct snd_pcm_substream *substream,
5460 struct snd_pcm_hw_params *params)
Takashi Iwai763f3562005-06-03 11:25:34 +02005461{
Takashi Iwai98274f02005-11-17 14:52:34 +01005462 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005463 int err;
5464 int i;
5465 pid_t this_pid;
5466 pid_t other_pid;
Takashi Iwai763f3562005-06-03 11:25:34 +02005467
5468 spin_lock_irq(&hdspm->lock);
5469
5470 if (substream->pstr->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5471 this_pid = hdspm->playback_pid;
5472 other_pid = hdspm->capture_pid;
5473 } else {
5474 this_pid = hdspm->capture_pid;
5475 other_pid = hdspm->playback_pid;
5476 }
5477
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005478 if (other_pid > 0 && this_pid != other_pid) {
Takashi Iwai763f3562005-06-03 11:25:34 +02005479
5480 /* The other stream is open, and not by the same
5481 task as this one. Make sure that the parameters
5482 that matter are the same.
Adrian Knoth0dca1792011-01-26 19:32:14 +01005483 */
Takashi Iwai763f3562005-06-03 11:25:34 +02005484
5485 if (params_rate(params) != hdspm->system_sample_rate) {
5486 spin_unlock_irq(&hdspm->lock);
5487 _snd_pcm_hw_param_setempty(params,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005488 SNDRV_PCM_HW_PARAM_RATE);
Takashi Iwai763f3562005-06-03 11:25:34 +02005489 return -EBUSY;
5490 }
5491
5492 if (params_period_size(params) != hdspm->period_bytes / 4) {
5493 spin_unlock_irq(&hdspm->lock);
5494 _snd_pcm_hw_param_setempty(params,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005495 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
Takashi Iwai763f3562005-06-03 11:25:34 +02005496 return -EBUSY;
5497 }
5498
5499 }
5500 /* We're fine. */
5501 spin_unlock_irq(&hdspm->lock);
5502
5503 /* how to make sure that the rate matches an externally-set one ? */
5504
5505 spin_lock_irq(&hdspm->lock);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005506 err = hdspm_set_rate(hdspm, params_rate(params), 0);
5507 if (err < 0) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01005508 snd_printk(KERN_INFO "err on hdspm_set_rate: %d\n", err);
Takashi Iwai763f3562005-06-03 11:25:34 +02005509 spin_unlock_irq(&hdspm->lock);
5510 _snd_pcm_hw_param_setempty(params,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005511 SNDRV_PCM_HW_PARAM_RATE);
Takashi Iwai763f3562005-06-03 11:25:34 +02005512 return err;
5513 }
5514 spin_unlock_irq(&hdspm->lock);
5515
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005516 err = hdspm_set_interrupt_interval(hdspm,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005517 params_period_size(params));
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005518 if (err < 0) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01005519 snd_printk(KERN_INFO "err on hdspm_set_interrupt_interval: %d\n", err);
Takashi Iwai763f3562005-06-03 11:25:34 +02005520 _snd_pcm_hw_param_setempty(params,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005521 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
Takashi Iwai763f3562005-06-03 11:25:34 +02005522 return err;
5523 }
5524
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005525 /* Memory allocation, takashi's method, dont know if we should
5526 * spinlock
5527 */
Takashi Iwai763f3562005-06-03 11:25:34 +02005528 /* malloc all buffer even if not enabled to get sure */
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005529 /* Update for MADI rev 204: we need to allocate for all channels,
5530 * otherwise it doesn't work at 96kHz */
Adrian Knoth0dca1792011-01-26 19:32:14 +01005531
Takashi Iwai763f3562005-06-03 11:25:34 +02005532 err =
Adrian Knoth0dca1792011-01-26 19:32:14 +01005533 snd_pcm_lib_malloc_pages(substream, HDSPM_DMA_AREA_BYTES);
5534 if (err < 0) {
5535 snd_printk(KERN_INFO "err on snd_pcm_lib_malloc_pages: %d\n", err);
Takashi Iwai763f3562005-06-03 11:25:34 +02005536 return err;
Adrian Knoth0dca1792011-01-26 19:32:14 +01005537 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005538
Takashi Iwai763f3562005-06-03 11:25:34 +02005539 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5540
Takashi Iwai77a23f22008-08-21 13:00:13 +02005541 hdspm_set_sgbuf(hdspm, substream, HDSPM_pageAddressBufferOut,
Takashi Iwai763f3562005-06-03 11:25:34 +02005542 params_channels(params));
5543
5544 for (i = 0; i < params_channels(params); ++i)
5545 snd_hdspm_enable_out(hdspm, i, 1);
5546
5547 hdspm->playback_buffer =
Adrian Knoth0dca1792011-01-26 19:32:14 +01005548 (unsigned char *) substream->runtime->dma_area;
Takashi Iwai54bf5dd2006-11-06 15:38:55 +01005549 snd_printdd("Allocated sample buffer for playback at %p\n",
Remy Bruno3cee5a62006-10-16 12:46:32 +02005550 hdspm->playback_buffer);
Takashi Iwai763f3562005-06-03 11:25:34 +02005551 } else {
Takashi Iwai77a23f22008-08-21 13:00:13 +02005552 hdspm_set_sgbuf(hdspm, substream, HDSPM_pageAddressBufferIn,
Takashi Iwai763f3562005-06-03 11:25:34 +02005553 params_channels(params));
5554
5555 for (i = 0; i < params_channels(params); ++i)
5556 snd_hdspm_enable_in(hdspm, i, 1);
5557
5558 hdspm->capture_buffer =
Adrian Knoth0dca1792011-01-26 19:32:14 +01005559 (unsigned char *) substream->runtime->dma_area;
Takashi Iwai54bf5dd2006-11-06 15:38:55 +01005560 snd_printdd("Allocated sample buffer for capture at %p\n",
Remy Bruno3cee5a62006-10-16 12:46:32 +02005561 hdspm->capture_buffer);
Takashi Iwai763f3562005-06-03 11:25:34 +02005562 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01005563
Remy Bruno3cee5a62006-10-16 12:46:32 +02005564 /*
5565 snd_printdd("Allocated sample buffer for %s at 0x%08X\n",
5566 substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
5567 "playback" : "capture",
Takashi Iwai77a23f22008-08-21 13:00:13 +02005568 snd_pcm_sgbuf_get_addr(substream, 0));
Adrian Knoth0dca1792011-01-26 19:32:14 +01005569 */
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005570 /*
Adrian Knoth0dca1792011-01-26 19:32:14 +01005571 snd_printdd("set_hwparams: %s %d Hz, %d channels, bs = %d\n",
5572 substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
5573 "playback" : "capture",
5574 params_rate(params), params_channels(params),
5575 params_buffer_size(params));
5576 */
5577
5578
5579 /* Switch to native float format if requested */
5580 if (SNDRV_PCM_FORMAT_FLOAT_LE == params_format(params)) {
5581 if (!(hdspm->control_register & HDSPe_FLOAT_FORMAT))
5582 snd_printk(KERN_INFO "hdspm: Switching to native 32bit LE float format.\n");
5583
5584 hdspm->control_register |= HDSPe_FLOAT_FORMAT;
5585 } else if (SNDRV_PCM_FORMAT_S32_LE == params_format(params)) {
5586 if (hdspm->control_register & HDSPe_FLOAT_FORMAT)
5587 snd_printk(KERN_INFO "hdspm: Switching to native 32bit LE integer format.\n");
5588
5589 hdspm->control_register &= ~HDSPe_FLOAT_FORMAT;
5590 }
5591 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
5592
Takashi Iwai763f3562005-06-03 11:25:34 +02005593 return 0;
5594}
5595
Takashi Iwai98274f02005-11-17 14:52:34 +01005596static int snd_hdspm_hw_free(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02005597{
5598 int i;
Takashi Iwai98274f02005-11-17 14:52:34 +01005599 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005600
5601 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5602
Adrian Knoth0dca1792011-01-26 19:32:14 +01005603 /* params_channels(params) should be enough,
Takashi Iwai763f3562005-06-03 11:25:34 +02005604 but to get sure in case of error */
Adrian Knoth0dca1792011-01-26 19:32:14 +01005605 for (i = 0; i < hdspm->max_channels_out; ++i)
Takashi Iwai763f3562005-06-03 11:25:34 +02005606 snd_hdspm_enable_out(hdspm, i, 0);
5607
5608 hdspm->playback_buffer = NULL;
5609 } else {
Adrian Knoth0dca1792011-01-26 19:32:14 +01005610 for (i = 0; i < hdspm->max_channels_in; ++i)
Takashi Iwai763f3562005-06-03 11:25:34 +02005611 snd_hdspm_enable_in(hdspm, i, 0);
5612
5613 hdspm->capture_buffer = NULL;
5614
5615 }
5616
5617 snd_pcm_lib_free_pages(substream);
5618
5619 return 0;
5620}
5621
Adrian Knoth0dca1792011-01-26 19:32:14 +01005622
Takashi Iwai98274f02005-11-17 14:52:34 +01005623static int snd_hdspm_channel_info(struct snd_pcm_substream *substream,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005624 struct snd_pcm_channel_info *info)
Takashi Iwai763f3562005-06-03 11:25:34 +02005625{
Takashi Iwai98274f02005-11-17 14:52:34 +01005626 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005627
Adrian Knoth0dca1792011-01-26 19:32:14 +01005628 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5629 if (snd_BUG_ON(info->channel >= hdspm->max_channels_out)) {
5630 snd_printk(KERN_INFO "snd_hdspm_channel_info: output channel out of range (%d)\n", info->channel);
5631 return -EINVAL;
5632 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005633
Adrian Knoth0dca1792011-01-26 19:32:14 +01005634 if (hdspm->channel_map_out[info->channel] < 0) {
5635 snd_printk(KERN_INFO "snd_hdspm_channel_info: output channel %d mapped out\n", info->channel);
5636 return -EINVAL;
5637 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005638
Adrian Knoth0dca1792011-01-26 19:32:14 +01005639 info->offset = hdspm->channel_map_out[info->channel] *
5640 HDSPM_CHANNEL_BUFFER_BYTES;
5641 } else {
5642 if (snd_BUG_ON(info->channel >= hdspm->max_channels_in)) {
5643 snd_printk(KERN_INFO "snd_hdspm_channel_info: input channel out of range (%d)\n", info->channel);
5644 return -EINVAL;
5645 }
5646
5647 if (hdspm->channel_map_in[info->channel] < 0) {
5648 snd_printk(KERN_INFO "snd_hdspm_channel_info: input channel %d mapped out\n", info->channel);
5649 return -EINVAL;
5650 }
5651
5652 info->offset = hdspm->channel_map_in[info->channel] *
5653 HDSPM_CHANNEL_BUFFER_BYTES;
5654 }
5655
Takashi Iwai763f3562005-06-03 11:25:34 +02005656 info->first = 0;
5657 info->step = 32;
5658 return 0;
5659}
5660
Adrian Knoth0dca1792011-01-26 19:32:14 +01005661
Takashi Iwai98274f02005-11-17 14:52:34 +01005662static int snd_hdspm_ioctl(struct snd_pcm_substream *substream,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005663 unsigned int cmd, void *arg)
Takashi Iwai763f3562005-06-03 11:25:34 +02005664{
5665 switch (cmd) {
5666 case SNDRV_PCM_IOCTL1_RESET:
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005667 return snd_hdspm_reset(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005668
5669 case SNDRV_PCM_IOCTL1_CHANNEL_INFO:
Adrian Knoth0dca1792011-01-26 19:32:14 +01005670 {
5671 struct snd_pcm_channel_info *info = arg;
5672 return snd_hdspm_channel_info(substream, info);
5673 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005674 default:
5675 break;
5676 }
5677
5678 return snd_pcm_lib_ioctl(substream, cmd, arg);
5679}
5680
Takashi Iwai98274f02005-11-17 14:52:34 +01005681static int snd_hdspm_trigger(struct snd_pcm_substream *substream, int cmd)
Takashi Iwai763f3562005-06-03 11:25:34 +02005682{
Takashi Iwai98274f02005-11-17 14:52:34 +01005683 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5684 struct snd_pcm_substream *other;
Takashi Iwai763f3562005-06-03 11:25:34 +02005685 int running;
5686
5687 spin_lock(&hdspm->lock);
5688 running = hdspm->running;
5689 switch (cmd) {
5690 case SNDRV_PCM_TRIGGER_START:
5691 running |= 1 << substream->stream;
5692 break;
5693 case SNDRV_PCM_TRIGGER_STOP:
5694 running &= ~(1 << substream->stream);
5695 break;
5696 default:
5697 snd_BUG();
5698 spin_unlock(&hdspm->lock);
5699 return -EINVAL;
5700 }
5701 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
5702 other = hdspm->capture_substream;
5703 else
5704 other = hdspm->playback_substream;
5705
5706 if (other) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005707 struct snd_pcm_substream *s;
Takashi Iwaief991b92007-02-22 12:52:53 +01005708 snd_pcm_group_for_each_entry(s, substream) {
Takashi Iwai763f3562005-06-03 11:25:34 +02005709 if (s == other) {
5710 snd_pcm_trigger_done(s, substream);
5711 if (cmd == SNDRV_PCM_TRIGGER_START)
5712 running |= 1 << s->stream;
5713 else
5714 running &= ~(1 << s->stream);
5715 goto _ok;
5716 }
5717 }
5718 if (cmd == SNDRV_PCM_TRIGGER_START) {
5719 if (!(running & (1 << SNDRV_PCM_STREAM_PLAYBACK))
Adrian Knoth0dca1792011-01-26 19:32:14 +01005720 && substream->stream ==
5721 SNDRV_PCM_STREAM_CAPTURE)
Takashi Iwai763f3562005-06-03 11:25:34 +02005722 hdspm_silence_playback(hdspm);
5723 } else {
5724 if (running &&
Adrian Knoth0dca1792011-01-26 19:32:14 +01005725 substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Takashi Iwai763f3562005-06-03 11:25:34 +02005726 hdspm_silence_playback(hdspm);
5727 }
5728 } else {
5729 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
5730 hdspm_silence_playback(hdspm);
5731 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01005732_ok:
Takashi Iwai763f3562005-06-03 11:25:34 +02005733 snd_pcm_trigger_done(substream, substream);
5734 if (!hdspm->running && running)
5735 hdspm_start_audio(hdspm);
5736 else if (hdspm->running && !running)
5737 hdspm_stop_audio(hdspm);
5738 hdspm->running = running;
5739 spin_unlock(&hdspm->lock);
5740
5741 return 0;
5742}
5743
Takashi Iwai98274f02005-11-17 14:52:34 +01005744static int snd_hdspm_prepare(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02005745{
5746 return 0;
5747}
5748
Takashi Iwai98274f02005-11-17 14:52:34 +01005749static struct snd_pcm_hardware snd_hdspm_playback_subinfo = {
Takashi Iwai763f3562005-06-03 11:25:34 +02005750 .info = (SNDRV_PCM_INFO_MMAP |
5751 SNDRV_PCM_INFO_MMAP_VALID |
5752 SNDRV_PCM_INFO_NONINTERLEAVED |
5753 SNDRV_PCM_INFO_SYNC_START | SNDRV_PCM_INFO_DOUBLE),
5754 .formats = SNDRV_PCM_FMTBIT_S32_LE,
5755 .rates = (SNDRV_PCM_RATE_32000 |
5756 SNDRV_PCM_RATE_44100 |
5757 SNDRV_PCM_RATE_48000 |
5758 SNDRV_PCM_RATE_64000 |
Remy Bruno3cee5a62006-10-16 12:46:32 +02005759 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
5760 SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000 ),
Takashi Iwai763f3562005-06-03 11:25:34 +02005761 .rate_min = 32000,
Remy Bruno3cee5a62006-10-16 12:46:32 +02005762 .rate_max = 192000,
Takashi Iwai763f3562005-06-03 11:25:34 +02005763 .channels_min = 1,
5764 .channels_max = HDSPM_MAX_CHANNELS,
5765 .buffer_bytes_max =
5766 HDSPM_CHANNEL_BUFFER_BYTES * HDSPM_MAX_CHANNELS,
Adrian Knoth1b6fa102011-08-15 00:22:51 +02005767 .period_bytes_min = (32 * 4),
Takashi Iwai52e6fb42011-08-15 10:40:59 +02005768 .period_bytes_max = (8192 * 4) * HDSPM_MAX_CHANNELS,
Takashi Iwai763f3562005-06-03 11:25:34 +02005769 .periods_min = 2,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005770 .periods_max = 512,
Takashi Iwai763f3562005-06-03 11:25:34 +02005771 .fifo_size = 0
5772};
5773
Takashi Iwai98274f02005-11-17 14:52:34 +01005774static struct snd_pcm_hardware snd_hdspm_capture_subinfo = {
Takashi Iwai763f3562005-06-03 11:25:34 +02005775 .info = (SNDRV_PCM_INFO_MMAP |
5776 SNDRV_PCM_INFO_MMAP_VALID |
5777 SNDRV_PCM_INFO_NONINTERLEAVED |
5778 SNDRV_PCM_INFO_SYNC_START),
5779 .formats = SNDRV_PCM_FMTBIT_S32_LE,
5780 .rates = (SNDRV_PCM_RATE_32000 |
5781 SNDRV_PCM_RATE_44100 |
5782 SNDRV_PCM_RATE_48000 |
5783 SNDRV_PCM_RATE_64000 |
Remy Bruno3cee5a62006-10-16 12:46:32 +02005784 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
5785 SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000),
Takashi Iwai763f3562005-06-03 11:25:34 +02005786 .rate_min = 32000,
Remy Bruno3cee5a62006-10-16 12:46:32 +02005787 .rate_max = 192000,
Takashi Iwai763f3562005-06-03 11:25:34 +02005788 .channels_min = 1,
5789 .channels_max = HDSPM_MAX_CHANNELS,
5790 .buffer_bytes_max =
5791 HDSPM_CHANNEL_BUFFER_BYTES * HDSPM_MAX_CHANNELS,
Adrian Knoth1b6fa102011-08-15 00:22:51 +02005792 .period_bytes_min = (32 * 4),
Takashi Iwai52e6fb42011-08-15 10:40:59 +02005793 .period_bytes_max = (8192 * 4) * HDSPM_MAX_CHANNELS,
Takashi Iwai763f3562005-06-03 11:25:34 +02005794 .periods_min = 2,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005795 .periods_max = 512,
Takashi Iwai763f3562005-06-03 11:25:34 +02005796 .fifo_size = 0
5797};
5798
Adrian Knoth0dca1792011-01-26 19:32:14 +01005799static int snd_hdspm_hw_rule_in_channels_rate(struct snd_pcm_hw_params *params,
5800 struct snd_pcm_hw_rule *rule)
Takashi Iwai763f3562005-06-03 11:25:34 +02005801{
Takashi Iwai98274f02005-11-17 14:52:34 +01005802 struct hdspm *hdspm = rule->private;
5803 struct snd_interval *c =
Takashi Iwai763f3562005-06-03 11:25:34 +02005804 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
Takashi Iwai98274f02005-11-17 14:52:34 +01005805 struct snd_interval *r =
Takashi Iwai763f3562005-06-03 11:25:34 +02005806 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5807
Adrian Knoth0dca1792011-01-26 19:32:14 +01005808 if (r->min > 96000 && r->max <= 192000) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005809 struct snd_interval t = {
Adrian Knoth0dca1792011-01-26 19:32:14 +01005810 .min = hdspm->qs_in_channels,
5811 .max = hdspm->qs_in_channels,
5812 .integer = 1,
5813 };
5814 return snd_interval_refine(c, &t);
5815 } else if (r->min > 48000 && r->max <= 96000) {
5816 struct snd_interval t = {
5817 .min = hdspm->ds_in_channels,
5818 .max = hdspm->ds_in_channels,
Takashi Iwai763f3562005-06-03 11:25:34 +02005819 .integer = 1,
5820 };
5821 return snd_interval_refine(c, &t);
5822 } else if (r->max < 64000) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005823 struct snd_interval t = {
Adrian Knoth0dca1792011-01-26 19:32:14 +01005824 .min = hdspm->ss_in_channels,
5825 .max = hdspm->ss_in_channels,
Takashi Iwai763f3562005-06-03 11:25:34 +02005826 .integer = 1,
5827 };
5828 return snd_interval_refine(c, &t);
5829 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01005830
Takashi Iwai763f3562005-06-03 11:25:34 +02005831 return 0;
5832}
5833
Adrian Knoth0dca1792011-01-26 19:32:14 +01005834static int snd_hdspm_hw_rule_out_channels_rate(struct snd_pcm_hw_params *params,
Takashi Iwai98274f02005-11-17 14:52:34 +01005835 struct snd_pcm_hw_rule * rule)
Takashi Iwai763f3562005-06-03 11:25:34 +02005836{
Takashi Iwai98274f02005-11-17 14:52:34 +01005837 struct hdspm *hdspm = rule->private;
5838 struct snd_interval *c =
Takashi Iwai763f3562005-06-03 11:25:34 +02005839 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
Takashi Iwai98274f02005-11-17 14:52:34 +01005840 struct snd_interval *r =
Takashi Iwai763f3562005-06-03 11:25:34 +02005841 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5842
Adrian Knoth0dca1792011-01-26 19:32:14 +01005843 if (r->min > 96000 && r->max <= 192000) {
5844 struct snd_interval t = {
5845 .min = hdspm->qs_out_channels,
5846 .max = hdspm->qs_out_channels,
5847 .integer = 1,
5848 };
5849 return snd_interval_refine(c, &t);
5850 } else if (r->min > 48000 && r->max <= 96000) {
5851 struct snd_interval t = {
5852 .min = hdspm->ds_out_channels,
5853 .max = hdspm->ds_out_channels,
5854 .integer = 1,
5855 };
5856 return snd_interval_refine(c, &t);
5857 } else if (r->max < 64000) {
5858 struct snd_interval t = {
5859 .min = hdspm->ss_out_channels,
5860 .max = hdspm->ss_out_channels,
5861 .integer = 1,
5862 };
5863 return snd_interval_refine(c, &t);
5864 } else {
5865 }
5866 return 0;
5867}
5868
5869static int snd_hdspm_hw_rule_rate_in_channels(struct snd_pcm_hw_params *params,
5870 struct snd_pcm_hw_rule * rule)
5871{
5872 struct hdspm *hdspm = rule->private;
5873 struct snd_interval *c =
5874 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
5875 struct snd_interval *r =
5876 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5877
5878 if (c->min >= hdspm->ss_in_channels) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005879 struct snd_interval t = {
Takashi Iwai763f3562005-06-03 11:25:34 +02005880 .min = 32000,
5881 .max = 48000,
5882 .integer = 1,
5883 };
5884 return snd_interval_refine(r, &t);
Adrian Knoth0dca1792011-01-26 19:32:14 +01005885 } else if (c->max <= hdspm->qs_in_channels) {
5886 struct snd_interval t = {
5887 .min = 128000,
5888 .max = 192000,
5889 .integer = 1,
5890 };
5891 return snd_interval_refine(r, &t);
5892 } else if (c->max <= hdspm->ds_in_channels) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005893 struct snd_interval t = {
Takashi Iwai763f3562005-06-03 11:25:34 +02005894 .min = 64000,
5895 .max = 96000,
5896 .integer = 1,
5897 };
Takashi Iwai763f3562005-06-03 11:25:34 +02005898 return snd_interval_refine(r, &t);
5899 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01005900
5901 return 0;
5902}
5903static int snd_hdspm_hw_rule_rate_out_channels(struct snd_pcm_hw_params *params,
5904 struct snd_pcm_hw_rule *rule)
5905{
5906 struct hdspm *hdspm = rule->private;
5907 struct snd_interval *c =
5908 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
5909 struct snd_interval *r =
5910 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5911
5912 if (c->min >= hdspm->ss_out_channels) {
5913 struct snd_interval t = {
5914 .min = 32000,
5915 .max = 48000,
5916 .integer = 1,
5917 };
5918 return snd_interval_refine(r, &t);
5919 } else if (c->max <= hdspm->qs_out_channels) {
5920 struct snd_interval t = {
5921 .min = 128000,
5922 .max = 192000,
5923 .integer = 1,
5924 };
5925 return snd_interval_refine(r, &t);
5926 } else if (c->max <= hdspm->ds_out_channels) {
5927 struct snd_interval t = {
5928 .min = 64000,
5929 .max = 96000,
5930 .integer = 1,
5931 };
5932 return snd_interval_refine(r, &t);
5933 }
5934
Takashi Iwai763f3562005-06-03 11:25:34 +02005935 return 0;
5936}
5937
Adrian Knoth0dca1792011-01-26 19:32:14 +01005938static int snd_hdspm_hw_rule_in_channels(struct snd_pcm_hw_params *params,
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005939 struct snd_pcm_hw_rule *rule)
5940{
5941 unsigned int list[3];
5942 struct hdspm *hdspm = rule->private;
5943 struct snd_interval *c = hw_param_interval(params,
5944 SNDRV_PCM_HW_PARAM_CHANNELS);
Adrian Knoth0dca1792011-01-26 19:32:14 +01005945
5946 list[0] = hdspm->qs_in_channels;
5947 list[1] = hdspm->ds_in_channels;
5948 list[2] = hdspm->ss_in_channels;
5949 return snd_interval_list(c, 3, list, 0);
5950}
5951
5952static int snd_hdspm_hw_rule_out_channels(struct snd_pcm_hw_params *params,
5953 struct snd_pcm_hw_rule *rule)
5954{
5955 unsigned int list[3];
5956 struct hdspm *hdspm = rule->private;
5957 struct snd_interval *c = hw_param_interval(params,
5958 SNDRV_PCM_HW_PARAM_CHANNELS);
5959
5960 list[0] = hdspm->qs_out_channels;
5961 list[1] = hdspm->ds_out_channels;
5962 list[2] = hdspm->ss_out_channels;
5963 return snd_interval_list(c, 3, list, 0);
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005964}
5965
5966
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005967static unsigned int hdspm_aes32_sample_rates[] = {
5968 32000, 44100, 48000, 64000, 88200, 96000, 128000, 176400, 192000
5969};
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005970
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005971static struct snd_pcm_hw_constraint_list
5972hdspm_hw_constraints_aes32_sample_rates = {
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005973 .count = ARRAY_SIZE(hdspm_aes32_sample_rates),
5974 .list = hdspm_aes32_sample_rates,
5975 .mask = 0
5976};
5977
Takashi Iwai98274f02005-11-17 14:52:34 +01005978static int snd_hdspm_playback_open(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02005979{
Takashi Iwai98274f02005-11-17 14:52:34 +01005980 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5981 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai763f3562005-06-03 11:25:34 +02005982
Takashi Iwai763f3562005-06-03 11:25:34 +02005983 spin_lock_irq(&hdspm->lock);
5984
5985 snd_pcm_set_sync(substream);
5986
Adrian Knoth0dca1792011-01-26 19:32:14 +01005987
Takashi Iwai763f3562005-06-03 11:25:34 +02005988 runtime->hw = snd_hdspm_playback_subinfo;
5989
5990 if (hdspm->capture_substream == NULL)
5991 hdspm_stop_audio(hdspm);
5992
5993 hdspm->playback_pid = current->pid;
5994 hdspm->playback_substream = substream;
5995
5996 spin_unlock_irq(&hdspm->lock);
5997
5998 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
Takashi Iwaid8776812011-08-15 10:45:42 +02005999 snd_pcm_hw_constraint_pow2(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
Takashi Iwai763f3562005-06-03 11:25:34 +02006000
Adrian Knoth0dca1792011-01-26 19:32:14 +01006001 switch (hdspm->io_type) {
6002 case AIO:
6003 case RayDAT:
Takashi Iwaid8776812011-08-15 10:45:42 +02006004 snd_pcm_hw_constraint_minmax(runtime,
6005 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
6006 32, 4096);
6007 /* RayDAT & AIO have a fixed buffer of 16384 samples per channel */
6008 snd_pcm_hw_constraint_minmax(runtime,
6009 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
6010 16384, 16384);
Adrian Knoth0dca1792011-01-26 19:32:14 +01006011 break;
6012
6013 default:
Takashi Iwaid8776812011-08-15 10:45:42 +02006014 snd_pcm_hw_constraint_minmax(runtime,
6015 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
6016 64, 8192);
6017 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006018 }
6019
6020 if (AES32 == hdspm->io_type) {
Takashi Iwai3fa9e3d2011-08-15 10:42:23 +02006021 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006022 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
6023 &hdspm_hw_constraints_aes32_sample_rates);
6024 } else {
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006025 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006026 snd_hdspm_hw_rule_rate_out_channels, hdspm,
6027 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006028 }
Adrian Knoth88fabbf2011-02-23 11:43:10 +01006029
6030 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
6031 snd_hdspm_hw_rule_out_channels, hdspm,
6032 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
6033
6034 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
6035 snd_hdspm_hw_rule_out_channels_rate, hdspm,
6036 SNDRV_PCM_HW_PARAM_RATE, -1);
6037
Takashi Iwai763f3562005-06-03 11:25:34 +02006038 return 0;
6039}
6040
Takashi Iwai98274f02005-11-17 14:52:34 +01006041static int snd_hdspm_playback_release(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02006042{
Takashi Iwai98274f02005-11-17 14:52:34 +01006043 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02006044
6045 spin_lock_irq(&hdspm->lock);
6046
6047 hdspm->playback_pid = -1;
6048 hdspm->playback_substream = NULL;
6049
6050 spin_unlock_irq(&hdspm->lock);
6051
6052 return 0;
6053}
6054
6055
Takashi Iwai98274f02005-11-17 14:52:34 +01006056static int snd_hdspm_capture_open(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02006057{
Takashi Iwai98274f02005-11-17 14:52:34 +01006058 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
6059 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai763f3562005-06-03 11:25:34 +02006060
6061 spin_lock_irq(&hdspm->lock);
6062 snd_pcm_set_sync(substream);
6063 runtime->hw = snd_hdspm_capture_subinfo;
6064
6065 if (hdspm->playback_substream == NULL)
6066 hdspm_stop_audio(hdspm);
6067
6068 hdspm->capture_pid = current->pid;
6069 hdspm->capture_substream = substream;
6070
6071 spin_unlock_irq(&hdspm->lock);
6072
6073 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
Takashi Iwaid8776812011-08-15 10:45:42 +02006074 snd_pcm_hw_constraint_pow2(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
6075
Adrian Knoth0dca1792011-01-26 19:32:14 +01006076 switch (hdspm->io_type) {
6077 case AIO:
6078 case RayDAT:
Takashi Iwaid8776812011-08-15 10:45:42 +02006079 snd_pcm_hw_constraint_minmax(runtime,
6080 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
6081 32, 4096);
6082 snd_pcm_hw_constraint_minmax(runtime,
6083 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
6084 16384, 16384);
6085 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006086
6087 default:
Takashi Iwaid8776812011-08-15 10:45:42 +02006088 snd_pcm_hw_constraint_minmax(runtime,
6089 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
6090 64, 8192);
6091 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006092 }
6093
6094 if (AES32 == hdspm->io_type) {
Takashi Iwai3fa9e3d2011-08-15 10:42:23 +02006095 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006096 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
6097 &hdspm_hw_constraints_aes32_sample_rates);
6098 } else {
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006099 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
Adrian Knoth88fabbf2011-02-23 11:43:10 +01006100 snd_hdspm_hw_rule_rate_in_channels, hdspm,
6101 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006102 }
Adrian Knoth88fabbf2011-02-23 11:43:10 +01006103
6104 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
6105 snd_hdspm_hw_rule_in_channels, hdspm,
6106 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
6107
6108 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
6109 snd_hdspm_hw_rule_in_channels_rate, hdspm,
6110 SNDRV_PCM_HW_PARAM_RATE, -1);
6111
Takashi Iwai763f3562005-06-03 11:25:34 +02006112 return 0;
6113}
6114
Takashi Iwai98274f02005-11-17 14:52:34 +01006115static int snd_hdspm_capture_release(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02006116{
Takashi Iwai98274f02005-11-17 14:52:34 +01006117 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02006118
6119 spin_lock_irq(&hdspm->lock);
6120
6121 hdspm->capture_pid = -1;
6122 hdspm->capture_substream = NULL;
6123
6124 spin_unlock_irq(&hdspm->lock);
6125 return 0;
6126}
6127
Adrian Knoth0dca1792011-01-26 19:32:14 +01006128static int snd_hdspm_hwdep_dummy_op(struct snd_hwdep *hw, struct file *file)
Takashi Iwai763f3562005-06-03 11:25:34 +02006129{
Adrian Knoth0dca1792011-01-26 19:32:14 +01006130 /* we have nothing to initialize but the call is required */
6131 return 0;
6132}
6133
6134static inline int copy_u32_le(void __user *dest, void __iomem *src)
6135{
6136 u32 val = readl(src);
6137 return copy_to_user(dest, &val, 4);
6138}
6139
6140static int snd_hdspm_hwdep_ioctl(struct snd_hwdep *hw, struct file *file,
Dan Carpenter2ca595a2011-09-23 09:25:05 +03006141 unsigned int cmd, unsigned long arg)
Adrian Knoth0dca1792011-01-26 19:32:14 +01006142{
6143 void __user *argp = (void __user *)arg;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006144 struct hdspm *hdspm = hw->private_data;
Takashi Iwai98274f02005-11-17 14:52:34 +01006145 struct hdspm_mixer_ioctl mixer;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006146 struct hdspm_config info;
6147 struct hdspm_status status;
Takashi Iwai98274f02005-11-17 14:52:34 +01006148 struct hdspm_version hdspm_version;
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006149 struct hdspm_peak_rms *levels;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006150 struct hdspm_ltc ltc;
6151 unsigned int statusregister;
6152 long unsigned int s;
6153 int i = 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02006154
6155 switch (cmd) {
6156
Takashi Iwai763f3562005-06-03 11:25:34 +02006157 case SNDRV_HDSPM_IOCTL_GET_PEAK_RMS:
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006158 levels = &hdspm->peak_rms;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006159 for (i = 0; i < HDSPM_MAX_CHANNELS; i++) {
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006160 levels->input_peaks[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006161 readl(hdspm->iobase +
6162 HDSPM_MADI_INPUT_PEAK + i*4);
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006163 levels->playback_peaks[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006164 readl(hdspm->iobase +
6165 HDSPM_MADI_PLAYBACK_PEAK + i*4);
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006166 levels->output_peaks[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006167 readl(hdspm->iobase +
6168 HDSPM_MADI_OUTPUT_PEAK + i*4);
6169
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006170 levels->input_rms[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006171 ((uint64_t) readl(hdspm->iobase +
6172 HDSPM_MADI_INPUT_RMS_H + i*4) << 32) |
6173 (uint64_t) readl(hdspm->iobase +
6174 HDSPM_MADI_INPUT_RMS_L + i*4);
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006175 levels->playback_rms[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006176 ((uint64_t)readl(hdspm->iobase +
6177 HDSPM_MADI_PLAYBACK_RMS_H+i*4) << 32) |
6178 (uint64_t)readl(hdspm->iobase +
6179 HDSPM_MADI_PLAYBACK_RMS_L + i*4);
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006180 levels->output_rms[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006181 ((uint64_t)readl(hdspm->iobase +
6182 HDSPM_MADI_OUTPUT_RMS_H + i*4) << 32) |
6183 (uint64_t)readl(hdspm->iobase +
6184 HDSPM_MADI_OUTPUT_RMS_L + i*4);
6185 }
6186
6187 if (hdspm->system_sample_rate > 96000) {
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006188 levels->speed = qs;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006189 } else if (hdspm->system_sample_rate > 48000) {
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006190 levels->speed = ds;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006191 } else {
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006192 levels->speed = ss;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006193 }
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006194 levels->status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
Adrian Knoth0dca1792011-01-26 19:32:14 +01006195
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006196 s = copy_to_user(argp, levels, sizeof(struct hdspm_peak_rms));
Adrian Knoth0dca1792011-01-26 19:32:14 +01006197 if (0 != s) {
6198 /* snd_printk(KERN_ERR "copy_to_user(.., .., %lu): %lu
6199 [Levels]\n", sizeof(struct hdspm_peak_rms), s);
6200 */
Takashi Iwai763f3562005-06-03 11:25:34 +02006201 return -EFAULT;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006202 }
6203 break;
6204
6205 case SNDRV_HDSPM_IOCTL_GET_LTC:
6206 ltc.ltc = hdspm_read(hdspm, HDSPM_RD_TCO);
6207 i = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
6208 if (i & HDSPM_TCO1_LTC_Input_valid) {
6209 switch (i & (HDSPM_TCO1_LTC_Format_LSB |
6210 HDSPM_TCO1_LTC_Format_MSB)) {
6211 case 0:
6212 ltc.format = fps_24;
6213 break;
6214 case HDSPM_TCO1_LTC_Format_LSB:
6215 ltc.format = fps_25;
6216 break;
6217 case HDSPM_TCO1_LTC_Format_MSB:
6218 ltc.format = fps_2997;
6219 break;
6220 default:
6221 ltc.format = 30;
6222 break;
6223 }
6224 if (i & HDSPM_TCO1_set_drop_frame_flag) {
6225 ltc.frame = drop_frame;
6226 } else {
6227 ltc.frame = full_frame;
6228 }
6229 } else {
6230 ltc.format = format_invalid;
6231 ltc.frame = frame_invalid;
6232 }
6233 if (i & HDSPM_TCO1_Video_Input_Format_NTSC) {
6234 ltc.input_format = ntsc;
6235 } else if (i & HDSPM_TCO1_Video_Input_Format_PAL) {
6236 ltc.input_format = pal;
6237 } else {
6238 ltc.input_format = no_video;
6239 }
6240
6241 s = copy_to_user(argp, &ltc, sizeof(struct hdspm_ltc));
6242 if (0 != s) {
6243 /*
6244 snd_printk(KERN_ERR "copy_to_user(.., .., %lu): %lu [LTC]\n", sizeof(struct hdspm_ltc), s); */
Takashi Iwai763f3562005-06-03 11:25:34 +02006245 return -EFAULT;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006246 }
Takashi Iwai763f3562005-06-03 11:25:34 +02006247
6248 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02006249
Adrian Knoth0dca1792011-01-26 19:32:14 +01006250 case SNDRV_HDSPM_IOCTL_GET_CONFIG:
Takashi Iwai763f3562005-06-03 11:25:34 +02006251
Adrian Knoth4ab69a22011-02-23 11:43:14 +01006252 memset(&info, 0, sizeof(info));
Takashi Iwai763f3562005-06-03 11:25:34 +02006253 spin_lock_irq(&hdspm->lock);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006254 info.pref_sync_ref = hdspm_pref_sync_ref(hdspm);
6255 info.wordclock_sync_check = hdspm_wc_sync_check(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02006256
6257 info.system_sample_rate = hdspm->system_sample_rate;
6258 info.autosync_sample_rate =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006259 hdspm_external_sample_rate(hdspm);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006260 info.system_clock_mode = hdspm_system_clock_mode(hdspm);
6261 info.clock_source = hdspm_clock_source(hdspm);
6262 info.autosync_ref = hdspm_autosync_ref(hdspm);
6263 info.line_out = hdspm_line_out(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02006264 info.passthru = 0;
6265 spin_unlock_irq(&hdspm->lock);
Dan Carpenter2ca595a2011-09-23 09:25:05 +03006266 if (copy_to_user(argp, &info, sizeof(info)))
Takashi Iwai763f3562005-06-03 11:25:34 +02006267 return -EFAULT;
6268 break;
6269
Adrian Knoth0dca1792011-01-26 19:32:14 +01006270 case SNDRV_HDSPM_IOCTL_GET_STATUS:
Dan Carpenter643d6bb2011-09-23 09:24:21 +03006271 memset(&status, 0, sizeof(status));
6272
Adrian Knoth0dca1792011-01-26 19:32:14 +01006273 status.card_type = hdspm->io_type;
6274
6275 status.autosync_source = hdspm_autosync_ref(hdspm);
6276
6277 status.card_clock = 110069313433624ULL;
6278 status.master_period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
6279
6280 switch (hdspm->io_type) {
6281 case MADI:
6282 case MADIface:
6283 status.card_specific.madi.sync_wc =
6284 hdspm_wc_sync_check(hdspm);
6285 status.card_specific.madi.sync_madi =
6286 hdspm_madi_sync_check(hdspm);
6287 status.card_specific.madi.sync_tco =
6288 hdspm_tco_sync_check(hdspm);
6289 status.card_specific.madi.sync_in =
6290 hdspm_sync_in_sync_check(hdspm);
6291
6292 statusregister =
6293 hdspm_read(hdspm, HDSPM_statusRegister);
6294 status.card_specific.madi.madi_input =
6295 (statusregister & HDSPM_AB_int) ? 1 : 0;
6296 status.card_specific.madi.channel_format =
Adrian Knoth9e6ff522011-10-27 21:57:52 +02006297 (statusregister & HDSPM_RX_64ch) ? 1 : 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006298 /* TODO: Mac driver sets it when f_s>48kHz */
6299 status.card_specific.madi.frame_format = 0;
6300
6301 default:
6302 break;
6303 }
6304
Dan Carpenter2ca595a2011-09-23 09:25:05 +03006305 if (copy_to_user(argp, &status, sizeof(status)))
Adrian Knoth0dca1792011-01-26 19:32:14 +01006306 return -EFAULT;
6307
6308
6309 break;
6310
Takashi Iwai763f3562005-06-03 11:25:34 +02006311 case SNDRV_HDSPM_IOCTL_GET_VERSION:
Dan Carpenter643d6bb2011-09-23 09:24:21 +03006312 memset(&hdspm_version, 0, sizeof(hdspm_version));
6313
Adrian Knoth0dca1792011-01-26 19:32:14 +01006314 hdspm_version.card_type = hdspm->io_type;
6315 strncpy(hdspm_version.cardname, hdspm->card_name,
6316 sizeof(hdspm_version.cardname));
Adrian Knoth7d53a632012-01-04 14:31:16 +01006317 hdspm_version.serial = hdspm->serial;
Takashi Iwai763f3562005-06-03 11:25:34 +02006318 hdspm_version.firmware_rev = hdspm->firmware_rev;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006319 hdspm_version.addons = 0;
6320 if (hdspm->tco)
6321 hdspm_version.addons |= HDSPM_ADDON_TCO;
6322
Dan Carpenter2ca595a2011-09-23 09:25:05 +03006323 if (copy_to_user(argp, &hdspm_version,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006324 sizeof(hdspm_version)))
Takashi Iwai763f3562005-06-03 11:25:34 +02006325 return -EFAULT;
6326 break;
6327
6328 case SNDRV_HDSPM_IOCTL_GET_MIXER:
Dan Carpenter2ca595a2011-09-23 09:25:05 +03006329 if (copy_from_user(&mixer, argp, sizeof(mixer)))
Takashi Iwai763f3562005-06-03 11:25:34 +02006330 return -EFAULT;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006331 if (copy_to_user((void __user *)mixer.mixer, hdspm->mixer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006332 sizeof(struct hdspm_mixer)))
Takashi Iwai763f3562005-06-03 11:25:34 +02006333 return -EFAULT;
6334 break;
6335
6336 default:
6337 return -EINVAL;
6338 }
6339 return 0;
6340}
6341
Takashi Iwai98274f02005-11-17 14:52:34 +01006342static struct snd_pcm_ops snd_hdspm_playback_ops = {
Takashi Iwai763f3562005-06-03 11:25:34 +02006343 .open = snd_hdspm_playback_open,
6344 .close = snd_hdspm_playback_release,
6345 .ioctl = snd_hdspm_ioctl,
6346 .hw_params = snd_hdspm_hw_params,
6347 .hw_free = snd_hdspm_hw_free,
6348 .prepare = snd_hdspm_prepare,
6349 .trigger = snd_hdspm_trigger,
6350 .pointer = snd_hdspm_hw_pointer,
Takashi Iwai763f3562005-06-03 11:25:34 +02006351 .page = snd_pcm_sgbuf_ops_page,
6352};
6353
Takashi Iwai98274f02005-11-17 14:52:34 +01006354static struct snd_pcm_ops snd_hdspm_capture_ops = {
Takashi Iwai763f3562005-06-03 11:25:34 +02006355 .open = snd_hdspm_capture_open,
6356 .close = snd_hdspm_capture_release,
6357 .ioctl = snd_hdspm_ioctl,
6358 .hw_params = snd_hdspm_hw_params,
6359 .hw_free = snd_hdspm_hw_free,
6360 .prepare = snd_hdspm_prepare,
6361 .trigger = snd_hdspm_trigger,
6362 .pointer = snd_hdspm_hw_pointer,
Takashi Iwai763f3562005-06-03 11:25:34 +02006363 .page = snd_pcm_sgbuf_ops_page,
6364};
6365
Takashi Iwai98274f02005-11-17 14:52:34 +01006366static int __devinit snd_hdspm_create_hwdep(struct snd_card *card,
6367 struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006368{
Takashi Iwai98274f02005-11-17 14:52:34 +01006369 struct snd_hwdep *hw;
Takashi Iwai763f3562005-06-03 11:25:34 +02006370 int err;
6371
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006372 err = snd_hwdep_new(card, "HDSPM hwdep", 0, &hw);
6373 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006374 return err;
6375
6376 hdspm->hwdep = hw;
6377 hw->private_data = hdspm;
6378 strcpy(hw->name, "HDSPM hwdep interface");
6379
Adrian Knoth0dca1792011-01-26 19:32:14 +01006380 hw->ops.open = snd_hdspm_hwdep_dummy_op;
Takashi Iwai763f3562005-06-03 11:25:34 +02006381 hw->ops.ioctl = snd_hdspm_hwdep_ioctl;
Adrian Knoth8de5d6f2012-03-08 15:38:04 +01006382 hw->ops.ioctl_compat = snd_hdspm_hwdep_ioctl;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006383 hw->ops.release = snd_hdspm_hwdep_dummy_op;
Takashi Iwai763f3562005-06-03 11:25:34 +02006384
6385 return 0;
6386}
6387
6388
6389/*------------------------------------------------------------
Adrian Knoth0dca1792011-01-26 19:32:14 +01006390 memory interface
Takashi Iwai763f3562005-06-03 11:25:34 +02006391 ------------------------------------------------------------*/
Adrian Knoth0dca1792011-01-26 19:32:14 +01006392static int __devinit snd_hdspm_preallocate_memory(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006393{
6394 int err;
Takashi Iwai98274f02005-11-17 14:52:34 +01006395 struct snd_pcm *pcm;
Takashi Iwai763f3562005-06-03 11:25:34 +02006396 size_t wanted;
6397
6398 pcm = hdspm->pcm;
6399
Remy Bruno3cee5a62006-10-16 12:46:32 +02006400 wanted = HDSPM_DMA_AREA_BYTES;
Takashi Iwai763f3562005-06-03 11:25:34 +02006401
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006402 err =
Takashi Iwai763f3562005-06-03 11:25:34 +02006403 snd_pcm_lib_preallocate_pages_for_all(pcm,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006404 SNDRV_DMA_TYPE_DEV_SG,
Takashi Iwai763f3562005-06-03 11:25:34 +02006405 snd_dma_pci_data(hdspm->pci),
6406 wanted,
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006407 wanted);
6408 if (err < 0) {
Andrew Mortone2eba3e2006-01-20 14:07:13 +01006409 snd_printdd("Could not preallocate %zd Bytes\n", wanted);
Takashi Iwai763f3562005-06-03 11:25:34 +02006410
6411 return err;
6412 } else
Andrew Mortone2eba3e2006-01-20 14:07:13 +01006413 snd_printdd(" Preallocated %zd Bytes\n", wanted);
Takashi Iwai763f3562005-06-03 11:25:34 +02006414
6415 return 0;
6416}
6417
Adrian Knoth0dca1792011-01-26 19:32:14 +01006418
6419static void hdspm_set_sgbuf(struct hdspm *hdspm,
Takashi Iwai77a23f22008-08-21 13:00:13 +02006420 struct snd_pcm_substream *substream,
Takashi Iwai763f3562005-06-03 11:25:34 +02006421 unsigned int reg, int channels)
6422{
6423 int i;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006424
6425 /* continuous memory segment */
Takashi Iwai763f3562005-06-03 11:25:34 +02006426 for (i = 0; i < (channels * 16); i++)
6427 hdspm_write(hdspm, reg + 4 * i,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006428 snd_pcm_sgbuf_get_addr(substream, 4096 * i));
Takashi Iwai763f3562005-06-03 11:25:34 +02006429}
6430
Adrian Knoth0dca1792011-01-26 19:32:14 +01006431
Takashi Iwai763f3562005-06-03 11:25:34 +02006432/* ------------- ALSA Devices ---------------------------- */
Takashi Iwai98274f02005-11-17 14:52:34 +01006433static int __devinit snd_hdspm_create_pcm(struct snd_card *card,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006434 struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006435{
Takashi Iwai98274f02005-11-17 14:52:34 +01006436 struct snd_pcm *pcm;
Takashi Iwai763f3562005-06-03 11:25:34 +02006437 int err;
6438
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006439 err = snd_pcm_new(card, hdspm->card_name, 0, 1, 1, &pcm);
6440 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006441 return err;
6442
6443 hdspm->pcm = pcm;
6444 pcm->private_data = hdspm;
6445 strcpy(pcm->name, hdspm->card_name);
6446
6447 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
6448 &snd_hdspm_playback_ops);
6449 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
6450 &snd_hdspm_capture_ops);
6451
6452 pcm->info_flags = SNDRV_PCM_INFO_JOINT_DUPLEX;
6453
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006454 err = snd_hdspm_preallocate_memory(hdspm);
6455 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006456 return err;
6457
6458 return 0;
6459}
6460
Takashi Iwai98274f02005-11-17 14:52:34 +01006461static inline void snd_hdspm_initialize_midi_flush(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006462{
Adrian Knoth7c7102b2011-02-28 15:14:50 +01006463 int i;
6464
6465 for (i = 0; i < hdspm->midiPorts; i++)
6466 snd_hdspm_flush_midi_input(hdspm, i);
Takashi Iwai763f3562005-06-03 11:25:34 +02006467}
6468
Takashi Iwai98274f02005-11-17 14:52:34 +01006469static int __devinit snd_hdspm_create_alsa_devices(struct snd_card *card,
6470 struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006471{
Adrian Knoth0dca1792011-01-26 19:32:14 +01006472 int err, i;
Takashi Iwai763f3562005-06-03 11:25:34 +02006473
6474 snd_printdd("Create card...\n");
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006475 err = snd_hdspm_create_pcm(card, hdspm);
6476 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006477 return err;
6478
Adrian Knoth0dca1792011-01-26 19:32:14 +01006479 i = 0;
6480 while (i < hdspm->midiPorts) {
6481 err = snd_hdspm_create_midi(card, hdspm, i);
6482 if (err < 0) {
6483 return err;
6484 }
6485 i++;
6486 }
Takashi Iwai763f3562005-06-03 11:25:34 +02006487
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006488 err = snd_hdspm_create_controls(card, hdspm);
6489 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006490 return err;
6491
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006492 err = snd_hdspm_create_hwdep(card, hdspm);
6493 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006494 return err;
6495
6496 snd_printdd("proc init...\n");
6497 snd_hdspm_proc_init(hdspm);
6498
6499 hdspm->system_sample_rate = -1;
6500 hdspm->last_external_sample_rate = -1;
6501 hdspm->last_internal_sample_rate = -1;
6502 hdspm->playback_pid = -1;
6503 hdspm->capture_pid = -1;
6504 hdspm->capture_substream = NULL;
6505 hdspm->playback_substream = NULL;
6506
6507 snd_printdd("Set defaults...\n");
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006508 err = snd_hdspm_set_defaults(hdspm);
6509 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006510 return err;
6511
6512 snd_printdd("Update mixer controls...\n");
6513 hdspm_update_simple_mixer_controls(hdspm);
6514
6515 snd_printdd("Initializeing complete ???\n");
6516
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006517 err = snd_card_register(card);
6518 if (err < 0) {
Takashi Iwai763f3562005-06-03 11:25:34 +02006519 snd_printk(KERN_ERR "HDSPM: error registering card\n");
6520 return err;
6521 }
6522
6523 snd_printdd("... yes now\n");
6524
6525 return 0;
6526}
6527
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006528static int __devinit snd_hdspm_create(struct snd_card *card,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006529 struct hdspm *hdspm) {
6530
Takashi Iwai763f3562005-06-03 11:25:34 +02006531 struct pci_dev *pci = hdspm->pci;
6532 int err;
Takashi Iwai763f3562005-06-03 11:25:34 +02006533 unsigned long io_extent;
6534
6535 hdspm->irq = -1;
Takashi Iwai763f3562005-06-03 11:25:34 +02006536 hdspm->card = card;
6537
6538 spin_lock_init(&hdspm->lock);
6539
Takashi Iwai763f3562005-06-03 11:25:34 +02006540 pci_read_config_word(hdspm->pci,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006541 PCI_CLASS_REVISION, &hdspm->firmware_rev);
Remy Bruno3cee5a62006-10-16 12:46:32 +02006542
Takashi Iwai763f3562005-06-03 11:25:34 +02006543 strcpy(card->mixername, "Xilinx FPGA");
Adrian Knoth0dca1792011-01-26 19:32:14 +01006544 strcpy(card->driver, "HDSPM");
6545
6546 switch (hdspm->firmware_rev) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01006547 case HDSPM_RAYDAT_REV:
6548 hdspm->io_type = RayDAT;
6549 hdspm->card_name = "RME RayDAT";
6550 hdspm->midiPorts = 2;
6551 break;
6552 case HDSPM_AIO_REV:
6553 hdspm->io_type = AIO;
6554 hdspm->card_name = "RME AIO";
6555 hdspm->midiPorts = 1;
6556 break;
6557 case HDSPM_MADIFACE_REV:
6558 hdspm->io_type = MADIface;
6559 hdspm->card_name = "RME MADIface";
6560 hdspm->midiPorts = 1;
6561 break;
Adrian Knoth5027f342011-02-28 15:14:49 +01006562 default:
Adrian Knothc09403d2011-10-27 21:57:54 +02006563 if ((hdspm->firmware_rev == 0xf0) ||
6564 ((hdspm->firmware_rev >= 0xe6) &&
6565 (hdspm->firmware_rev <= 0xea))) {
6566 hdspm->io_type = AES32;
6567 hdspm->card_name = "RME AES32";
6568 hdspm->midiPorts = 2;
Adrian Knoth05c7cc92011-11-21 16:15:36 +01006569 } else if ((hdspm->firmware_rev == 0xd2) ||
Adrian Knothc09403d2011-10-27 21:57:54 +02006570 ((hdspm->firmware_rev >= 0xc8) &&
6571 (hdspm->firmware_rev <= 0xcf))) {
6572 hdspm->io_type = MADI;
6573 hdspm->card_name = "RME MADI";
6574 hdspm->midiPorts = 3;
6575 } else {
6576 snd_printk(KERN_ERR
6577 "HDSPM: unknown firmware revision %x\n",
Adrian Knoth5027f342011-02-28 15:14:49 +01006578 hdspm->firmware_rev);
Adrian Knothc09403d2011-10-27 21:57:54 +02006579 return -ENODEV;
6580 }
Remy Bruno3cee5a62006-10-16 12:46:32 +02006581 }
Takashi Iwai763f3562005-06-03 11:25:34 +02006582
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006583 err = pci_enable_device(pci);
6584 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006585 return err;
6586
6587 pci_set_master(hdspm->pci);
6588
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006589 err = pci_request_regions(pci, "hdspm");
6590 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006591 return err;
6592
6593 hdspm->port = pci_resource_start(pci, 0);
6594 io_extent = pci_resource_len(pci, 0);
6595
6596 snd_printdd("grabbed memory region 0x%lx-0x%lx\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01006597 hdspm->port, hdspm->port + io_extent - 1);
Takashi Iwai763f3562005-06-03 11:25:34 +02006598
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006599 hdspm->iobase = ioremap_nocache(hdspm->port, io_extent);
6600 if (!hdspm->iobase) {
6601 snd_printk(KERN_ERR "HDSPM: "
Adrian Knoth0dca1792011-01-26 19:32:14 +01006602 "unable to remap region 0x%lx-0x%lx\n",
6603 hdspm->port, hdspm->port + io_extent - 1);
Takashi Iwai763f3562005-06-03 11:25:34 +02006604 return -EBUSY;
6605 }
6606 snd_printdd("remapped region (0x%lx) 0x%lx-0x%lx\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01006607 (unsigned long)hdspm->iobase, hdspm->port,
6608 hdspm->port + io_extent - 1);
Takashi Iwai763f3562005-06-03 11:25:34 +02006609
6610 if (request_irq(pci->irq, snd_hdspm_interrupt,
Takashi Iwai934c2b62011-06-10 16:36:37 +02006611 IRQF_SHARED, KBUILD_MODNAME, hdspm)) {
Takashi Iwai763f3562005-06-03 11:25:34 +02006612 snd_printk(KERN_ERR "HDSPM: unable to use IRQ %d\n", pci->irq);
6613 return -EBUSY;
6614 }
6615
6616 snd_printdd("use IRQ %d\n", pci->irq);
6617
6618 hdspm->irq = pci->irq;
Takashi Iwai763f3562005-06-03 11:25:34 +02006619
Andrew Mortone2eba3e2006-01-20 14:07:13 +01006620 snd_printdd("kmalloc Mixer memory of %zd Bytes\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01006621 sizeof(struct hdspm_mixer));
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006622 hdspm->mixer = kzalloc(sizeof(struct hdspm_mixer), GFP_KERNEL);
6623 if (!hdspm->mixer) {
6624 snd_printk(KERN_ERR "HDSPM: "
Adrian Knoth0dca1792011-01-26 19:32:14 +01006625 "unable to kmalloc Mixer memory of %d Bytes\n",
6626 (int)sizeof(struct hdspm_mixer));
Julia Lawallb17cbdd2012-08-19 09:02:54 +02006627 return -ENOMEM;
Takashi Iwai763f3562005-06-03 11:25:34 +02006628 }
6629
Adrian Knoth0dca1792011-01-26 19:32:14 +01006630 hdspm->port_names_in = NULL;
6631 hdspm->port_names_out = NULL;
6632
6633 switch (hdspm->io_type) {
6634 case AES32:
Adrian Knothd2d10a22011-02-28 15:14:47 +01006635 hdspm->ss_in_channels = hdspm->ss_out_channels = AES32_CHANNELS;
6636 hdspm->ds_in_channels = hdspm->ds_out_channels = AES32_CHANNELS;
6637 hdspm->qs_in_channels = hdspm->qs_out_channels = AES32_CHANNELS;
Adrian Knoth432d2502011-02-23 11:43:08 +01006638
6639 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6640 channel_map_aes32;
6641 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
6642 channel_map_aes32;
6643 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
6644 channel_map_aes32;
6645 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6646 texts_ports_aes32;
6647 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6648 texts_ports_aes32;
6649 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6650 texts_ports_aes32;
6651
Adrian Knothd2d10a22011-02-28 15:14:47 +01006652 hdspm->max_channels_out = hdspm->max_channels_in =
6653 AES32_CHANNELS;
Adrian Knoth432d2502011-02-23 11:43:08 +01006654 hdspm->port_names_in = hdspm->port_names_out =
6655 texts_ports_aes32;
6656 hdspm->channel_map_in = hdspm->channel_map_out =
6657 channel_map_aes32;
6658
Adrian Knoth0dca1792011-01-26 19:32:14 +01006659 break;
6660
6661 case MADI:
6662 case MADIface:
6663 hdspm->ss_in_channels = hdspm->ss_out_channels =
6664 MADI_SS_CHANNELS;
6665 hdspm->ds_in_channels = hdspm->ds_out_channels =
6666 MADI_DS_CHANNELS;
6667 hdspm->qs_in_channels = hdspm->qs_out_channels =
6668 MADI_QS_CHANNELS;
6669
6670 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6671 channel_map_unity_ss;
Adrian Knoth01e96072011-02-23 11:43:11 +01006672 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006673 channel_map_unity_ss;
Adrian Knoth01e96072011-02-23 11:43:11 +01006674 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006675 channel_map_unity_ss;
6676
6677 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6678 texts_ports_madi;
6679 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6680 texts_ports_madi;
6681 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6682 texts_ports_madi;
6683 break;
6684
6685 case AIO:
6686 if (0 == (hdspm_read(hdspm, HDSPM_statusRegister2) & HDSPM_s2_AEBI_D)) {
6687 snd_printk(KERN_INFO "HDSPM: AEB input board found, but not supported\n");
6688 }
6689
6690 hdspm->ss_in_channels = AIO_IN_SS_CHANNELS;
6691 hdspm->ds_in_channels = AIO_IN_DS_CHANNELS;
6692 hdspm->qs_in_channels = AIO_IN_QS_CHANNELS;
6693 hdspm->ss_out_channels = AIO_OUT_SS_CHANNELS;
6694 hdspm->ds_out_channels = AIO_OUT_DS_CHANNELS;
6695 hdspm->qs_out_channels = AIO_OUT_QS_CHANNELS;
6696
6697 hdspm->channel_map_out_ss = channel_map_aio_out_ss;
6698 hdspm->channel_map_out_ds = channel_map_aio_out_ds;
6699 hdspm->channel_map_out_qs = channel_map_aio_out_qs;
6700
6701 hdspm->channel_map_in_ss = channel_map_aio_in_ss;
6702 hdspm->channel_map_in_ds = channel_map_aio_in_ds;
6703 hdspm->channel_map_in_qs = channel_map_aio_in_qs;
6704
6705 hdspm->port_names_in_ss = texts_ports_aio_in_ss;
6706 hdspm->port_names_out_ss = texts_ports_aio_out_ss;
6707 hdspm->port_names_in_ds = texts_ports_aio_in_ds;
6708 hdspm->port_names_out_ds = texts_ports_aio_out_ds;
6709 hdspm->port_names_in_qs = texts_ports_aio_in_qs;
6710 hdspm->port_names_out_qs = texts_ports_aio_out_qs;
6711
6712 break;
6713
6714 case RayDAT:
6715 hdspm->ss_in_channels = hdspm->ss_out_channels =
6716 RAYDAT_SS_CHANNELS;
6717 hdspm->ds_in_channels = hdspm->ds_out_channels =
6718 RAYDAT_DS_CHANNELS;
6719 hdspm->qs_in_channels = hdspm->qs_out_channels =
6720 RAYDAT_QS_CHANNELS;
6721
6722 hdspm->max_channels_in = RAYDAT_SS_CHANNELS;
6723 hdspm->max_channels_out = RAYDAT_SS_CHANNELS;
6724
6725 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6726 channel_map_raydat_ss;
6727 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
6728 channel_map_raydat_ds;
6729 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
6730 channel_map_raydat_qs;
6731 hdspm->channel_map_in = hdspm->channel_map_out =
6732 channel_map_raydat_ss;
6733
6734 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6735 texts_ports_raydat_ss;
6736 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6737 texts_ports_raydat_ds;
6738 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6739 texts_ports_raydat_qs;
6740
6741
6742 break;
6743
6744 }
6745
6746 /* TCO detection */
6747 switch (hdspm->io_type) {
6748 case AIO:
6749 case RayDAT:
6750 if (hdspm_read(hdspm, HDSPM_statusRegister2) &
6751 HDSPM_s2_tco_detect) {
6752 hdspm->midiPorts++;
6753 hdspm->tco = kzalloc(sizeof(struct hdspm_tco),
6754 GFP_KERNEL);
6755 if (NULL != hdspm->tco) {
6756 hdspm_tco_write(hdspm);
6757 }
6758 snd_printk(KERN_INFO "HDSPM: AIO/RayDAT TCO module found\n");
6759 } else {
6760 hdspm->tco = NULL;
6761 }
6762 break;
6763
6764 case MADI:
6765 if (hdspm_read(hdspm, HDSPM_statusRegister) & HDSPM_tco_detect) {
6766 hdspm->midiPorts++;
6767 hdspm->tco = kzalloc(sizeof(struct hdspm_tco),
6768 GFP_KERNEL);
6769 if (NULL != hdspm->tco) {
6770 hdspm_tco_write(hdspm);
6771 }
6772 snd_printk(KERN_INFO "HDSPM: MADI TCO module found\n");
6773 } else {
6774 hdspm->tco = NULL;
6775 }
6776 break;
6777
6778 default:
6779 hdspm->tco = NULL;
6780 }
6781
6782 /* texts */
6783 switch (hdspm->io_type) {
6784 case AES32:
6785 if (hdspm->tco) {
6786 hdspm->texts_autosync = texts_autosync_aes_tco;
6787 hdspm->texts_autosync_items = 10;
6788 } else {
6789 hdspm->texts_autosync = texts_autosync_aes;
6790 hdspm->texts_autosync_items = 9;
6791 }
6792 break;
6793
6794 case MADI:
6795 if (hdspm->tco) {
6796 hdspm->texts_autosync = texts_autosync_madi_tco;
6797 hdspm->texts_autosync_items = 4;
6798 } else {
6799 hdspm->texts_autosync = texts_autosync_madi;
6800 hdspm->texts_autosync_items = 3;
6801 }
6802 break;
6803
6804 case MADIface:
6805
6806 break;
6807
6808 case RayDAT:
6809 if (hdspm->tco) {
6810 hdspm->texts_autosync = texts_autosync_raydat_tco;
6811 hdspm->texts_autosync_items = 9;
6812 } else {
6813 hdspm->texts_autosync = texts_autosync_raydat;
6814 hdspm->texts_autosync_items = 8;
6815 }
6816 break;
6817
6818 case AIO:
6819 if (hdspm->tco) {
6820 hdspm->texts_autosync = texts_autosync_aio_tco;
6821 hdspm->texts_autosync_items = 6;
6822 } else {
6823 hdspm->texts_autosync = texts_autosync_aio;
6824 hdspm->texts_autosync_items = 5;
6825 }
6826 break;
6827
6828 }
6829
6830 tasklet_init(&hdspm->midi_tasklet,
6831 hdspm_midi_tasklet, (unsigned long) hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02006832
Adrian Knothf7de8ba2012-01-10 20:58:40 +01006833
6834 if (hdspm->io_type != MADIface) {
6835 hdspm->serial = (hdspm_read(hdspm,
6836 HDSPM_midiStatusIn0)>>8) & 0xFFFFFF;
6837 /* id contains either a user-provided value or the default
6838 * NULL. If it's the default, we're safe to
6839 * fill card->id with the serial number.
6840 *
6841 * If the serial number is 0xFFFFFF, then we're dealing with
6842 * an old PCI revision that comes without a sane number. In
6843 * this case, we don't set card->id to avoid collisions
6844 * when running with multiple cards.
6845 */
6846 if (NULL == id[hdspm->dev] && hdspm->serial != 0xFFFFFF) {
6847 sprintf(card->id, "HDSPMx%06x", hdspm->serial);
6848 snd_card_set_id(card, card->id);
6849 }
6850 }
6851
Takashi Iwai763f3562005-06-03 11:25:34 +02006852 snd_printdd("create alsa devices.\n");
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006853 err = snd_hdspm_create_alsa_devices(card, hdspm);
6854 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006855 return err;
6856
6857 snd_hdspm_initialize_midi_flush(hdspm);
6858
6859 return 0;
6860}
6861
Adrian Knoth0dca1792011-01-26 19:32:14 +01006862
Takashi Iwai98274f02005-11-17 14:52:34 +01006863static int snd_hdspm_free(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006864{
6865
6866 if (hdspm->port) {
6867
6868 /* stop th audio, and cancel all interrupts */
6869 hdspm->control_register &=
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006870 ~(HDSPM_Start | HDSPM_AudioInterruptEnable |
Adrian Knoth0dca1792011-01-26 19:32:14 +01006871 HDSPM_Midi0InterruptEnable | HDSPM_Midi1InterruptEnable |
6872 HDSPM_Midi2InterruptEnable | HDSPM_Midi3InterruptEnable);
Takashi Iwai763f3562005-06-03 11:25:34 +02006873 hdspm_write(hdspm, HDSPM_controlRegister,
6874 hdspm->control_register);
6875 }
6876
6877 if (hdspm->irq >= 0)
6878 free_irq(hdspm->irq, (void *) hdspm);
6879
Jesper Juhlfc584222005-10-24 15:11:28 +02006880 kfree(hdspm->mixer);
Takashi Iwai763f3562005-06-03 11:25:34 +02006881
6882 if (hdspm->iobase)
6883 iounmap(hdspm->iobase);
6884
Takashi Iwai763f3562005-06-03 11:25:34 +02006885 if (hdspm->port)
6886 pci_release_regions(hdspm->pci);
6887
6888 pci_disable_device(hdspm->pci);
6889 return 0;
6890}
6891
Adrian Knoth0dca1792011-01-26 19:32:14 +01006892
Takashi Iwai98274f02005-11-17 14:52:34 +01006893static void snd_hdspm_card_free(struct snd_card *card)
Takashi Iwai763f3562005-06-03 11:25:34 +02006894{
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006895 struct hdspm *hdspm = card->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02006896
6897 if (hdspm)
6898 snd_hdspm_free(hdspm);
6899}
6900
Adrian Knoth0dca1792011-01-26 19:32:14 +01006901
Takashi Iwai763f3562005-06-03 11:25:34 +02006902static int __devinit snd_hdspm_probe(struct pci_dev *pci,
6903 const struct pci_device_id *pci_id)
6904{
6905 static int dev;
Takashi Iwai98274f02005-11-17 14:52:34 +01006906 struct hdspm *hdspm;
6907 struct snd_card *card;
Takashi Iwai763f3562005-06-03 11:25:34 +02006908 int err;
6909
6910 if (dev >= SNDRV_CARDS)
6911 return -ENODEV;
6912 if (!enable[dev]) {
6913 dev++;
6914 return -ENOENT;
6915 }
6916
Takashi Iwaie58de7b2008-12-28 16:44:30 +01006917 err = snd_card_create(index[dev], id[dev],
Adrian Knoth0dca1792011-01-26 19:32:14 +01006918 THIS_MODULE, sizeof(struct hdspm), &card);
Takashi Iwaie58de7b2008-12-28 16:44:30 +01006919 if (err < 0)
6920 return err;
Takashi Iwai763f3562005-06-03 11:25:34 +02006921
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006922 hdspm = card->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02006923 card->private_free = snd_hdspm_card_free;
6924 hdspm->dev = dev;
6925 hdspm->pci = pci;
6926
Takashi Iwaic187c042007-02-19 15:27:33 +01006927 snd_card_set_dev(card, &pci->dev);
6928
Adrian Knoth0dca1792011-01-26 19:32:14 +01006929 err = snd_hdspm_create(card, hdspm);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006930 if (err < 0) {
Takashi Iwai763f3562005-06-03 11:25:34 +02006931 snd_card_free(card);
6932 return err;
6933 }
6934
Adrian Knoth0dca1792011-01-26 19:32:14 +01006935 if (hdspm->io_type != MADIface) {
6936 sprintf(card->shortname, "%s_%x",
6937 hdspm->card_name,
Adrian Knoth7d53a632012-01-04 14:31:16 +01006938 hdspm->serial);
Adrian Knoth0dca1792011-01-26 19:32:14 +01006939 sprintf(card->longname, "%s S/N 0x%x at 0x%lx, irq %d",
6940 hdspm->card_name,
Adrian Knoth7d53a632012-01-04 14:31:16 +01006941 hdspm->serial,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006942 hdspm->port, hdspm->irq);
6943 } else {
6944 sprintf(card->shortname, "%s", hdspm->card_name);
6945 sprintf(card->longname, "%s at 0x%lx, irq %d",
6946 hdspm->card_name, hdspm->port, hdspm->irq);
6947 }
Takashi Iwai763f3562005-06-03 11:25:34 +02006948
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006949 err = snd_card_register(card);
6950 if (err < 0) {
Takashi Iwai763f3562005-06-03 11:25:34 +02006951 snd_card_free(card);
6952 return err;
6953 }
6954
6955 pci_set_drvdata(pci, card);
6956
6957 dev++;
6958 return 0;
6959}
6960
6961static void __devexit snd_hdspm_remove(struct pci_dev *pci)
6962{
6963 snd_card_free(pci_get_drvdata(pci));
6964 pci_set_drvdata(pci, NULL);
6965}
6966
Takashi Iwaie9f66d92012-04-24 12:25:00 +02006967static struct pci_driver hdspm_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02006968 .name = KBUILD_MODNAME,
Takashi Iwai763f3562005-06-03 11:25:34 +02006969 .id_table = snd_hdspm_ids,
6970 .probe = snd_hdspm_probe,
6971 .remove = __devexit_p(snd_hdspm_remove),
6972};
6973
Takashi Iwaie9f66d92012-04-24 12:25:00 +02006974module_pci_driver(hdspm_driver);