blob: 05753fad70bfba08464f5f789e8b2e37cbb59751 [file] [log] [blame]
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2003 Christoph Hellwig (hch@lst.de)
4 * Copyright (C) 1999, 2000, 04 Ralf Baechle (ralf@linux-mips.org)
5 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
6 */
7#include <linux/kernel.h>
8#include <linux/export.h>
9#include <linux/pci.h>
10#include <linux/smp.h>
11#include <linux/dma-direct.h>
12#include <linux/platform_device.h>
13#include <linux/platform_data/xtalk-bridge.h>
Thomas Bogendoerfer5dc76a92019-10-03 11:52:30 +020014#include <linux/nvmem-consumer.h>
15#include <linux/crc16.h>
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +020016
17#include <asm/pci/bridge.h>
18#include <asm/paccess.h>
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +020019#include <asm/sn/irq_alloc.h>
Thomas Bogendoerfer5dc76a92019-10-03 11:52:30 +020020#include <asm/sn/ioc3.h>
21
22#define CRC16_INIT 0
23#define CRC16_VALID 0xb001
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +020024
25/*
Thomas Bogendoerferb9e9def2019-10-24 12:18:28 +020026 * Common phys<->dma mapping for platforms using pci xtalk bridge
27 */
28dma_addr_t __phys_to_dma(struct device *dev, phys_addr_t paddr)
29{
30 struct pci_dev *pdev = to_pci_dev(dev);
31 struct bridge_controller *bc = BRIDGE_CONTROLLER(pdev->bus);
32
33 return bc->baddr + paddr;
34}
35
36phys_addr_t __dma_to_phys(struct device *dev, dma_addr_t dma_addr)
37{
38 return dma_addr & ~(0xffUL << 56);
39}
40
41/*
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +020042 * Most of the IOC3 PCI config register aren't present
43 * we emulate what is needed for a normal PCI enumeration
44 */
Thomas Bogendoerfer5dc76a92019-10-03 11:52:30 +020045static int ioc3_cfg_rd(void *addr, int where, int size, u32 *value, u32 sid)
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +020046{
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +020047 u32 cf, shift, mask;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +020048
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +020049 switch (where & ~3) {
50 case 0x00 ... 0x10:
51 case 0x40 ... 0x44:
52 if (get_dbe(cf, (u32 *)addr))
53 return PCIBIOS_DEVICE_NOT_FOUND;
54 break;
Thomas Bogendoerfer5dc76a92019-10-03 11:52:30 +020055 case 0x2c:
56 cf = sid;
57 break;
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +020058 case 0x3c:
59 /* emulate sane interrupt pin value */
60 cf = 0x00000100;
61 break;
62 default:
63 cf = 0;
64 break;
65 }
66 shift = (where & 3) << 3;
67 mask = 0xffffffffU >> ((4 - size) << 3);
68 *value = (cf >> shift) & mask;
69
70 return PCIBIOS_SUCCESSFUL;
71}
72
73static int ioc3_cfg_wr(void *addr, int where, int size, u32 value)
74{
75 u32 cf, shift, mask, smask;
76
77 if ((where >= 0x14 && where < 0x40) || (where >= 0x48))
78 return PCIBIOS_SUCCESSFUL;
79
80 if (get_dbe(cf, (u32 *)addr))
81 return PCIBIOS_DEVICE_NOT_FOUND;
82
83 shift = ((where & 3) << 3);
84 mask = (0xffffffffU >> ((4 - size) << 3));
85 smask = mask << shift;
86
87 cf = (cf & ~smask) | ((value & mask) << shift);
88 if (put_dbe(cf, (u32 *)addr))
89 return PCIBIOS_DEVICE_NOT_FOUND;
90
91 return PCIBIOS_SUCCESSFUL;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +020092}
93
94static void bridge_disable_swapping(struct pci_dev *dev)
95{
96 struct bridge_controller *bc = BRIDGE_CONTROLLER(dev->bus);
97 int slot = PCI_SLOT(dev->devfn);
98
99 /* Turn off byte swapping */
100 bridge_clr(bc, b_device[slot].reg, BRIDGE_DEV_SWAP_DIR);
101 bridge_read(bc, b_widget.w_tflush); /* Flush */
102}
103
104DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
105 bridge_disable_swapping);
106
107
108/*
109 * The Bridge ASIC supports both type 0 and type 1 access. Type 1 is
110 * not really documented, so right now I can't write code which uses it.
111 * Therefore we use type 0 accesses for now even though they won't work
112 * correctly for PCI-to-PCI bridges.
113 *
114 * The function is complicated by the ultimate brokenness of the IOC3 chip
115 * which is used in SGI systems. The IOC3 can only handle 32-bit PCI
116 * accesses and does only decode parts of it's address space.
117 */
118static int pci_conf0_read_config(struct pci_bus *bus, unsigned int devfn,
119 int where, int size, u32 *value)
120{
121 struct bridge_controller *bc = BRIDGE_CONTROLLER(bus);
122 struct bridge_regs *bridge = bc->base;
123 int slot = PCI_SLOT(devfn);
124 int fn = PCI_FUNC(devfn);
125 void *addr;
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +0200126 u32 cf;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200127 int res;
128
129 addr = &bridge->b_type0_cfg_dev[slot].f[fn].c[PCI_VENDOR_ID];
130 if (get_dbe(cf, (u32 *)addr))
131 return PCIBIOS_DEVICE_NOT_FOUND;
132
133 /*
134 * IOC3 is broken beyond belief ... Don't even give the
135 * generic PCI code a chance to look at it for real ...
136 */
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +0200137 if (cf == (PCI_VENDOR_ID_SGI | (PCI_DEVICE_ID_SGI_IOC3 << 16))) {
138 addr = &bridge->b_type0_cfg_dev[slot].f[fn].l[where >> 2];
Thomas Bogendoerfer5dc76a92019-10-03 11:52:30 +0200139 return ioc3_cfg_rd(addr, where, size, value,
140 bc->ioc3_sid[slot]);
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +0200141 }
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200142
143 addr = &bridge->b_type0_cfg_dev[slot].f[fn].c[where ^ (4 - size)];
144
145 if (size == 1)
146 res = get_dbe(*value, (u8 *)addr);
147 else if (size == 2)
148 res = get_dbe(*value, (u16 *)addr);
149 else
150 res = get_dbe(*value, (u32 *)addr);
151
152 return res ? PCIBIOS_DEVICE_NOT_FOUND : PCIBIOS_SUCCESSFUL;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200153}
154
155static int pci_conf1_read_config(struct pci_bus *bus, unsigned int devfn,
156 int where, int size, u32 *value)
157{
158 struct bridge_controller *bc = BRIDGE_CONTROLLER(bus);
159 struct bridge_regs *bridge = bc->base;
160 int busno = bus->number;
161 int slot = PCI_SLOT(devfn);
162 int fn = PCI_FUNC(devfn);
163 void *addr;
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +0200164 u32 cf;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200165 int res;
166
167 bridge_write(bc, b_pci_cfg, (busno << 16) | (slot << 11));
168 addr = &bridge->b_type1_cfg.c[(fn << 8) | PCI_VENDOR_ID];
169 if (get_dbe(cf, (u32 *)addr))
170 return PCIBIOS_DEVICE_NOT_FOUND;
171
172 /*
173 * IOC3 is broken beyond belief ... Don't even give the
174 * generic PCI code a chance to look at it for real ...
175 */
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +0200176 if (cf == (PCI_VENDOR_ID_SGI | (PCI_DEVICE_ID_SGI_IOC3 << 16))) {
177 addr = &bridge->b_type1_cfg.c[(fn << 8) | (where & ~3)];
Thomas Bogendoerfer5dc76a92019-10-03 11:52:30 +0200178 return ioc3_cfg_rd(addr, where, size, value,
179 bc->ioc3_sid[slot]);
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +0200180 }
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200181
182 addr = &bridge->b_type1_cfg.c[(fn << 8) | (where ^ (4 - size))];
183
184 if (size == 1)
185 res = get_dbe(*value, (u8 *)addr);
186 else if (size == 2)
187 res = get_dbe(*value, (u16 *)addr);
188 else
189 res = get_dbe(*value, (u32 *)addr);
190
191 return res ? PCIBIOS_DEVICE_NOT_FOUND : PCIBIOS_SUCCESSFUL;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200192}
193
194static int pci_read_config(struct pci_bus *bus, unsigned int devfn,
195 int where, int size, u32 *value)
196{
197 if (!pci_is_root_bus(bus))
198 return pci_conf1_read_config(bus, devfn, where, size, value);
199
200 return pci_conf0_read_config(bus, devfn, where, size, value);
201}
202
203static int pci_conf0_write_config(struct pci_bus *bus, unsigned int devfn,
204 int where, int size, u32 value)
205{
206 struct bridge_controller *bc = BRIDGE_CONTROLLER(bus);
207 struct bridge_regs *bridge = bc->base;
208 int slot = PCI_SLOT(devfn);
209 int fn = PCI_FUNC(devfn);
210 void *addr;
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +0200211 u32 cf;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200212 int res;
213
214 addr = &bridge->b_type0_cfg_dev[slot].f[fn].c[PCI_VENDOR_ID];
215 if (get_dbe(cf, (u32 *)addr))
216 return PCIBIOS_DEVICE_NOT_FOUND;
217
218 /*
219 * IOC3 is broken beyond belief ... Don't even give the
220 * generic PCI code a chance to look at it for real ...
221 */
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +0200222 if (cf == (PCI_VENDOR_ID_SGI | (PCI_DEVICE_ID_SGI_IOC3 << 16))) {
223 addr = &bridge->b_type0_cfg_dev[slot].f[fn].l[where >> 2];
224 return ioc3_cfg_wr(addr, where, size, value);
225 }
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200226
227 addr = &bridge->b_type0_cfg_dev[slot].f[fn].c[where ^ (4 - size)];
228
229 if (size == 1)
230 res = put_dbe(value, (u8 *)addr);
231 else if (size == 2)
232 res = put_dbe(value, (u16 *)addr);
233 else
234 res = put_dbe(value, (u32 *)addr);
235
236 if (res)
237 return PCIBIOS_DEVICE_NOT_FOUND;
238
239 return PCIBIOS_SUCCESSFUL;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200240}
241
242static int pci_conf1_write_config(struct pci_bus *bus, unsigned int devfn,
243 int where, int size, u32 value)
244{
245 struct bridge_controller *bc = BRIDGE_CONTROLLER(bus);
246 struct bridge_regs *bridge = bc->base;
247 int slot = PCI_SLOT(devfn);
248 int fn = PCI_FUNC(devfn);
249 int busno = bus->number;
250 void *addr;
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +0200251 u32 cf;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200252 int res;
253
254 bridge_write(bc, b_pci_cfg, (busno << 16) | (slot << 11));
255 addr = &bridge->b_type1_cfg.c[(fn << 8) | PCI_VENDOR_ID];
256 if (get_dbe(cf, (u32 *)addr))
257 return PCIBIOS_DEVICE_NOT_FOUND;
258
259 /*
260 * IOC3 is broken beyond belief ... Don't even give the
261 * generic PCI code a chance to look at it for real ...
262 */
Thomas Bogendoerfer813cafc2019-08-19 18:31:27 +0200263 if (cf == (PCI_VENDOR_ID_SGI | (PCI_DEVICE_ID_SGI_IOC3 << 16))) {
264 addr = &bridge->b_type0_cfg_dev[slot].f[fn].l[where >> 2];
265 return ioc3_cfg_wr(addr, where, size, value);
266 }
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200267
268 addr = &bridge->b_type1_cfg.c[(fn << 8) | (where ^ (4 - size))];
269
270 if (size == 1)
271 res = put_dbe(value, (u8 *)addr);
272 else if (size == 2)
273 res = put_dbe(value, (u16 *)addr);
274 else
275 res = put_dbe(value, (u32 *)addr);
276
277 if (res)
278 return PCIBIOS_DEVICE_NOT_FOUND;
279
280 return PCIBIOS_SUCCESSFUL;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200281}
282
283static int pci_write_config(struct pci_bus *bus, unsigned int devfn,
284 int where, int size, u32 value)
285{
286 if (!pci_is_root_bus(bus))
287 return pci_conf1_write_config(bus, devfn, where, size, value);
288
289 return pci_conf0_write_config(bus, devfn, where, size, value);
290}
291
292static struct pci_ops bridge_pci_ops = {
293 .read = pci_read_config,
294 .write = pci_write_config,
295};
296
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200297struct bridge_irq_chip_data {
298 struct bridge_controller *bc;
299 nasid_t nasid;
300};
301
302static int bridge_set_affinity(struct irq_data *d, const struct cpumask *mask,
303 bool force)
304{
305#ifdef CONFIG_NUMA
306 struct bridge_irq_chip_data *data = d->chip_data;
307 int bit = d->parent_data->hwirq;
308 int pin = d->hwirq;
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200309 int ret, cpu;
310
311 ret = irq_chip_set_affinity_parent(d, mask, force);
312 if (ret >= 0) {
313 cpu = cpumask_first_and(mask, cpu_online_mask);
Thomas Bogendoerfer37640ad2019-11-19 12:08:57 +0100314 data->nasid = cpu_to_node(cpu);
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200315 bridge_write(data->bc, b_int_addr[pin].addr,
316 (((data->bc->intr_addr >> 30) & 0x30000) |
Thomas Bogendoerfer37640ad2019-11-19 12:08:57 +0100317 bit | (data->nasid << 8)));
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200318 bridge_read(data->bc, b_wid_tflush);
319 }
320 return ret;
321#else
322 return irq_chip_set_affinity_parent(d, mask, force);
323#endif
324}
325
326struct irq_chip bridge_irq_chip = {
327 .name = "BRIDGE",
328 .irq_mask = irq_chip_mask_parent,
329 .irq_unmask = irq_chip_unmask_parent,
330 .irq_set_affinity = bridge_set_affinity
331};
332
333static int bridge_domain_alloc(struct irq_domain *domain, unsigned int virq,
334 unsigned int nr_irqs, void *arg)
335{
336 struct bridge_irq_chip_data *data;
337 struct irq_alloc_info *info = arg;
338 int ret;
339
340 if (nr_irqs > 1 || !info)
341 return -EINVAL;
342
343 data = kzalloc(sizeof(*data), GFP_KERNEL);
344 if (!data)
345 return -ENOMEM;
346
347 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
348 if (ret >= 0) {
349 data->bc = info->ctrl;
350 data->nasid = info->nasid;
351 irq_domain_set_info(domain, virq, info->pin, &bridge_irq_chip,
352 data, handle_level_irq, NULL, NULL);
353 } else {
354 kfree(data);
355 }
356
357 return ret;
358}
359
360static void bridge_domain_free(struct irq_domain *domain, unsigned int virq,
361 unsigned int nr_irqs)
362{
363 struct irq_data *irqd = irq_domain_get_irq_data(domain, virq);
364
365 if (nr_irqs)
366 return;
367
368 kfree(irqd->chip_data);
369 irq_domain_free_irqs_top(domain, virq, nr_irqs);
370}
371
372static int bridge_domain_activate(struct irq_domain *domain,
373 struct irq_data *irqd, bool reserve)
374{
375 struct bridge_irq_chip_data *data = irqd->chip_data;
376 struct bridge_controller *bc = data->bc;
377 int bit = irqd->parent_data->hwirq;
378 int pin = irqd->hwirq;
379 u32 device;
380
381 bridge_write(bc, b_int_addr[pin].addr,
382 (((bc->intr_addr >> 30) & 0x30000) |
383 bit | (data->nasid << 8)));
384 bridge_set(bc, b_int_enable, (1 << pin));
385 bridge_set(bc, b_int_enable, 0x7ffffe00); /* more stuff in int_enable */
386
387 /*
388 * Enable sending of an interrupt clear packt to the hub on a high to
389 * low transition of the interrupt pin.
390 *
391 * IRIX sets additional bits in the address which are documented as
392 * reserved in the bridge docs.
393 */
394 bridge_set(bc, b_int_mode, (1UL << pin));
395
396 /*
397 * We assume the bridge to have a 1:1 mapping between devices
398 * (slots) and intr pins.
399 */
400 device = bridge_read(bc, b_int_device);
401 device &= ~(7 << (pin*3));
402 device |= (pin << (pin*3));
403 bridge_write(bc, b_int_device, device);
404
405 bridge_read(bc, b_wid_tflush);
406 return 0;
407}
408
409static void bridge_domain_deactivate(struct irq_domain *domain,
410 struct irq_data *irqd)
411{
412 struct bridge_irq_chip_data *data = irqd->chip_data;
413
414 bridge_clr(data->bc, b_int_enable, (1 << irqd->hwirq));
415 bridge_read(data->bc, b_wid_tflush);
416}
417
418static const struct irq_domain_ops bridge_domain_ops = {
419 .alloc = bridge_domain_alloc,
420 .free = bridge_domain_free,
421 .activate = bridge_domain_activate,
422 .deactivate = bridge_domain_deactivate
423};
424
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200425/*
426 * All observed requests have pin == 1. We could have a global here, that
427 * gets incremented and returned every time - unfortunately, pci_map_irq
428 * may be called on the same device over and over, and need to return the
429 * same value. On O2000, pin can be 0 or 1, and PCI slots can be [0..7].
430 *
431 * A given PCI device, in general, should be able to intr any of the cpus
432 * on any one of the hubs connected to its xbow.
433 */
434static int bridge_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
435{
436 struct bridge_controller *bc = BRIDGE_CONTROLLER(dev->bus);
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200437 struct irq_alloc_info info;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200438 int irq;
439
440 irq = bc->pci_int[slot];
441 if (irq == -1) {
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200442 info.ctrl = bc;
443 info.nasid = bc->nasid;
444 info.pin = slot;
445
446 irq = irq_domain_alloc_irqs(bc->domain, 1, bc->nasid, &info);
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200447 if (irq < 0)
448 return irq;
449
450 bc->pci_int[slot] = irq;
451 }
452 return irq;
453}
454
Thomas Bogendoerfer5dc76a92019-10-03 11:52:30 +0200455#define IOC3_SID(sid) (PCI_VENDOR_ID_SGI << 16 | (sid))
456
457static void bridge_setup_ip27_baseio6g(struct bridge_controller *bc)
458{
459 bc->ioc3_sid[2] = IOC3_SID(IOC3_SUBSYS_IP27_BASEIO6G);
460 bc->ioc3_sid[6] = IOC3_SID(IOC3_SUBSYS_IP27_MIO);
461}
462
463static void bridge_setup_ip27_baseio(struct bridge_controller *bc)
464{
465 bc->ioc3_sid[2] = IOC3_SID(IOC3_SUBSYS_IP27_BASEIO);
466}
467
468static void bridge_setup_ip29_baseio(struct bridge_controller *bc)
469{
470 bc->ioc3_sid[2] = IOC3_SID(IOC3_SUBSYS_IP29_SYSBOARD);
471}
472
473static void bridge_setup_ip30_sysboard(struct bridge_controller *bc)
474{
475 bc->ioc3_sid[2] = IOC3_SID(IOC3_SUBSYS_IP30_SYSBOARD);
476}
477
478static void bridge_setup_menet(struct bridge_controller *bc)
479{
480 bc->ioc3_sid[0] = IOC3_SID(IOC3_SUBSYS_MENET);
481 bc->ioc3_sid[1] = IOC3_SID(IOC3_SUBSYS_MENET);
482 bc->ioc3_sid[2] = IOC3_SID(IOC3_SUBSYS_MENET);
483 bc->ioc3_sid[3] = IOC3_SID(IOC3_SUBSYS_MENET4);
484}
485
486#define BRIDGE_BOARD_SETUP(_partno, _setup) \
487 { .match = _partno, .setup = _setup }
488
489static const struct {
490 char *match;
491 void (*setup)(struct bridge_controller *bc);
492} bridge_ioc3_devid[] = {
493 BRIDGE_BOARD_SETUP("030-0734-", bridge_setup_ip27_baseio6g),
494 BRIDGE_BOARD_SETUP("030-0880-", bridge_setup_ip27_baseio6g),
495 BRIDGE_BOARD_SETUP("030-1023-", bridge_setup_ip27_baseio),
496 BRIDGE_BOARD_SETUP("030-1124-", bridge_setup_ip27_baseio),
497 BRIDGE_BOARD_SETUP("030-1025-", bridge_setup_ip29_baseio),
498 BRIDGE_BOARD_SETUP("030-1244-", bridge_setup_ip29_baseio),
499 BRIDGE_BOARD_SETUP("030-1389-", bridge_setup_ip29_baseio),
500 BRIDGE_BOARD_SETUP("030-0887-", bridge_setup_ip30_sysboard),
501 BRIDGE_BOARD_SETUP("030-1467-", bridge_setup_ip30_sysboard),
502 BRIDGE_BOARD_SETUP("030-0873-", bridge_setup_menet),
503};
504
505static void bridge_setup_board(struct bridge_controller *bc, char *partnum)
506{
507 int i;
508
509 for (i = 0; i < ARRAY_SIZE(bridge_ioc3_devid); i++)
510 if (!strncmp(partnum, bridge_ioc3_devid[i].match,
511 strlen(bridge_ioc3_devid[i].match))) {
512 bridge_ioc3_devid[i].setup(bc);
513 }
514}
515
516static int bridge_nvmem_match(struct device *dev, const void *data)
517{
518 const char *name = dev_name(dev);
519 const char *prefix = data;
520
521 if (strlen(name) < strlen(prefix))
522 return 0;
523
524 return memcmp(prefix, dev_name(dev), strlen(prefix)) == 0;
525}
526
527static int bridge_get_partnum(u64 baddr, char *partnum)
528{
529 struct nvmem_device *nvmem;
530 char prefix[24];
531 u8 prom[64];
532 int i, j;
533 int ret;
534
535 snprintf(prefix, sizeof(prefix), "bridge-%012llx-0b-", baddr);
536
537 nvmem = nvmem_device_find(prefix, bridge_nvmem_match);
538 if (IS_ERR(nvmem))
539 return PTR_ERR(nvmem);
540
541 ret = nvmem_device_read(nvmem, 0, 64, prom);
542 nvmem_device_put(nvmem);
543
544 if (ret != 64)
545 return ret;
546
547 if (crc16(CRC16_INIT, prom, 32) != CRC16_VALID ||
548 crc16(CRC16_INIT, prom + 32, 32) != CRC16_VALID)
549 return -EINVAL;
550
551 /* Assemble part number */
552 j = 0;
553 for (i = 0; i < 19; i++)
554 if (prom[i + 11] != ' ')
555 partnum[j++] = prom[i + 11];
556
557 for (i = 0; i < 6; i++)
558 if (prom[i + 32] != ' ')
559 partnum[j++] = prom[i + 32];
560
561 partnum[j] = 0;
562
563 return 0;
564}
565
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200566static int bridge_probe(struct platform_device *pdev)
567{
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200568 struct xtalk_bridge_platform_data *bd = dev_get_platdata(&pdev->dev);
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200569 struct device *dev = &pdev->dev;
570 struct bridge_controller *bc;
571 struct pci_host_bridge *host;
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200572 struct irq_domain *domain, *parent;
573 struct fwnode_handle *fn;
Thomas Bogendoerfer5dc76a92019-10-03 11:52:30 +0200574 char partnum[26];
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200575 int slot;
576 int err;
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200577
Thomas Bogendoerfer5dc76a92019-10-03 11:52:30 +0200578 /* get part number from one wire prom */
579 if (bridge_get_partnum(virt_to_phys((void *)bd->bridge_addr), partnum))
580 return -EPROBE_DEFER; /* not available yet */
581
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200582 parent = irq_get_default_host();
583 if (!parent)
584 return -ENODEV;
585 fn = irq_domain_alloc_named_fwnode("BRIDGE");
586 if (!fn)
587 return -ENOMEM;
588 domain = irq_domain_create_hierarchy(parent, 0, 8, fn,
589 &bridge_domain_ops, NULL);
590 irq_domain_free_fwnode(fn);
591 if (!domain)
592 return -ENOMEM;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200593
594 pci_set_flags(PCI_PROBE_ONLY);
595
596 host = devm_pci_alloc_host_bridge(dev, sizeof(*bc));
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200597 if (!host) {
598 err = -ENOMEM;
599 goto err_remove_domain;
600 }
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200601
602 bc = pci_host_bridge_priv(host);
603
604 bc->busn.name = "Bridge PCI busn";
605 bc->busn.start = 0;
606 bc->busn.end = 0xff;
607 bc->busn.flags = IORESOURCE_BUS;
608
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200609 bc->domain = domain;
610
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200611 pci_add_resource_offset(&host->windows, &bd->mem, bd->mem_offset);
612 pci_add_resource_offset(&host->windows, &bd->io, bd->io_offset);
613 pci_add_resource(&host->windows, &bc->busn);
614
615 err = devm_request_pci_bus_resources(dev, &host->windows);
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200616 if (err < 0)
617 goto err_free_resource;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200618
619 bc->nasid = bd->nasid;
620
621 bc->baddr = (u64)bd->masterwid << 60 | PCI64_ATTR_BAR;
622 bc->base = (struct bridge_regs *)bd->bridge_addr;
623 bc->intr_addr = bd->intr_addr;
624
625 /*
626 * Clear all pending interrupts.
627 */
628 bridge_write(bc, b_int_rst_stat, BRIDGE_IRR_ALL_CLR);
629
630 /*
631 * Until otherwise set up, assume all interrupts are from slot 0
632 */
633 bridge_write(bc, b_int_device, 0x0);
634
635 /*
636 * disable swapping for big windows
637 */
638 bridge_clr(bc, b_wid_control,
639 BRIDGE_CTRL_IO_SWAP | BRIDGE_CTRL_MEM_SWAP);
640#ifdef CONFIG_PAGE_SIZE_4KB
641 bridge_clr(bc, b_wid_control, BRIDGE_CTRL_PAGE_SIZE);
642#else /* 16kB or larger */
643 bridge_set(bc, b_wid_control, BRIDGE_CTRL_PAGE_SIZE);
644#endif
645
646 /*
647 * Hmm... IRIX sets additional bits in the address which
648 * are documented as reserved in the bridge docs.
649 */
650 bridge_write(bc, b_wid_int_upper,
651 ((bc->intr_addr >> 32) & 0xffff) | (bd->masterwid << 16));
652 bridge_write(bc, b_wid_int_lower, bc->intr_addr & 0xffffffff);
653 bridge_write(bc, b_dir_map, (bd->masterwid << 20)); /* DMA */
654 bridge_write(bc, b_int_enable, 0);
655
656 for (slot = 0; slot < 8; slot++) {
657 bridge_set(bc, b_device[slot].reg, BRIDGE_DEV_SWAP_DIR);
658 bc->pci_int[slot] = -1;
659 }
660 bridge_read(bc, b_wid_tflush); /* wait until Bridge PIO complete */
661
Thomas Bogendoerfer5dc76a92019-10-03 11:52:30 +0200662 bridge_setup_board(bc, partnum);
663
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200664 host->dev.parent = dev;
665 host->sysdata = bc;
666 host->busnr = 0;
667 host->ops = &bridge_pci_ops;
668 host->map_irq = bridge_map_irq;
669 host->swizzle_irq = pci_common_swizzle;
670
671 err = pci_scan_root_bus_bridge(host);
672 if (err < 0)
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200673 goto err_free_resource;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200674
675 pci_bus_claim_resources(host->bus);
676 pci_bus_add_devices(host->bus);
677
678 platform_set_drvdata(pdev, host->bus);
679
680 return 0;
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200681
682err_free_resource:
683 pci_free_resource_list(&host->windows);
684err_remove_domain:
685 irq_domain_remove(domain);
686 return err;
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200687}
688
689static int bridge_remove(struct platform_device *pdev)
690{
691 struct pci_bus *bus = platform_get_drvdata(pdev);
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200692 struct bridge_controller *bc = BRIDGE_CONTROLLER(bus);
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200693
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200694 irq_domain_remove(bc->domain);
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200695 pci_lock_rescan_remove();
696 pci_stop_root_bus(bus);
697 pci_remove_root_bus(bus);
698 pci_unlock_rescan_remove();
699
700 return 0;
701}
702
703static struct platform_driver bridge_driver = {
704 .probe = bridge_probe,
705 .remove = bridge_remove,
706 .driver = {
707 .name = "xtalk-bridge",
708 }
709};
710
711builtin_platform_driver(bridge_driver);