Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) Maxime Coquelin 2015 |
Bich HEMON | 3e5fcba | 2017-07-13 15:08:26 +0000 | [diff] [blame] | 3 | * Copyright (C) STMicroelectronics SA 2017 |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 4 | * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com> |
| 5 | * Gerald Baeza <gerald.baeza@st.com> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 6 | * License terms: GNU General Public License (GPL), version 2 |
| 7 | * |
| 8 | * Inspired by st-asc.c from STMicroelectronics (c) |
| 9 | */ |
| 10 | |
Maxime Coquelin | 6b596a8 | 2015-06-16 11:12:19 +0200 | [diff] [blame] | 11 | #if defined(CONFIG_SERIAL_STM32_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 12 | #define SUPPORT_SYSRQ |
| 13 | #endif |
| 14 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 15 | #include <linux/clk.h> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 16 | #include <linux/console.h> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 17 | #include <linux/delay.h> |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 18 | #include <linux/dma-direction.h> |
| 19 | #include <linux/dmaengine.h> |
| 20 | #include <linux/dma-mapping.h> |
| 21 | #include <linux/io.h> |
| 22 | #include <linux/iopoll.h> |
| 23 | #include <linux/irq.h> |
| 24 | #include <linux/module.h> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 25 | #include <linux/of.h> |
| 26 | #include <linux/of_platform.h> |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 27 | #include <linux/platform_device.h> |
| 28 | #include <linux/pm_runtime.h> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 29 | #include <linux/serial_core.h> |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 30 | #include <linux/serial.h> |
| 31 | #include <linux/spinlock.h> |
| 32 | #include <linux/sysrq.h> |
| 33 | #include <linux/tty_flip.h> |
| 34 | #include <linux/tty.h> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 35 | |
Alexandre TORGUE | bc5a0b5 | 2016-09-15 18:42:35 +0200 | [diff] [blame] | 36 | #include "stm32-usart.h" |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 37 | |
| 38 | static void stm32_stop_tx(struct uart_port *port); |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 39 | static void stm32_transmit_chars(struct uart_port *port); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 40 | |
| 41 | static inline struct stm32_port *to_stm32_port(struct uart_port *port) |
| 42 | { |
| 43 | return container_of(port, struct stm32_port, port); |
| 44 | } |
| 45 | |
| 46 | static void stm32_set_bits(struct uart_port *port, u32 reg, u32 bits) |
| 47 | { |
| 48 | u32 val; |
| 49 | |
| 50 | val = readl_relaxed(port->membase + reg); |
| 51 | val |= bits; |
| 52 | writel_relaxed(val, port->membase + reg); |
| 53 | } |
| 54 | |
| 55 | static void stm32_clr_bits(struct uart_port *port, u32 reg, u32 bits) |
| 56 | { |
| 57 | u32 val; |
| 58 | |
| 59 | val = readl_relaxed(port->membase + reg); |
| 60 | val &= ~bits; |
| 61 | writel_relaxed(val, port->membase + reg); |
| 62 | } |
| 63 | |
Baoyou Xie | b97055b | 2016-09-26 19:58:56 +0800 | [diff] [blame] | 64 | static int stm32_pending_rx(struct uart_port *port, u32 *sr, int *last_res, |
| 65 | bool threaded) |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 66 | { |
| 67 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 68 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 69 | enum dma_status status; |
| 70 | struct dma_tx_state state; |
| 71 | |
| 72 | *sr = readl_relaxed(port->membase + ofs->isr); |
| 73 | |
| 74 | if (threaded && stm32_port->rx_ch) { |
| 75 | status = dmaengine_tx_status(stm32_port->rx_ch, |
| 76 | stm32_port->rx_ch->cookie, |
| 77 | &state); |
| 78 | if ((status == DMA_IN_PROGRESS) && |
| 79 | (*last_res != state.residue)) |
| 80 | return 1; |
| 81 | else |
| 82 | return 0; |
| 83 | } else if (*sr & USART_SR_RXNE) { |
| 84 | return 1; |
| 85 | } |
| 86 | return 0; |
| 87 | } |
| 88 | |
Baoyou Xie | b97055b | 2016-09-26 19:58:56 +0800 | [diff] [blame] | 89 | static unsigned long |
| 90 | stm32_get_char(struct uart_port *port, u32 *sr, int *last_res) |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 91 | { |
| 92 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 93 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 94 | unsigned long c; |
| 95 | |
| 96 | if (stm32_port->rx_ch) { |
| 97 | c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--]; |
| 98 | if ((*last_res) == 0) |
| 99 | *last_res = RX_BUF_L; |
| 100 | return c; |
| 101 | } else { |
| 102 | return readl_relaxed(port->membase + ofs->rdr); |
| 103 | } |
| 104 | } |
| 105 | |
| 106 | static void stm32_receive_chars(struct uart_port *port, bool threaded) |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 107 | { |
| 108 | struct tty_port *tport = &port->state->port; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 109 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 110 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 111 | unsigned long c; |
| 112 | u32 sr; |
| 113 | char flag; |
| 114 | |
| 115 | if (port->irq_wake) |
| 116 | pm_wakeup_event(tport->tty->dev, 0); |
| 117 | |
Gerald Baeza | e570791 | 2017-07-13 15:08:27 +0000 | [diff] [blame] | 118 | while (stm32_pending_rx(port, &sr, &stm32_port->last_res, threaded)) { |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 119 | sr |= USART_SR_DUMMY_RX; |
Gerald Baeza | e570791 | 2017-07-13 15:08:27 +0000 | [diff] [blame] | 120 | c = stm32_get_char(port, &sr, &stm32_port->last_res); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 121 | flag = TTY_NORMAL; |
| 122 | port->icount.rx++; |
| 123 | |
| 124 | if (sr & USART_SR_ERR_MASK) { |
| 125 | if (sr & USART_SR_LBD) { |
| 126 | port->icount.brk++; |
| 127 | if (uart_handle_break(port)) |
| 128 | continue; |
| 129 | } else if (sr & USART_SR_ORE) { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 130 | if (ofs->icr != UNDEF_REG) |
| 131 | writel_relaxed(USART_ICR_ORECF, |
| 132 | port->membase + |
| 133 | ofs->icr); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 134 | port->icount.overrun++; |
| 135 | } else if (sr & USART_SR_PE) { |
| 136 | port->icount.parity++; |
| 137 | } else if (sr & USART_SR_FE) { |
| 138 | port->icount.frame++; |
| 139 | } |
| 140 | |
| 141 | sr &= port->read_status_mask; |
| 142 | |
| 143 | if (sr & USART_SR_LBD) |
| 144 | flag = TTY_BREAK; |
| 145 | else if (sr & USART_SR_PE) |
| 146 | flag = TTY_PARITY; |
| 147 | else if (sr & USART_SR_FE) |
| 148 | flag = TTY_FRAME; |
| 149 | } |
| 150 | |
| 151 | if (uart_handle_sysrq_char(port, c)) |
| 152 | continue; |
| 153 | uart_insert_char(port, sr, USART_SR_ORE, c, flag); |
| 154 | } |
| 155 | |
| 156 | spin_unlock(&port->lock); |
| 157 | tty_flip_buffer_push(tport); |
| 158 | spin_lock(&port->lock); |
| 159 | } |
| 160 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 161 | static void stm32_tx_dma_complete(void *arg) |
| 162 | { |
| 163 | struct uart_port *port = arg; |
| 164 | struct stm32_port *stm32port = to_stm32_port(port); |
| 165 | struct stm32_usart_offsets *ofs = &stm32port->info->ofs; |
| 166 | unsigned int isr; |
| 167 | int ret; |
| 168 | |
| 169 | ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, |
| 170 | isr, |
| 171 | (isr & USART_SR_TC), |
| 172 | 10, 100000); |
| 173 | |
| 174 | if (ret) |
| 175 | dev_err(port->dev, "terminal count not set\n"); |
| 176 | |
| 177 | if (ofs->icr == UNDEF_REG) |
| 178 | stm32_clr_bits(port, ofs->isr, USART_SR_TC); |
| 179 | else |
| 180 | stm32_set_bits(port, ofs->icr, USART_CR_TC); |
| 181 | |
| 182 | stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); |
| 183 | stm32port->tx_dma_busy = false; |
| 184 | |
| 185 | /* Let's see if we have pending data to send */ |
| 186 | stm32_transmit_chars(port); |
| 187 | } |
| 188 | |
| 189 | static void stm32_transmit_chars_pio(struct uart_port *port) |
| 190 | { |
| 191 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 192 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 193 | struct circ_buf *xmit = &port->state->xmit; |
| 194 | unsigned int isr; |
| 195 | int ret; |
| 196 | |
| 197 | if (stm32_port->tx_dma_busy) { |
| 198 | stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); |
| 199 | stm32_port->tx_dma_busy = false; |
| 200 | } |
| 201 | |
| 202 | ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, |
| 203 | isr, |
| 204 | (isr & USART_SR_TXE), |
| 205 | 10, 100); |
| 206 | |
| 207 | if (ret) |
| 208 | dev_err(port->dev, "tx empty not set\n"); |
| 209 | |
| 210 | stm32_set_bits(port, ofs->cr1, USART_CR1_TXEIE); |
| 211 | |
| 212 | writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr); |
| 213 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); |
| 214 | port->icount.tx++; |
| 215 | } |
| 216 | |
| 217 | static void stm32_transmit_chars_dma(struct uart_port *port) |
| 218 | { |
| 219 | struct stm32_port *stm32port = to_stm32_port(port); |
| 220 | struct stm32_usart_offsets *ofs = &stm32port->info->ofs; |
| 221 | struct circ_buf *xmit = &port->state->xmit; |
| 222 | struct dma_async_tx_descriptor *desc = NULL; |
| 223 | dma_cookie_t cookie; |
| 224 | unsigned int count, i; |
| 225 | |
| 226 | if (stm32port->tx_dma_busy) |
| 227 | return; |
| 228 | |
| 229 | stm32port->tx_dma_busy = true; |
| 230 | |
| 231 | count = uart_circ_chars_pending(xmit); |
| 232 | |
| 233 | if (count > TX_BUF_L) |
| 234 | count = TX_BUF_L; |
| 235 | |
| 236 | if (xmit->tail < xmit->head) { |
| 237 | memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count); |
| 238 | } else { |
| 239 | size_t one = UART_XMIT_SIZE - xmit->tail; |
| 240 | size_t two; |
| 241 | |
| 242 | if (one > count) |
| 243 | one = count; |
| 244 | two = count - one; |
| 245 | |
| 246 | memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one); |
| 247 | if (two) |
| 248 | memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two); |
| 249 | } |
| 250 | |
| 251 | desc = dmaengine_prep_slave_single(stm32port->tx_ch, |
| 252 | stm32port->tx_dma_buf, |
| 253 | count, |
| 254 | DMA_MEM_TO_DEV, |
| 255 | DMA_PREP_INTERRUPT); |
| 256 | |
| 257 | if (!desc) { |
| 258 | for (i = count; i > 0; i--) |
| 259 | stm32_transmit_chars_pio(port); |
| 260 | return; |
| 261 | } |
| 262 | |
| 263 | desc->callback = stm32_tx_dma_complete; |
| 264 | desc->callback_param = port; |
| 265 | |
| 266 | /* Push current DMA TX transaction in the pending queue */ |
| 267 | cookie = dmaengine_submit(desc); |
| 268 | |
| 269 | /* Issue pending DMA TX requests */ |
| 270 | dma_async_issue_pending(stm32port->tx_ch); |
| 271 | |
| 272 | stm32_clr_bits(port, ofs->isr, USART_SR_TC); |
| 273 | stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT); |
| 274 | |
| 275 | xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1); |
| 276 | port->icount.tx += count; |
| 277 | } |
| 278 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 279 | static void stm32_transmit_chars(struct uart_port *port) |
| 280 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 281 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 282 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 283 | struct circ_buf *xmit = &port->state->xmit; |
| 284 | |
| 285 | if (port->x_char) { |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 286 | if (stm32_port->tx_dma_busy) |
| 287 | stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 288 | writel_relaxed(port->x_char, port->membase + ofs->tdr); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 289 | port->x_char = 0; |
| 290 | port->icount.tx++; |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 291 | if (stm32_port->tx_dma_busy) |
| 292 | stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 293 | return; |
| 294 | } |
| 295 | |
| 296 | if (uart_tx_stopped(port)) { |
| 297 | stm32_stop_tx(port); |
| 298 | return; |
| 299 | } |
| 300 | |
| 301 | if (uart_circ_empty(xmit)) { |
| 302 | stm32_stop_tx(port); |
| 303 | return; |
| 304 | } |
| 305 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 306 | if (stm32_port->tx_ch) |
| 307 | stm32_transmit_chars_dma(port); |
| 308 | else |
| 309 | stm32_transmit_chars_pio(port); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 310 | |
| 311 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 312 | uart_write_wakeup(port); |
| 313 | |
| 314 | if (uart_circ_empty(xmit)) |
| 315 | stm32_stop_tx(port); |
| 316 | } |
| 317 | |
| 318 | static irqreturn_t stm32_interrupt(int irq, void *ptr) |
| 319 | { |
| 320 | struct uart_port *port = ptr; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 321 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 322 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 323 | u32 sr; |
| 324 | |
Alexandre TORGUE | 01d32d7 | 2016-09-15 18:42:41 +0200 | [diff] [blame] | 325 | spin_lock(&port->lock); |
| 326 | |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 327 | sr = readl_relaxed(port->membase + ofs->isr); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 328 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 329 | if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch)) |
| 330 | stm32_receive_chars(port, false); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 331 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 332 | if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 333 | stm32_transmit_chars(port); |
| 334 | |
Alexandre TORGUE | 01d32d7 | 2016-09-15 18:42:41 +0200 | [diff] [blame] | 335 | spin_unlock(&port->lock); |
| 336 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 337 | if (stm32_port->rx_ch) |
| 338 | return IRQ_WAKE_THREAD; |
| 339 | else |
| 340 | return IRQ_HANDLED; |
| 341 | } |
| 342 | |
| 343 | static irqreturn_t stm32_threaded_interrupt(int irq, void *ptr) |
| 344 | { |
| 345 | struct uart_port *port = ptr; |
| 346 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 347 | |
| 348 | spin_lock(&port->lock); |
| 349 | |
| 350 | if (stm32_port->rx_ch) |
| 351 | stm32_receive_chars(port, true); |
| 352 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 353 | spin_unlock(&port->lock); |
| 354 | |
| 355 | return IRQ_HANDLED; |
| 356 | } |
| 357 | |
| 358 | static unsigned int stm32_tx_empty(struct uart_port *port) |
| 359 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 360 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 361 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 362 | |
| 363 | return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 364 | } |
| 365 | |
| 366 | static void stm32_set_mctrl(struct uart_port *port, unsigned int mctrl) |
| 367 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 368 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 369 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 370 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 371 | if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS)) |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 372 | stm32_set_bits(port, ofs->cr3, USART_CR3_RTSE); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 373 | else |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 374 | stm32_clr_bits(port, ofs->cr3, USART_CR3_RTSE); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 375 | } |
| 376 | |
| 377 | static unsigned int stm32_get_mctrl(struct uart_port *port) |
| 378 | { |
| 379 | /* This routine is used to get signals of: DCD, DSR, RI, and CTS */ |
| 380 | return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; |
| 381 | } |
| 382 | |
| 383 | /* Transmit stop */ |
| 384 | static void stm32_stop_tx(struct uart_port *port) |
| 385 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 386 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 387 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 388 | |
| 389 | stm32_clr_bits(port, ofs->cr1, USART_CR1_TXEIE); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 390 | } |
| 391 | |
| 392 | /* There are probably characters waiting to be transmitted. */ |
| 393 | static void stm32_start_tx(struct uart_port *port) |
| 394 | { |
| 395 | struct circ_buf *xmit = &port->state->xmit; |
| 396 | |
| 397 | if (uart_circ_empty(xmit)) |
| 398 | return; |
| 399 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 400 | stm32_transmit_chars(port); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 401 | } |
| 402 | |
| 403 | /* Throttle the remote when input buffer is about to overflow. */ |
| 404 | static void stm32_throttle(struct uart_port *port) |
| 405 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 406 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 407 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 408 | unsigned long flags; |
| 409 | |
| 410 | spin_lock_irqsave(&port->lock, flags); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 411 | stm32_clr_bits(port, ofs->cr1, USART_CR1_RXNEIE); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 412 | spin_unlock_irqrestore(&port->lock, flags); |
| 413 | } |
| 414 | |
| 415 | /* Unthrottle the remote, the input buffer can now accept data. */ |
| 416 | static void stm32_unthrottle(struct uart_port *port) |
| 417 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 418 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 419 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 420 | unsigned long flags; |
| 421 | |
| 422 | spin_lock_irqsave(&port->lock, flags); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 423 | stm32_set_bits(port, ofs->cr1, USART_CR1_RXNEIE); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 424 | spin_unlock_irqrestore(&port->lock, flags); |
| 425 | } |
| 426 | |
| 427 | /* Receive stop */ |
| 428 | static void stm32_stop_rx(struct uart_port *port) |
| 429 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 430 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 431 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 432 | |
| 433 | stm32_clr_bits(port, ofs->cr1, USART_CR1_RXNEIE); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 434 | } |
| 435 | |
| 436 | /* Handle breaks - ignored by us */ |
| 437 | static void stm32_break_ctl(struct uart_port *port, int break_state) |
| 438 | { |
| 439 | } |
| 440 | |
| 441 | static int stm32_startup(struct uart_port *port) |
| 442 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 443 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 444 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 445 | const char *name = to_platform_device(port->dev)->name; |
| 446 | u32 val; |
| 447 | int ret; |
| 448 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 449 | ret = request_threaded_irq(port->irq, stm32_interrupt, |
| 450 | stm32_threaded_interrupt, |
| 451 | IRQF_NO_SUSPEND, name, port); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 452 | if (ret) |
| 453 | return ret; |
| 454 | |
| 455 | val = USART_CR1_RXNEIE | USART_CR1_TE | USART_CR1_RE; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 456 | stm32_set_bits(port, ofs->cr1, val); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 457 | |
| 458 | return 0; |
| 459 | } |
| 460 | |
| 461 | static void stm32_shutdown(struct uart_port *port) |
| 462 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 463 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 464 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Alexandre TORGUE | 87f1f80 | 2016-09-15 18:42:42 +0200 | [diff] [blame] | 465 | struct stm32_usart_config *cfg = &stm32_port->info->cfg; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 466 | u32 val; |
| 467 | |
| 468 | val = USART_CR1_TXEIE | USART_CR1_RXNEIE | USART_CR1_TE | USART_CR1_RE; |
Alexandre TORGUE | 87f1f80 | 2016-09-15 18:42:42 +0200 | [diff] [blame] | 469 | val |= BIT(cfg->uart_enable_bit); |
Alexandre TORGUE | a14f66a | 2016-09-15 18:42:36 +0200 | [diff] [blame] | 470 | stm32_clr_bits(port, ofs->cr1, val); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 471 | |
| 472 | free_irq(port->irq, port); |
| 473 | } |
| 474 | |
| 475 | static void stm32_set_termios(struct uart_port *port, struct ktermios *termios, |
| 476 | struct ktermios *old) |
| 477 | { |
| 478 | struct stm32_port *stm32_port = to_stm32_port(port); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 479 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 480 | struct stm32_usart_config *cfg = &stm32_port->info->cfg; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 481 | unsigned int baud; |
| 482 | u32 usartdiv, mantissa, fraction, oversampling; |
| 483 | tcflag_t cflag = termios->c_cflag; |
| 484 | u32 cr1, cr2, cr3; |
| 485 | unsigned long flags; |
| 486 | |
| 487 | if (!stm32_port->hw_flow_control) |
| 488 | cflag &= ~CRTSCTS; |
| 489 | |
| 490 | baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8); |
| 491 | |
| 492 | spin_lock_irqsave(&port->lock, flags); |
| 493 | |
| 494 | /* Stop serial port and reset value */ |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 495 | writel_relaxed(0, port->membase + ofs->cr1); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 496 | |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 497 | cr1 = USART_CR1_TE | USART_CR1_RE | USART_CR1_RXNEIE; |
| 498 | cr1 |= BIT(cfg->uart_enable_bit); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 499 | cr2 = 0; |
| 500 | cr3 = 0; |
| 501 | |
| 502 | if (cflag & CSTOPB) |
| 503 | cr2 |= USART_CR2_STOP_2B; |
| 504 | |
| 505 | if (cflag & PARENB) { |
| 506 | cr1 |= USART_CR1_PCE; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 507 | if ((cflag & CSIZE) == CS8) { |
| 508 | if (cfg->has_7bits_data) |
| 509 | cr1 |= USART_CR1_M0; |
| 510 | else |
| 511 | cr1 |= USART_CR1_M; |
| 512 | } |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 513 | } |
| 514 | |
| 515 | if (cflag & PARODD) |
| 516 | cr1 |= USART_CR1_PS; |
| 517 | |
| 518 | port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS); |
| 519 | if (cflag & CRTSCTS) { |
| 520 | port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS; |
Bich HEMON | 35abe98 | 2017-07-13 15:08:28 +0000 | [diff] [blame] | 521 | cr3 |= USART_CR3_CTSE | USART_CR3_RTSE; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 522 | } |
| 523 | |
| 524 | usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud); |
| 525 | |
| 526 | /* |
| 527 | * The USART supports 16 or 8 times oversampling. |
| 528 | * By default we prefer 16 times oversampling, so that the receiver |
| 529 | * has a better tolerance to clock deviations. |
| 530 | * 8 times oversampling is only used to achieve higher speeds. |
| 531 | */ |
| 532 | if (usartdiv < 16) { |
| 533 | oversampling = 8; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 534 | stm32_set_bits(port, ofs->cr1, USART_CR1_OVER8); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 535 | } else { |
| 536 | oversampling = 16; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 537 | stm32_clr_bits(port, ofs->cr1, USART_CR1_OVER8); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 538 | } |
| 539 | |
| 540 | mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT; |
| 541 | fraction = usartdiv % oversampling; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 542 | writel_relaxed(mantissa | fraction, port->membase + ofs->brr); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 543 | |
| 544 | uart_update_timeout(port, cflag, baud); |
| 545 | |
| 546 | port->read_status_mask = USART_SR_ORE; |
| 547 | if (termios->c_iflag & INPCK) |
| 548 | port->read_status_mask |= USART_SR_PE | USART_SR_FE; |
| 549 | if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) |
| 550 | port->read_status_mask |= USART_SR_LBD; |
| 551 | |
| 552 | /* Characters to ignore */ |
| 553 | port->ignore_status_mask = 0; |
| 554 | if (termios->c_iflag & IGNPAR) |
| 555 | port->ignore_status_mask = USART_SR_PE | USART_SR_FE; |
| 556 | if (termios->c_iflag & IGNBRK) { |
| 557 | port->ignore_status_mask |= USART_SR_LBD; |
| 558 | /* |
| 559 | * If we're ignoring parity and break indicators, |
| 560 | * ignore overruns too (for real raw support). |
| 561 | */ |
| 562 | if (termios->c_iflag & IGNPAR) |
| 563 | port->ignore_status_mask |= USART_SR_ORE; |
| 564 | } |
| 565 | |
| 566 | /* Ignore all characters if CREAD is not set */ |
| 567 | if ((termios->c_cflag & CREAD) == 0) |
| 568 | port->ignore_status_mask |= USART_SR_DUMMY_RX; |
| 569 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 570 | if (stm32_port->rx_ch) |
| 571 | cr3 |= USART_CR3_DMAR; |
| 572 | |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 573 | writel_relaxed(cr3, port->membase + ofs->cr3); |
| 574 | writel_relaxed(cr2, port->membase + ofs->cr2); |
| 575 | writel_relaxed(cr1, port->membase + ofs->cr1); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 576 | |
| 577 | spin_unlock_irqrestore(&port->lock, flags); |
| 578 | } |
| 579 | |
| 580 | static const char *stm32_type(struct uart_port *port) |
| 581 | { |
| 582 | return (port->type == PORT_STM32) ? DRIVER_NAME : NULL; |
| 583 | } |
| 584 | |
| 585 | static void stm32_release_port(struct uart_port *port) |
| 586 | { |
| 587 | } |
| 588 | |
| 589 | static int stm32_request_port(struct uart_port *port) |
| 590 | { |
| 591 | return 0; |
| 592 | } |
| 593 | |
| 594 | static void stm32_config_port(struct uart_port *port, int flags) |
| 595 | { |
| 596 | if (flags & UART_CONFIG_TYPE) |
| 597 | port->type = PORT_STM32; |
| 598 | } |
| 599 | |
| 600 | static int |
| 601 | stm32_verify_port(struct uart_port *port, struct serial_struct *ser) |
| 602 | { |
| 603 | /* No user changeable parameters */ |
| 604 | return -EINVAL; |
| 605 | } |
| 606 | |
| 607 | static void stm32_pm(struct uart_port *port, unsigned int state, |
| 608 | unsigned int oldstate) |
| 609 | { |
| 610 | struct stm32_port *stm32port = container_of(port, |
| 611 | struct stm32_port, port); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 612 | struct stm32_usart_offsets *ofs = &stm32port->info->ofs; |
| 613 | struct stm32_usart_config *cfg = &stm32port->info->cfg; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 614 | unsigned long flags = 0; |
| 615 | |
| 616 | switch (state) { |
| 617 | case UART_PM_STATE_ON: |
| 618 | clk_prepare_enable(stm32port->clk); |
| 619 | break; |
| 620 | case UART_PM_STATE_OFF: |
| 621 | spin_lock_irqsave(&port->lock, flags); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 622 | stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 623 | spin_unlock_irqrestore(&port->lock, flags); |
| 624 | clk_disable_unprepare(stm32port->clk); |
| 625 | break; |
| 626 | } |
| 627 | } |
| 628 | |
| 629 | static const struct uart_ops stm32_uart_ops = { |
| 630 | .tx_empty = stm32_tx_empty, |
| 631 | .set_mctrl = stm32_set_mctrl, |
| 632 | .get_mctrl = stm32_get_mctrl, |
| 633 | .stop_tx = stm32_stop_tx, |
| 634 | .start_tx = stm32_start_tx, |
| 635 | .throttle = stm32_throttle, |
| 636 | .unthrottle = stm32_unthrottle, |
| 637 | .stop_rx = stm32_stop_rx, |
| 638 | .break_ctl = stm32_break_ctl, |
| 639 | .startup = stm32_startup, |
| 640 | .shutdown = stm32_shutdown, |
| 641 | .set_termios = stm32_set_termios, |
| 642 | .pm = stm32_pm, |
| 643 | .type = stm32_type, |
| 644 | .release_port = stm32_release_port, |
| 645 | .request_port = stm32_request_port, |
| 646 | .config_port = stm32_config_port, |
| 647 | .verify_port = stm32_verify_port, |
| 648 | }; |
| 649 | |
| 650 | static int stm32_init_port(struct stm32_port *stm32port, |
| 651 | struct platform_device *pdev) |
| 652 | { |
| 653 | struct uart_port *port = &stm32port->port; |
| 654 | struct resource *res; |
| 655 | int ret; |
| 656 | |
| 657 | port->iotype = UPIO_MEM; |
| 658 | port->flags = UPF_BOOT_AUTOCONF; |
| 659 | port->ops = &stm32_uart_ops; |
| 660 | port->dev = &pdev->dev; |
| 661 | port->irq = platform_get_irq(pdev, 0); |
| 662 | |
| 663 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 664 | port->membase = devm_ioremap_resource(&pdev->dev, res); |
| 665 | if (IS_ERR(port->membase)) |
| 666 | return PTR_ERR(port->membase); |
| 667 | port->mapbase = res->start; |
| 668 | |
| 669 | spin_lock_init(&port->lock); |
| 670 | |
| 671 | stm32port->clk = devm_clk_get(&pdev->dev, NULL); |
| 672 | if (IS_ERR(stm32port->clk)) |
| 673 | return PTR_ERR(stm32port->clk); |
| 674 | |
| 675 | /* Ensure that clk rate is correct by enabling the clk */ |
| 676 | ret = clk_prepare_enable(stm32port->clk); |
| 677 | if (ret) |
| 678 | return ret; |
| 679 | |
| 680 | stm32port->port.uartclk = clk_get_rate(stm32port->clk); |
Fabrice Gasnier | ada8004 | 2017-07-13 15:08:29 +0000 | [diff] [blame] | 681 | if (!stm32port->port.uartclk) { |
| 682 | clk_disable_unprepare(stm32port->clk); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 683 | ret = -EINVAL; |
Fabrice Gasnier | ada8004 | 2017-07-13 15:08:29 +0000 | [diff] [blame] | 684 | } |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 685 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 686 | return ret; |
| 687 | } |
| 688 | |
| 689 | static struct stm32_port *stm32_of_get_stm32_port(struct platform_device *pdev) |
| 690 | { |
| 691 | struct device_node *np = pdev->dev.of_node; |
| 692 | int id; |
| 693 | |
| 694 | if (!np) |
| 695 | return NULL; |
| 696 | |
| 697 | id = of_alias_get_id(np, "serial"); |
Gerald Baeza | e570791 | 2017-07-13 15:08:27 +0000 | [diff] [blame] | 698 | if (id < 0) { |
| 699 | dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id); |
| 700 | return NULL; |
| 701 | } |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 702 | |
| 703 | if (WARN_ON(id >= STM32_MAX_PORTS)) |
| 704 | return NULL; |
| 705 | |
| 706 | stm32_ports[id].hw_flow_control = of_property_read_bool(np, |
Alexandre TORGUE | 59bed2d | 2016-09-15 18:42:37 +0200 | [diff] [blame] | 707 | "st,hw-flow-ctrl"); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 708 | stm32_ports[id].port.line = id; |
Gerald Baeza | e570791 | 2017-07-13 15:08:27 +0000 | [diff] [blame] | 709 | stm32_ports[id].last_res = RX_BUF_L; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 710 | return &stm32_ports[id]; |
| 711 | } |
| 712 | |
| 713 | #ifdef CONFIG_OF |
| 714 | static const struct of_device_id stm32_match[] = { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 715 | { .compatible = "st,stm32-usart", .data = &stm32f4_info}, |
| 716 | { .compatible = "st,stm32-uart", .data = &stm32f4_info}, |
| 717 | { .compatible = "st,stm32f7-usart", .data = &stm32f7_info}, |
| 718 | { .compatible = "st,stm32f7-uart", .data = &stm32f7_info}, |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 719 | {}, |
| 720 | }; |
| 721 | |
| 722 | MODULE_DEVICE_TABLE(of, stm32_match); |
| 723 | #endif |
| 724 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 725 | static int stm32_of_dma_rx_probe(struct stm32_port *stm32port, |
| 726 | struct platform_device *pdev) |
| 727 | { |
| 728 | struct stm32_usart_offsets *ofs = &stm32port->info->ofs; |
| 729 | struct uart_port *port = &stm32port->port; |
| 730 | struct device *dev = &pdev->dev; |
| 731 | struct dma_slave_config config; |
| 732 | struct dma_async_tx_descriptor *desc = NULL; |
| 733 | dma_cookie_t cookie; |
| 734 | int ret; |
| 735 | |
| 736 | /* Request DMA RX channel */ |
| 737 | stm32port->rx_ch = dma_request_slave_channel(dev, "rx"); |
| 738 | if (!stm32port->rx_ch) { |
| 739 | dev_info(dev, "rx dma alloc failed\n"); |
| 740 | return -ENODEV; |
| 741 | } |
| 742 | stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L, |
| 743 | &stm32port->rx_dma_buf, |
| 744 | GFP_KERNEL); |
| 745 | if (!stm32port->rx_buf) { |
| 746 | ret = -ENOMEM; |
| 747 | goto alloc_err; |
| 748 | } |
| 749 | |
| 750 | /* Configure DMA channel */ |
| 751 | memset(&config, 0, sizeof(config)); |
Arnd Bergmann | 8e5481d | 2016-09-23 21:38:51 +0200 | [diff] [blame] | 752 | config.src_addr = port->mapbase + ofs->rdr; |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 753 | config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
| 754 | |
| 755 | ret = dmaengine_slave_config(stm32port->rx_ch, &config); |
| 756 | if (ret < 0) { |
| 757 | dev_err(dev, "rx dma channel config failed\n"); |
| 758 | ret = -ENODEV; |
| 759 | goto config_err; |
| 760 | } |
| 761 | |
| 762 | /* Prepare a DMA cyclic transaction */ |
| 763 | desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch, |
| 764 | stm32port->rx_dma_buf, |
| 765 | RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM, |
| 766 | DMA_PREP_INTERRUPT); |
| 767 | if (!desc) { |
| 768 | dev_err(dev, "rx dma prep cyclic failed\n"); |
| 769 | ret = -ENODEV; |
| 770 | goto config_err; |
| 771 | } |
| 772 | |
| 773 | /* No callback as dma buffer is drained on usart interrupt */ |
| 774 | desc->callback = NULL; |
| 775 | desc->callback_param = NULL; |
| 776 | |
| 777 | /* Push current DMA transaction in the pending queue */ |
| 778 | cookie = dmaengine_submit(desc); |
| 779 | |
| 780 | /* Issue pending DMA requests */ |
| 781 | dma_async_issue_pending(stm32port->rx_ch); |
| 782 | |
| 783 | return 0; |
| 784 | |
| 785 | config_err: |
| 786 | dma_free_coherent(&pdev->dev, |
| 787 | RX_BUF_L, stm32port->rx_buf, |
| 788 | stm32port->rx_dma_buf); |
| 789 | |
| 790 | alloc_err: |
| 791 | dma_release_channel(stm32port->rx_ch); |
| 792 | stm32port->rx_ch = NULL; |
| 793 | |
| 794 | return ret; |
| 795 | } |
| 796 | |
| 797 | static int stm32_of_dma_tx_probe(struct stm32_port *stm32port, |
| 798 | struct platform_device *pdev) |
| 799 | { |
| 800 | struct stm32_usart_offsets *ofs = &stm32port->info->ofs; |
| 801 | struct uart_port *port = &stm32port->port; |
| 802 | struct device *dev = &pdev->dev; |
| 803 | struct dma_slave_config config; |
| 804 | int ret; |
| 805 | |
| 806 | stm32port->tx_dma_busy = false; |
| 807 | |
| 808 | /* Request DMA TX channel */ |
| 809 | stm32port->tx_ch = dma_request_slave_channel(dev, "tx"); |
| 810 | if (!stm32port->tx_ch) { |
| 811 | dev_info(dev, "tx dma alloc failed\n"); |
| 812 | return -ENODEV; |
| 813 | } |
| 814 | stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L, |
| 815 | &stm32port->tx_dma_buf, |
| 816 | GFP_KERNEL); |
| 817 | if (!stm32port->tx_buf) { |
| 818 | ret = -ENOMEM; |
| 819 | goto alloc_err; |
| 820 | } |
| 821 | |
| 822 | /* Configure DMA channel */ |
| 823 | memset(&config, 0, sizeof(config)); |
Arnd Bergmann | 8e5481d | 2016-09-23 21:38:51 +0200 | [diff] [blame] | 824 | config.dst_addr = port->mapbase + ofs->tdr; |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 825 | config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
| 826 | |
| 827 | ret = dmaengine_slave_config(stm32port->tx_ch, &config); |
| 828 | if (ret < 0) { |
| 829 | dev_err(dev, "tx dma channel config failed\n"); |
| 830 | ret = -ENODEV; |
| 831 | goto config_err; |
| 832 | } |
| 833 | |
| 834 | return 0; |
| 835 | |
| 836 | config_err: |
| 837 | dma_free_coherent(&pdev->dev, |
| 838 | TX_BUF_L, stm32port->tx_buf, |
| 839 | stm32port->tx_dma_buf); |
| 840 | |
| 841 | alloc_err: |
| 842 | dma_release_channel(stm32port->tx_ch); |
| 843 | stm32port->tx_ch = NULL; |
| 844 | |
| 845 | return ret; |
| 846 | } |
| 847 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 848 | static int stm32_serial_probe(struct platform_device *pdev) |
| 849 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 850 | const struct of_device_id *match; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 851 | struct stm32_port *stm32port; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 852 | int ret; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 853 | |
| 854 | stm32port = stm32_of_get_stm32_port(pdev); |
| 855 | if (!stm32port) |
| 856 | return -ENODEV; |
| 857 | |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 858 | match = of_match_device(stm32_match, &pdev->dev); |
| 859 | if (match && match->data) |
| 860 | stm32port->info = (struct stm32_usart_info *)match->data; |
| 861 | else |
| 862 | return -EINVAL; |
| 863 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 864 | ret = stm32_init_port(stm32port, pdev); |
| 865 | if (ret) |
| 866 | return ret; |
| 867 | |
| 868 | ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port); |
| 869 | if (ret) |
Fabrice Gasnier | ada8004 | 2017-07-13 15:08:29 +0000 | [diff] [blame] | 870 | goto err_uninit; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 871 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 872 | ret = stm32_of_dma_rx_probe(stm32port, pdev); |
| 873 | if (ret) |
| 874 | dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n"); |
| 875 | |
| 876 | ret = stm32_of_dma_tx_probe(stm32port, pdev); |
| 877 | if (ret) |
| 878 | dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n"); |
| 879 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 880 | platform_set_drvdata(pdev, &stm32port->port); |
| 881 | |
| 882 | return 0; |
Fabrice Gasnier | ada8004 | 2017-07-13 15:08:29 +0000 | [diff] [blame] | 883 | |
| 884 | err_uninit: |
| 885 | clk_disable_unprepare(stm32port->clk); |
| 886 | |
| 887 | return ret; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 888 | } |
| 889 | |
| 890 | static int stm32_serial_remove(struct platform_device *pdev) |
| 891 | { |
| 892 | struct uart_port *port = platform_get_drvdata(pdev); |
Alexandre TORGUE | 511c7b1 | 2016-09-15 18:42:38 +0200 | [diff] [blame] | 893 | struct stm32_port *stm32_port = to_stm32_port(port); |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 894 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 895 | |
| 896 | stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAR); |
| 897 | |
| 898 | if (stm32_port->rx_ch) |
| 899 | dma_release_channel(stm32_port->rx_ch); |
| 900 | |
| 901 | if (stm32_port->rx_dma_buf) |
| 902 | dma_free_coherent(&pdev->dev, |
| 903 | RX_BUF_L, stm32_port->rx_buf, |
| 904 | stm32_port->rx_dma_buf); |
| 905 | |
| 906 | stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); |
| 907 | |
| 908 | if (stm32_port->tx_ch) |
| 909 | dma_release_channel(stm32_port->tx_ch); |
| 910 | |
| 911 | if (stm32_port->tx_dma_buf) |
| 912 | dma_free_coherent(&pdev->dev, |
| 913 | TX_BUF_L, stm32_port->tx_buf, |
| 914 | stm32_port->tx_dma_buf); |
Alexandre TORGUE | 511c7b1 | 2016-09-15 18:42:38 +0200 | [diff] [blame] | 915 | |
| 916 | clk_disable_unprepare(stm32_port->clk); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 917 | |
| 918 | return uart_remove_one_port(&stm32_usart_driver, port); |
| 919 | } |
| 920 | |
| 921 | |
| 922 | #ifdef CONFIG_SERIAL_STM32_CONSOLE |
| 923 | static void stm32_console_putchar(struct uart_port *port, int ch) |
| 924 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 925 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 926 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 927 | |
| 928 | while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 929 | cpu_relax(); |
| 930 | |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 931 | writel_relaxed(ch, port->membase + ofs->tdr); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 932 | } |
| 933 | |
| 934 | static void stm32_console_write(struct console *co, const char *s, unsigned cnt) |
| 935 | { |
| 936 | struct uart_port *port = &stm32_ports[co->index].port; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 937 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 938 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Alexandre TORGUE | 87f1f80 | 2016-09-15 18:42:42 +0200 | [diff] [blame] | 939 | struct stm32_usart_config *cfg = &stm32_port->info->cfg; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 940 | unsigned long flags; |
| 941 | u32 old_cr1, new_cr1; |
| 942 | int locked = 1; |
| 943 | |
| 944 | local_irq_save(flags); |
| 945 | if (port->sysrq) |
| 946 | locked = 0; |
| 947 | else if (oops_in_progress) |
| 948 | locked = spin_trylock(&port->lock); |
| 949 | else |
| 950 | spin_lock(&port->lock); |
| 951 | |
Alexandre TORGUE | 87f1f80 | 2016-09-15 18:42:42 +0200 | [diff] [blame] | 952 | /* Save and disable interrupts, enable the transmitter */ |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 953 | old_cr1 = readl_relaxed(port->membase + ofs->cr1); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 954 | new_cr1 = old_cr1 & ~USART_CR1_IE_MASK; |
Alexandre TORGUE | 87f1f80 | 2016-09-15 18:42:42 +0200 | [diff] [blame] | 955 | new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 956 | writel_relaxed(new_cr1, port->membase + ofs->cr1); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 957 | |
| 958 | uart_console_write(port, s, cnt, stm32_console_putchar); |
| 959 | |
| 960 | /* Restore interrupt state */ |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 961 | writel_relaxed(old_cr1, port->membase + ofs->cr1); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 962 | |
| 963 | if (locked) |
| 964 | spin_unlock(&port->lock); |
| 965 | local_irq_restore(flags); |
| 966 | } |
| 967 | |
| 968 | static int stm32_console_setup(struct console *co, char *options) |
| 969 | { |
| 970 | struct stm32_port *stm32port; |
| 971 | int baud = 9600; |
| 972 | int bits = 8; |
| 973 | int parity = 'n'; |
| 974 | int flow = 'n'; |
| 975 | |
| 976 | if (co->index >= STM32_MAX_PORTS) |
| 977 | return -ENODEV; |
| 978 | |
| 979 | stm32port = &stm32_ports[co->index]; |
| 980 | |
| 981 | /* |
| 982 | * This driver does not support early console initialization |
| 983 | * (use ARM early printk support instead), so we only expect |
| 984 | * this to be called during the uart port registration when the |
| 985 | * driver gets probed and the port should be mapped at that point. |
| 986 | */ |
| 987 | if (stm32port->port.mapbase == 0 || stm32port->port.membase == NULL) |
| 988 | return -ENXIO; |
| 989 | |
| 990 | if (options) |
| 991 | uart_parse_options(options, &baud, &parity, &bits, &flow); |
| 992 | |
| 993 | return uart_set_options(&stm32port->port, co, baud, parity, bits, flow); |
| 994 | } |
| 995 | |
| 996 | static struct console stm32_console = { |
| 997 | .name = STM32_SERIAL_NAME, |
| 998 | .device = uart_console_device, |
| 999 | .write = stm32_console_write, |
| 1000 | .setup = stm32_console_setup, |
| 1001 | .flags = CON_PRINTBUFFER, |
| 1002 | .index = -1, |
| 1003 | .data = &stm32_usart_driver, |
| 1004 | }; |
| 1005 | |
| 1006 | #define STM32_SERIAL_CONSOLE (&stm32_console) |
| 1007 | |
| 1008 | #else |
| 1009 | #define STM32_SERIAL_CONSOLE NULL |
| 1010 | #endif /* CONFIG_SERIAL_STM32_CONSOLE */ |
| 1011 | |
| 1012 | static struct uart_driver stm32_usart_driver = { |
| 1013 | .driver_name = DRIVER_NAME, |
| 1014 | .dev_name = STM32_SERIAL_NAME, |
| 1015 | .major = 0, |
| 1016 | .minor = 0, |
| 1017 | .nr = STM32_MAX_PORTS, |
| 1018 | .cons = STM32_SERIAL_CONSOLE, |
| 1019 | }; |
| 1020 | |
| 1021 | static struct platform_driver stm32_serial_driver = { |
| 1022 | .probe = stm32_serial_probe, |
| 1023 | .remove = stm32_serial_remove, |
| 1024 | .driver = { |
| 1025 | .name = DRIVER_NAME, |
| 1026 | .of_match_table = of_match_ptr(stm32_match), |
| 1027 | }, |
| 1028 | }; |
| 1029 | |
| 1030 | static int __init usart_init(void) |
| 1031 | { |
| 1032 | static char banner[] __initdata = "STM32 USART driver initialized"; |
| 1033 | int ret; |
| 1034 | |
| 1035 | pr_info("%s\n", banner); |
| 1036 | |
| 1037 | ret = uart_register_driver(&stm32_usart_driver); |
| 1038 | if (ret) |
| 1039 | return ret; |
| 1040 | |
| 1041 | ret = platform_driver_register(&stm32_serial_driver); |
| 1042 | if (ret) |
| 1043 | uart_unregister_driver(&stm32_usart_driver); |
| 1044 | |
| 1045 | return ret; |
| 1046 | } |
| 1047 | |
| 1048 | static void __exit usart_exit(void) |
| 1049 | { |
| 1050 | platform_driver_unregister(&stm32_serial_driver); |
| 1051 | uart_unregister_driver(&stm32_usart_driver); |
| 1052 | } |
| 1053 | |
| 1054 | module_init(usart_init); |
| 1055 | module_exit(usart_exit); |
| 1056 | |
| 1057 | MODULE_ALIAS("platform:" DRIVER_NAME); |
| 1058 | MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver"); |
| 1059 | MODULE_LICENSE("GPL v2"); |