blob: 57c61d126a565a799dca88adb9f539b82188dfe8 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2009 Keith Packard
3 *
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
13 *
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
21 */
22
23#include <linux/kernel.h>
24#include <linux/module.h>
25#include <linux/delay.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070026#include <linux/init.h>
27#include <linux/errno.h>
28#include <linux/sched.h>
29#include <linux/i2c.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drm_dp_helper.h>
Rafael Antognollie94cb372016-01-21 15:10:19 -080031#include <drm/drm_dp_aux_dev.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070033
Daniel Vetter28164fd2012-11-01 14:45:18 +010034/**
35 * DOC: dp helpers
36 *
37 * These functions contain some common logic and helpers at various abstraction
38 * levels to deal with Display Port sink devices and related things like DP aux
39 * channel transfers, EDID reading over DP aux channels, decoding certain DPCD
40 * blocks, ...
41 */
42
Daniel Vetter1ffdff12012-10-18 10:15:24 +020043/* Helpers for DP link training */
Jani Nikula0aec2882013-09-27 19:01:01 +030044static u8 dp_link_status(const u8 link_status[DP_LINK_STATUS_SIZE], int r)
Daniel Vetter1ffdff12012-10-18 10:15:24 +020045{
46 return link_status[r - DP_LANE0_1_STATUS];
47}
48
Jani Nikula0aec2882013-09-27 19:01:01 +030049static u8 dp_get_lane_status(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter1ffdff12012-10-18 10:15:24 +020050 int lane)
51{
52 int i = DP_LANE0_1_STATUS + (lane >> 1);
53 int s = (lane & 1) * 4;
54 u8 l = dp_link_status(link_status, i);
55 return (l >> s) & 0xf;
56}
57
Jani Nikula0aec2882013-09-27 19:01:01 +030058bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter1ffdff12012-10-18 10:15:24 +020059 int lane_count)
60{
61 u8 lane_align;
62 u8 lane_status;
63 int lane;
64
65 lane_align = dp_link_status(link_status,
66 DP_LANE_ALIGN_STATUS_UPDATED);
67 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
68 return false;
69 for (lane = 0; lane < lane_count; lane++) {
70 lane_status = dp_get_lane_status(link_status, lane);
71 if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
72 return false;
73 }
74 return true;
75}
76EXPORT_SYMBOL(drm_dp_channel_eq_ok);
77
Jani Nikula0aec2882013-09-27 19:01:01 +030078bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter1ffdff12012-10-18 10:15:24 +020079 int lane_count)
80{
81 int lane;
82 u8 lane_status;
83
84 for (lane = 0; lane < lane_count; lane++) {
85 lane_status = dp_get_lane_status(link_status, lane);
86 if ((lane_status & DP_LANE_CR_DONE) == 0)
87 return false;
88 }
89 return true;
90}
91EXPORT_SYMBOL(drm_dp_clock_recovery_ok);
Daniel Vetter0f037bd2012-10-18 10:15:27 +020092
Jani Nikula0aec2882013-09-27 19:01:01 +030093u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter0f037bd2012-10-18 10:15:27 +020094 int lane)
95{
96 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
97 int s = ((lane & 1) ?
98 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
99 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
100 u8 l = dp_link_status(link_status, i);
101
102 return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
103}
104EXPORT_SYMBOL(drm_dp_get_adjust_request_voltage);
105
Jani Nikula0aec2882013-09-27 19:01:01 +0300106u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter0f037bd2012-10-18 10:15:27 +0200107 int lane)
108{
109 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
110 int s = ((lane & 1) ?
111 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
112 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
113 u8 l = dp_link_status(link_status, i);
114
115 return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
116}
117EXPORT_SYMBOL(drm_dp_get_adjust_request_pre_emphasis);
118
Jani Nikula0aec2882013-09-27 19:01:01 +0300119void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200120 if (dpcd[DP_TRAINING_AUX_RD_INTERVAL] == 0)
121 udelay(100);
122 else
123 mdelay(dpcd[DP_TRAINING_AUX_RD_INTERVAL] * 4);
124}
125EXPORT_SYMBOL(drm_dp_link_train_clock_recovery_delay);
126
Jani Nikula0aec2882013-09-27 19:01:01 +0300127void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200128 if (dpcd[DP_TRAINING_AUX_RD_INTERVAL] == 0)
129 udelay(400);
130 else
131 mdelay(dpcd[DP_TRAINING_AUX_RD_INTERVAL] * 4);
132}
133EXPORT_SYMBOL(drm_dp_link_train_channel_eq_delay);
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200134
135u8 drm_dp_link_rate_to_bw_code(int link_rate)
136{
137 switch (link_rate) {
138 case 162000:
139 default:
140 return DP_LINK_BW_1_62;
141 case 270000:
142 return DP_LINK_BW_2_7;
143 case 540000:
144 return DP_LINK_BW_5_4;
145 }
146}
147EXPORT_SYMBOL(drm_dp_link_rate_to_bw_code);
148
149int drm_dp_bw_code_to_link_rate(u8 link_bw)
150{
151 switch (link_bw) {
152 case DP_LINK_BW_1_62:
153 default:
154 return 162000;
155 case DP_LINK_BW_2_7:
156 return 270000;
157 case DP_LINK_BW_5_4:
158 return 540000;
159 }
160}
161EXPORT_SYMBOL(drm_dp_bw_code_to_link_rate);
Thierry Redingc197db72013-11-28 11:31:00 +0100162
Ville Syrjälä79a2b162015-08-26 22:55:05 +0300163#define AUX_RETRY_INTERVAL 500 /* us */
164
Thierry Redingc197db72013-11-28 11:31:00 +0100165/**
166 * DOC: dp helpers
167 *
168 * The DisplayPort AUX channel is an abstraction to allow generic, driver-
169 * independent access to AUX functionality. Drivers can take advantage of
170 * this by filling in the fields of the drm_dp_aux structure.
171 *
172 * Transactions are described using a hardware-independent drm_dp_aux_msg
173 * structure, which is passed into a driver's .transfer() implementation.
174 * Both native and I2C-over-AUX transactions are supported.
Thierry Redingc197db72013-11-28 11:31:00 +0100175 */
176
177static int drm_dp_dpcd_access(struct drm_dp_aux *aux, u8 request,
178 unsigned int offset, void *buffer, size_t size)
179{
180 struct drm_dp_aux_msg msg;
Lyude82922da2016-04-13 10:58:31 -0400181 unsigned int retry, native_reply;
182 int err = 0, ret = 0;
Thierry Redingc197db72013-11-28 11:31:00 +0100183
184 memset(&msg, 0, sizeof(msg));
185 msg.address = offset;
186 msg.request = request;
187 msg.buffer = buffer;
188 msg.size = size;
189
Rob Clark7779c5e2016-02-25 16:15:05 -0500190 mutex_lock(&aux->hw_mutex);
191
Thierry Redingc197db72013-11-28 11:31:00 +0100192 /*
193 * The specification doesn't give any recommendation on how often to
Dave Airlie19a93f02014-11-26 13:13:09 +1000194 * retry native transactions. We used to retry 7 times like for
195 * aux i2c transactions but real world devices this wasn't
196 * sufficient, bump to 32 which makes Dell 4k monitors happier.
Thierry Redingc197db72013-11-28 11:31:00 +0100197 */
Dave Airlie19a93f02014-11-26 13:13:09 +1000198 for (retry = 0; retry < 32; retry++) {
Lyude82922da2016-04-13 10:58:31 -0400199 if (ret != 0 && ret != -ETIMEDOUT) {
Lyudee1083ff2016-04-13 10:58:30 -0400200 usleep_range(AUX_RETRY_INTERVAL,
201 AUX_RETRY_INTERVAL + 100);
202 }
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000203
Lyude82922da2016-04-13 10:58:31 -0400204 ret = aux->transfer(aux, &msg);
Thierry Redingc197db72013-11-28 11:31:00 +0100205
Ville Syrjäläa1f55242016-07-28 17:54:42 +0300206 if (ret >= 0) {
Lyude82922da2016-04-13 10:58:31 -0400207 native_reply = msg.reply & DP_AUX_NATIVE_REPLY_MASK;
208 if (native_reply == DP_AUX_NATIVE_REPLY_ACK) {
209 if (ret == size)
210 goto unlock;
211
212 ret = -EPROTO;
213 } else
214 ret = -EIO;
Thierry Redingc197db72013-11-28 11:31:00 +0100215 }
216
Lyude82922da2016-04-13 10:58:31 -0400217 /*
218 * We want the error we return to be the error we received on
219 * the first transaction, since we may get a different error the
220 * next time we retry
221 */
222 if (!err)
223 err = ret;
Thierry Redingc197db72013-11-28 11:31:00 +0100224 }
225
Lyude29f21e02016-08-05 20:30:33 -0400226 DRM_DEBUG_KMS("Too many retries, giving up. First error: %d\n", err);
Lyude82922da2016-04-13 10:58:31 -0400227 ret = err;
Rob Clark7779c5e2016-02-25 16:15:05 -0500228
229unlock:
230 mutex_unlock(&aux->hw_mutex);
Lyude82922da2016-04-13 10:58:31 -0400231 return ret;
Thierry Redingc197db72013-11-28 11:31:00 +0100232}
233
234/**
235 * drm_dp_dpcd_read() - read a series of bytes from the DPCD
236 * @aux: DisplayPort AUX channel
237 * @offset: address of the (first) register to read
238 * @buffer: buffer to store the register values
239 * @size: number of bytes in @buffer
240 *
241 * Returns the number of bytes transferred on success, or a negative error
242 * code on failure. -EIO is returned if the request was NAKed by the sink or
243 * if the retry count was exceeded. If not all bytes were transferred, this
244 * function returns -EPROTO. Errors from the underlying AUX channel transfer
245 * function, with the exception of -EBUSY (which causes the transaction to
246 * be retried), are propagated to the caller.
247 */
248ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
249 void *buffer, size_t size)
250{
Lyudef808f632016-04-15 10:25:35 -0400251 int ret;
252
253 /*
254 * HP ZR24w corrupts the first DPCD access after entering power save
255 * mode. Eg. on a read, the entire buffer will be filled with the same
256 * byte. Do a throw away read to avoid corrupting anything we care
257 * about. Afterwards things will work correctly until the monitor
258 * gets woken up and subsequently re-enters power save mode.
259 *
260 * The user pressing any button on the monitor is enough to wake it
261 * up, so there is no particularly good place to do the workaround.
262 * We just have to do it before any DPCD access and hope that the
263 * monitor doesn't power down exactly after the throw away read.
264 */
265 ret = drm_dp_dpcd_access(aux, DP_AUX_NATIVE_READ, DP_DPCD_REV, buffer,
266 1);
267 if (ret != 1)
268 return ret;
269
Thierry Redingc197db72013-11-28 11:31:00 +0100270 return drm_dp_dpcd_access(aux, DP_AUX_NATIVE_READ, offset, buffer,
271 size);
272}
273EXPORT_SYMBOL(drm_dp_dpcd_read);
274
275/**
276 * drm_dp_dpcd_write() - write a series of bytes to the DPCD
277 * @aux: DisplayPort AUX channel
278 * @offset: address of the (first) register to write
279 * @buffer: buffer containing the values to write
280 * @size: number of bytes in @buffer
281 *
282 * Returns the number of bytes transferred on success, or a negative error
283 * code on failure. -EIO is returned if the request was NAKed by the sink or
284 * if the retry count was exceeded. If not all bytes were transferred, this
285 * function returns -EPROTO. Errors from the underlying AUX channel transfer
286 * function, with the exception of -EBUSY (which causes the transaction to
287 * be retried), are propagated to the caller.
288 */
289ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
290 void *buffer, size_t size)
291{
292 return drm_dp_dpcd_access(aux, DP_AUX_NATIVE_WRITE, offset, buffer,
293 size);
294}
295EXPORT_SYMBOL(drm_dp_dpcd_write);
Thierry Reding8d4adc62013-11-22 16:37:57 +0100296
297/**
298 * drm_dp_dpcd_read_link_status() - read DPCD link status (bytes 0x202-0x207)
299 * @aux: DisplayPort AUX channel
300 * @status: buffer to store the link status in (must be at least 6 bytes)
301 *
302 * Returns the number of bytes transferred on success or a negative error
303 * code on failure.
304 */
305int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
306 u8 status[DP_LINK_STATUS_SIZE])
307{
308 return drm_dp_dpcd_read(aux, DP_LANE0_1_STATUS, status,
309 DP_LINK_STATUS_SIZE);
310}
311EXPORT_SYMBOL(drm_dp_dpcd_read_link_status);
Thierry Reding516c0f72013-12-09 11:47:55 +0100312
313/**
314 * drm_dp_link_probe() - probe a DisplayPort link for capabilities
315 * @aux: DisplayPort AUX channel
316 * @link: pointer to structure in which to return link capabilities
317 *
318 * The structure filled in by this function can usually be passed directly
319 * into drm_dp_link_power_up() and drm_dp_link_configure() to power up and
320 * configure the link based on the link's capabilities.
321 *
322 * Returns 0 on success or a negative error code on failure.
323 */
324int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link)
325{
326 u8 values[3];
327 int err;
328
329 memset(link, 0, sizeof(*link));
330
331 err = drm_dp_dpcd_read(aux, DP_DPCD_REV, values, sizeof(values));
332 if (err < 0)
333 return err;
334
335 link->revision = values[0];
336 link->rate = drm_dp_bw_code_to_link_rate(values[1]);
337 link->num_lanes = values[2] & DP_MAX_LANE_COUNT_MASK;
338
339 if (values[2] & DP_ENHANCED_FRAME_CAP)
340 link->capabilities |= DP_LINK_CAP_ENHANCED_FRAMING;
341
342 return 0;
343}
344EXPORT_SYMBOL(drm_dp_link_probe);
345
346/**
347 * drm_dp_link_power_up() - power up a DisplayPort link
348 * @aux: DisplayPort AUX channel
349 * @link: pointer to a structure containing the link configuration
350 *
351 * Returns 0 on success or a negative error code on failure.
352 */
353int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link)
354{
355 u8 value;
356 int err;
357
358 /* DP_SET_POWER register is only available on DPCD v1.1 and later */
359 if (link->revision < 0x11)
360 return 0;
361
362 err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
363 if (err < 0)
364 return err;
365
366 value &= ~DP_SET_POWER_MASK;
367 value |= DP_SET_POWER_D0;
368
369 err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
370 if (err < 0)
371 return err;
372
373 /*
374 * According to the DP 1.1 specification, a "Sink Device must exit the
375 * power saving state within 1 ms" (Section 2.5.3.1, Table 5-52, "Sink
376 * Control Field" (register 0x600).
377 */
378 usleep_range(1000, 2000);
379
380 return 0;
381}
382EXPORT_SYMBOL(drm_dp_link_power_up);
383
384/**
Rob Clarkd816f072014-12-02 10:43:07 -0500385 * drm_dp_link_power_down() - power down a DisplayPort link
386 * @aux: DisplayPort AUX channel
387 * @link: pointer to a structure containing the link configuration
388 *
389 * Returns 0 on success or a negative error code on failure.
390 */
391int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link)
392{
393 u8 value;
394 int err;
395
396 /* DP_SET_POWER register is only available on DPCD v1.1 and later */
397 if (link->revision < 0x11)
398 return 0;
399
400 err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
401 if (err < 0)
402 return err;
403
404 value &= ~DP_SET_POWER_MASK;
405 value |= DP_SET_POWER_D3;
406
407 err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
408 if (err < 0)
409 return err;
410
411 return 0;
412}
413EXPORT_SYMBOL(drm_dp_link_power_down);
414
415/**
Thierry Reding516c0f72013-12-09 11:47:55 +0100416 * drm_dp_link_configure() - configure a DisplayPort link
417 * @aux: DisplayPort AUX channel
418 * @link: pointer to a structure containing the link configuration
419 *
420 * Returns 0 on success or a negative error code on failure.
421 */
422int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link)
423{
424 u8 values[2];
425 int err;
426
427 values[0] = drm_dp_link_rate_to_bw_code(link->rate);
428 values[1] = link->num_lanes;
429
430 if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
431 values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
432
433 err = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, values, sizeof(values));
434 if (err < 0)
435 return err;
436
437 return 0;
438}
439EXPORT_SYMBOL(drm_dp_link_configure);
Thierry Reding88759682013-12-12 09:57:53 +0100440
Mika Kahola1c29bd32016-09-09 14:10:49 +0300441/**
442 * drm_dp_downstream_max_clock() - extract branch device max
443 * pixel rate for legacy VGA
444 * converter or max TMDS clock
445 * rate for others
446 * @dpcd: DisplayPort configuration data
447 * @port_cap: port capabilities
448 *
449 * Returns max clock in kHz on success or 0 if max clock not defined
450 */
451int drm_dp_downstream_max_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
452 const u8 port_cap[4])
453{
454 int type = port_cap[0] & DP_DS_PORT_TYPE_MASK;
455 bool detailed_cap_info = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
456 DP_DETAILED_CAP_INFO_AVAILABLE;
457
458 if (!detailed_cap_info)
459 return 0;
460
461 switch (type) {
462 case DP_DS_PORT_TYPE_VGA:
463 return port_cap[1] * 8 * 1000;
464 case DP_DS_PORT_TYPE_DVI:
465 case DP_DS_PORT_TYPE_HDMI:
466 case DP_DS_PORT_TYPE_DP_DUALMODE:
467 return port_cap[1] * 2500;
468 default:
469 return 0;
470 }
471}
472EXPORT_SYMBOL(drm_dp_downstream_max_clock);
473
Mika Kahola7529d6a2016-09-09 14:10:50 +0300474/**
475 * drm_dp_downstream_max_bpc() - extract branch device max
476 * bits per component
477 * @dpcd: DisplayPort configuration data
478 * @port_cap: port capabilities
479 *
480 * Returns max bpc on success or 0 if max bpc not defined
481 */
482int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
483 const u8 port_cap[4])
484{
485 int type = port_cap[0] & DP_DS_PORT_TYPE_MASK;
486 bool detailed_cap_info = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
487 DP_DETAILED_CAP_INFO_AVAILABLE;
488 int bpc;
489
490 if (!detailed_cap_info)
491 return 0;
492
493 switch (type) {
494 case DP_DS_PORT_TYPE_VGA:
495 case DP_DS_PORT_TYPE_DVI:
496 case DP_DS_PORT_TYPE_HDMI:
497 case DP_DS_PORT_TYPE_DP_DUALMODE:
498 bpc = port_cap[2] & DP_DS_MAX_BPC_MASK;
499
500 switch (bpc) {
501 case DP_DS_8BPC:
502 return 8;
503 case DP_DS_10BPC:
504 return 10;
505 case DP_DS_12BPC:
506 return 12;
507 case DP_DS_16BPC:
508 return 16;
509 }
510 default:
511 return 0;
512 }
513}
514EXPORT_SYMBOL(drm_dp_downstream_max_bpc);
515
Thierry Reding88759682013-12-12 09:57:53 +0100516/*
517 * I2C-over-AUX implementation
518 */
519
520static u32 drm_dp_i2c_functionality(struct i2c_adapter *adapter)
521{
522 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
523 I2C_FUNC_SMBUS_READ_BLOCK_DATA |
524 I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
525 I2C_FUNC_10BIT_ADDR;
526}
527
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300528static void drm_dp_i2c_msg_write_status_update(struct drm_dp_aux_msg *msg)
529{
530 /*
531 * In case of i2c defer or short i2c ack reply to a write,
532 * we need to switch to WRITE_STATUS_UPDATE to drain the
533 * rest of the message
534 */
535 if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_WRITE) {
536 msg->request &= DP_AUX_I2C_MOT;
537 msg->request |= DP_AUX_I2C_WRITE_STATUS_UPDATE;
538 }
539}
540
Ville Syrjälä4efa83c2015-09-01 20:12:54 +0300541#define AUX_PRECHARGE_LEN 10 /* 10 to 16 */
542#define AUX_SYNC_LEN (16 + 4) /* preamble + AUX_SYNC_END */
543#define AUX_STOP_LEN 4
544#define AUX_CMD_LEN 4
545#define AUX_ADDRESS_LEN 20
546#define AUX_REPLY_PAD_LEN 4
547#define AUX_LENGTH_LEN 8
548
549/*
550 * Calculate the duration of the AUX request/reply in usec. Gives the
551 * "best" case estimate, ie. successful while as short as possible.
552 */
553static int drm_dp_aux_req_duration(const struct drm_dp_aux_msg *msg)
554{
555 int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
556 AUX_CMD_LEN + AUX_ADDRESS_LEN + AUX_LENGTH_LEN;
557
558 if ((msg->request & DP_AUX_I2C_READ) == 0)
559 len += msg->size * 8;
560
561 return len;
562}
563
564static int drm_dp_aux_reply_duration(const struct drm_dp_aux_msg *msg)
565{
566 int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
567 AUX_CMD_LEN + AUX_REPLY_PAD_LEN;
568
569 /*
570 * For read we expect what was asked. For writes there will
571 * be 0 or 1 data bytes. Assume 0 for the "best" case.
572 */
573 if (msg->request & DP_AUX_I2C_READ)
574 len += msg->size * 8;
575
576 return len;
577}
578
579#define I2C_START_LEN 1
580#define I2C_STOP_LEN 1
581#define I2C_ADDR_LEN 9 /* ADDRESS + R/W + ACK/NACK */
582#define I2C_DATA_LEN 9 /* DATA + ACK/NACK */
583
584/*
585 * Calculate the length of the i2c transfer in usec, assuming
586 * the i2c bus speed is as specified. Gives the the "worst"
587 * case estimate, ie. successful while as long as possible.
588 * Doesn't account the the "MOT" bit, and instead assumes each
589 * message includes a START, ADDRESS and STOP. Neither does it
590 * account for additional random variables such as clock stretching.
591 */
592static int drm_dp_i2c_msg_duration(const struct drm_dp_aux_msg *msg,
593 int i2c_speed_khz)
594{
595 /* AUX bitrate is 1MHz, i2c bitrate as specified */
596 return DIV_ROUND_UP((I2C_START_LEN + I2C_ADDR_LEN +
597 msg->size * I2C_DATA_LEN +
598 I2C_STOP_LEN) * 1000, i2c_speed_khz);
599}
600
601/*
602 * Deterine how many retries should be attempted to successfully transfer
603 * the specified message, based on the estimated durations of the
604 * i2c and AUX transfers.
605 */
606static int drm_dp_i2c_retry_count(const struct drm_dp_aux_msg *msg,
607 int i2c_speed_khz)
608{
609 int aux_time_us = drm_dp_aux_req_duration(msg) +
610 drm_dp_aux_reply_duration(msg);
611 int i2c_time_us = drm_dp_i2c_msg_duration(msg, i2c_speed_khz);
612
613 return DIV_ROUND_UP(i2c_time_us, aux_time_us + AUX_RETRY_INTERVAL);
614}
615
Thierry Reding88759682013-12-12 09:57:53 +0100616/*
Ville Syrjäläf36203b2015-08-26 22:55:07 +0300617 * FIXME currently assumes 10 kHz as some real world devices seem
618 * to require it. We should query/set the speed via DPCD if supported.
619 */
620static int dp_aux_i2c_speed_khz __read_mostly = 10;
621module_param_unsafe(dp_aux_i2c_speed_khz, int, 0644);
622MODULE_PARM_DESC(dp_aux_i2c_speed_khz,
623 "Assumed speed of the i2c bus in kHz, (1-400, default 10)");
624
Thierry Reding88759682013-12-12 09:57:53 +0100625/*
626 * Transfer a single I2C-over-AUX message and handle various error conditions,
Alex Deucher732d50b2014-04-07 10:33:45 -0400627 * retrying the transaction as appropriate. It is assumed that the
628 * aux->transfer function does not modify anything in the msg other than the
629 * reply field.
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000630 *
631 * Returns bytes transferred on success, or a negative error code on failure.
Thierry Reding88759682013-12-12 09:57:53 +0100632 */
633static int drm_dp_i2c_do_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
634{
Todd Previte396aa442015-04-18 00:04:18 -0700635 unsigned int retry, defer_i2c;
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000636 int ret;
Thierry Reding88759682013-12-12 09:57:53 +0100637 /*
638 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device
639 * is required to retry at least seven times upon receiving AUX_DEFER
640 * before giving up the AUX transaction.
Ville Syrjälä4efa83c2015-09-01 20:12:54 +0300641 *
642 * We also try to account for the i2c bus speed.
Thierry Reding88759682013-12-12 09:57:53 +0100643 */
Ville Syrjäläf36203b2015-08-26 22:55:07 +0300644 int max_retries = max(7, drm_dp_i2c_retry_count(msg, dp_aux_i2c_speed_khz));
Ville Syrjälä4efa83c2015-09-01 20:12:54 +0300645
646 for (retry = 0, defer_i2c = 0; retry < (max_retries + defer_i2c); retry++) {
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000647 ret = aux->transfer(aux, msg);
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000648 if (ret < 0) {
649 if (ret == -EBUSY)
Thierry Reding88759682013-12-12 09:57:53 +0100650 continue;
651
Lyude9622c382016-08-05 20:30:39 -0400652 /*
653 * While timeouts can be errors, they're usually normal
654 * behavior (for instance, when a driver tries to
655 * communicate with a non-existant DisplayPort device).
656 * Avoid spamming the kernel log with timeout errors.
657 */
658 if (ret == -ETIMEDOUT)
659 DRM_DEBUG_KMS_RATELIMITED("transaction timed out\n");
660 else
661 DRM_DEBUG_KMS("transaction failed: %d\n", ret);
662
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000663 return ret;
Thierry Reding88759682013-12-12 09:57:53 +0100664 }
665
Thierry Reding88759682013-12-12 09:57:53 +0100666
667 switch (msg->reply & DP_AUX_NATIVE_REPLY_MASK) {
668 case DP_AUX_NATIVE_REPLY_ACK:
669 /*
670 * For I2C-over-AUX transactions this isn't enough, we
671 * need to check for the I2C ACK reply.
672 */
673 break;
674
675 case DP_AUX_NATIVE_REPLY_NACK:
Ville Syrjäläfb8c5e42015-03-19 13:38:57 +0200676 DRM_DEBUG_KMS("native nack (result=%d, size=%zu)\n", ret, msg->size);
Thierry Reding88759682013-12-12 09:57:53 +0100677 return -EREMOTEIO;
678
679 case DP_AUX_NATIVE_REPLY_DEFER:
Todd Previte747552b92015-04-15 08:38:47 -0700680 DRM_DEBUG_KMS("native defer\n");
Thierry Reding88759682013-12-12 09:57:53 +0100681 /*
682 * We could check for I2C bit rate capabilities and if
683 * available adjust this interval. We could also be
684 * more careful with DP-to-legacy adapters where a
685 * long legacy cable may force very low I2C bit rates.
686 *
687 * For now just defer for long enough to hopefully be
688 * safe for all use-cases.
689 */
Ville Syrjälä79a2b162015-08-26 22:55:05 +0300690 usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
Thierry Reding88759682013-12-12 09:57:53 +0100691 continue;
692
693 default:
694 DRM_ERROR("invalid native reply %#04x\n", msg->reply);
695 return -EREMOTEIO;
696 }
697
698 switch (msg->reply & DP_AUX_I2C_REPLY_MASK) {
699 case DP_AUX_I2C_REPLY_ACK:
700 /*
701 * Both native ACK and I2C ACK replies received. We
702 * can assume the transfer was successful.
703 */
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300704 if (ret != msg->size)
705 drm_dp_i2c_msg_write_status_update(msg);
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000706 return ret;
Thierry Reding88759682013-12-12 09:57:53 +0100707
708 case DP_AUX_I2C_REPLY_NACK:
Ville Syrjäläfb8c5e42015-03-19 13:38:57 +0200709 DRM_DEBUG_KMS("I2C nack (result=%d, size=%zu\n", ret, msg->size);
Todd Previtee9cf6192014-11-04 15:17:35 -0700710 aux->i2c_nack_count++;
Thierry Reding88759682013-12-12 09:57:53 +0100711 return -EREMOTEIO;
712
713 case DP_AUX_I2C_REPLY_DEFER:
714 DRM_DEBUG_KMS("I2C defer\n");
Todd Previte396aa442015-04-18 00:04:18 -0700715 /* DP Compliance Test 4.2.2.5 Requirement:
716 * Must have at least 7 retries for I2C defers on the
717 * transaction to pass this test
718 */
Todd Previtee9cf6192014-11-04 15:17:35 -0700719 aux->i2c_defer_count++;
Todd Previte396aa442015-04-18 00:04:18 -0700720 if (defer_i2c < 7)
721 defer_i2c++;
Ville Syrjälä79a2b162015-08-26 22:55:05 +0300722 usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300723 drm_dp_i2c_msg_write_status_update(msg);
Daniel Vetter646db262015-09-22 11:02:18 +0200724
Thierry Reding88759682013-12-12 09:57:53 +0100725 continue;
726
727 default:
728 DRM_ERROR("invalid I2C reply %#04x\n", msg->reply);
729 return -EREMOTEIO;
730 }
731 }
732
Alex Deucher743b1e32014-03-21 10:34:06 -0400733 DRM_DEBUG_KMS("too many retries, giving up\n");
Thierry Reding88759682013-12-12 09:57:53 +0100734 return -EREMOTEIO;
735}
736
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300737static void drm_dp_i2c_msg_set_request(struct drm_dp_aux_msg *msg,
738 const struct i2c_msg *i2c_msg)
739{
740 msg->request = (i2c_msg->flags & I2C_M_RD) ?
741 DP_AUX_I2C_READ : DP_AUX_I2C_WRITE;
742 msg->request |= DP_AUX_I2C_MOT;
743}
744
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000745/*
746 * Keep retrying drm_dp_i2c_do_msg until all data has been transferred.
747 *
748 * Returns an error code on failure, or a recommended transfer size on success.
749 */
750static int drm_dp_i2c_drain_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *orig_msg)
751{
752 int err, ret = orig_msg->size;
753 struct drm_dp_aux_msg msg = *orig_msg;
754
755 while (msg.size > 0) {
756 err = drm_dp_i2c_do_msg(aux, &msg);
757 if (err <= 0)
758 return err == 0 ? -EPROTO : err;
759
760 if (err < msg.size && err < ret) {
761 DRM_DEBUG_KMS("Partial I2C reply: requested %zu bytes got %d bytes\n",
762 msg.size, err);
763 ret = err;
764 }
765
766 msg.size -= err;
767 msg.buffer += err;
768 }
769
770 return ret;
771}
772
773/*
774 * Bizlink designed DP->DVI-D Dual Link adapters require the I2C over AUX
775 * packets to be as large as possible. If not, the I2C transactions never
776 * succeed. Hence the default is maximum.
777 */
778static int dp_aux_i2c_transfer_size __read_mostly = DP_AUX_MAX_PAYLOAD_BYTES;
779module_param_unsafe(dp_aux_i2c_transfer_size, int, 0644);
780MODULE_PARM_DESC(dp_aux_i2c_transfer_size,
781 "Number of bytes to transfer in a single I2C over DP AUX CH message, (1-16, default 16)");
782
Thierry Reding88759682013-12-12 09:57:53 +0100783static int drm_dp_i2c_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs,
784 int num)
785{
786 struct drm_dp_aux *aux = adapter->algo_data;
787 unsigned int i, j;
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000788 unsigned transfer_size;
Alex Deucherccdb5162014-04-07 10:33:44 -0400789 struct drm_dp_aux_msg msg;
790 int err = 0;
791
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000792 dp_aux_i2c_transfer_size = clamp(dp_aux_i2c_transfer_size, 1, DP_AUX_MAX_PAYLOAD_BYTES);
793
Alex Deucherccdb5162014-04-07 10:33:44 -0400794 memset(&msg, 0, sizeof(msg));
Thierry Reding88759682013-12-12 09:57:53 +0100795
796 for (i = 0; i < num; i++) {
Alex Deucherccdb5162014-04-07 10:33:44 -0400797 msg.address = msgs[i].addr;
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300798 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
Alex Deucherccdb5162014-04-07 10:33:44 -0400799 /* Send a bare address packet to start the transaction.
800 * Zero sized messages specify an address only (bare
801 * address) transaction.
802 */
803 msg.buffer = NULL;
804 msg.size = 0;
805 err = drm_dp_i2c_do_msg(aux, &msg);
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300806
807 /*
808 * Reset msg.request in case in case it got
809 * changed into a WRITE_STATUS_UPDATE.
810 */
811 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
812
Alex Deucherccdb5162014-04-07 10:33:44 -0400813 if (err < 0)
814 break;
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000815 /* We want each transaction to be as large as possible, but
816 * we'll go to smaller sizes if the hardware gives us a
817 * short reply.
Thierry Reding88759682013-12-12 09:57:53 +0100818 */
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000819 transfer_size = dp_aux_i2c_transfer_size;
820 for (j = 0; j < msgs[i].len; j += msg.size) {
Thierry Reding88759682013-12-12 09:57:53 +0100821 msg.buffer = msgs[i].buf + j;
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000822 msg.size = min(transfer_size, msgs[i].len - j);
Thierry Reding88759682013-12-12 09:57:53 +0100823
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000824 err = drm_dp_i2c_drain_msg(aux, &msg);
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300825
826 /*
827 * Reset msg.request in case in case it got
828 * changed into a WRITE_STATUS_UPDATE.
829 */
830 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
831
Thierry Reding88759682013-12-12 09:57:53 +0100832 if (err < 0)
Alex Deucherccdb5162014-04-07 10:33:44 -0400833 break;
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000834 transfer_size = err;
Thierry Reding88759682013-12-12 09:57:53 +0100835 }
Alex Deucherccdb5162014-04-07 10:33:44 -0400836 if (err < 0)
837 break;
Thierry Reding88759682013-12-12 09:57:53 +0100838 }
Alex Deucherccdb5162014-04-07 10:33:44 -0400839 if (err >= 0)
840 err = num;
841 /* Send a bare address packet to close out the transaction.
842 * Zero sized messages specify an address only (bare
843 * address) transaction.
844 */
845 msg.request &= ~DP_AUX_I2C_MOT;
846 msg.buffer = NULL;
847 msg.size = 0;
848 (void)drm_dp_i2c_do_msg(aux, &msg);
Thierry Reding88759682013-12-12 09:57:53 +0100849
Alex Deucherccdb5162014-04-07 10:33:44 -0400850 return err;
Thierry Reding88759682013-12-12 09:57:53 +0100851}
852
853static const struct i2c_algorithm drm_dp_i2c_algo = {
854 .functionality = drm_dp_i2c_functionality,
855 .master_xfer = drm_dp_i2c_xfer,
856};
857
Chris Wilson0c2f6f12016-06-17 09:33:17 +0100858static struct drm_dp_aux *i2c_to_aux(struct i2c_adapter *i2c)
859{
860 return container_of(i2c, struct drm_dp_aux, ddc);
861}
862
863static void lock_bus(struct i2c_adapter *i2c, unsigned int flags)
864{
865 mutex_lock(&i2c_to_aux(i2c)->hw_mutex);
866}
867
868static int trylock_bus(struct i2c_adapter *i2c, unsigned int flags)
869{
870 return mutex_trylock(&i2c_to_aux(i2c)->hw_mutex);
871}
872
873static void unlock_bus(struct i2c_adapter *i2c, unsigned int flags)
874{
875 mutex_unlock(&i2c_to_aux(i2c)->hw_mutex);
876}
877
Thierry Reding88759682013-12-12 09:57:53 +0100878/**
Chris Wilsonacd8f412016-06-17 09:33:18 +0100879 * drm_dp_aux_init() - minimally initialise an aux channel
Thierry Reding88759682013-12-12 09:57:53 +0100880 * @aux: DisplayPort AUX channel
881 *
Chris Wilsonacd8f412016-06-17 09:33:18 +0100882 * If you need to use the drm_dp_aux's i2c adapter prior to registering it
883 * with the outside world, call drm_dp_aux_init() first. You must still
884 * call drm_dp_aux_register() once the connector has been registered to
885 * allow userspace access to the auxiliary DP channel.
Thierry Reding88759682013-12-12 09:57:53 +0100886 */
Chris Wilsonacd8f412016-06-17 09:33:18 +0100887void drm_dp_aux_init(struct drm_dp_aux *aux)
Thierry Reding88759682013-12-12 09:57:53 +0100888{
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000889 mutex_init(&aux->hw_mutex);
890
Thierry Reding88759682013-12-12 09:57:53 +0100891 aux->ddc.algo = &drm_dp_i2c_algo;
892 aux->ddc.algo_data = aux;
893 aux->ddc.retries = 3;
894
Chris Wilson0c2f6f12016-06-17 09:33:17 +0100895 aux->ddc.lock_bus = lock_bus;
896 aux->ddc.trylock_bus = trylock_bus;
897 aux->ddc.unlock_bus = unlock_bus;
Chris Wilsonacd8f412016-06-17 09:33:18 +0100898}
899EXPORT_SYMBOL(drm_dp_aux_init);
900
901/**
902 * drm_dp_aux_register() - initialise and register aux channel
903 * @aux: DisplayPort AUX channel
904 *
905 * Automatically calls drm_dp_aux_init() if this hasn't been done yet.
906 *
907 * Returns 0 on success or a negative error code on failure.
908 */
909int drm_dp_aux_register(struct drm_dp_aux *aux)
910{
911 int ret;
912
913 if (!aux->ddc.algo)
914 drm_dp_aux_init(aux);
Chris Wilson0c2f6f12016-06-17 09:33:17 +0100915
Thierry Reding88759682013-12-12 09:57:53 +0100916 aux->ddc.class = I2C_CLASS_DDC;
917 aux->ddc.owner = THIS_MODULE;
918 aux->ddc.dev.parent = aux->dev;
919 aux->ddc.dev.of_node = aux->dev->of_node;
920
Jani Nikula9dc40562014-03-14 16:51:12 +0200921 strlcpy(aux->ddc.name, aux->name ? aux->name : dev_name(aux->dev),
922 sizeof(aux->ddc.name));
Thierry Reding88759682013-12-12 09:57:53 +0100923
Rafael Antognollie94cb372016-01-21 15:10:19 -0800924 ret = drm_dp_aux_register_devnode(aux);
925 if (ret)
926 return ret;
927
928 ret = i2c_add_adapter(&aux->ddc);
929 if (ret) {
930 drm_dp_aux_unregister_devnode(aux);
931 return ret;
932 }
933
934 return 0;
Thierry Reding88759682013-12-12 09:57:53 +0100935}
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000936EXPORT_SYMBOL(drm_dp_aux_register);
Thierry Reding88759682013-12-12 09:57:53 +0100937
938/**
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000939 * drm_dp_aux_unregister() - unregister an AUX adapter
Thierry Reding88759682013-12-12 09:57:53 +0100940 * @aux: DisplayPort AUX channel
941 */
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000942void drm_dp_aux_unregister(struct drm_dp_aux *aux)
Thierry Reding88759682013-12-12 09:57:53 +0100943{
Rafael Antognollie94cb372016-01-21 15:10:19 -0800944 drm_dp_aux_unregister_devnode(aux);
Thierry Reding88759682013-12-12 09:57:53 +0100945 i2c_del_adapter(&aux->ddc);
946}
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000947EXPORT_SYMBOL(drm_dp_aux_unregister);
Ville Syrjälä66088042016-05-18 11:57:29 +0300948
949#define PSR_SETUP_TIME(x) [DP_PSR_SETUP_TIME_ ## x >> DP_PSR_SETUP_TIME_SHIFT] = (x)
950
951/**
952 * drm_dp_psr_setup_time() - PSR setup in time usec
953 * @psr_cap: PSR capabilities from DPCD
954 *
955 * Returns:
956 * PSR setup time for the panel in microseconds, negative
957 * error code on failure.
958 */
959int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE])
960{
961 static const u16 psr_setup_time_us[] = {
962 PSR_SETUP_TIME(330),
963 PSR_SETUP_TIME(275),
964 PSR_SETUP_TIME(165),
965 PSR_SETUP_TIME(110),
966 PSR_SETUP_TIME(55),
967 PSR_SETUP_TIME(0),
968 };
969 int i;
970
971 i = (psr_cap[1] & DP_PSR_SETUP_TIME_MASK) >> DP_PSR_SETUP_TIME_SHIFT;
972 if (i >= ARRAY_SIZE(psr_setup_time_us))
973 return -EINVAL;
974
975 return psr_setup_time_us[i];
976}
977EXPORT_SYMBOL(drm_dp_psr_setup_time);
978
979#undef PSR_SETUP_TIME