blob: 5af7cfb1447ea2040e0fd18ef5eca764d4012cb2 [file] [log] [blame]
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -04001/*
2 * TI DA850/OMAP-L138 chip specific setup
3 *
4 * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
5 *
6 * Derived from: arch/arm/mach-davinci/da830.c
7 * Original Copyrights follow:
8 *
9 * 2009 (c) MontaVista Software, Inc. This file is licensed under
10 * the terms of the GNU General Public License version 2. This program
11 * is licensed "as is" without any warranty of any kind, whether express
12 * or implied.
13 */
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -040014#include <linux/init.h>
15#include <linux/clk.h>
16#include <linux/platform_device.h>
Sekhar Nori683b1e12009-09-22 21:14:01 +053017#include <linux/cpufreq.h>
Sekhar Nori35f9acd2009-09-22 21:14:02 +053018#include <linux/regulator/consumer.h>
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -040019
20#include <asm/mach/map.h>
21
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -040022#include <mach/psc.h>
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -040023#include <mach/irqs.h>
24#include <mach/cputype.h>
25#include <mach/common.h>
26#include <mach/time.h>
27#include <mach/da8xx.h>
Sekhar Nori683b1e12009-09-22 21:14:01 +053028#include <mach/cpufreq.h>
Sekhar Nori044ca012009-12-17 18:29:32 +053029#include <mach/pm.h>
Cyril Chemparathy686b6342010-05-01 18:37:54 -040030#include <mach/gpio.h>
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -040031
32#include "clock.h"
33#include "mux.h"
34
Sekhar Nori5d36a332009-08-31 15:48:05 +053035/* SoC specific clock flags */
36#define DA850_CLK_ASYNC3 BIT(16)
37
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -040038#define DA850_PLL1_BASE 0x01e1a000
39#define DA850_TIMER64P2_BASE 0x01f0c000
40#define DA850_TIMER64P3_BASE 0x01f0d000
41
42#define DA850_REF_FREQ 24000000
43
Sekhar Nori5d36a332009-08-31 15:48:05 +053044#define CFGCHIP3_ASYNC3_CLKSRC BIT(4)
Sekhar Nori7aad4722009-11-16 17:21:38 +053045#define CFGCHIP3_PLL1_MASTER_LOCK BIT(5)
Sekhar Nori683b1e12009-09-22 21:14:01 +053046#define CFGCHIP0_PLL_MASTER_LOCK BIT(4)
47
48static int da850_set_armrate(struct clk *clk, unsigned long rate);
49static int da850_round_armrate(struct clk *clk, unsigned long rate);
50static int da850_set_pll0rate(struct clk *clk, unsigned long armrate);
Sekhar Nori5d36a332009-08-31 15:48:05 +053051
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -040052static struct pll_data pll0_data = {
53 .num = 1,
54 .phys_base = DA8XX_PLL0_BASE,
55 .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
56};
57
58static struct clk ref_clk = {
59 .name = "ref_clk",
60 .rate = DA850_REF_FREQ,
61};
62
63static struct clk pll0_clk = {
64 .name = "pll0",
65 .parent = &ref_clk,
66 .pll_data = &pll0_data,
67 .flags = CLK_PLL,
Sekhar Nori683b1e12009-09-22 21:14:01 +053068 .set_rate = da850_set_pll0rate,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -040069};
70
71static struct clk pll0_aux_clk = {
72 .name = "pll0_aux_clk",
73 .parent = &pll0_clk,
74 .flags = CLK_PLL | PRE_PLL,
75};
76
77static struct clk pll0_sysclk2 = {
78 .name = "pll0_sysclk2",
79 .parent = &pll0_clk,
80 .flags = CLK_PLL,
81 .div_reg = PLLDIV2,
82};
83
84static struct clk pll0_sysclk3 = {
85 .name = "pll0_sysclk3",
86 .parent = &pll0_clk,
87 .flags = CLK_PLL,
88 .div_reg = PLLDIV3,
Sekhar Norib987c4b2010-07-20 16:46:51 +053089 .set_rate = davinci_set_sysclk_rate,
90 .maxrate = 100000000,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -040091};
92
93static struct clk pll0_sysclk4 = {
94 .name = "pll0_sysclk4",
95 .parent = &pll0_clk,
96 .flags = CLK_PLL,
97 .div_reg = PLLDIV4,
98};
99
100static struct clk pll0_sysclk5 = {
101 .name = "pll0_sysclk5",
102 .parent = &pll0_clk,
103 .flags = CLK_PLL,
104 .div_reg = PLLDIV5,
105};
106
107static struct clk pll0_sysclk6 = {
108 .name = "pll0_sysclk6",
109 .parent = &pll0_clk,
110 .flags = CLK_PLL,
111 .div_reg = PLLDIV6,
112};
113
114static struct clk pll0_sysclk7 = {
115 .name = "pll0_sysclk7",
116 .parent = &pll0_clk,
117 .flags = CLK_PLL,
118 .div_reg = PLLDIV7,
119};
120
121static struct pll_data pll1_data = {
122 .num = 2,
123 .phys_base = DA850_PLL1_BASE,
124 .flags = PLL_HAS_POSTDIV,
125};
126
127static struct clk pll1_clk = {
128 .name = "pll1",
129 .parent = &ref_clk,
130 .pll_data = &pll1_data,
131 .flags = CLK_PLL,
132};
133
134static struct clk pll1_aux_clk = {
135 .name = "pll1_aux_clk",
136 .parent = &pll1_clk,
137 .flags = CLK_PLL | PRE_PLL,
138};
139
140static struct clk pll1_sysclk2 = {
141 .name = "pll1_sysclk2",
142 .parent = &pll1_clk,
143 .flags = CLK_PLL,
144 .div_reg = PLLDIV2,
145};
146
147static struct clk pll1_sysclk3 = {
148 .name = "pll1_sysclk3",
149 .parent = &pll1_clk,
150 .flags = CLK_PLL,
151 .div_reg = PLLDIV3,
152};
153
154static struct clk pll1_sysclk4 = {
155 .name = "pll1_sysclk4",
156 .parent = &pll1_clk,
157 .flags = CLK_PLL,
158 .div_reg = PLLDIV4,
159};
160
161static struct clk pll1_sysclk5 = {
162 .name = "pll1_sysclk5",
163 .parent = &pll1_clk,
164 .flags = CLK_PLL,
165 .div_reg = PLLDIV5,
166};
167
168static struct clk pll1_sysclk6 = {
169 .name = "pll0_sysclk6",
170 .parent = &pll0_clk,
171 .flags = CLK_PLL,
172 .div_reg = PLLDIV6,
173};
174
175static struct clk pll1_sysclk7 = {
176 .name = "pll1_sysclk7",
177 .parent = &pll1_clk,
178 .flags = CLK_PLL,
179 .div_reg = PLLDIV7,
180};
181
182static struct clk i2c0_clk = {
183 .name = "i2c0",
184 .parent = &pll0_aux_clk,
185};
186
187static struct clk timerp64_0_clk = {
188 .name = "timer0",
189 .parent = &pll0_aux_clk,
190};
191
192static struct clk timerp64_1_clk = {
193 .name = "timer1",
194 .parent = &pll0_aux_clk,
195};
196
197static struct clk arm_rom_clk = {
198 .name = "arm_rom",
199 .parent = &pll0_sysclk2,
200 .lpsc = DA8XX_LPSC0_ARM_RAM_ROM,
201 .flags = ALWAYS_ENABLED,
202};
203
204static struct clk tpcc0_clk = {
205 .name = "tpcc0",
206 .parent = &pll0_sysclk2,
207 .lpsc = DA8XX_LPSC0_TPCC,
208 .flags = ALWAYS_ENABLED | CLK_PSC,
209};
210
211static struct clk tptc0_clk = {
212 .name = "tptc0",
213 .parent = &pll0_sysclk2,
214 .lpsc = DA8XX_LPSC0_TPTC0,
215 .flags = ALWAYS_ENABLED,
216};
217
218static struct clk tptc1_clk = {
219 .name = "tptc1",
220 .parent = &pll0_sysclk2,
221 .lpsc = DA8XX_LPSC0_TPTC1,
222 .flags = ALWAYS_ENABLED,
223};
224
225static struct clk tpcc1_clk = {
226 .name = "tpcc1",
227 .parent = &pll0_sysclk2,
228 .lpsc = DA850_LPSC1_TPCC1,
Sergei Shtylyov789a7852009-09-30 19:48:03 +0400229 .gpsc = 1,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400230 .flags = CLK_PSC | ALWAYS_ENABLED,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400231};
232
233static struct clk tptc2_clk = {
234 .name = "tptc2",
235 .parent = &pll0_sysclk2,
236 .lpsc = DA850_LPSC1_TPTC2,
Sergei Shtylyov789a7852009-09-30 19:48:03 +0400237 .gpsc = 1,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400238 .flags = ALWAYS_ENABLED,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400239};
240
241static struct clk uart0_clk = {
242 .name = "uart0",
243 .parent = &pll0_sysclk2,
244 .lpsc = DA8XX_LPSC0_UART0,
245};
246
247static struct clk uart1_clk = {
248 .name = "uart1",
249 .parent = &pll0_sysclk2,
250 .lpsc = DA8XX_LPSC1_UART1,
Sergei Shtylyov789a7852009-09-30 19:48:03 +0400251 .gpsc = 1,
Sekhar Nori5d36a332009-08-31 15:48:05 +0530252 .flags = DA850_CLK_ASYNC3,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400253};
254
255static struct clk uart2_clk = {
256 .name = "uart2",
257 .parent = &pll0_sysclk2,
258 .lpsc = DA8XX_LPSC1_UART2,
Sergei Shtylyov789a7852009-09-30 19:48:03 +0400259 .gpsc = 1,
Sekhar Nori5d36a332009-08-31 15:48:05 +0530260 .flags = DA850_CLK_ASYNC3,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400261};
262
263static struct clk aintc_clk = {
264 .name = "aintc",
265 .parent = &pll0_sysclk4,
266 .lpsc = DA8XX_LPSC0_AINTC,
267 .flags = ALWAYS_ENABLED,
268};
269
270static struct clk gpio_clk = {
271 .name = "gpio",
272 .parent = &pll0_sysclk4,
273 .lpsc = DA8XX_LPSC1_GPIO,
Sergei Shtylyov789a7852009-09-30 19:48:03 +0400274 .gpsc = 1,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400275};
276
277static struct clk i2c1_clk = {
278 .name = "i2c1",
279 .parent = &pll0_sysclk4,
280 .lpsc = DA8XX_LPSC1_I2C,
Sergei Shtylyov789a7852009-09-30 19:48:03 +0400281 .gpsc = 1,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400282};
283
284static struct clk emif3_clk = {
285 .name = "emif3",
286 .parent = &pll0_sysclk5,
287 .lpsc = DA8XX_LPSC1_EMIF3C,
Sergei Shtylyov789a7852009-09-30 19:48:03 +0400288 .gpsc = 1,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400289 .flags = ALWAYS_ENABLED,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400290};
291
292static struct clk arm_clk = {
293 .name = "arm",
294 .parent = &pll0_sysclk6,
295 .lpsc = DA8XX_LPSC0_ARM,
296 .flags = ALWAYS_ENABLED,
Sekhar Nori683b1e12009-09-22 21:14:01 +0530297 .set_rate = da850_set_armrate,
298 .round_rate = da850_round_armrate,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400299};
300
301static struct clk rmii_clk = {
302 .name = "rmii",
303 .parent = &pll0_sysclk7,
304};
305
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400306static struct clk emac_clk = {
307 .name = "emac",
308 .parent = &pll0_sysclk4,
309 .lpsc = DA8XX_LPSC1_CPGMAC,
Sergei Shtylyov789a7852009-09-30 19:48:03 +0400310 .gpsc = 1,
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400311};
312
Chaithrika U S491214e2009-08-11 17:03:25 -0400313static struct clk mcasp_clk = {
314 .name = "mcasp",
315 .parent = &pll0_sysclk2,
316 .lpsc = DA8XX_LPSC1_McASP0,
Sergei Shtylyov789a7852009-09-30 19:48:03 +0400317 .gpsc = 1,
Chaithrika U S51157ed2009-10-13 17:32:43 +0530318 .flags = DA850_CLK_ASYNC3,
Chaithrika U S491214e2009-08-11 17:03:25 -0400319};
320
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400321static struct clk lcdc_clk = {
322 .name = "lcdc",
323 .parent = &pll0_sysclk2,
324 .lpsc = DA8XX_LPSC1_LCDC,
Sergei Shtylyov789a7852009-09-30 19:48:03 +0400325 .gpsc = 1,
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400326};
327
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400328static struct clk mmcsd_clk = {
329 .name = "mmcsd",
330 .parent = &pll0_sysclk2,
331 .lpsc = DA8XX_LPSC0_MMC_SD,
332};
333
Sudhakar Rajashekhara38beb922009-08-13 16:21:11 -0400334static struct clk aemif_clk = {
335 .name = "aemif",
336 .parent = &pll0_sysclk3,
337 .lpsc = DA8XX_LPSC0_EMIF25,
338 .flags = ALWAYS_ENABLED,
339};
340
Kevin Hilman08aca082010-01-11 08:22:23 -0800341static struct clk_lookup da850_clks[] = {
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400342 CLK(NULL, "ref", &ref_clk),
343 CLK(NULL, "pll0", &pll0_clk),
344 CLK(NULL, "pll0_aux", &pll0_aux_clk),
345 CLK(NULL, "pll0_sysclk2", &pll0_sysclk2),
346 CLK(NULL, "pll0_sysclk3", &pll0_sysclk3),
347 CLK(NULL, "pll0_sysclk4", &pll0_sysclk4),
348 CLK(NULL, "pll0_sysclk5", &pll0_sysclk5),
349 CLK(NULL, "pll0_sysclk6", &pll0_sysclk6),
350 CLK(NULL, "pll0_sysclk7", &pll0_sysclk7),
351 CLK(NULL, "pll1", &pll1_clk),
352 CLK(NULL, "pll1_aux", &pll1_aux_clk),
353 CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
354 CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
355 CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
356 CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
357 CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
358 CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
359 CLK("i2c_davinci.1", NULL, &i2c0_clk),
360 CLK(NULL, "timer0", &timerp64_0_clk),
361 CLK("watchdog", NULL, &timerp64_1_clk),
362 CLK(NULL, "arm_rom", &arm_rom_clk),
363 CLK(NULL, "tpcc0", &tpcc0_clk),
364 CLK(NULL, "tptc0", &tptc0_clk),
365 CLK(NULL, "tptc1", &tptc1_clk),
366 CLK(NULL, "tpcc1", &tpcc1_clk),
367 CLK(NULL, "tptc2", &tptc2_clk),
368 CLK(NULL, "uart0", &uart0_clk),
369 CLK(NULL, "uart1", &uart1_clk),
370 CLK(NULL, "uart2", &uart2_clk),
371 CLK(NULL, "aintc", &aintc_clk),
372 CLK(NULL, "gpio", &gpio_clk),
373 CLK("i2c_davinci.2", NULL, &i2c1_clk),
374 CLK(NULL, "emif3", &emif3_clk),
375 CLK(NULL, "arm", &arm_clk),
376 CLK(NULL, "rmii", &rmii_clk),
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400377 CLK("davinci_emac.1", NULL, &emac_clk),
Chaithrika U S491214e2009-08-11 17:03:25 -0400378 CLK("davinci-mcasp.0", NULL, &mcasp_clk),
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400379 CLK("da8xx_lcdc.0", NULL, &lcdc_clk),
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400380 CLK("davinci_mmc.0", NULL, &mmcsd_clk),
Sudhakar Rajashekhara38beb922009-08-13 16:21:11 -0400381 CLK(NULL, "aemif", &aemif_clk),
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400382 CLK(NULL, NULL, NULL),
383};
384
385/*
386 * Device specific mux setup
387 *
388 * soc description mux mode mode mux dbg
389 * reg offset mask mode
390 */
391static const struct mux_config da850_pins[] = {
392#ifdef CONFIG_DAVINCI_MUX
393 /* UART0 function */
394 MUX_CFG(DA850, NUART0_CTS, 3, 24, 15, 2, false)
395 MUX_CFG(DA850, NUART0_RTS, 3, 28, 15, 2, false)
396 MUX_CFG(DA850, UART0_RXD, 3, 16, 15, 2, false)
397 MUX_CFG(DA850, UART0_TXD, 3, 20, 15, 2, false)
398 /* UART1 function */
399 MUX_CFG(DA850, UART1_RXD, 4, 24, 15, 2, false)
400 MUX_CFG(DA850, UART1_TXD, 4, 28, 15, 2, false)
401 /* UART2 function */
402 MUX_CFG(DA850, UART2_RXD, 4, 16, 15, 2, false)
403 MUX_CFG(DA850, UART2_TXD, 4, 20, 15, 2, false)
404 /* I2C1 function */
405 MUX_CFG(DA850, I2C1_SCL, 4, 16, 15, 4, false)
406 MUX_CFG(DA850, I2C1_SDA, 4, 20, 15, 4, false)
407 /* I2C0 function */
408 MUX_CFG(DA850, I2C0_SDA, 4, 12, 15, 2, false)
409 MUX_CFG(DA850, I2C0_SCL, 4, 8, 15, 2, false)
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400410 /* EMAC function */
411 MUX_CFG(DA850, MII_TXEN, 2, 4, 15, 8, false)
412 MUX_CFG(DA850, MII_TXCLK, 2, 8, 15, 8, false)
413 MUX_CFG(DA850, MII_COL, 2, 12, 15, 8, false)
414 MUX_CFG(DA850, MII_TXD_3, 2, 16, 15, 8, false)
415 MUX_CFG(DA850, MII_TXD_2, 2, 20, 15, 8, false)
416 MUX_CFG(DA850, MII_TXD_1, 2, 24, 15, 8, false)
417 MUX_CFG(DA850, MII_TXD_0, 2, 28, 15, 8, false)
418 MUX_CFG(DA850, MII_RXCLK, 3, 0, 15, 8, false)
419 MUX_CFG(DA850, MII_RXDV, 3, 4, 15, 8, false)
420 MUX_CFG(DA850, MII_RXER, 3, 8, 15, 8, false)
421 MUX_CFG(DA850, MII_CRS, 3, 12, 15, 8, false)
422 MUX_CFG(DA850, MII_RXD_3, 3, 16, 15, 8, false)
423 MUX_CFG(DA850, MII_RXD_2, 3, 20, 15, 8, false)
424 MUX_CFG(DA850, MII_RXD_1, 3, 24, 15, 8, false)
425 MUX_CFG(DA850, MII_RXD_0, 3, 28, 15, 8, false)
Sudhakar Rajashekhara53ca5c92009-08-11 11:10:50 -0400426 MUX_CFG(DA850, MDIO_CLK, 4, 0, 15, 8, false)
427 MUX_CFG(DA850, MDIO_D, 4, 4, 15, 8, false)
Chaithrika U S22067712009-09-30 17:00:53 -0400428 MUX_CFG(DA850, RMII_TXD_0, 14, 12, 15, 8, false)
429 MUX_CFG(DA850, RMII_TXD_1, 14, 8, 15, 8, false)
430 MUX_CFG(DA850, RMII_TXEN, 14, 16, 15, 8, false)
431 MUX_CFG(DA850, RMII_CRS_DV, 15, 4, 15, 8, false)
432 MUX_CFG(DA850, RMII_RXD_0, 14, 24, 15, 8, false)
433 MUX_CFG(DA850, RMII_RXD_1, 14, 20, 15, 8, false)
434 MUX_CFG(DA850, RMII_RXER, 14, 28, 15, 8, false)
435 MUX_CFG(DA850, RMII_MHZ_50_CLK, 15, 0, 15, 0, false)
Chaithrika U S491214e2009-08-11 17:03:25 -0400436 /* McASP function */
437 MUX_CFG(DA850, ACLKR, 0, 0, 15, 1, false)
438 MUX_CFG(DA850, ACLKX, 0, 4, 15, 1, false)
439 MUX_CFG(DA850, AFSR, 0, 8, 15, 1, false)
440 MUX_CFG(DA850, AFSX, 0, 12, 15, 1, false)
441 MUX_CFG(DA850, AHCLKR, 0, 16, 15, 1, false)
442 MUX_CFG(DA850, AHCLKX, 0, 20, 15, 1, false)
443 MUX_CFG(DA850, AMUTE, 0, 24, 15, 1, false)
444 MUX_CFG(DA850, AXR_15, 1, 0, 15, 1, false)
445 MUX_CFG(DA850, AXR_14, 1, 4, 15, 1, false)
446 MUX_CFG(DA850, AXR_13, 1, 8, 15, 1, false)
447 MUX_CFG(DA850, AXR_12, 1, 12, 15, 1, false)
448 MUX_CFG(DA850, AXR_11, 1, 16, 15, 1, false)
449 MUX_CFG(DA850, AXR_10, 1, 20, 15, 1, false)
450 MUX_CFG(DA850, AXR_9, 1, 24, 15, 1, false)
451 MUX_CFG(DA850, AXR_8, 1, 28, 15, 1, false)
452 MUX_CFG(DA850, AXR_7, 2, 0, 15, 1, false)
453 MUX_CFG(DA850, AXR_6, 2, 4, 15, 1, false)
454 MUX_CFG(DA850, AXR_5, 2, 8, 15, 1, false)
455 MUX_CFG(DA850, AXR_4, 2, 12, 15, 1, false)
456 MUX_CFG(DA850, AXR_3, 2, 16, 15, 1, false)
457 MUX_CFG(DA850, AXR_2, 2, 20, 15, 1, false)
458 MUX_CFG(DA850, AXR_1, 2, 24, 15, 1, false)
459 MUX_CFG(DA850, AXR_0, 2, 28, 15, 1, false)
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400460 /* LCD function */
461 MUX_CFG(DA850, LCD_D_7, 16, 8, 15, 2, false)
462 MUX_CFG(DA850, LCD_D_6, 16, 12, 15, 2, false)
463 MUX_CFG(DA850, LCD_D_5, 16, 16, 15, 2, false)
464 MUX_CFG(DA850, LCD_D_4, 16, 20, 15, 2, false)
465 MUX_CFG(DA850, LCD_D_3, 16, 24, 15, 2, false)
466 MUX_CFG(DA850, LCD_D_2, 16, 28, 15, 2, false)
467 MUX_CFG(DA850, LCD_D_1, 17, 0, 15, 2, false)
468 MUX_CFG(DA850, LCD_D_0, 17, 4, 15, 2, false)
469 MUX_CFG(DA850, LCD_D_15, 17, 8, 15, 2, false)
470 MUX_CFG(DA850, LCD_D_14, 17, 12, 15, 2, false)
471 MUX_CFG(DA850, LCD_D_13, 17, 16, 15, 2, false)
472 MUX_CFG(DA850, LCD_D_12, 17, 20, 15, 2, false)
473 MUX_CFG(DA850, LCD_D_11, 17, 24, 15, 2, false)
474 MUX_CFG(DA850, LCD_D_10, 17, 28, 15, 2, false)
475 MUX_CFG(DA850, LCD_D_9, 18, 0, 15, 2, false)
476 MUX_CFG(DA850, LCD_D_8, 18, 4, 15, 2, false)
477 MUX_CFG(DA850, LCD_PCLK, 18, 24, 15, 2, false)
478 MUX_CFG(DA850, LCD_HSYNC, 19, 0, 15, 2, false)
479 MUX_CFG(DA850, LCD_VSYNC, 19, 4, 15, 2, false)
480 MUX_CFG(DA850, NLCD_AC_ENB_CS, 19, 24, 15, 2, false)
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400481 /* MMC/SD0 function */
482 MUX_CFG(DA850, MMCSD0_DAT_0, 10, 8, 15, 2, false)
483 MUX_CFG(DA850, MMCSD0_DAT_1, 10, 12, 15, 2, false)
484 MUX_CFG(DA850, MMCSD0_DAT_2, 10, 16, 15, 2, false)
485 MUX_CFG(DA850, MMCSD0_DAT_3, 10, 20, 15, 2, false)
486 MUX_CFG(DA850, MMCSD0_CLK, 10, 0, 15, 2, false)
487 MUX_CFG(DA850, MMCSD0_CMD, 10, 4, 15, 2, false)
Sudhakar Rajashekhara38beb922009-08-13 16:21:11 -0400488 /* EMIF2.5/EMIFA function */
489 MUX_CFG(DA850, EMA_D_7, 9, 0, 15, 1, false)
490 MUX_CFG(DA850, EMA_D_6, 9, 4, 15, 1, false)
491 MUX_CFG(DA850, EMA_D_5, 9, 8, 15, 1, false)
492 MUX_CFG(DA850, EMA_D_4, 9, 12, 15, 1, false)
493 MUX_CFG(DA850, EMA_D_3, 9, 16, 15, 1, false)
494 MUX_CFG(DA850, EMA_D_2, 9, 20, 15, 1, false)
495 MUX_CFG(DA850, EMA_D_1, 9, 24, 15, 1, false)
496 MUX_CFG(DA850, EMA_D_0, 9, 28, 15, 1, false)
497 MUX_CFG(DA850, EMA_A_1, 12, 24, 15, 1, false)
498 MUX_CFG(DA850, EMA_A_2, 12, 20, 15, 1, false)
499 MUX_CFG(DA850, NEMA_CS_3, 7, 4, 15, 1, false)
500 MUX_CFG(DA850, NEMA_CS_4, 7, 8, 15, 1, false)
501 MUX_CFG(DA850, NEMA_WE, 7, 16, 15, 1, false)
502 MUX_CFG(DA850, NEMA_OE, 7, 20, 15, 1, false)
Sudhakar Rajashekhara7c5ec602009-08-13 17:36:25 -0400503 MUX_CFG(DA850, EMA_A_0, 12, 28, 15, 1, false)
504 MUX_CFG(DA850, EMA_A_3, 12, 16, 15, 1, false)
505 MUX_CFG(DA850, EMA_A_4, 12, 12, 15, 1, false)
506 MUX_CFG(DA850, EMA_A_5, 12, 8, 15, 1, false)
507 MUX_CFG(DA850, EMA_A_6, 12, 4, 15, 1, false)
508 MUX_CFG(DA850, EMA_A_7, 12, 0, 15, 1, false)
509 MUX_CFG(DA850, EMA_A_8, 11, 28, 15, 1, false)
510 MUX_CFG(DA850, EMA_A_9, 11, 24, 15, 1, false)
511 MUX_CFG(DA850, EMA_A_10, 11, 20, 15, 1, false)
512 MUX_CFG(DA850, EMA_A_11, 11, 16, 15, 1, false)
513 MUX_CFG(DA850, EMA_A_12, 11, 12, 15, 1, false)
514 MUX_CFG(DA850, EMA_A_13, 11, 8, 15, 1, false)
515 MUX_CFG(DA850, EMA_A_14, 11, 4, 15, 1, false)
516 MUX_CFG(DA850, EMA_A_15, 11, 0, 15, 1, false)
517 MUX_CFG(DA850, EMA_A_16, 10, 28, 15, 1, false)
518 MUX_CFG(DA850, EMA_A_17, 10, 24, 15, 1, false)
519 MUX_CFG(DA850, EMA_A_18, 10, 20, 15, 1, false)
520 MUX_CFG(DA850, EMA_A_19, 10, 16, 15, 1, false)
521 MUX_CFG(DA850, EMA_A_20, 10, 12, 15, 1, false)
522 MUX_CFG(DA850, EMA_A_21, 10, 8, 15, 1, false)
523 MUX_CFG(DA850, EMA_A_22, 10, 4, 15, 1, false)
524 MUX_CFG(DA850, EMA_A_23, 10, 0, 15, 1, false)
525 MUX_CFG(DA850, EMA_D_8, 8, 28, 15, 1, false)
526 MUX_CFG(DA850, EMA_D_9, 8, 24, 15, 1, false)
527 MUX_CFG(DA850, EMA_D_10, 8, 20, 15, 1, false)
528 MUX_CFG(DA850, EMA_D_11, 8, 16, 15, 1, false)
529 MUX_CFG(DA850, EMA_D_12, 8, 12, 15, 1, false)
530 MUX_CFG(DA850, EMA_D_13, 8, 8, 15, 1, false)
531 MUX_CFG(DA850, EMA_D_14, 8, 4, 15, 1, false)
532 MUX_CFG(DA850, EMA_D_15, 8, 0, 15, 1, false)
533 MUX_CFG(DA850, EMA_BA_1, 5, 24, 15, 1, false)
534 MUX_CFG(DA850, EMA_CLK, 6, 0, 15, 1, false)
535 MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
536 MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400537 /* GPIO function */
Chaithrika U S22067712009-09-30 17:00:53 -0400538 MUX_CFG(DA850, GPIO2_6, 6, 4, 15, 8, false)
Sudhakar Rajashekhara7761ef62009-09-15 17:46:14 -0400539 MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false)
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400540 MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400541 MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
542 MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
Sekhar Nori044ca012009-12-17 18:29:32 +0530543 MUX_CFG(DA850, RTC_ALARM, 0, 28, 15, 2, false)
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400544#endif
545};
546
547const short da850_uart0_pins[] __initdata = {
548 DA850_NUART0_CTS, DA850_NUART0_RTS, DA850_UART0_RXD, DA850_UART0_TXD,
549 -1
550};
551
552const short da850_uart1_pins[] __initdata = {
553 DA850_UART1_RXD, DA850_UART1_TXD,
554 -1
555};
556
557const short da850_uart2_pins[] __initdata = {
558 DA850_UART2_RXD, DA850_UART2_TXD,
559 -1
560};
561
562const short da850_i2c0_pins[] __initdata = {
563 DA850_I2C0_SDA, DA850_I2C0_SCL,
564 -1
565};
566
567const short da850_i2c1_pins[] __initdata = {
568 DA850_I2C1_SCL, DA850_I2C1_SDA,
569 -1
570};
571
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400572const short da850_cpgmac_pins[] __initdata = {
573 DA850_MII_TXEN, DA850_MII_TXCLK, DA850_MII_COL, DA850_MII_TXD_3,
574 DA850_MII_TXD_2, DA850_MII_TXD_1, DA850_MII_TXD_0, DA850_MII_RXER,
575 DA850_MII_CRS, DA850_MII_RXCLK, DA850_MII_RXDV, DA850_MII_RXD_3,
Sudhakar Rajashekhara53ca5c92009-08-11 11:10:50 -0400576 DA850_MII_RXD_2, DA850_MII_RXD_1, DA850_MII_RXD_0, DA850_MDIO_CLK,
577 DA850_MDIO_D,
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400578 -1
579};
580
Chaithrika U S22067712009-09-30 17:00:53 -0400581const short da850_rmii_pins[] __initdata = {
582 DA850_RMII_TXD_0, DA850_RMII_TXD_1, DA850_RMII_TXEN,
583 DA850_RMII_CRS_DV, DA850_RMII_RXD_0, DA850_RMII_RXD_1,
584 DA850_RMII_RXER, DA850_RMII_MHZ_50_CLK, DA850_MDIO_CLK,
585 DA850_MDIO_D,
586 -1
587};
588
Chaithrika U S491214e2009-08-11 17:03:25 -0400589const short da850_mcasp_pins[] __initdata = {
590 DA850_AHCLKX, DA850_ACLKX, DA850_AFSX,
591 DA850_AHCLKR, DA850_ACLKR, DA850_AFSR, DA850_AMUTE,
592 DA850_AXR_11, DA850_AXR_12,
593 -1
594};
595
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400596const short da850_lcdcntl_pins[] __initdata = {
Sudhakar Rajashekhara7761ef62009-09-15 17:46:14 -0400597 DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
598 DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
599 DA850_LCD_D_8, DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11,
600 DA850_LCD_D_12, DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15,
601 DA850_LCD_PCLK, DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS,
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400602 -1
603};
604
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400605const short da850_mmcsd0_pins[] __initdata = {
606 DA850_MMCSD0_DAT_0, DA850_MMCSD0_DAT_1, DA850_MMCSD0_DAT_2,
607 DA850_MMCSD0_DAT_3, DA850_MMCSD0_CLK, DA850_MMCSD0_CMD,
608 DA850_GPIO4_0, DA850_GPIO4_1,
609 -1
610};
611
Sudhakar Rajashekhara38beb922009-08-13 16:21:11 -0400612const short da850_nand_pins[] __initdata = {
613 DA850_EMA_D_7, DA850_EMA_D_6, DA850_EMA_D_5, DA850_EMA_D_4,
614 DA850_EMA_D_3, DA850_EMA_D_2, DA850_EMA_D_1, DA850_EMA_D_0,
615 DA850_EMA_A_1, DA850_EMA_A_2, DA850_NEMA_CS_3, DA850_NEMA_CS_4,
616 DA850_NEMA_WE, DA850_NEMA_OE,
617 -1
618};
619
Sudhakar Rajashekhara7c5ec602009-08-13 17:36:25 -0400620const short da850_nor_pins[] __initdata = {
621 DA850_EMA_BA_1, DA850_EMA_CLK, DA850_EMA_WAIT_1, DA850_NEMA_CS_2,
622 DA850_NEMA_WE, DA850_NEMA_OE, DA850_EMA_D_0, DA850_EMA_D_1,
623 DA850_EMA_D_2, DA850_EMA_D_3, DA850_EMA_D_4, DA850_EMA_D_5,
624 DA850_EMA_D_6, DA850_EMA_D_7, DA850_EMA_D_8, DA850_EMA_D_9,
625 DA850_EMA_D_10, DA850_EMA_D_11, DA850_EMA_D_12, DA850_EMA_D_13,
626 DA850_EMA_D_14, DA850_EMA_D_15, DA850_EMA_A_0, DA850_EMA_A_1,
627 DA850_EMA_A_2, DA850_EMA_A_3, DA850_EMA_A_4, DA850_EMA_A_5,
628 DA850_EMA_A_6, DA850_EMA_A_7, DA850_EMA_A_8, DA850_EMA_A_9,
629 DA850_EMA_A_10, DA850_EMA_A_11, DA850_EMA_A_12, DA850_EMA_A_13,
630 DA850_EMA_A_14, DA850_EMA_A_15, DA850_EMA_A_16, DA850_EMA_A_17,
631 DA850_EMA_A_18, DA850_EMA_A_19, DA850_EMA_A_20, DA850_EMA_A_21,
632 DA850_EMA_A_22, DA850_EMA_A_23,
633 -1
634};
635
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400636/* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
637static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
638 [IRQ_DA8XX_COMMTX] = 7,
639 [IRQ_DA8XX_COMMRX] = 7,
640 [IRQ_DA8XX_NINT] = 7,
641 [IRQ_DA8XX_EVTOUT0] = 7,
642 [IRQ_DA8XX_EVTOUT1] = 7,
643 [IRQ_DA8XX_EVTOUT2] = 7,
644 [IRQ_DA8XX_EVTOUT3] = 7,
645 [IRQ_DA8XX_EVTOUT4] = 7,
646 [IRQ_DA8XX_EVTOUT5] = 7,
647 [IRQ_DA8XX_EVTOUT6] = 7,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400648 [IRQ_DA8XX_EVTOUT7] = 7,
649 [IRQ_DA8XX_CCINT0] = 7,
650 [IRQ_DA8XX_CCERRINT] = 7,
651 [IRQ_DA8XX_TCERRINT0] = 7,
652 [IRQ_DA8XX_AEMIFINT] = 7,
653 [IRQ_DA8XX_I2CINT0] = 7,
654 [IRQ_DA8XX_MMCSDINT0] = 7,
655 [IRQ_DA8XX_MMCSDINT1] = 7,
656 [IRQ_DA8XX_ALLINT0] = 7,
657 [IRQ_DA8XX_RTC] = 7,
658 [IRQ_DA8XX_SPINT0] = 7,
659 [IRQ_DA8XX_TINT12_0] = 7,
660 [IRQ_DA8XX_TINT34_0] = 7,
661 [IRQ_DA8XX_TINT12_1] = 7,
662 [IRQ_DA8XX_TINT34_1] = 7,
663 [IRQ_DA8XX_UARTINT0] = 7,
664 [IRQ_DA8XX_KEYMGRINT] = 7,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400665 [IRQ_DA850_MPUADDRERR0] = 7,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400666 [IRQ_DA8XX_CHIPINT0] = 7,
667 [IRQ_DA8XX_CHIPINT1] = 7,
668 [IRQ_DA8XX_CHIPINT2] = 7,
669 [IRQ_DA8XX_CHIPINT3] = 7,
670 [IRQ_DA8XX_TCERRINT1] = 7,
671 [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7,
672 [IRQ_DA8XX_C0_RX_PULSE] = 7,
673 [IRQ_DA8XX_C0_TX_PULSE] = 7,
674 [IRQ_DA8XX_C0_MISC_PULSE] = 7,
675 [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7,
676 [IRQ_DA8XX_C1_RX_PULSE] = 7,
677 [IRQ_DA8XX_C1_TX_PULSE] = 7,
678 [IRQ_DA8XX_C1_MISC_PULSE] = 7,
679 [IRQ_DA8XX_MEMERR] = 7,
680 [IRQ_DA8XX_GPIO0] = 7,
681 [IRQ_DA8XX_GPIO1] = 7,
682 [IRQ_DA8XX_GPIO2] = 7,
683 [IRQ_DA8XX_GPIO3] = 7,
684 [IRQ_DA8XX_GPIO4] = 7,
685 [IRQ_DA8XX_GPIO5] = 7,
686 [IRQ_DA8XX_GPIO6] = 7,
687 [IRQ_DA8XX_GPIO7] = 7,
688 [IRQ_DA8XX_GPIO8] = 7,
689 [IRQ_DA8XX_I2CINT1] = 7,
690 [IRQ_DA8XX_LCDINT] = 7,
691 [IRQ_DA8XX_UARTINT1] = 7,
692 [IRQ_DA8XX_MCASPINT] = 7,
693 [IRQ_DA8XX_ALLINT1] = 7,
694 [IRQ_DA8XX_SPINT1] = 7,
695 [IRQ_DA8XX_UHPI_INT1] = 7,
696 [IRQ_DA8XX_USB_INT] = 7,
697 [IRQ_DA8XX_IRQN] = 7,
698 [IRQ_DA8XX_RWAKEUP] = 7,
699 [IRQ_DA8XX_UARTINT2] = 7,
700 [IRQ_DA8XX_DFTSSINT] = 7,
701 [IRQ_DA8XX_EHRPWM0] = 7,
702 [IRQ_DA8XX_EHRPWM0TZ] = 7,
703 [IRQ_DA8XX_EHRPWM1] = 7,
704 [IRQ_DA8XX_EHRPWM1TZ] = 7,
705 [IRQ_DA850_SATAINT] = 7,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400706 [IRQ_DA850_TINTALL_2] = 7,
707 [IRQ_DA8XX_ECAP0] = 7,
708 [IRQ_DA8XX_ECAP1] = 7,
709 [IRQ_DA8XX_ECAP2] = 7,
710 [IRQ_DA850_MMCSDINT0_1] = 7,
711 [IRQ_DA850_MMCSDINT1_1] = 7,
712 [IRQ_DA850_T12CMPINT0_2] = 7,
713 [IRQ_DA850_T12CMPINT1_2] = 7,
714 [IRQ_DA850_T12CMPINT2_2] = 7,
715 [IRQ_DA850_T12CMPINT3_2] = 7,
716 [IRQ_DA850_T12CMPINT4_2] = 7,
717 [IRQ_DA850_T12CMPINT5_2] = 7,
718 [IRQ_DA850_T12CMPINT6_2] = 7,
719 [IRQ_DA850_T12CMPINT7_2] = 7,
720 [IRQ_DA850_T12CMPINT0_3] = 7,
721 [IRQ_DA850_T12CMPINT1_3] = 7,
722 [IRQ_DA850_T12CMPINT2_3] = 7,
723 [IRQ_DA850_T12CMPINT3_3] = 7,
724 [IRQ_DA850_T12CMPINT4_3] = 7,
725 [IRQ_DA850_T12CMPINT5_3] = 7,
726 [IRQ_DA850_T12CMPINT6_3] = 7,
727 [IRQ_DA850_T12CMPINT7_3] = 7,
728 [IRQ_DA850_RPIINT] = 7,
729 [IRQ_DA850_VPIFINT] = 7,
730 [IRQ_DA850_CCINT1] = 7,
731 [IRQ_DA850_CCERRINT1] = 7,
732 [IRQ_DA850_TCERRINT2] = 7,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400733 [IRQ_DA850_TINTALL_3] = 7,
734 [IRQ_DA850_MCBSP0RINT] = 7,
735 [IRQ_DA850_MCBSP0XINT] = 7,
736 [IRQ_DA850_MCBSP1RINT] = 7,
737 [IRQ_DA850_MCBSP1XINT] = 7,
738 [IRQ_DA8XX_ARMCLKSTOPREQ] = 7,
739};
740
741static struct map_desc da850_io_desc[] = {
742 {
743 .virtual = IO_VIRT,
744 .pfn = __phys_to_pfn(IO_PHYS),
745 .length = IO_SIZE,
746 .type = MT_DEVICE
747 },
748 {
749 .virtual = DA8XX_CP_INTC_VIRT,
750 .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE),
751 .length = DA8XX_CP_INTC_SIZE,
752 .type = MT_DEVICE
753 },
Sekhar Nori60cd02e2009-11-16 17:21:39 +0530754 {
755 .virtual = SRAM_VIRT,
756 .pfn = __phys_to_pfn(DA8XX_ARM_RAM_BASE),
757 .length = SZ_8K,
758 .type = MT_DEVICE
759 },
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400760};
761
Cyril Chemparathye4c822c2010-05-07 17:06:36 -0400762static u32 da850_psc_bases[] = { DA8XX_PSC0_BASE, DA8XX_PSC1_BASE };
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400763
764/* Contents of JTAG ID register used to identify exact cpu type */
765static struct davinci_id da850_ids[] = {
766 {
767 .variant = 0x0,
768 .part_no = 0xb7d1,
769 .manufacturer = 0x017, /* 0x02f >> 1 */
770 .cpu_id = DAVINCI_CPU_ID_DA850,
771 .name = "da850/omap-l138",
772 },
773};
774
775static struct davinci_timer_instance da850_timer_instance[4] = {
776 {
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400777 .base = DA8XX_TIMER64P0_BASE,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400778 .bottom_irq = IRQ_DA8XX_TINT12_0,
779 .top_irq = IRQ_DA8XX_TINT34_0,
780 },
781 {
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400782 .base = DA8XX_TIMER64P1_BASE,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400783 .bottom_irq = IRQ_DA8XX_TINT12_1,
784 .top_irq = IRQ_DA8XX_TINT34_1,
785 },
786 {
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400787 .base = DA850_TIMER64P2_BASE,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400788 .bottom_irq = IRQ_DA850_TINT12_2,
789 .top_irq = IRQ_DA850_TINT34_2,
790 },
791 {
Cyril Chemparathy1bcd38a2010-05-07 17:06:35 -0400792 .base = DA850_TIMER64P3_BASE,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400793 .bottom_irq = IRQ_DA850_TINT12_3,
794 .top_irq = IRQ_DA850_TINT34_3,
795 },
796};
797
798/*
799 * T0_BOT: Timer 0, bottom : Used for clock_event
800 * T0_TOP: Timer 0, top : Used for clocksource
801 * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer
802 */
803static struct davinci_timer_info da850_timer_info = {
804 .timers = da850_timer_instance,
805 .clockevent_id = T0_BOT,
806 .clocksource_id = T0_TOP,
807};
808
Sekhar Nori5d36a332009-08-31 15:48:05 +0530809static void da850_set_async3_src(int pllnum)
810{
811 struct clk *clk, *newparent = pllnum ? &pll1_sysclk2 : &pll0_sysclk2;
Kevin Hilman08aca082010-01-11 08:22:23 -0800812 struct clk_lookup *c;
Sekhar Nori5d36a332009-08-31 15:48:05 +0530813 unsigned int v;
814 int ret;
815
Kevin Hilman08aca082010-01-11 08:22:23 -0800816 for (c = da850_clks; c->clk; c++) {
817 clk = c->clk;
Sekhar Nori5d36a332009-08-31 15:48:05 +0530818 if (clk->flags & DA850_CLK_ASYNC3) {
819 ret = clk_set_parent(clk, newparent);
820 WARN(ret, "DA850: unable to re-parent clock %s",
821 clk->name);
822 }
823 }
824
Sekhar Norid2de0582009-11-16 17:21:32 +0530825 v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
Sekhar Nori5d36a332009-08-31 15:48:05 +0530826 if (pllnum)
827 v |= CFGCHIP3_ASYNC3_CLKSRC;
828 else
829 v &= ~CFGCHIP3_ASYNC3_CLKSRC;
Sekhar Norid2de0582009-11-16 17:21:32 +0530830 __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
Sekhar Nori5d36a332009-08-31 15:48:05 +0530831}
832
Sekhar Nori683b1e12009-09-22 21:14:01 +0530833#ifdef CONFIG_CPU_FREQ
834/*
835 * Notes:
836 * According to the TRM, minimum PLLM results in maximum power savings.
837 * The OPP definitions below should keep the PLLM as low as possible.
838 *
839 * The output of the PLLM must be between 400 to 600 MHz.
840 * This rules out prediv of anything but divide-by-one for 24Mhz OSC input.
841 */
842struct da850_opp {
843 unsigned int freq; /* in KHz */
844 unsigned int prediv;
845 unsigned int mult;
846 unsigned int postdiv;
Sekhar Nori35f9acd2009-09-22 21:14:02 +0530847 unsigned int cvdd_min; /* in uV */
848 unsigned int cvdd_max; /* in uV */
Sekhar Nori683b1e12009-09-22 21:14:01 +0530849};
850
851static const struct da850_opp da850_opp_300 = {
852 .freq = 300000,
853 .prediv = 1,
854 .mult = 25,
855 .postdiv = 2,
Sekhar Nori6ef62f82010-07-07 14:02:49 +0530856 .cvdd_min = 1200000,
Sekhar Nori35f9acd2009-09-22 21:14:02 +0530857 .cvdd_max = 1320000,
Sekhar Nori683b1e12009-09-22 21:14:01 +0530858};
859
860static const struct da850_opp da850_opp_200 = {
861 .freq = 200000,
862 .prediv = 1,
863 .mult = 25,
864 .postdiv = 3,
Sekhar Nori6ef62f82010-07-07 14:02:49 +0530865 .cvdd_min = 1100000,
Sekhar Nori35f9acd2009-09-22 21:14:02 +0530866 .cvdd_max = 1160000,
Sekhar Nori683b1e12009-09-22 21:14:01 +0530867};
868
869static const struct da850_opp da850_opp_96 = {
870 .freq = 96000,
871 .prediv = 1,
872 .mult = 20,
873 .postdiv = 5,
Sekhar Nori6ef62f82010-07-07 14:02:49 +0530874 .cvdd_min = 1000000,
Sekhar Nori35f9acd2009-09-22 21:14:02 +0530875 .cvdd_max = 1050000,
Sekhar Nori683b1e12009-09-22 21:14:01 +0530876};
877
878#define OPP(freq) \
879 { \
880 .index = (unsigned int) &da850_opp_##freq, \
881 .frequency = freq * 1000, \
882 }
883
884static struct cpufreq_frequency_table da850_freq_table[] = {
885 OPP(300),
886 OPP(200),
887 OPP(96),
888 {
889 .index = 0,
890 .frequency = CPUFREQ_TABLE_END,
891 },
892};
893
Sekhar Nori13d5e272009-10-22 15:12:16 +0530894#ifdef CONFIG_REGULATOR
895static struct regulator *cvdd;
896
897static int da850_set_voltage(unsigned int index)
898{
899 struct da850_opp *opp;
900
901 if (!cvdd)
902 return -ENODEV;
903
904 opp = (struct da850_opp *) da850_freq_table[index].index;
905
906 return regulator_set_voltage(cvdd, opp->cvdd_min, opp->cvdd_max);
907}
908
909static int da850_regulator_init(void)
910{
911 cvdd = regulator_get(NULL, "cvdd");
912 if (WARN(IS_ERR(cvdd), "Unable to obtain voltage regulator for CVDD;"
913 " voltage scaling unsupported\n")) {
914 return PTR_ERR(cvdd);
915 }
916
917 return 0;
918}
919#endif
920
Sekhar Nori683b1e12009-09-22 21:14:01 +0530921static struct davinci_cpufreq_config cpufreq_info = {
922 .freq_table = &da850_freq_table[0],
Sekhar Nori13d5e272009-10-22 15:12:16 +0530923#ifdef CONFIG_REGULATOR
924 .init = da850_regulator_init,
925 .set_voltage = da850_set_voltage,
926#endif
Sekhar Nori683b1e12009-09-22 21:14:01 +0530927};
928
929static struct platform_device da850_cpufreq_device = {
930 .name = "cpufreq-davinci",
931 .dev = {
932 .platform_data = &cpufreq_info,
933 },
Sekhar Norib987c4b2010-07-20 16:46:51 +0530934 .id = -1,
Sekhar Nori683b1e12009-09-22 21:14:01 +0530935};
936
Sekhar Norib987c4b2010-07-20 16:46:51 +0530937int __init da850_register_cpufreq(char *async_clk)
Sekhar Nori683b1e12009-09-22 21:14:01 +0530938{
Sekhar Norib987c4b2010-07-20 16:46:51 +0530939 /* cpufreq driver can help keep an "async" clock constant */
940 if (async_clk)
941 clk_add_alias("async", da850_cpufreq_device.name,
942 async_clk, NULL);
943
Sekhar Nori683b1e12009-09-22 21:14:01 +0530944 return platform_device_register(&da850_cpufreq_device);
945}
946
947static int da850_round_armrate(struct clk *clk, unsigned long rate)
948{
949 int i, ret = 0, diff;
950 unsigned int best = (unsigned int) -1;
951
952 rate /= 1000; /* convert to kHz */
953
954 for (i = 0; da850_freq_table[i].frequency != CPUFREQ_TABLE_END; i++) {
955 diff = da850_freq_table[i].frequency - rate;
956 if (diff < 0)
957 diff = -diff;
958
959 if (diff < best) {
960 best = diff;
961 ret = da850_freq_table[i].frequency;
962 }
963 }
964
965 return ret * 1000;
966}
967
968static int da850_set_armrate(struct clk *clk, unsigned long index)
969{
970 struct clk *pllclk = &pll0_clk;
971
972 return clk_set_rate(pllclk, index);
973}
974
975static int da850_set_pll0rate(struct clk *clk, unsigned long index)
976{
977 unsigned int prediv, mult, postdiv;
978 struct da850_opp *opp;
979 struct pll_data *pll = clk->pll_data;
Sekhar Nori683b1e12009-09-22 21:14:01 +0530980 int ret;
981
982 opp = (struct da850_opp *) da850_freq_table[index].index;
983 prediv = opp->prediv;
984 mult = opp->mult;
985 postdiv = opp->postdiv;
986
Sekhar Nori683b1e12009-09-22 21:14:01 +0530987 ret = davinci_set_pllrate(pll, prediv, mult, postdiv);
988 if (WARN_ON(ret))
989 return ret;
990
991 return 0;
992}
993#else
Sekhar Norifca97b32010-07-20 16:46:48 +0530994int __init da850_register_cpufreq(char *async_clk)
Sekhar Nori683b1e12009-09-22 21:14:01 +0530995{
996 return 0;
997}
998
999static int da850_set_armrate(struct clk *clk, unsigned long rate)
1000{
1001 return -EINVAL;
1002}
1003
1004static int da850_set_pll0rate(struct clk *clk, unsigned long armrate)
1005{
1006 return -EINVAL;
1007}
1008
1009static int da850_round_armrate(struct clk *clk, unsigned long rate)
1010{
1011 return clk->rate;
1012}
1013#endif
1014
Sekhar Nori044ca012009-12-17 18:29:32 +05301015int da850_register_pm(struct platform_device *pdev)
1016{
1017 int ret;
1018 struct davinci_pm_config *pdata = pdev->dev.platform_data;
1019
1020 ret = davinci_cfg_reg(DA850_RTC_ALARM);
1021 if (ret)
1022 return ret;
1023
1024 pdata->ddr2_ctlr_base = da8xx_get_mem_ctlr();
1025 pdata->deepsleep_reg = DA8XX_SYSCFG1_VIRT(DA8XX_DEEPSLEEP_REG);
1026 pdata->ddrpsc_num = DA8XX_LPSC1_EMIF3C;
1027
1028 pdata->cpupll_reg_base = ioremap(DA8XX_PLL0_BASE, SZ_4K);
1029 if (!pdata->cpupll_reg_base)
1030 return -ENOMEM;
1031
1032 pdata->ddrpll_reg_base = ioremap(DA8XX_PLL1_BASE, SZ_4K);
1033 if (!pdata->ddrpll_reg_base) {
1034 ret = -ENOMEM;
1035 goto no_ddrpll_mem;
1036 }
1037
1038 pdata->ddrpsc_reg_base = ioremap(DA8XX_PSC1_BASE, SZ_4K);
1039 if (!pdata->ddrpsc_reg_base) {
1040 ret = -ENOMEM;
1041 goto no_ddrpsc_mem;
1042 }
1043
1044 return platform_device_register(pdev);
1045
1046no_ddrpsc_mem:
1047 iounmap(pdata->ddrpll_reg_base);
1048no_ddrpll_mem:
1049 iounmap(pdata->cpupll_reg_base);
1050 return ret;
1051}
Sekhar Nori35f9acd2009-09-22 21:14:02 +05301052
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -04001053static struct davinci_soc_info davinci_soc_info_da850 = {
1054 .io_desc = da850_io_desc,
1055 .io_desc_num = ARRAY_SIZE(da850_io_desc),
Cyril Chemparathy3347db82010-05-07 17:06:34 -04001056 .jtag_id_reg = DA8XX_SYSCFG0_BASE + DA8XX_JTAG_ID_REG,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -04001057 .ids = da850_ids,
1058 .ids_num = ARRAY_SIZE(da850_ids),
1059 .cpu_clks = da850_clks,
1060 .psc_bases = da850_psc_bases,
1061 .psc_bases_num = ARRAY_SIZE(da850_psc_bases),
Cyril Chemparathy779b0d52010-05-07 17:06:38 -04001062 .pinmux_base = DA8XX_SYSCFG0_BASE + 0x120,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -04001063 .pinmux_pins = da850_pins,
1064 .pinmux_pins_num = ARRAY_SIZE(da850_pins),
Cyril Chemparathybd808942010-05-07 17:06:37 -04001065 .intc_base = DA8XX_CP_INTC_BASE,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -04001066 .intc_type = DAVINCI_INTC_TYPE_CP_INTC,
1067 .intc_irq_prios = da850_default_priorities,
1068 .intc_irq_num = DA850_N_CP_INTC_IRQ,
1069 .timer_info = &da850_timer_info,
Cyril Chemparathy686b6342010-05-01 18:37:54 -04001070 .gpio_type = GPIO_TYPE_DAVINCI,
Cyril Chemparathyb8d44292010-05-07 17:06:32 -04001071 .gpio_base = DA8XX_GPIO_BASE,
Sudhakar Rajashekhara5a8d5442009-08-11 16:14:21 -04001072 .gpio_num = 144,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -04001073 .gpio_irq = IRQ_DA8XX_GPIO0,
1074 .serial_dev = &da8xx_serial_device,
1075 .emac_pdata = &da8xx_emac_pdata,
Sekhar Nori60cd02e2009-11-16 17:21:39 +05301076 .sram_dma = DA8XX_ARM_RAM_BASE,
1077 .sram_len = SZ_8K,
Cyril Chemparathyc78a5bc2010-05-01 18:38:28 -04001078 .reset_device = &da8xx_wdt_device,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -04001079};
1080
1081void __init da850_init(void)
1082{
Sekhar Nori7aad4722009-11-16 17:21:38 +05301083 unsigned int v;
1084
Cyril Chemparathybcd6a1c2010-05-07 17:06:39 -04001085 davinci_common_init(&davinci_soc_info_da850);
1086
Sekhar Norid2de0582009-11-16 17:21:32 +05301087 da8xx_syscfg0_base = ioremap(DA8XX_SYSCFG0_BASE, SZ_4K);
1088 if (WARN(!da8xx_syscfg0_base, "Unable to map syscfg0 module"))
1089 return;
1090
1091 da8xx_syscfg1_base = ioremap(DA8XX_SYSCFG1_BASE, SZ_4K);
1092 if (WARN(!da8xx_syscfg1_base, "Unable to map syscfg1 module"))
Sekhar Nori6a28adef2009-08-31 15:47:59 +05301093 return;
1094
Sekhar Nori5d36a332009-08-31 15:48:05 +05301095 /*
1096 * Move the clock source of Async3 domain to PLL1 SYSCLK2.
1097 * This helps keeping the peripherals on this domain insulated
1098 * from CPU frequency changes caused by DVFS. The firmware sets
1099 * both PLL0 and PLL1 to the same frequency so, there should not
1100 * be any noticible change even in non-DVFS use cases.
1101 */
1102 da850_set_async3_src(1);
Sekhar Nori7aad4722009-11-16 17:21:38 +05301103
1104 /* Unlock writing to PLL0 registers */
1105 v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
1106 v &= ~CFGCHIP0_PLL_MASTER_LOCK;
1107 __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
1108
1109 /* Unlock writing to PLL1 registers */
1110 v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
1111 v &= ~CFGCHIP3_PLL1_MASTER_LOCK;
1112 __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -04001113}