blob: ba5180a2326456d8731fdd33e47494bf7323ef99 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemminger0c3f4502009-08-18 15:17:11 +000053#define DRV_VERSION "1.25"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
68 VLAN + TSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142 { 0 }
143};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700144
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145MODULE_DEVICE_TABLE(pci, sky2_id_table);
146
147/* Avoid conditionals by using array */
148static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
149static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700150static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100152static void sky2_set_multicast(struct net_device *dev);
153
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800154/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800155static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156{
157 int i;
158
159 gma_write16(hw, port, GM_SMI_DATA, val);
160 gma_write16(hw, port, GM_SMI_CTRL,
161 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
162
163 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800164 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
165 if (ctrl == 0xffff)
166 goto io_error;
167
168 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800170
171 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176
177io_error:
178 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
179 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180}
181
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800182static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183{
184 int i;
185
Stephen Hemminger793b8832005-09-14 16:06:14 -0700186 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
188
189 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800190 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
191 if (ctrl == 0xffff)
192 goto io_error;
193
194 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800195 *val = gma_read16(hw, port, GM_SMI_DATA);
196 return 0;
197 }
198
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800199 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700200 }
201
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800203 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204io_error:
205 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
206 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800207}
208
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210{
211 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800212 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700214}
215
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800216
217static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700218{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800219 /* switch power to VCC (WA for VAUX problem) */
220 sky2_write8(hw, B0_POWER_CTRL,
221 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700222
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800223 /* disable Core Clock Division, */
224 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
227 /* enable bits are inverted */
228 sky2_write8(hw, B2_Y2_CLK_GATE,
229 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
230 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
231 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
232 else
233 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700234
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700235 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700236 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700241 /* set all bits to 0 except bits 15..12 and 8 */
242 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246 /* set all bits to 0 except bits 28 & 27 */
247 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700249
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700251
252 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
253 reg = sky2_read32(hw, B2_GP_IO);
254 reg |= GLB_GPIO_STAT_RACE_DIS;
255 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700256
257 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000259
260 /* Turn on "driver loaded" LED */
261 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800262}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700263
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800264static void sky2_power_aux(struct sky2_hw *hw)
265{
266 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
267 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
268 else
269 /* enable bits are inverted */
270 sky2_write8(hw, B2_Y2_CLK_GATE,
271 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
272 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
273 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
274
275 /* switch power to VAUX */
276 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
277 sky2_write8(hw, B0_POWER_CTRL,
278 (PC_VAUX_ENA | PC_VCC_ENA |
279 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000280
281 /* turn off "driver loaded LED" */
282 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700283}
284
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700285static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700286{
287 u16 reg;
288
289 /* disable all GMAC IRQ's */
290 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700291
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700292 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
293 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
294 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
296
297 reg = gma_read16(hw, port, GM_RX_CTRL);
298 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
299 gma_write16(hw, port, GM_RX_CTRL, reg);
300}
301
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700302/* flow control to advertise bits */
303static const u16 copper_fc_adv[] = {
304 [FC_NONE] = 0,
305 [FC_TX] = PHY_M_AN_ASP,
306 [FC_RX] = PHY_M_AN_PC,
307 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
308};
309
310/* flow control to advertise bits when using 1000BaseX */
311static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700312 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700313 [FC_TX] = PHY_M_P_ASYM_MD_X,
314 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700315 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700316};
317
318/* flow control to GMA disable bits */
319static const u16 gm_fc_disable[] = {
320 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
321 [FC_TX] = GM_GPCR_FC_RX_DIS,
322 [FC_RX] = GM_GPCR_FC_TX_DIS,
323 [FC_BOTH] = 0,
324};
325
326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700327static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
328{
329 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700330 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700331
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700332 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700333 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
335
336 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700337 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700338 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
339
Stephen Hemminger53419c62007-05-14 12:38:11 -0700340 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700342 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
344 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* set master & slave downshift counter to 1x */
346 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347
348 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
349 }
350
351 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700352 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700353 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700354 /* enable automatic crossover */
355 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700356
357 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
358 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
359 u16 spec;
360
361 /* Enable Class A driver for FE+ A0 */
362 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
363 spec |= PHY_M_FESC_SEL_CL_A;
364 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
365 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700366 } else {
367 /* disable energy detect */
368 ctrl &= ~PHY_M_PC_EN_DET_MSK;
369
370 /* enable automatic crossover */
371 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
372
Stephen Hemminger53419c62007-05-14 12:38:11 -0700373 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700374 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700375 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700376 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700377 ctrl &= ~PHY_M_PC_DSC_MSK;
378 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
379 }
380 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700381 } else {
382 /* workaround for deviation #4.88 (CRC errors) */
383 /* disable Automatic Crossover */
384
385 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700386 }
387
388 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
389
390 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700391 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700392 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
393
394 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
396 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
397 ctrl &= ~PHY_M_MAC_MD_MSK;
398 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700399 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
400
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700401 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402 /* select page 1 to access Fiber registers */
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404
405 /* for SFP-module set SIGDET polarity to low */
406 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
407 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700408 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700410
411 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412 }
413
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700414 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 ct1000 = 0;
416 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700417 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700419 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700420 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421 if (sky2->advertising & ADVERTISED_1000baseT_Full)
422 ct1000 |= PHY_M_1000C_AFD;
423 if (sky2->advertising & ADVERTISED_1000baseT_Half)
424 ct1000 |= PHY_M_1000C_AHD;
425 if (sky2->advertising & ADVERTISED_100baseT_Full)
426 adv |= PHY_M_AN_100_FD;
427 if (sky2->advertising & ADVERTISED_100baseT_Half)
428 adv |= PHY_M_AN_100_HD;
429 if (sky2->advertising & ADVERTISED_10baseT_Full)
430 adv |= PHY_M_AN_10_FD;
431 if (sky2->advertising & ADVERTISED_10baseT_Half)
432 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700433
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700434 } else { /* special defines for FIBER (88E1040S only) */
435 if (sky2->advertising & ADVERTISED_1000baseT_Full)
436 adv |= PHY_M_AN_1000X_AFD;
437 if (sky2->advertising & ADVERTISED_1000baseT_Half)
438 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700439 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700440
441 /* Restart Auto-negotiation */
442 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
443 } else {
444 /* forced speed/duplex settings */
445 ct1000 = PHY_M_1000C_MSE;
446
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700447 /* Disable auto update for duplex flow control and duplex */
448 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700449
450 switch (sky2->speed) {
451 case SPEED_1000:
452 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700453 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700454 break;
455 case SPEED_100:
456 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700457 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458 break;
459 }
460
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700461 if (sky2->duplex == DUPLEX_FULL) {
462 reg |= GM_GPCR_DUP_FULL;
463 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700464 } else if (sky2->speed < SPEED_1000)
465 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700466 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700467
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700468 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
469 if (sky2_is_copper(hw))
470 adv |= copper_fc_adv[sky2->flow_mode];
471 else
472 adv |= fiber_fc_adv[sky2->flow_mode];
473 } else {
474 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700475 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700476
477 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700478 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700479 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
480 else
481 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700482 }
483
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700484 gma_write16(hw, port, GM_GP_CTRL, reg);
485
Stephen Hemminger05745c42007-09-19 15:36:45 -0700486 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700487 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
488
489 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
490 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
491
492 /* Setup Phy LED's */
493 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
494 ledover = 0;
495
496 switch (hw->chip_id) {
497 case CHIP_ID_YUKON_FE:
498 /* on 88E3082 these bits are at 11..9 (shifted left) */
499 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
500
501 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
502
503 /* delete ACT LED control bits */
504 ctrl &= ~PHY_M_FELP_LED1_MSK;
505 /* change ACT LED control to blink mode */
506 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
507 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
508 break;
509
Stephen Hemminger05745c42007-09-19 15:36:45 -0700510 case CHIP_ID_YUKON_FE_P:
511 /* Enable Link Partner Next Page */
512 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
513 ctrl |= PHY_M_PC_ENA_LIP_NP;
514
515 /* disable Energy Detect and enable scrambler */
516 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
517 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
518
519 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
520 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
521 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
522 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
523
524 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
525 break;
526
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700527 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700528 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700529
530 /* select page 3 to access LED control register */
531 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
532
533 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700534 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
535 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
536 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
537 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
538 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539
540 /* set Polarity Control register */
541 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700542 (PHY_M_POLC_LS1_P_MIX(4) |
543 PHY_M_POLC_IS0_P_MIX(4) |
544 PHY_M_POLC_LOS_CTRL(2) |
545 PHY_M_POLC_INIT_CTRL(2) |
546 PHY_M_POLC_STA1_CTRL(2) |
547 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700548
549 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700550 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700551 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800552
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700553 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800554 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800555 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700556 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
557
558 /* select page 3 to access LED control register */
559 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
560
561 /* set LED Function Control register */
562 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
563 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
564 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
565 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
566 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
567
568 /* set Blink Rate in LED Timer Control Register */
569 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
570 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
571 /* restore page register */
572 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
573 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700574
575 default:
576 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
577 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800578
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800580 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700581 }
582
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700583 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800584 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700585 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
586
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800587 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700588 gm_phy_write(hw, port, 0x18, 0xaa99);
589 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700590
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700591 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
592 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
593 gm_phy_write(hw, port, 0x18, 0xa204);
594 gm_phy_write(hw, port, 0x17, 0x2002);
595 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800596
597 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700598 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700599 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
600 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
601 /* apply workaround for integrated resistors calibration */
602 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
603 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700604 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
605 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700606 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800607 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
608
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700609 if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
610 || sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800611 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800612 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800613 }
614
615 if (ledover)
616 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
617
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700618 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700619
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700620 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700621 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700622 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
623 else
624 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
625}
626
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700627static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
628static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
629
630static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700631{
632 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700633
Stephen Hemminger82637e82008-01-23 19:16:04 -0800634 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800635 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700636 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700637
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700638 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700639 reg1 |= coma_mode[port];
640
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800641 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800642 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
643 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700644
645 if (hw->chip_id == CHIP_ID_YUKON_FE)
646 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
647 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
648 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700649}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700650
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700651static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
652{
653 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700654 u16 ctrl;
655
656 /* release GPHY Control reset */
657 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
658
659 /* release GMAC reset */
660 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
661
662 if (hw->flags & SKY2_HW_NEWER_PHY) {
663 /* select page 2 to access MAC control register */
664 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
665
666 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
667 /* allow GMII Power Down */
668 ctrl &= ~PHY_M_MAC_GMIF_PUP;
669 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
670
671 /* set page register back to 0 */
672 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
673 }
674
675 /* setup General Purpose Control Register */
676 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700677 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
678 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
679 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700680
681 if (hw->chip_id != CHIP_ID_YUKON_EC) {
682 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200683 /* select page 2 to access MAC control register */
684 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700685
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200686 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700687 /* enable Power Down */
688 ctrl |= PHY_M_PC_POW_D_ENA;
689 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200690
691 /* set page register back to 0 */
692 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700693 }
694
695 /* set IEEE compatible Power Down Mode (dev. #4.99) */
696 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
697 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700698
699 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
700 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700701 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700702 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
703 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700704}
705
Stephen Hemminger1b537562005-12-20 15:08:07 -0800706/* Force a renegotiation */
707static void sky2_phy_reinit(struct sky2_port *sky2)
708{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800709 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800710 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800711 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800712}
713
Stephen Hemmingere3173832007-02-06 10:45:39 -0800714/* Put device in state to listen for Wake On Lan */
715static void sky2_wol_init(struct sky2_port *sky2)
716{
717 struct sky2_hw *hw = sky2->hw;
718 unsigned port = sky2->port;
719 enum flow_control save_mode;
720 u16 ctrl;
721 u32 reg1;
722
723 /* Bring hardware out of reset */
724 sky2_write16(hw, B0_CTST, CS_RST_CLR);
725 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
726
727 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
728 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
729
730 /* Force to 10/100
731 * sky2_reset will re-enable on resume
732 */
733 save_mode = sky2->flow_mode;
734 ctrl = sky2->advertising;
735
736 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
737 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700738
739 spin_lock_bh(&sky2->phy_lock);
740 sky2_phy_power_up(hw, port);
741 sky2_phy_init(hw, port);
742 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800743
744 sky2->flow_mode = save_mode;
745 sky2->advertising = ctrl;
746
747 /* Set GMAC to no flow control and auto update for speed/duplex */
748 gma_write16(hw, port, GM_GP_CTRL,
749 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
750 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
751
752 /* Set WOL address */
753 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
754 sky2->netdev->dev_addr, ETH_ALEN);
755
756 /* Turn on appropriate WOL control bits */
757 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
758 ctrl = 0;
759 if (sky2->wol & WAKE_PHY)
760 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
761 else
762 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
763
764 if (sky2->wol & WAKE_MAGIC)
765 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
766 else
767 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
768
769 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
770 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
771
772 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800773 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800774 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800775 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800776
777 /* block receiver */
778 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
779
780}
781
Stephen Hemminger69161612007-06-04 17:23:26 -0700782static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
783{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700784 struct net_device *dev = hw->dev[port];
785
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800786 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
787 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
788 hw->chip_id == CHIP_ID_YUKON_FE_P ||
789 hw->chip_id == CHIP_ID_YUKON_SUPR) {
790 /* Yukon-Extreme B0 and further Extreme devices */
791 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700792
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800793 if (dev->mtu <= ETH_DATA_LEN)
794 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
795 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700796
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800797 else
798 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
799 TX_JUMBO_ENA| TX_STFW_ENA);
800 } else {
801 if (dev->mtu <= ETH_DATA_LEN)
802 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
803 else {
804 /* set Tx GMAC FIFO Almost Empty Threshold */
805 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
806 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700807
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800808 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
809
810 /* Can't do offload because of lack of store/forward */
811 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
812 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700813 }
814}
815
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
817{
818 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
819 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100820 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700821 int i;
822 const u8 *addr = hw->dev[port]->dev_addr;
823
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700824 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
825 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826
827 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
828
Stephen Hemminger793b8832005-09-14 16:06:14 -0700829 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700830 /* WA DEV_472 -- looks like crossed wires on port 2 */
831 /* clear GMAC 1 Control reset */
832 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
833 do {
834 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
835 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
836 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
837 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
838 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
839 }
840
Stephen Hemminger793b8832005-09-14 16:06:14 -0700841 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700843 /* Enable Transmit FIFO Underrun */
844 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
845
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800846 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700847 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700848 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800849 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700850
851 /* MIB clear */
852 reg = gma_read16(hw, port, GM_PHY_ADDR);
853 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
854
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700855 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
856 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700857 gma_write16(hw, port, GM_PHY_ADDR, reg);
858
859 /* transmit control */
860 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
861
862 /* receive control reg: unicast + multicast + no FCS */
863 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700864 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700865
866 /* transmit flow control */
867 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
868
869 /* transmit parameter */
870 gma_write16(hw, port, GM_TX_PARAM,
871 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
872 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
873 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
874 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
875
876 /* serial mode register */
877 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700878 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700879
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700880 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700881 reg |= GM_SMOD_JUMBO_ENA;
882
883 gma_write16(hw, port, GM_SERIAL_MODE, reg);
884
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700885 /* virtual address for data */
886 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
887
Stephen Hemminger793b8832005-09-14 16:06:14 -0700888 /* physical address: used for pause frames */
889 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
890
891 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700892 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
893 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
894 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
895
896 /* Configure Rx MAC FIFO */
897 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100898 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700899 if (hw->chip_id == CHIP_ID_YUKON_EX ||
900 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100901 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700902
Al Viro25cccec2007-07-20 16:07:33 +0100903 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800905 if (hw->chip_id == CHIP_ID_YUKON_XL) {
906 /* Hardware errata - clear flush mask */
907 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
908 } else {
909 /* Flush Rx MAC FIFO on any flow control or error */
910 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
911 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700912
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800913 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700914 reg = RX_GMF_FL_THR_DEF + 1;
915 /* Another magic mystery workaround from sk98lin */
916 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
917 hw->chip_rev == CHIP_REV_YU_FE2_A0)
918 reg = 0x178;
919 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700920
921 /* Configure Tx MAC FIFO */
922 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
923 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800924
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700925 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800926 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800927 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800928 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -0700929
Stephen Hemminger69161612007-06-04 17:23:26 -0700930 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800931 }
932
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800933 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
934 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
935 /* disable dynamic watermark */
936 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
937 reg &= ~TX_DYN_WM_ENA;
938 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
939 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700940}
941
Stephen Hemminger67712902006-12-04 15:53:45 -0800942/* Assign Ram Buffer allocation to queue */
943static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944{
Stephen Hemminger67712902006-12-04 15:53:45 -0800945 u32 end;
946
947 /* convert from K bytes to qwords used for hw register */
948 start *= 1024/8;
949 space *= 1024/8;
950 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700951
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700952 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
953 sky2_write32(hw, RB_ADDR(q, RB_START), start);
954 sky2_write32(hw, RB_ADDR(q, RB_END), end);
955 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
956 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
957
958 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800959 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700960
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800961 /* On receive queue's set the thresholds
962 * give receiver priority when > 3/4 full
963 * send pause when down to 2K
964 */
965 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
966 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700967
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800968 tp = space - 2048/8;
969 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
970 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971 } else {
972 /* Enable store & forward on Tx queue's because
973 * Tx FIFO is only 1K on Yukon
974 */
975 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
976 }
977
978 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700979 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700980}
981
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700982/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800983static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984{
985 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
986 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
987 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800988 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700989}
990
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991/* Setup prefetch unit registers. This is the interface between
992 * hardware and driver list elements
993 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800994static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000995 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700997 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
998 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000999 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1000 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001001 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1002 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001003
1004 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001005}
1006
Mike McCormack9b289c32009-08-14 05:15:12 +00001007static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001008{
Mike McCormack9b289c32009-08-14 05:15:12 +00001009 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001010 struct tx_ring_info *re = sky2->tx_ring + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001011
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001012 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001013 re->flags = 0;
1014 re->skb = NULL;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001015 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001016 return le;
1017}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001018
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001019static void tx_init(struct sky2_port *sky2)
1020{
1021 struct sky2_tx_le *le;
1022
1023 sky2->tx_prod = sky2->tx_cons = 0;
1024 sky2->tx_tcpsum = 0;
1025 sky2->tx_last_mss = 0;
1026
Mike McCormack9b289c32009-08-14 05:15:12 +00001027 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001028 le->addr = 0;
1029 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001030 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001031}
1032
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001033/* Update chip's next pointer */
1034static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001035{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001036 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001037 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001038 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1039
1040 /* Synchronize I/O on since next processor may write to tail */
1041 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001042}
1043
Stephen Hemminger793b8832005-09-14 16:06:14 -07001044
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001045static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1046{
1047 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001048 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001049 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001050 return le;
1051}
1052
Stephen Hemminger14d02632006-09-26 11:57:43 -07001053/* Build description to hardware for one receive segment */
1054static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1055 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056{
1057 struct sky2_rx_le *le;
1058
Stephen Hemminger86c68872008-01-10 16:14:12 -08001059 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001060 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001061 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001062 le->opcode = OP_ADDR64 | HW_OWNER;
1063 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001064
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001065 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001066 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001067 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001068 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069}
1070
Stephen Hemminger14d02632006-09-26 11:57:43 -07001071/* Build description to hardware for one possibly fragmented skb */
1072static void sky2_rx_submit(struct sky2_port *sky2,
1073 const struct rx_ring_info *re)
1074{
1075 int i;
1076
1077 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1078
1079 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1080 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1081}
1082
1083
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001084static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001085 unsigned size)
1086{
1087 struct sk_buff *skb = re->skb;
1088 int i;
1089
1090 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001091 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1092 return -EIO;
1093
Stephen Hemminger14d02632006-09-26 11:57:43 -07001094 pci_unmap_len_set(re, data_size, size);
1095
1096 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1097 re->frag_addr[i] = pci_map_page(pdev,
1098 skb_shinfo(skb)->frags[i].page,
1099 skb_shinfo(skb)->frags[i].page_offset,
1100 skb_shinfo(skb)->frags[i].size,
1101 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001102 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001103}
1104
1105static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1106{
1107 struct sk_buff *skb = re->skb;
1108 int i;
1109
1110 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1111 PCI_DMA_FROMDEVICE);
1112
1113 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1114 pci_unmap_page(pdev, re->frag_addr[i],
1115 skb_shinfo(skb)->frags[i].size,
1116 PCI_DMA_FROMDEVICE);
1117}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001118
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001119/* Tell chip where to start receive checksum.
1120 * Actually has two checksums, but set both same to avoid possible byte
1121 * order problems.
1122 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001123static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001124{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001125 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001126
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001127 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1128 le->ctrl = 0;
1129 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001130
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001131 sky2_write32(sky2->hw,
1132 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001133 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1134 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001135}
1136
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001137/*
1138 * The RX Stop command will not work for Yukon-2 if the BMU does not
1139 * reach the end of packet and since we can't make sure that we have
1140 * incoming data, we must reset the BMU while it is not doing a DMA
1141 * transfer. Since it is possible that the RX path is still active,
1142 * the RX RAM buffer will be stopped first, so any possible incoming
1143 * data will not trigger a DMA. After the RAM buffer is stopped, the
1144 * BMU is polled until any DMA in progress is ended and only then it
1145 * will be reset.
1146 */
1147static void sky2_rx_stop(struct sky2_port *sky2)
1148{
1149 struct sky2_hw *hw = sky2->hw;
1150 unsigned rxq = rxqaddr[sky2->port];
1151 int i;
1152
1153 /* disable the RAM Buffer receive queue */
1154 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1155
1156 for (i = 0; i < 0xffff; i++)
1157 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1158 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1159 goto stopped;
1160
1161 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1162 sky2->netdev->name);
1163stopped:
1164 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1165
1166 /* reset the Rx prefetch unit */
1167 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001168 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001169}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001170
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001171/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001172static void sky2_rx_clean(struct sky2_port *sky2)
1173{
1174 unsigned i;
1175
1176 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001177 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001178 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001179
1180 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001181 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001182 kfree_skb(re->skb);
1183 re->skb = NULL;
1184 }
1185 }
1186}
1187
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001188/* Basic MII support */
1189static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1190{
1191 struct mii_ioctl_data *data = if_mii(ifr);
1192 struct sky2_port *sky2 = netdev_priv(dev);
1193 struct sky2_hw *hw = sky2->hw;
1194 int err = -EOPNOTSUPP;
1195
1196 if (!netif_running(dev))
1197 return -ENODEV; /* Phy still in reset */
1198
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001199 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001200 case SIOCGMIIPHY:
1201 data->phy_id = PHY_ADDR_MARV;
1202
1203 /* fallthru */
1204 case SIOCGMIIREG: {
1205 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001206
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001207 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001208 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001209 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001210
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001211 data->val_out = val;
1212 break;
1213 }
1214
1215 case SIOCSMIIREG:
1216 if (!capable(CAP_NET_ADMIN))
1217 return -EPERM;
1218
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001219 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001220 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1221 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001222 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001223 break;
1224 }
1225 return err;
1226}
1227
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001228#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001229static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001230{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001231 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001232 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1233 RX_VLAN_STRIP_ON);
1234 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1235 TX_VLAN_TAG_ON);
1236 } else {
1237 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1238 RX_VLAN_STRIP_OFF);
1239 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1240 TX_VLAN_TAG_OFF);
1241 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001242}
1243
1244static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1245{
1246 struct sky2_port *sky2 = netdev_priv(dev);
1247 struct sky2_hw *hw = sky2->hw;
1248 u16 port = sky2->port;
1249
1250 netif_tx_lock_bh(dev);
1251 napi_disable(&hw->napi);
1252
1253 sky2->vlgrp = grp;
1254 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001255
David S. Millerd1d08d12008-01-07 20:53:33 -08001256 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001257 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001258 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001259}
1260#endif
1261
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001262/* Amount of required worst case padding in rx buffer */
1263static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1264{
1265 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1266}
1267
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001268/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001269 * Allocate an skb for receiving. If the MTU is large enough
1270 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001271 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001272static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001273{
1274 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001275 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001276
Stephen Hemminger724b6942009-08-18 15:17:10 +00001277 skb = netdev_alloc_skb(sky2->netdev,
1278 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001279 if (!skb)
1280 goto nomem;
1281
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001282 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001283 unsigned char *start;
1284 /*
1285 * Workaround for a bug in FIFO that cause hang
1286 * if the FIFO if the receive buffer is not 64 byte aligned.
1287 * The buffer returned from netdev_alloc_skb is
1288 * aligned except if slab debugging is enabled.
1289 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001290 start = PTR_ALIGN(skb->data, 8);
1291 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001292 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001293 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001294
1295 for (i = 0; i < sky2->rx_nfrags; i++) {
1296 struct page *page = alloc_page(GFP_ATOMIC);
1297
1298 if (!page)
1299 goto free_partial;
1300 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001301 }
1302
1303 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001304free_partial:
1305 kfree_skb(skb);
1306nomem:
1307 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001308}
1309
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001310static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1311{
1312 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1313}
1314
Stephen Hemminger82788c72006-01-17 13:43:10 -08001315/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001316 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001317 * Normal case this ends up creating one list element for skb
1318 * in the receive ring. Worst case if using large MTU and each
1319 * allocation falls on a different 64 bit region, that results
1320 * in 6 list elements per ring entry.
1321 * One element is used for checksum enable/disable, and one
1322 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001323 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001324static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001325{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001326 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001327 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001328 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001329 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001330
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001331 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001332 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001333
Stephen Hemmingerc3905bc42006-12-04 17:08:19 -08001334 /* On PCI express lowering the watermark gives better performance */
1335 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1336 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1337
1338 /* These chips have no ram buffer?
1339 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001340 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc42006-12-04 17:08:19 -08001341 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1342 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001343 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001344
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001345 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1346
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001347 if (!(hw->flags & SKY2_HW_NEW_LE))
1348 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001349
Stephen Hemminger14d02632006-09-26 11:57:43 -07001350 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001351 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001352
1353 /* Stopping point for hardware truncation */
1354 thresh = (size - 8) / sizeof(u32);
1355
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001356 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001357 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1358
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001359 /* Compute residue after pages */
1360 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001361
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001362 /* Optimize to handle small packets and headers */
1363 if (size < copybreak)
1364 size = copybreak;
1365 if (size < ETH_HLEN)
1366 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001367
Stephen Hemminger14d02632006-09-26 11:57:43 -07001368 sky2->rx_data_size = size;
1369
1370 /* Fill Rx ring */
1371 for (i = 0; i < sky2->rx_pending; i++) {
1372 re = sky2->rx_ring + i;
1373
1374 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001375 if (!re->skb)
1376 goto nomem;
1377
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001378 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1379 dev_kfree_skb(re->skb);
1380 re->skb = NULL;
1381 goto nomem;
1382 }
1383
Stephen Hemminger14d02632006-09-26 11:57:43 -07001384 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001385 }
1386
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001387 /*
1388 * The receiver hangs if it receives frames larger than the
1389 * packet buffer. As a workaround, truncate oversize frames, but
1390 * the register is limited to 9 bits, so if you do frames > 2052
1391 * you better get the MTU right!
1392 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001393 if (thresh > 0x1ff)
1394 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1395 else {
1396 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1397 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1398 }
1399
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001400 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001401 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001402 return 0;
1403nomem:
1404 sky2_rx_clean(sky2);
1405 return -ENOMEM;
1406}
1407
1408/* Bring up network interface. */
1409static int sky2_up(struct net_device *dev)
1410{
1411 struct sky2_port *sky2 = netdev_priv(dev);
1412 struct sky2_hw *hw = sky2->hw;
1413 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001414 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001415 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001416 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001417
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001418 /*
1419 * On dual port PCI-X card, there is an problem where status
1420 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001421 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001422 if (otherdev && netif_running(otherdev) &&
1423 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001424 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001425
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001426 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001427 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001428 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1429
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001430 }
1431
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001432 netif_carrier_off(dev);
1433
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001434 /* must be power of 2 */
1435 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001436 sky2->tx_ring_size *
Stephen Hemminger793b8832005-09-14 16:06:14 -07001437 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001438 &sky2->tx_le_map);
1439 if (!sky2->tx_le)
1440 goto err_out;
1441
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001442 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001443 GFP_KERNEL);
1444 if (!sky2->tx_ring)
1445 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001446
1447 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001448
1449 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1450 &sky2->rx_le_map);
1451 if (!sky2->rx_le)
1452 goto err_out;
1453 memset(sky2->rx_le, 0, RX_LE_BYTES);
1454
Stephen Hemminger291ea612006-09-26 11:57:41 -07001455 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001456 GFP_KERNEL);
1457 if (!sky2->rx_ring)
1458 goto err_out;
1459
1460 sky2_mac_init(hw, port);
1461
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001462 /* Register is number of 4K blocks on internal RAM buffer. */
1463 ramsize = sky2_read8(hw, B2_E_0) * 4;
1464 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001465 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001466
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001467 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001468 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001469 if (ramsize < 16)
1470 rxspace = ramsize / 2;
1471 else
1472 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001473
Stephen Hemminger67712902006-12-04 15:53:45 -08001474 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1475 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1476
1477 /* Make sure SyncQ is disabled */
1478 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1479 RB_RST_SET);
1480 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001481
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001482 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001483
Stephen Hemminger69161612007-06-04 17:23:26 -07001484 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1485 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1486 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1487
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001488 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001489 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1490 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001491 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001492
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001493 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001494 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001495
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001496#ifdef SKY2_VLAN_TAG_USED
1497 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1498#endif
1499
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001500 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001501 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001502 goto err_out;
1503
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001504 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001505 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001506 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001507 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001508 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001509
Alexey Dobriyana11da892009-01-30 13:45:31 -08001510 if (netif_msg_ifup(sky2))
1511 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001513 return 0;
1514
1515err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001516 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001517 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1518 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001519 sky2->rx_le = NULL;
1520 }
1521 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001522 pci_free_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001523 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001524 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001525 sky2->tx_le = NULL;
1526 }
1527 kfree(sky2->tx_ring);
1528 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529
Stephen Hemminger1b537562005-12-20 15:08:07 -08001530 sky2->tx_ring = NULL;
1531 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532 return err;
1533}
1534
Stephen Hemminger793b8832005-09-14 16:06:14 -07001535/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001536static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001537{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001538 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001539}
1540
1541/* Number of list elements available for next tx */
1542static inline int tx_avail(const struct sky2_port *sky2)
1543{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001544 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001545}
1546
1547/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001548static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001549{
1550 unsigned count;
1551
1552 count = sizeof(dma_addr_t) / sizeof(u32);
1553 count += skb_shinfo(skb)->nr_frags * count;
1554
Herbert Xu89114af2006-07-08 13:34:32 -07001555 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001556 ++count;
1557
Patrick McHardy84fa7932006-08-29 16:44:56 -07001558 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001559 ++count;
1560
1561 return count;
1562}
1563
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001564static void sky2_tx_unmap(struct pci_dev *pdev,
1565 const struct tx_ring_info *re)
1566{
1567 if (re->flags & TX_MAP_SINGLE)
1568 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1569 pci_unmap_len(re, maplen),
1570 PCI_DMA_TODEVICE);
1571 else if (re->flags & TX_MAP_PAGE)
1572 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1573 pci_unmap_len(re, maplen),
1574 PCI_DMA_TODEVICE);
1575}
1576
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001578 * Put one packet in ring for transmit.
1579 * A single packet can generate multiple list elements, and
1580 * the number of ring elements will probably be less than the number
1581 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001582 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001583static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1584 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585{
1586 struct sky2_port *sky2 = netdev_priv(dev);
1587 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001588 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001589 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001590 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001591 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001592 u32 upper;
1593 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594 u16 mss;
1595 u8 ctrl;
1596
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001597 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1598 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001599
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001600 len = skb_headlen(skb);
1601 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001602
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001603 if (pci_dma_mapping_error(hw->pdev, mapping))
1604 goto mapping_error;
1605
Mike McCormack9b289c32009-08-14 05:15:12 +00001606 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001607 if (unlikely(netif_msg_tx_queued(sky2)))
1608 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001609 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001610
Stephen Hemminger86c68872008-01-10 16:14:12 -08001611 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001612 upper = upper_32_bits(mapping);
1613 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001614 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001615 le->addr = cpu_to_le32(upper);
1616 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001617 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001618 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619
1620 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001621 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001622 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001623
1624 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001625 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001626
Stephen Hemminger69161612007-06-04 17:23:26 -07001627 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001628 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001629 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001630
1631 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001632 le->opcode = OP_MSS | HW_OWNER;
1633 else
1634 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001635 sky2->tx_last_mss = mss;
1636 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001637 }
1638
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001639 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001640#ifdef SKY2_VLAN_TAG_USED
1641 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1642 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1643 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001644 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001645 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001646 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001647 } else
1648 le->opcode |= OP_VLAN;
1649 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1650 ctrl |= INS_VLAN;
1651 }
1652#endif
1653
1654 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001655 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001656 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001657 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001658 ctrl |= CALSUM; /* auto checksum */
1659 else {
1660 const unsigned offset = skb_transport_offset(skb);
1661 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001662
Stephen Hemminger69161612007-06-04 17:23:26 -07001663 tcpsum = offset << 16; /* sum start */
1664 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001665
Stephen Hemminger69161612007-06-04 17:23:26 -07001666 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1667 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1668 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669
Stephen Hemminger69161612007-06-04 17:23:26 -07001670 if (tcpsum != sky2->tx_tcpsum) {
1671 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001672
Mike McCormack9b289c32009-08-14 05:15:12 +00001673 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001674 le->addr = cpu_to_le32(tcpsum);
1675 le->length = 0; /* initial checksum value */
1676 le->ctrl = 1; /* one packet */
1677 le->opcode = OP_TCPLISW | HW_OWNER;
1678 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001679 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001680 }
1681
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001682 re = sky2->tx_ring + slot;
1683 re->flags = TX_MAP_SINGLE;
1684 pci_unmap_addr_set(re, mapaddr, mapping);
1685 pci_unmap_len_set(re, maplen, len);
1686
Mike McCormack9b289c32009-08-14 05:15:12 +00001687 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001688 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689 le->length = cpu_to_le16(len);
1690 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001691 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001692
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001693
1694 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001695 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696
1697 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1698 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001699
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001700 if (pci_dma_mapping_error(hw->pdev, mapping))
1701 goto mapping_unwind;
1702
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001703 upper = upper_32_bits(mapping);
1704 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001705 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001706 le->addr = cpu_to_le32(upper);
1707 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001708 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001709 }
1710
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001711 re = sky2->tx_ring + slot;
1712 re->flags = TX_MAP_PAGE;
1713 pci_unmap_addr_set(re, mapaddr, mapping);
1714 pci_unmap_len_set(re, maplen, frag->size);
1715
Mike McCormack9b289c32009-08-14 05:15:12 +00001716 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001717 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718 le->length = cpu_to_le16(frag->size);
1719 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001720 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001721 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001722
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001723 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001724 le->ctrl |= EOP;
1725
Mike McCormack9b289c32009-08-14 05:15:12 +00001726 sky2->tx_prod = slot;
1727
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001728 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1729 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001730
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001731 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001734
1735mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001736 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001737 re = sky2->tx_ring + i;
1738
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001739 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001740 }
1741
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001742mapping_error:
1743 if (net_ratelimit())
1744 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1745 dev_kfree_skb(skb);
1746 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001747}
1748
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001750 * Free ring elements from starting at tx_cons until "done"
1751 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001752 * NB:
1753 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001754 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001755 * 2. This may run in parallel start_xmit because the it only
1756 * looks at the tail of the queue of FIFO (tx_cons), not
1757 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001759static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001760{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001761 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001762 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001763
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001764 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001765
Stephen Hemminger291ea612006-09-26 11:57:41 -07001766 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001767 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001768 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001769 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001771 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001772
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001773 if (skb) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001774 if (unlikely(netif_msg_tx_done(sky2)))
1775 printk(KERN_DEBUG "%s: tx done %u\n",
1776 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001777
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001778 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001779 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001780
Stephen Hemminger724b6942009-08-18 15:17:10 +00001781 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001782
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001783 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001784 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001785 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001786
Stephen Hemminger291ea612006-09-26 11:57:41 -07001787 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001788 smp_mb();
1789
Stephen Hemminger22e11702006-07-12 15:23:48 -07001790 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001791 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001792}
1793
Mike McCormack264bb4f2009-08-14 05:15:14 +00001794static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001795{
Mike McCormacka5109962009-08-14 05:15:13 +00001796 /* Disable Force Sync bit and Enable Alloc bit */
1797 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1798 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1799
1800 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1801 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1802 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1803
1804 /* Reset the PCI FIFO of the async Tx queue */
1805 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1806 BMU_RST_SET | BMU_FIFO_RST);
1807
1808 /* Reset the Tx prefetch units */
1809 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1810 PREF_UNIT_RST_SET);
1811
1812 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1813 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1814}
1815
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001816/* Network shutdown */
1817static int sky2_down(struct net_device *dev)
1818{
1819 struct sky2_port *sky2 = netdev_priv(dev);
1820 struct sky2_hw *hw = sky2->hw;
1821 unsigned port = sky2->port;
1822 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001823 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824
Stephen Hemminger1b537562005-12-20 15:08:07 -08001825 /* Never really got started! */
1826 if (!sky2->tx_le)
1827 return 0;
1828
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829 if (netif_msg_ifdown(sky2))
1830 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1831
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001832 /* Force flow control off */
1833 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001834
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835 /* Stop transmitter */
1836 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1837 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1838
1839 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001840 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841
1842 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001843 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001844 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1845
1846 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1847
1848 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001849 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1850 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1852
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001853 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854
Stephen Hemminger6c835042009-06-17 07:30:35 +00001855 /* Force any delayed status interrrupt and NAPI */
1856 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1857 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1858 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1859 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1860
Mike McCormacka947a392009-07-21 20:57:56 -07001861 sky2_rx_stop(sky2);
1862
1863 /* Disable port IRQ */
1864 imask = sky2_read32(hw, B0_IMSK);
1865 imask &= ~portirq_msk[port];
1866 sky2_write32(hw, B0_IMSK, imask);
1867 sky2_read32(hw, B0_IMSK);
1868
Stephen Hemminger6c835042009-06-17 07:30:35 +00001869 synchronize_irq(hw->pdev->irq);
1870 napi_synchronize(&hw->napi);
1871
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001872 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001873 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001874 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001875
Mike McCormack264bb4f2009-08-14 05:15:14 +00001876 sky2_tx_reset(hw, port);
1877
Stephen Hemminger481cea42009-08-14 15:33:19 -07001878 /* Free any pending frames stuck in HW queue */
1879 sky2_tx_complete(sky2, sky2->tx_prod);
1880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001881 sky2_rx_clean(sky2);
1882
1883 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1884 sky2->rx_le, sky2->rx_le_map);
1885 kfree(sky2->rx_ring);
1886
1887 pci_free_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001888 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001889 sky2->tx_le, sky2->tx_le_map);
1890 kfree(sky2->tx_ring);
1891
Stephen Hemminger1b537562005-12-20 15:08:07 -08001892 sky2->tx_le = NULL;
1893 sky2->rx_le = NULL;
1894
1895 sky2->rx_ring = NULL;
1896 sky2->tx_ring = NULL;
1897
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001898 return 0;
1899}
1900
1901static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1902{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001903 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001904 return SPEED_1000;
1905
Stephen Hemminger05745c42007-09-19 15:36:45 -07001906 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1907 if (aux & PHY_M_PS_SPEED_100)
1908 return SPEED_100;
1909 else
1910 return SPEED_10;
1911 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001912
1913 switch (aux & PHY_M_PS_SPEED_MSK) {
1914 case PHY_M_PS_SPEED_1000:
1915 return SPEED_1000;
1916 case PHY_M_PS_SPEED_100:
1917 return SPEED_100;
1918 default:
1919 return SPEED_10;
1920 }
1921}
1922
1923static void sky2_link_up(struct sky2_port *sky2)
1924{
1925 struct sky2_hw *hw = sky2->hw;
1926 unsigned port = sky2->port;
1927 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001928 static const char *fc_name[] = {
1929 [FC_NONE] = "none",
1930 [FC_TX] = "tx",
1931 [FC_RX] = "rx",
1932 [FC_BOTH] = "both",
1933 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001936 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001937 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1938 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939
1940 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1941
1942 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001943
Stephen Hemminger75e80682007-09-19 15:36:46 -07001944 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001946 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001947 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1949
1950 if (netif_msg_link(sky2))
1951 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001952 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001953 sky2->netdev->name, sky2->speed,
1954 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001955 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001956}
1957
1958static void sky2_link_down(struct sky2_port *sky2)
1959{
1960 struct sky2_hw *hw = sky2->hw;
1961 unsigned port = sky2->port;
1962 u16 reg;
1963
1964 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1965
1966 reg = gma_read16(hw, port, GM_GP_CTRL);
1967 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1968 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001969
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001971
1972 /* Turn on link LED */
1973 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1974
1975 if (netif_msg_link(sky2))
1976 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001977
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978 sky2_phy_init(hw, port);
1979}
1980
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001981static enum flow_control sky2_flow(int rx, int tx)
1982{
1983 if (rx)
1984 return tx ? FC_BOTH : FC_RX;
1985 else
1986 return tx ? FC_TX : FC_NONE;
1987}
1988
Stephen Hemminger793b8832005-09-14 16:06:14 -07001989static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1990{
1991 struct sky2_hw *hw = sky2->hw;
1992 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001993 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001994
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001995 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001996 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001997 if (lpa & PHY_M_AN_RF) {
1998 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1999 return -1;
2000 }
2001
Stephen Hemminger793b8832005-09-14 16:06:14 -07002002 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2003 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2004 sky2->netdev->name);
2005 return -1;
2006 }
2007
Stephen Hemminger793b8832005-09-14 16:06:14 -07002008 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002009 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002010
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002011 /* Since the pause result bits seem to in different positions on
2012 * different chips. look at registers.
2013 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002014 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002015 /* Shift for bits in fiber PHY */
2016 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2017 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002018
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002019 if (advert & ADVERTISE_1000XPAUSE)
2020 advert |= ADVERTISE_PAUSE_CAP;
2021 if (advert & ADVERTISE_1000XPSE_ASYM)
2022 advert |= ADVERTISE_PAUSE_ASYM;
2023 if (lpa & LPA_1000XPAUSE)
2024 lpa |= LPA_PAUSE_CAP;
2025 if (lpa & LPA_1000XPAUSE_ASYM)
2026 lpa |= LPA_PAUSE_ASYM;
2027 }
2028
2029 sky2->flow_status = FC_NONE;
2030 if (advert & ADVERTISE_PAUSE_CAP) {
2031 if (lpa & LPA_PAUSE_CAP)
2032 sky2->flow_status = FC_BOTH;
2033 else if (advert & ADVERTISE_PAUSE_ASYM)
2034 sky2->flow_status = FC_RX;
2035 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2036 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2037 sky2->flow_status = FC_TX;
2038 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002039
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002040 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002041 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002042 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002043
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002044 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002045 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2046 else
2047 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2048
2049 return 0;
2050}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002051
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002052/* Interrupt from PHY */
2053static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002055 struct net_device *dev = hw->dev[port];
2056 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002057 u16 istatus, phystat;
2058
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002059 if (!netif_running(dev))
2060 return;
2061
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002062 spin_lock(&sky2->phy_lock);
2063 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2064 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2065
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002066 if (netif_msg_intr(sky2))
2067 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2068 sky2->netdev->name, istatus, phystat);
2069
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002070 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002071 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002072 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002073 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002074 }
2075
Stephen Hemminger793b8832005-09-14 16:06:14 -07002076 if (istatus & PHY_M_IS_LSP_CHANGE)
2077 sky2->speed = sky2_phy_speed(hw, phystat);
2078
2079 if (istatus & PHY_M_IS_DUP_CHANGE)
2080 sky2->duplex =
2081 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2082
2083 if (istatus & PHY_M_IS_LST_CHANGE) {
2084 if (phystat & PHY_M_PS_LINK_UP)
2085 sky2_link_up(sky2);
2086 else
2087 sky2_link_down(sky2);
2088 }
2089out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002090 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002091}
2092
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002093/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002094 * and tx queue is full (stopped).
2095 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002096static void sky2_tx_timeout(struct net_device *dev)
2097{
2098 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002099 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002100
2101 if (netif_msg_timer(sky2))
2102 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2103
Stephen Hemminger8f246642006-03-20 15:48:21 -08002104 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002105 dev->name, sky2->tx_cons, sky2->tx_prod,
2106 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2107 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002108
Stephen Hemminger81906792007-02-15 16:40:33 -08002109 /* can't restart safely under softirq */
2110 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002111}
2112
2113static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2114{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002115 struct sky2_port *sky2 = netdev_priv(dev);
2116 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002117 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002118 int err;
2119 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002120 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002121
2122 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2123 return -EINVAL;
2124
Stephen Hemminger05745c42007-09-19 15:36:45 -07002125 if (new_mtu > ETH_DATA_LEN &&
2126 (hw->chip_id == CHIP_ID_YUKON_FE ||
2127 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002128 return -EINVAL;
2129
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002130 if (!netif_running(dev)) {
2131 dev->mtu = new_mtu;
2132 return 0;
2133 }
2134
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002135 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002136 sky2_write32(hw, B0_IMSK, 0);
2137
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002138 dev->trans_start = jiffies; /* prevent tx timeout */
2139 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002140 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002141
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002142 synchronize_irq(hw->pdev->irq);
2143
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002144 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002145 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002146
2147 ctl = gma_read16(hw, port, GM_GP_CTRL);
2148 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002149 sky2_rx_stop(sky2);
2150 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002151
2152 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002153
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002154 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2155 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002156
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002157 if (dev->mtu > ETH_DATA_LEN)
2158 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002159
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002160 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002161
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002162 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002163
2164 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002165 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002166
David S. Millerd1d08d12008-01-07 20:53:33 -08002167 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002168 napi_enable(&hw->napi);
2169
Stephen Hemminger1b537562005-12-20 15:08:07 -08002170 if (err)
2171 dev_close(dev);
2172 else {
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002173 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002174
Stephen Hemminger1b537562005-12-20 15:08:07 -08002175 netif_wake_queue(dev);
2176 }
2177
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002178 return err;
2179}
2180
Stephen Hemminger14d02632006-09-26 11:57:43 -07002181/* For small just reuse existing skb for next receive */
2182static struct sk_buff *receive_copy(struct sky2_port *sky2,
2183 const struct rx_ring_info *re,
2184 unsigned length)
2185{
2186 struct sk_buff *skb;
2187
2188 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2189 if (likely(skb)) {
2190 skb_reserve(skb, 2);
2191 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2192 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002193 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002194 skb->ip_summed = re->skb->ip_summed;
2195 skb->csum = re->skb->csum;
2196 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2197 length, PCI_DMA_FROMDEVICE);
2198 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002199 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002200 }
2201 return skb;
2202}
2203
2204/* Adjust length of skb with fragments to match received data */
2205static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2206 unsigned int length)
2207{
2208 int i, num_frags;
2209 unsigned int size;
2210
2211 /* put header into skb */
2212 size = min(length, hdr_space);
2213 skb->tail += size;
2214 skb->len += size;
2215 length -= size;
2216
2217 num_frags = skb_shinfo(skb)->nr_frags;
2218 for (i = 0; i < num_frags; i++) {
2219 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2220
2221 if (length == 0) {
2222 /* don't need this page */
2223 __free_page(frag->page);
2224 --skb_shinfo(skb)->nr_frags;
2225 } else {
2226 size = min(length, (unsigned) PAGE_SIZE);
2227
2228 frag->size = size;
2229 skb->data_len += size;
2230 skb->truesize += size;
2231 skb->len += size;
2232 length -= size;
2233 }
2234 }
2235}
2236
2237/* Normal packet - take skb from ring element and put in a new one */
2238static struct sk_buff *receive_new(struct sky2_port *sky2,
2239 struct rx_ring_info *re,
2240 unsigned int length)
2241{
2242 struct sk_buff *skb, *nskb;
2243 unsigned hdr_space = sky2->rx_data_size;
2244
Stephen Hemminger14d02632006-09-26 11:57:43 -07002245 /* Don't be tricky about reusing pages (yet) */
2246 nskb = sky2_rx_alloc(sky2);
2247 if (unlikely(!nskb))
2248 return NULL;
2249
2250 skb = re->skb;
2251 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2252
2253 prefetch(skb->data);
2254 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002255 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2256 dev_kfree_skb(nskb);
2257 re->skb = skb;
2258 return NULL;
2259 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002260
2261 if (skb_shinfo(skb)->nr_frags)
2262 skb_put_frags(skb, hdr_space, length);
2263 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002264 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002265 return skb;
2266}
2267
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002268/*
2269 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002270 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002272static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002273 u16 length, u32 status)
2274{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002275 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002276 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002277 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002278 u16 count = (status & GMR_FS_LEN) >> 16;
2279
2280#ifdef SKY2_VLAN_TAG_USED
2281 /* Account for vlan tag */
2282 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2283 count -= VLAN_HLEN;
2284#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002285
2286 if (unlikely(netif_msg_rx_status(sky2)))
2287 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002288 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002289
Stephen Hemminger793b8832005-09-14 16:06:14 -07002290 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002291 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002292
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002293 /* This chip has hardware problems that generates bogus status.
2294 * So do only marginal checking and expect higher level protocols
2295 * to handle crap frames.
2296 */
2297 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2298 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2299 length != count)
2300 goto okay;
2301
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002302 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002303 goto error;
2304
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002305 if (!(status & GMR_FS_RX_OK))
2306 goto resubmit;
2307
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002308 /* if length reported by DMA does not match PHY, packet was truncated */
2309 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002310 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002311
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002312okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002313 if (length < copybreak)
2314 skb = receive_copy(sky2, re, length);
2315 else
2316 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002317resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002318 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002319
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002320 return skb;
2321
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002322len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002323 /* Truncation of overlength packets
2324 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002325 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002326 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002327 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2328 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002329 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002330
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002331error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002332 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002333 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002334 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002335 goto resubmit;
2336 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002337
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002338 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002339 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002340 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002341
2342 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002343 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002344 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002345 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002346 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002347 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002348
Stephen Hemminger793b8832005-09-14 16:06:14 -07002349 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002350}
2351
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002352/* Transmit complete */
2353static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002354{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002355 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002356
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002357 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002358 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002359}
2360
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002361static inline void sky2_skb_rx(const struct sky2_port *sky2,
2362 u32 status, struct sk_buff *skb)
2363{
2364#ifdef SKY2_VLAN_TAG_USED
2365 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2366 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2367 if (skb->ip_summed == CHECKSUM_NONE)
2368 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2369 else
2370 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2371 vlan_tag, skb);
2372 return;
2373 }
2374#endif
2375 if (skb->ip_summed == CHECKSUM_NONE)
2376 netif_receive_skb(skb);
2377 else
2378 napi_gro_receive(&sky2->hw->napi, skb);
2379}
2380
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002381static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2382 unsigned packets, unsigned bytes)
2383{
2384 if (packets) {
2385 struct net_device *dev = hw->dev[port];
2386
2387 dev->stats.rx_packets += packets;
2388 dev->stats.rx_bytes += bytes;
2389 dev->last_rx = jiffies;
2390 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2391 }
2392}
2393
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002394/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002395static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002397 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002398 unsigned int total_bytes[2] = { 0 };
2399 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002400
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002401 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002402 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002403 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002404 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002405 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002406 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002407 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002408 u32 status;
2409 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002410 u8 opcode = le->opcode;
2411
2412 if (!(opcode & HW_OWNER))
2413 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002414
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002415 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002416
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002417 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002418 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002419 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002420 length = le16_to_cpu(le->length);
2421 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002422
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002423 le->opcode = 0;
2424 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002425 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002426 total_packets[port]++;
2427 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002428 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002429 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002430 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002431 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002432 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002433
Stephen Hemminger69161612007-06-04 17:23:26 -07002434 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002435 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002436 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002437 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2438 (le->css & CSS_TCPUDPCSOK))
2439 skb->ip_summed = CHECKSUM_UNNECESSARY;
2440 else
2441 skb->ip_summed = CHECKSUM_NONE;
2442 }
2443
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002444 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002445
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002446 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002447
Stephen Hemminger22e11702006-07-12 15:23:48 -07002448 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002449 if (++work_done >= to_do)
2450 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002451 break;
2452
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002453#ifdef SKY2_VLAN_TAG_USED
2454 case OP_RXVLAN:
2455 sky2->rx_tag = length;
2456 break;
2457
2458 case OP_RXCHKSVLAN:
2459 sky2->rx_tag = length;
2460 /* fall through */
2461#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002462 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002463 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002464 break;
2465
Stephen Hemminger05745c42007-09-19 15:36:45 -07002466 /* If this happens then driver assuming wrong format */
2467 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2468 if (net_ratelimit())
2469 printk(KERN_NOTICE "%s: unexpected"
2470 " checksum status\n",
2471 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002472 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002473 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002474
Stephen Hemminger87418302007-03-08 12:42:30 -08002475 /* Both checksum counters are programmed to start at
2476 * the same offset, so unless there is a problem they
2477 * should match. This failure is an early indication that
2478 * hardware receive checksumming won't work.
2479 */
2480 if (likely(status >> 16 == (status & 0xffff))) {
2481 skb = sky2->rx_ring[sky2->rx_next].skb;
2482 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002483 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002484 } else {
2485 printk(KERN_NOTICE PFX "%s: hardware receive "
2486 "checksum problem (status = %#x)\n",
2487 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002488 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2489
Stephen Hemminger87418302007-03-08 12:42:30 -08002490 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002491 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002492 BMU_DIS_RX_CHKSUM);
2493 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002494 break;
2495
2496 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002497 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002498 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002499 if (hw->dev[1])
2500 sky2_tx_done(hw->dev[1],
2501 ((status >> 24) & 0xff)
2502 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002503 break;
2504
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002505 default:
2506 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002507 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002508 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002509 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002510 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002511
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002512 /* Fully processed status ring so clear irq */
2513 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2514
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002515exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002516 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2517 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002518
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002519 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002520}
2521
2522static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2523{
2524 struct net_device *dev = hw->dev[port];
2525
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002526 if (net_ratelimit())
2527 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2528 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002529
2530 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002531 if (net_ratelimit())
2532 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2533 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002534 /* Clear IRQ */
2535 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2536 }
2537
2538 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002539 if (net_ratelimit())
2540 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2541 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002542
2543 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2544 }
2545
2546 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002547 if (net_ratelimit())
2548 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002549 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2550 }
2551
2552 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002553 if (net_ratelimit())
2554 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002555 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2556 }
2557
2558 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002559 if (net_ratelimit())
2560 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2561 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002562 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2563 }
2564}
2565
2566static void sky2_hw_intr(struct sky2_hw *hw)
2567{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002568 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002569 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002570 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2571
2572 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573
Stephen Hemminger793b8832005-09-14 16:06:14 -07002574 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002575 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002576
2577 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002578 u16 pci_err;
2579
Stephen Hemminger82637e82008-01-23 19:16:04 -08002580 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002581 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002582 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002583 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002584 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002586 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002587 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002588 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002589 }
2590
2591 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002592 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002593 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002594
Stephen Hemminger82637e82008-01-23 19:16:04 -08002595 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002596 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2597 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2598 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002599 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002600 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002601
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002602 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002603 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002604 }
2605
2606 if (status & Y2_HWE_L1_MASK)
2607 sky2_hw_error(hw, 0, status);
2608 status >>= 8;
2609 if (status & Y2_HWE_L1_MASK)
2610 sky2_hw_error(hw, 1, status);
2611}
2612
2613static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2614{
2615 struct net_device *dev = hw->dev[port];
2616 struct sky2_port *sky2 = netdev_priv(dev);
2617 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2618
2619 if (netif_msg_intr(sky2))
2620 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2621 dev->name, status);
2622
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002623 if (status & GM_IS_RX_CO_OV)
2624 gma_read16(hw, port, GM_RX_IRQ_SRC);
2625
2626 if (status & GM_IS_TX_CO_OV)
2627 gma_read16(hw, port, GM_TX_IRQ_SRC);
2628
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002629 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002630 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002631 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2632 }
2633
2634 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002635 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002636 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2637 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002638}
2639
Stephen Hemminger40b01722007-04-11 14:47:59 -07002640/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002641static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002642{
2643 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002644 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002645
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002646 dev_err(&hw->pdev->dev, PFX
2647 "%s: descriptor error q=%#x get=%u put=%u\n",
2648 dev->name, (unsigned) q, (unsigned) idx,
2649 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002650
Stephen Hemminger40b01722007-04-11 14:47:59 -07002651 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002652}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002653
Stephen Hemminger75e80682007-09-19 15:36:46 -07002654static int sky2_rx_hung(struct net_device *dev)
2655{
2656 struct sky2_port *sky2 = netdev_priv(dev);
2657 struct sky2_hw *hw = sky2->hw;
2658 unsigned port = sky2->port;
2659 unsigned rxq = rxqaddr[port];
2660 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2661 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2662 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2663 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2664
2665 /* If idle and MAC or PCI is stuck */
2666 if (sky2->check.last == dev->last_rx &&
2667 ((mac_rp == sky2->check.mac_rp &&
2668 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2669 /* Check if the PCI RX hang */
2670 (fifo_rp == sky2->check.fifo_rp &&
2671 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2672 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2673 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2674 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2675 return 1;
2676 } else {
2677 sky2->check.last = dev->last_rx;
2678 sky2->check.mac_rp = mac_rp;
2679 sky2->check.mac_lev = mac_lev;
2680 sky2->check.fifo_rp = fifo_rp;
2681 sky2->check.fifo_lev = fifo_lev;
2682 return 0;
2683 }
2684}
2685
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002686static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002687{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002688 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002689
Stephen Hemminger75e80682007-09-19 15:36:46 -07002690 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002691 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002692 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002693 } else {
2694 int i, active = 0;
2695
2696 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002697 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002698 if (!netif_running(dev))
2699 continue;
2700 ++active;
2701
2702 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002703 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002704 sky2_rx_hung(dev)) {
2705 pr_info(PFX "%s: receiver hang detected\n",
2706 dev->name);
2707 schedule_work(&hw->restart_work);
2708 return;
2709 }
2710 }
2711
2712 if (active == 0)
2713 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002714 }
2715
Stephen Hemminger75e80682007-09-19 15:36:46 -07002716 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002717}
2718
Stephen Hemminger40b01722007-04-11 14:47:59 -07002719/* Hardware/software error handling */
2720static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002721{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002722 if (net_ratelimit())
2723 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002724
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002725 if (status & Y2_IS_HW_ERR)
2726 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002727
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002728 if (status & Y2_IS_IRQ_MAC1)
2729 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002730
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002731 if (status & Y2_IS_IRQ_MAC2)
2732 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002733
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002734 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002735 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002736
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002737 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002738 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002739
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002740 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002741 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002742
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002743 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002744 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002745}
2746
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002747static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002748{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002749 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002750 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002751 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002752 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002753
2754 if (unlikely(status & Y2_IS_ERROR))
2755 sky2_err_intr(hw, status);
2756
2757 if (status & Y2_IS_IRQ_PHY1)
2758 sky2_phy_intr(hw, 0);
2759
2760 if (status & Y2_IS_IRQ_PHY2)
2761 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002762
Stephen Hemminger26691832007-10-11 18:31:13 -07002763 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2764 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002765
David S. Miller6f535762007-10-11 18:08:29 -07002766 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002767 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002768 }
David S. Miller6f535762007-10-11 18:08:29 -07002769
Stephen Hemminger26691832007-10-11 18:31:13 -07002770 napi_complete(napi);
2771 sky2_read32(hw, B0_Y2_SP_LISR);
2772done:
2773
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002774 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002775}
2776
David Howells7d12e782006-10-05 14:55:46 +01002777static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002778{
2779 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002780 u32 status;
2781
2782 /* Reading this mask interrupts as side effect */
2783 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2784 if (status == 0 || status == ~0)
2785 return IRQ_NONE;
2786
2787 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002788
2789 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002790
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002791 return IRQ_HANDLED;
2792}
2793
2794#ifdef CONFIG_NET_POLL_CONTROLLER
2795static void sky2_netpoll(struct net_device *dev)
2796{
2797 struct sky2_port *sky2 = netdev_priv(dev);
2798
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002799 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002800}
2801#endif
2802
2803/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002804static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002805{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002806 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002807 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002808 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002809 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002810 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002811 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002812 return 125;
2813
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002814 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002815 return 100;
2816
2817 case CHIP_ID_YUKON_FE_P:
2818 return 50;
2819
2820 case CHIP_ID_YUKON_XL:
2821 return 156;
2822
2823 default:
2824 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002825 }
2826}
2827
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002828static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2829{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002830 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831}
2832
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002833static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2834{
2835 return clk / sky2_mhz(hw);
2836}
2837
2838
Stephen Hemmingere3173832007-02-06 10:45:39 -08002839static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002840{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002841 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002843 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002844 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002845
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002846 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002847
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002848 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002849 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2850
2851 switch(hw->chip_id) {
2852 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002853 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002854 break;
2855
2856 case CHIP_ID_YUKON_EC_U:
2857 hw->flags = SKY2_HW_GIGABIT
2858 | SKY2_HW_NEWER_PHY
2859 | SKY2_HW_ADV_POWER_CTL;
2860 break;
2861
2862 case CHIP_ID_YUKON_EX:
2863 hw->flags = SKY2_HW_GIGABIT
2864 | SKY2_HW_NEWER_PHY
2865 | SKY2_HW_NEW_LE
2866 | SKY2_HW_ADV_POWER_CTL;
2867
2868 /* New transmit checksum */
2869 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2870 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2871 break;
2872
2873 case CHIP_ID_YUKON_EC:
2874 /* This rev is really old, and requires untested workarounds */
2875 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2876 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2877 return -EOPNOTSUPP;
2878 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002879 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002880 break;
2881
2882 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002883 break;
2884
Stephen Hemminger05745c42007-09-19 15:36:45 -07002885 case CHIP_ID_YUKON_FE_P:
2886 hw->flags = SKY2_HW_NEWER_PHY
2887 | SKY2_HW_NEW_LE
2888 | SKY2_HW_AUTO_TX_SUM
2889 | SKY2_HW_ADV_POWER_CTL;
2890 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002891
2892 case CHIP_ID_YUKON_SUPR:
2893 hw->flags = SKY2_HW_GIGABIT
2894 | SKY2_HW_NEWER_PHY
2895 | SKY2_HW_NEW_LE
2896 | SKY2_HW_AUTO_TX_SUM
2897 | SKY2_HW_ADV_POWER_CTL;
2898 break;
2899
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002900 case CHIP_ID_YUKON_UL_2:
2901 hw->flags = SKY2_HW_GIGABIT
2902 | SKY2_HW_ADV_POWER_CTL;
2903 break;
2904
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002905 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002906 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2907 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002908 return -EOPNOTSUPP;
2909 }
2910
Stephen Hemmingere3173832007-02-06 10:45:39 -08002911 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002912 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2913 hw->flags |= SKY2_HW_FIBRE_PHY;
2914
Stephen Hemmingere3173832007-02-06 10:45:39 -08002915 hw->ports = 1;
2916 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2917 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2918 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2919 ++hw->ports;
2920 }
2921
2922 return 0;
2923}
2924
2925static void sky2_reset(struct sky2_hw *hw)
2926{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002927 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002928 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002929 int i, cap;
2930 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002931
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002932 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002933 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2934 status = sky2_read16(hw, HCU_CCSR);
2935 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2936 HCU_CCSR_UC_STATE_MSK);
2937 sky2_write16(hw, HCU_CCSR, status);
2938 } else
2939 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2940 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002941
2942 /* do a SW reset */
2943 sky2_write8(hw, B0_CTST, CS_RST_SET);
2944 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2945
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002946 /* allow writes to PCI config */
2947 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2948
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002950 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002951 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002952 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002953
2954 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2955
Stephen Hemminger555382c2007-08-29 12:58:14 -07002956 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2957 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002958 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2959 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002960
Stephen Hemminger555382c2007-08-29 12:58:14 -07002961 /* If error bit is stuck on ignore it */
2962 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2963 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002964 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002965 hwe_mask |= Y2_IS_PCI_EXP;
2966 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002967
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002968 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002969 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002970
2971 for (i = 0; i < hw->ports; i++) {
2972 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2973 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002974
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002975 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2976 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002977 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2978 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2979 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002980 }
2981
Stephen Hemminger793b8832005-09-14 16:06:14 -07002982 /* Clear I2C IRQ noise */
2983 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002984
2985 /* turn off hardware timer (unused) */
2986 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2987 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002988
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002989 /* Turn off descriptor polling */
2990 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002991
2992 /* Turn off receive timestamp */
2993 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002994 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995
2996 /* enable the Tx Arbiters */
2997 for (i = 0; i < hw->ports; i++)
2998 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2999
3000 /* Initialize ram interface */
3001 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003002 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003
3004 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3005 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3006 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3007 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3008 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3009 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3010 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3011 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3012 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3013 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3014 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3015 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3016 }
3017
Stephen Hemminger555382c2007-08-29 12:58:14 -07003018 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003019
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003020 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003021 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003023 memset(hw->st_le, 0, STATUS_LE_BYTES);
3024 hw->st_idx = 0;
3025
3026 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3027 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3028
3029 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003030 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003031
3032 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003033 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003034
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003035 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3036 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003037
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003038 /* set Status-FIFO ISR watermark */
3039 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3040 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3041 else
3042 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003043
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003044 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003045 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3046 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003047
Stephen Hemminger793b8832005-09-14 16:06:14 -07003048 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003049 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3050
3051 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3052 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3053 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003054}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003055
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003056/* Take device down (offline).
3057 * Equivalent to doing dev_stop() but this does not
3058 * inform upper layers of the transistion.
3059 */
3060static void sky2_detach(struct net_device *dev)
3061{
3062 if (netif_running(dev)) {
3063 netif_device_detach(dev); /* stop txq */
3064 sky2_down(dev);
3065 }
3066}
3067
3068/* Bring device back after doing sky2_detach */
3069static int sky2_reattach(struct net_device *dev)
3070{
3071 int err = 0;
3072
3073 if (netif_running(dev)) {
3074 err = sky2_up(dev);
3075 if (err) {
3076 printk(KERN_INFO PFX "%s: could not restart %d\n",
3077 dev->name, err);
3078 dev_close(dev);
3079 } else {
3080 netif_device_attach(dev);
3081 sky2_set_multicast(dev);
3082 }
3083 }
3084
3085 return err;
3086}
3087
Stephen Hemminger81906792007-02-15 16:40:33 -08003088static void sky2_restart(struct work_struct *work)
3089{
3090 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003091 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003092
Stephen Hemminger81906792007-02-15 16:40:33 -08003093 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003094 for (i = 0; i < hw->ports; i++)
3095 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003096
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003097 napi_disable(&hw->napi);
3098 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003099 sky2_reset(hw);
3100 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003101 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003102
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003103 for (i = 0; i < hw->ports; i++)
3104 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003105
Stephen Hemminger81906792007-02-15 16:40:33 -08003106 rtnl_unlock();
3107}
3108
Stephen Hemmingere3173832007-02-06 10:45:39 -08003109static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3110{
3111 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3112}
3113
3114static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3115{
3116 const struct sky2_port *sky2 = netdev_priv(dev);
3117
3118 wol->supported = sky2_wol_supported(sky2->hw);
3119 wol->wolopts = sky2->wol;
3120}
3121
3122static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3123{
3124 struct sky2_port *sky2 = netdev_priv(dev);
3125 struct sky2_hw *hw = sky2->hw;
3126
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003127 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3128 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003129 return -EOPNOTSUPP;
3130
3131 sky2->wol = wol->wolopts;
3132
Stephen Hemminger05745c42007-09-19 15:36:45 -07003133 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3134 hw->chip_id == CHIP_ID_YUKON_EX ||
3135 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003136 sky2_write32(hw, B0_CTST, sky2->wol
3137 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3138
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003139 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3140
Stephen Hemmingere3173832007-02-06 10:45:39 -08003141 if (!netif_running(dev))
3142 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003143 return 0;
3144}
3145
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003146static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003147{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003148 if (sky2_is_copper(hw)) {
3149 u32 modes = SUPPORTED_10baseT_Half
3150 | SUPPORTED_10baseT_Full
3151 | SUPPORTED_100baseT_Half
3152 | SUPPORTED_100baseT_Full
3153 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003154
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003155 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003156 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003157 | SUPPORTED_1000baseT_Full;
3158 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003159 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003160 return SUPPORTED_1000baseT_Half
3161 | SUPPORTED_1000baseT_Full
3162 | SUPPORTED_Autoneg
3163 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003164}
3165
Stephen Hemminger793b8832005-09-14 16:06:14 -07003166static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003167{
3168 struct sky2_port *sky2 = netdev_priv(dev);
3169 struct sky2_hw *hw = sky2->hw;
3170
3171 ecmd->transceiver = XCVR_INTERNAL;
3172 ecmd->supported = sky2_supported_modes(hw);
3173 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003174 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003175 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003176 ecmd->speed = sky2->speed;
3177 } else {
3178 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003179 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003180 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003181
3182 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003183 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3184 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003185 ecmd->duplex = sky2->duplex;
3186 return 0;
3187}
3188
3189static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3190{
3191 struct sky2_port *sky2 = netdev_priv(dev);
3192 const struct sky2_hw *hw = sky2->hw;
3193 u32 supported = sky2_supported_modes(hw);
3194
3195 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003196 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003197 ecmd->advertising = supported;
3198 sky2->duplex = -1;
3199 sky2->speed = -1;
3200 } else {
3201 u32 setting;
3202
Stephen Hemminger793b8832005-09-14 16:06:14 -07003203 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003204 case SPEED_1000:
3205 if (ecmd->duplex == DUPLEX_FULL)
3206 setting = SUPPORTED_1000baseT_Full;
3207 else if (ecmd->duplex == DUPLEX_HALF)
3208 setting = SUPPORTED_1000baseT_Half;
3209 else
3210 return -EINVAL;
3211 break;
3212 case SPEED_100:
3213 if (ecmd->duplex == DUPLEX_FULL)
3214 setting = SUPPORTED_100baseT_Full;
3215 else if (ecmd->duplex == DUPLEX_HALF)
3216 setting = SUPPORTED_100baseT_Half;
3217 else
3218 return -EINVAL;
3219 break;
3220
3221 case SPEED_10:
3222 if (ecmd->duplex == DUPLEX_FULL)
3223 setting = SUPPORTED_10baseT_Full;
3224 else if (ecmd->duplex == DUPLEX_HALF)
3225 setting = SUPPORTED_10baseT_Half;
3226 else
3227 return -EINVAL;
3228 break;
3229 default:
3230 return -EINVAL;
3231 }
3232
3233 if ((setting & supported) == 0)
3234 return -EINVAL;
3235
3236 sky2->speed = ecmd->speed;
3237 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003238 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239 }
3240
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003241 sky2->advertising = ecmd->advertising;
3242
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003243 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003244 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003245 sky2_set_multicast(dev);
3246 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003247
3248 return 0;
3249}
3250
3251static void sky2_get_drvinfo(struct net_device *dev,
3252 struct ethtool_drvinfo *info)
3253{
3254 struct sky2_port *sky2 = netdev_priv(dev);
3255
3256 strcpy(info->driver, DRV_NAME);
3257 strcpy(info->version, DRV_VERSION);
3258 strcpy(info->fw_version, "N/A");
3259 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3260}
3261
3262static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003263 char name[ETH_GSTRING_LEN];
3264 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003265} sky2_stats[] = {
3266 { "tx_bytes", GM_TXO_OK_HI },
3267 { "rx_bytes", GM_RXO_OK_HI },
3268 { "tx_broadcast", GM_TXF_BC_OK },
3269 { "rx_broadcast", GM_RXF_BC_OK },
3270 { "tx_multicast", GM_TXF_MC_OK },
3271 { "rx_multicast", GM_RXF_MC_OK },
3272 { "tx_unicast", GM_TXF_UC_OK },
3273 { "rx_unicast", GM_RXF_UC_OK },
3274 { "tx_mac_pause", GM_TXF_MPAUSE },
3275 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003276 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003277 { "late_collision",GM_TXF_LAT_COL },
3278 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003279 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003280 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003281
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003282 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003283 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003284 { "rx_64_byte_packets", GM_RXF_64B },
3285 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3286 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3287 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3288 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3289 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3290 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003292 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3293 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003294 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003295
3296 { "tx_64_byte_packets", GM_TXF_64B },
3297 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3298 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3299 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3300 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3301 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3302 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3303 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003304};
3305
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306static u32 sky2_get_rx_csum(struct net_device *dev)
3307{
3308 struct sky2_port *sky2 = netdev_priv(dev);
3309
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003310 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003311}
3312
3313static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3314{
3315 struct sky2_port *sky2 = netdev_priv(dev);
3316
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003317 if (data)
3318 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3319 else
3320 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003321
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003322 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3323 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3324
3325 return 0;
3326}
3327
3328static u32 sky2_get_msglevel(struct net_device *netdev)
3329{
3330 struct sky2_port *sky2 = netdev_priv(netdev);
3331 return sky2->msg_enable;
3332}
3333
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003334static int sky2_nway_reset(struct net_device *dev)
3335{
3336 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003337
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003338 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003339 return -EINVAL;
3340
Stephen Hemminger1b537562005-12-20 15:08:07 -08003341 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003342 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003343
3344 return 0;
3345}
3346
Stephen Hemminger793b8832005-09-14 16:06:14 -07003347static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003348{
3349 struct sky2_hw *hw = sky2->hw;
3350 unsigned port = sky2->port;
3351 int i;
3352
3353 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003354 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003355 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003356 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003357
Stephen Hemminger793b8832005-09-14 16:06:14 -07003358 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003359 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3360}
3361
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3363{
3364 struct sky2_port *sky2 = netdev_priv(netdev);
3365 sky2->msg_enable = value;
3366}
3367
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003368static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003369{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003370 switch (sset) {
3371 case ETH_SS_STATS:
3372 return ARRAY_SIZE(sky2_stats);
3373 default:
3374 return -EOPNOTSUPP;
3375 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003376}
3377
3378static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003379 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003380{
3381 struct sky2_port *sky2 = netdev_priv(dev);
3382
Stephen Hemminger793b8832005-09-14 16:06:14 -07003383 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003384}
3385
Stephen Hemminger793b8832005-09-14 16:06:14 -07003386static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003387{
3388 int i;
3389
3390 switch (stringset) {
3391 case ETH_SS_STATS:
3392 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3393 memcpy(data + i * ETH_GSTRING_LEN,
3394 sky2_stats[i].name, ETH_GSTRING_LEN);
3395 break;
3396 }
3397}
3398
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003399static int sky2_set_mac_address(struct net_device *dev, void *p)
3400{
3401 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003402 struct sky2_hw *hw = sky2->hw;
3403 unsigned port = sky2->port;
3404 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003405
3406 if (!is_valid_ether_addr(addr->sa_data))
3407 return -EADDRNOTAVAIL;
3408
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003410 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003411 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003412 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003413 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003414
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003415 /* virtual address for data */
3416 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3417
3418 /* physical address: used for pause frames */
3419 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003420
3421 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003422}
3423
Stephen Hemmingera052b522006-10-17 10:24:23 -07003424static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3425{
3426 u32 bit;
3427
3428 bit = ether_crc(ETH_ALEN, addr) & 63;
3429 filter[bit >> 3] |= 1 << (bit & 7);
3430}
3431
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003432static void sky2_set_multicast(struct net_device *dev)
3433{
3434 struct sky2_port *sky2 = netdev_priv(dev);
3435 struct sky2_hw *hw = sky2->hw;
3436 unsigned port = sky2->port;
3437 struct dev_mc_list *list = dev->mc_list;
3438 u16 reg;
3439 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003440 int rx_pause;
3441 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442
Stephen Hemmingera052b522006-10-17 10:24:23 -07003443 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003444 memset(filter, 0, sizeof(filter));
3445
3446 reg = gma_read16(hw, port, GM_RX_CTRL);
3447 reg |= GM_RXCR_UCF_ENA;
3448
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003449 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003450 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003451 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003452 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003453 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003454 reg &= ~GM_RXCR_MCF_ENA;
3455 else {
3456 int i;
3457 reg |= GM_RXCR_MCF_ENA;
3458
Stephen Hemmingera052b522006-10-17 10:24:23 -07003459 if (rx_pause)
3460 sky2_add_filter(filter, pause_mc_addr);
3461
3462 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3463 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003464 }
3465
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003466 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003467 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003468 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003469 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003470 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003471 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003472 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003473 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003474
3475 gma_write16(hw, port, GM_RX_CTRL, reg);
3476}
3477
3478/* Can have one global because blinking is controlled by
3479 * ethtool and that is always under RTNL mutex
3480 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003481static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003482{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003483 struct sky2_hw *hw = sky2->hw;
3484 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003485
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003486 spin_lock_bh(&sky2->phy_lock);
3487 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3488 hw->chip_id == CHIP_ID_YUKON_EX ||
3489 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3490 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003491 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3492 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003493
3494 switch (mode) {
3495 case MO_LED_OFF:
3496 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3497 PHY_M_LEDC_LOS_CTRL(8) |
3498 PHY_M_LEDC_INIT_CTRL(8) |
3499 PHY_M_LEDC_STA1_CTRL(8) |
3500 PHY_M_LEDC_STA0_CTRL(8));
3501 break;
3502 case MO_LED_ON:
3503 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3504 PHY_M_LEDC_LOS_CTRL(9) |
3505 PHY_M_LEDC_INIT_CTRL(9) |
3506 PHY_M_LEDC_STA1_CTRL(9) |
3507 PHY_M_LEDC_STA0_CTRL(9));
3508 break;
3509 case MO_LED_BLINK:
3510 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3511 PHY_M_LEDC_LOS_CTRL(0xa) |
3512 PHY_M_LEDC_INIT_CTRL(0xa) |
3513 PHY_M_LEDC_STA1_CTRL(0xa) |
3514 PHY_M_LEDC_STA0_CTRL(0xa));
3515 break;
3516 case MO_LED_NORM:
3517 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3518 PHY_M_LEDC_LOS_CTRL(1) |
3519 PHY_M_LEDC_INIT_CTRL(8) |
3520 PHY_M_LEDC_STA1_CTRL(7) |
3521 PHY_M_LEDC_STA0_CTRL(7));
3522 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003523
3524 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003525 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003526 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003527 PHY_M_LED_MO_DUP(mode) |
3528 PHY_M_LED_MO_10(mode) |
3529 PHY_M_LED_MO_100(mode) |
3530 PHY_M_LED_MO_1000(mode) |
3531 PHY_M_LED_MO_RX(mode) |
3532 PHY_M_LED_MO_TX(mode));
3533
3534 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003535}
3536
3537/* blink LED's for finding board */
3538static int sky2_phys_id(struct net_device *dev, u32 data)
3539{
3540 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003541 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003542
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003543 if (data == 0)
3544 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003545
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003546 for (i = 0; i < data; i++) {
3547 sky2_led(sky2, MO_LED_ON);
3548 if (msleep_interruptible(500))
3549 break;
3550 sky2_led(sky2, MO_LED_OFF);
3551 if (msleep_interruptible(500))
3552 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003553 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003554 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003555
3556 return 0;
3557}
3558
3559static void sky2_get_pauseparam(struct net_device *dev,
3560 struct ethtool_pauseparam *ecmd)
3561{
3562 struct sky2_port *sky2 = netdev_priv(dev);
3563
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003564 switch (sky2->flow_mode) {
3565 case FC_NONE:
3566 ecmd->tx_pause = ecmd->rx_pause = 0;
3567 break;
3568 case FC_TX:
3569 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3570 break;
3571 case FC_RX:
3572 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3573 break;
3574 case FC_BOTH:
3575 ecmd->tx_pause = ecmd->rx_pause = 1;
3576 }
3577
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003578 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3579 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003580}
3581
3582static int sky2_set_pauseparam(struct net_device *dev,
3583 struct ethtool_pauseparam *ecmd)
3584{
3585 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003586
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003587 if (ecmd->autoneg == AUTONEG_ENABLE)
3588 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3589 else
3590 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3591
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003592 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003593
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003594 if (netif_running(dev))
3595 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003596
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003597 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003598}
3599
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003600static int sky2_get_coalesce(struct net_device *dev,
3601 struct ethtool_coalesce *ecmd)
3602{
3603 struct sky2_port *sky2 = netdev_priv(dev);
3604 struct sky2_hw *hw = sky2->hw;
3605
3606 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3607 ecmd->tx_coalesce_usecs = 0;
3608 else {
3609 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3610 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3611 }
3612 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3613
3614 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3615 ecmd->rx_coalesce_usecs = 0;
3616 else {
3617 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3618 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3619 }
3620 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3621
3622 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3623 ecmd->rx_coalesce_usecs_irq = 0;
3624 else {
3625 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3626 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3627 }
3628
3629 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3630
3631 return 0;
3632}
3633
3634/* Note: this affect both ports */
3635static int sky2_set_coalesce(struct net_device *dev,
3636 struct ethtool_coalesce *ecmd)
3637{
3638 struct sky2_port *sky2 = netdev_priv(dev);
3639 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003640 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003641
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003642 if (ecmd->tx_coalesce_usecs > tmax ||
3643 ecmd->rx_coalesce_usecs > tmax ||
3644 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003645 return -EINVAL;
3646
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003647 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003648 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003649 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003650 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003651 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003652 return -EINVAL;
3653
3654 if (ecmd->tx_coalesce_usecs == 0)
3655 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3656 else {
3657 sky2_write32(hw, STAT_TX_TIMER_INI,
3658 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3659 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3660 }
3661 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3662
3663 if (ecmd->rx_coalesce_usecs == 0)
3664 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3665 else {
3666 sky2_write32(hw, STAT_LEV_TIMER_INI,
3667 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3668 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3669 }
3670 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3671
3672 if (ecmd->rx_coalesce_usecs_irq == 0)
3673 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3674 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003675 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003676 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3677 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3678 }
3679 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3680 return 0;
3681}
3682
Stephen Hemminger793b8832005-09-14 16:06:14 -07003683static void sky2_get_ringparam(struct net_device *dev,
3684 struct ethtool_ringparam *ering)
3685{
3686 struct sky2_port *sky2 = netdev_priv(dev);
3687
3688 ering->rx_max_pending = RX_MAX_PENDING;
3689 ering->rx_mini_max_pending = 0;
3690 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003691 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003692
3693 ering->rx_pending = sky2->rx_pending;
3694 ering->rx_mini_pending = 0;
3695 ering->rx_jumbo_pending = 0;
3696 ering->tx_pending = sky2->tx_pending;
3697}
3698
3699static int sky2_set_ringparam(struct net_device *dev,
3700 struct ethtool_ringparam *ering)
3701{
3702 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003703
3704 if (ering->rx_pending > RX_MAX_PENDING ||
3705 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003706 ering->tx_pending < TX_MIN_PENDING ||
3707 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003708 return -EINVAL;
3709
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003710 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003711
3712 sky2->rx_pending = ering->rx_pending;
3713 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003714 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003715
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003716 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003717}
3718
Stephen Hemminger793b8832005-09-14 16:06:14 -07003719static int sky2_get_regs_len(struct net_device *dev)
3720{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003721 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003722}
3723
3724/*
3725 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003726 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003727 */
3728static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3729 void *p)
3730{
3731 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003732 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003733 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003734
3735 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003736
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003737 for (b = 0; b < 128; b++) {
3738 /* This complicated switch statement is to make sure and
3739 * only access regions that are unreserved.
3740 * Some blocks are only valid on dual port cards.
3741 * and block 3 has some special diagnostic registers that
3742 * are poison.
3743 */
3744 switch (b) {
3745 case 3:
3746 /* skip diagnostic ram region */
3747 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3748 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003749
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003750 /* dual port cards only */
3751 case 5: /* Tx Arbiter 2 */
3752 case 9: /* RX2 */
3753 case 14 ... 15: /* TX2 */
3754 case 17: case 19: /* Ram Buffer 2 */
3755 case 22 ... 23: /* Tx Ram Buffer 2 */
3756 case 25: /* Rx MAC Fifo 1 */
3757 case 27: /* Tx MAC Fifo 2 */
3758 case 31: /* GPHY 2 */
3759 case 40 ... 47: /* Pattern Ram 2 */
3760 case 52: case 54: /* TCP Segmentation 2 */
3761 case 112 ... 116: /* GMAC 2 */
3762 if (sky2->hw->ports == 1)
3763 goto reserved;
3764 /* fall through */
3765 case 0: /* Control */
3766 case 2: /* Mac address */
3767 case 4: /* Tx Arbiter 1 */
3768 case 7: /* PCI express reg */
3769 case 8: /* RX1 */
3770 case 12 ... 13: /* TX1 */
3771 case 16: case 18:/* Rx Ram Buffer 1 */
3772 case 20 ... 21: /* Tx Ram Buffer 1 */
3773 case 24: /* Rx MAC Fifo 1 */
3774 case 26: /* Tx MAC Fifo 1 */
3775 case 28 ... 29: /* Descriptor and status unit */
3776 case 30: /* GPHY 1*/
3777 case 32 ... 39: /* Pattern Ram 1 */
3778 case 48: case 50: /* TCP Segmentation 1 */
3779 case 56 ... 60: /* PCI space */
3780 case 80 ... 84: /* GMAC 1 */
3781 memcpy_fromio(p, io, 128);
3782 break;
3783 default:
3784reserved:
3785 memset(p, 0, 128);
3786 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003787
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003788 p += 128;
3789 io += 128;
3790 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003791}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003792
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07003793/* In order to do Jumbo packets on these chips, need to turn off the
3794 * transmit store/forward. Therefore checksum offload won't work.
3795 */
3796static int no_tx_offload(struct net_device *dev)
3797{
3798 const struct sky2_port *sky2 = netdev_priv(dev);
3799 const struct sky2_hw *hw = sky2->hw;
3800
Stephen Hemminger69161612007-06-04 17:23:26 -07003801 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07003802}
3803
3804static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3805{
3806 if (data && no_tx_offload(dev))
3807 return -EINVAL;
3808
3809 return ethtool_op_set_tx_csum(dev, data);
3810}
3811
3812
3813static int sky2_set_tso(struct net_device *dev, u32 data)
3814{
3815 if (data && no_tx_offload(dev))
3816 return -EINVAL;
3817
3818 return ethtool_op_set_tso(dev, data);
3819}
3820
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003821static int sky2_get_eeprom_len(struct net_device *dev)
3822{
3823 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003824 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003825 u16 reg2;
3826
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003827 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003828 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3829}
3830
Stephen Hemminger14132352008-08-27 20:46:26 -07003831static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003832{
Stephen Hemminger14132352008-08-27 20:46:26 -07003833 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003834
Stephen Hemminger14132352008-08-27 20:46:26 -07003835 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3836 /* Can take up to 10.6 ms for write */
3837 if (time_after(jiffies, start + HZ/4)) {
3838 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3839 return -ETIMEDOUT;
3840 }
3841 mdelay(1);
3842 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003843
Stephen Hemminger14132352008-08-27 20:46:26 -07003844 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003845}
3846
Stephen Hemminger14132352008-08-27 20:46:26 -07003847static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3848 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003849{
Stephen Hemminger14132352008-08-27 20:46:26 -07003850 int rc = 0;
3851
3852 while (length > 0) {
3853 u32 val;
3854
3855 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3856 rc = sky2_vpd_wait(hw, cap, 0);
3857 if (rc)
3858 break;
3859
3860 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3861
3862 memcpy(data, &val, min(sizeof(val), length));
3863 offset += sizeof(u32);
3864 data += sizeof(u32);
3865 length -= sizeof(u32);
3866 }
3867
3868 return rc;
3869}
3870
3871static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3872 u16 offset, unsigned int length)
3873{
3874 unsigned int i;
3875 int rc = 0;
3876
3877 for (i = 0; i < length; i += sizeof(u32)) {
3878 u32 val = *(u32 *)(data + i);
3879
3880 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3881 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3882
3883 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3884 if (rc)
3885 break;
3886 }
3887 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003888}
3889
3890static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3891 u8 *data)
3892{
3893 struct sky2_port *sky2 = netdev_priv(dev);
3894 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003895
3896 if (!cap)
3897 return -EINVAL;
3898
3899 eeprom->magic = SKY2_EEPROM_MAGIC;
3900
Stephen Hemminger14132352008-08-27 20:46:26 -07003901 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003902}
3903
3904static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3905 u8 *data)
3906{
3907 struct sky2_port *sky2 = netdev_priv(dev);
3908 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003909
3910 if (!cap)
3911 return -EINVAL;
3912
3913 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3914 return -EINVAL;
3915
Stephen Hemminger14132352008-08-27 20:46:26 -07003916 /* Partial writes not supported */
3917 if ((eeprom->offset & 3) || (eeprom->len & 3))
3918 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003919
Stephen Hemminger14132352008-08-27 20:46:26 -07003920 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003921}
3922
3923
Jeff Garzik7282d492006-09-13 14:30:00 -04003924static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003925 .get_settings = sky2_get_settings,
3926 .set_settings = sky2_set_settings,
3927 .get_drvinfo = sky2_get_drvinfo,
3928 .get_wol = sky2_get_wol,
3929 .set_wol = sky2_set_wol,
3930 .get_msglevel = sky2_get_msglevel,
3931 .set_msglevel = sky2_set_msglevel,
3932 .nway_reset = sky2_nway_reset,
3933 .get_regs_len = sky2_get_regs_len,
3934 .get_regs = sky2_get_regs,
3935 .get_link = ethtool_op_get_link,
3936 .get_eeprom_len = sky2_get_eeprom_len,
3937 .get_eeprom = sky2_get_eeprom,
3938 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003939 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003940 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003941 .set_tso = sky2_set_tso,
3942 .get_rx_csum = sky2_get_rx_csum,
3943 .set_rx_csum = sky2_set_rx_csum,
3944 .get_strings = sky2_get_strings,
3945 .get_coalesce = sky2_get_coalesce,
3946 .set_coalesce = sky2_set_coalesce,
3947 .get_ringparam = sky2_get_ringparam,
3948 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003949 .get_pauseparam = sky2_get_pauseparam,
3950 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003951 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003952 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003953 .get_ethtool_stats = sky2_get_ethtool_stats,
3954};
3955
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003956#ifdef CONFIG_SKY2_DEBUG
3957
3958static struct dentry *sky2_debug;
3959
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003960
3961/*
3962 * Read and parse the first part of Vital Product Data
3963 */
3964#define VPD_SIZE 128
3965#define VPD_MAGIC 0x82
3966
3967static const struct vpd_tag {
3968 char tag[2];
3969 char *label;
3970} vpd_tags[] = {
3971 { "PN", "Part Number" },
3972 { "EC", "Engineering Level" },
3973 { "MN", "Manufacturer" },
3974 { "SN", "Serial Number" },
3975 { "YA", "Asset Tag" },
3976 { "VL", "First Error Log Message" },
3977 { "VF", "Second Error Log Message" },
3978 { "VB", "Boot Agent ROM Configuration" },
3979 { "VE", "EFI UNDI Configuration" },
3980};
3981
3982static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
3983{
3984 size_t vpd_size;
3985 loff_t offs;
3986 u8 len;
3987 unsigned char *buf;
3988 u16 reg2;
3989
3990 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
3991 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3992
3993 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
3994 buf = kmalloc(vpd_size, GFP_KERNEL);
3995 if (!buf) {
3996 seq_puts(seq, "no memory!\n");
3997 return;
3998 }
3999
4000 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4001 seq_puts(seq, "VPD read failed\n");
4002 goto out;
4003 }
4004
4005 if (buf[0] != VPD_MAGIC) {
4006 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4007 goto out;
4008 }
4009 len = buf[1];
4010 if (len == 0 || len > vpd_size - 4) {
4011 seq_printf(seq, "Invalid id length: %d\n", len);
4012 goto out;
4013 }
4014
4015 seq_printf(seq, "%.*s\n", len, buf + 3);
4016 offs = len + 3;
4017
4018 while (offs < vpd_size - 4) {
4019 int i;
4020
4021 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4022 break;
4023 len = buf[offs + 2];
4024 if (offs + len + 3 >= vpd_size)
4025 break;
4026
4027 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4028 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4029 seq_printf(seq, " %s: %.*s\n",
4030 vpd_tags[i].label, len, buf + offs + 3);
4031 break;
4032 }
4033 }
4034 offs += len + 3;
4035 }
4036out:
4037 kfree(buf);
4038}
4039
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004040static int sky2_debug_show(struct seq_file *seq, void *v)
4041{
4042 struct net_device *dev = seq->private;
4043 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004044 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004045 unsigned port = sky2->port;
4046 unsigned idx, last;
4047 int sop;
4048
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004049 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004050
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004051 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004052 sky2_read32(hw, B0_ISRC),
4053 sky2_read32(hw, B0_IMSK),
4054 sky2_read32(hw, B0_Y2_SP_ICR));
4055
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004056 if (!netif_running(dev)) {
4057 seq_printf(seq, "network not running\n");
4058 return 0;
4059 }
4060
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004061 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004062 last = sky2_read16(hw, STAT_PUT_IDX);
4063
4064 if (hw->st_idx == last)
4065 seq_puts(seq, "Status ring (empty)\n");
4066 else {
4067 seq_puts(seq, "Status ring\n");
4068 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4069 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4070 const struct sky2_status_le *le = hw->st_le + idx;
4071 seq_printf(seq, "[%d] %#x %d %#x\n",
4072 idx, le->opcode, le->length, le->status);
4073 }
4074 seq_puts(seq, "\n");
4075 }
4076
4077 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4078 sky2->tx_cons, sky2->tx_prod,
4079 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4080 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4081
4082 /* Dump contents of tx ring */
4083 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004084 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4085 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004086 const struct sky2_tx_le *le = sky2->tx_le + idx;
4087 u32 a = le32_to_cpu(le->addr);
4088
4089 if (sop)
4090 seq_printf(seq, "%u:", idx);
4091 sop = 0;
4092
4093 switch(le->opcode & ~HW_OWNER) {
4094 case OP_ADDR64:
4095 seq_printf(seq, " %#x:", a);
4096 break;
4097 case OP_LRGLEN:
4098 seq_printf(seq, " mtu=%d", a);
4099 break;
4100 case OP_VLAN:
4101 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4102 break;
4103 case OP_TCPLISW:
4104 seq_printf(seq, " csum=%#x", a);
4105 break;
4106 case OP_LARGESEND:
4107 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4108 break;
4109 case OP_PACKET:
4110 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4111 break;
4112 case OP_BUFFER:
4113 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4114 break;
4115 default:
4116 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4117 a, le16_to_cpu(le->length));
4118 }
4119
4120 if (le->ctrl & EOP) {
4121 seq_putc(seq, '\n');
4122 sop = 1;
4123 }
4124 }
4125
4126 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4127 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004128 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004129 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4130
David S. Millerd1d08d12008-01-07 20:53:33 -08004131 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004132 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004133 return 0;
4134}
4135
4136static int sky2_debug_open(struct inode *inode, struct file *file)
4137{
4138 return single_open(file, sky2_debug_show, inode->i_private);
4139}
4140
4141static const struct file_operations sky2_debug_fops = {
4142 .owner = THIS_MODULE,
4143 .open = sky2_debug_open,
4144 .read = seq_read,
4145 .llseek = seq_lseek,
4146 .release = single_release,
4147};
4148
4149/*
4150 * Use network device events to create/remove/rename
4151 * debugfs file entries
4152 */
4153static int sky2_device_event(struct notifier_block *unused,
4154 unsigned long event, void *ptr)
4155{
4156 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004157 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004158
Stephen Hemminger1436b302008-11-19 21:59:54 -08004159 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004160 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004161
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004162 switch(event) {
4163 case NETDEV_CHANGENAME:
4164 if (sky2->debugfs) {
4165 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4166 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004167 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004168 break;
4169
4170 case NETDEV_GOING_DOWN:
4171 if (sky2->debugfs) {
4172 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4173 dev->name);
4174 debugfs_remove(sky2->debugfs);
4175 sky2->debugfs = NULL;
4176 }
4177 break;
4178
4179 case NETDEV_UP:
4180 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4181 sky2_debug, dev,
4182 &sky2_debug_fops);
4183 if (IS_ERR(sky2->debugfs))
4184 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004185 }
4186
4187 return NOTIFY_DONE;
4188}
4189
4190static struct notifier_block sky2_notifier = {
4191 .notifier_call = sky2_device_event,
4192};
4193
4194
4195static __init void sky2_debug_init(void)
4196{
4197 struct dentry *ent;
4198
4199 ent = debugfs_create_dir("sky2", NULL);
4200 if (!ent || IS_ERR(ent))
4201 return;
4202
4203 sky2_debug = ent;
4204 register_netdevice_notifier(&sky2_notifier);
4205}
4206
4207static __exit void sky2_debug_cleanup(void)
4208{
4209 if (sky2_debug) {
4210 unregister_netdevice_notifier(&sky2_notifier);
4211 debugfs_remove(sky2_debug);
4212 sky2_debug = NULL;
4213 }
4214}
4215
4216#else
4217#define sky2_debug_init()
4218#define sky2_debug_cleanup()
4219#endif
4220
Stephen Hemminger1436b302008-11-19 21:59:54 -08004221/* Two copies of network device operations to handle special case of
4222 not allowing netpoll on second port */
4223static const struct net_device_ops sky2_netdev_ops[2] = {
4224 {
4225 .ndo_open = sky2_up,
4226 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004227 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004228 .ndo_do_ioctl = sky2_ioctl,
4229 .ndo_validate_addr = eth_validate_addr,
4230 .ndo_set_mac_address = sky2_set_mac_address,
4231 .ndo_set_multicast_list = sky2_set_multicast,
4232 .ndo_change_mtu = sky2_change_mtu,
4233 .ndo_tx_timeout = sky2_tx_timeout,
4234#ifdef SKY2_VLAN_TAG_USED
4235 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4236#endif
4237#ifdef CONFIG_NET_POLL_CONTROLLER
4238 .ndo_poll_controller = sky2_netpoll,
4239#endif
4240 },
4241 {
4242 .ndo_open = sky2_up,
4243 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004244 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004245 .ndo_do_ioctl = sky2_ioctl,
4246 .ndo_validate_addr = eth_validate_addr,
4247 .ndo_set_mac_address = sky2_set_mac_address,
4248 .ndo_set_multicast_list = sky2_set_multicast,
4249 .ndo_change_mtu = sky2_change_mtu,
4250 .ndo_tx_timeout = sky2_tx_timeout,
4251#ifdef SKY2_VLAN_TAG_USED
4252 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4253#endif
4254 },
4255};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004257/* Initialize network device */
4258static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004259 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004260 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004261{
4262 struct sky2_port *sky2;
4263 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4264
4265 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004266 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004267 return NULL;
4268 }
4269
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004270 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004271 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004272 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004273 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004274 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004275
4276 sky2 = netdev_priv(dev);
4277 sky2->netdev = dev;
4278 sky2->hw = hw;
4279 sky2->msg_enable = netif_msg_init(debug, default_msg);
4280
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004281 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004282 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4283 if (hw->chip_id != CHIP_ID_YUKON_XL)
4284 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4285
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004286 sky2->flow_mode = FC_BOTH;
4287
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004288 sky2->duplex = -1;
4289 sky2->speed = -1;
4290 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004291 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004292
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004293 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004294
Stephen Hemminger793b8832005-09-14 16:06:14 -07004295 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004296 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004297 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004298
4299 hw->dev[port] = dev;
4300
4301 sky2->port = port;
4302
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004303 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004304 if (highmem)
4305 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004306
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004307#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004308 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4309 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4310 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4311 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004312 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004313#endif
4314
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004315 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004316 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb72005-09-28 10:01:03 -07004317 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004318
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004319 return dev;
4320}
4321
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004322static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004323{
4324 const struct sky2_port *sky2 = netdev_priv(dev);
4325
4326 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004327 printk(KERN_INFO PFX "%s: addr %pM\n",
4328 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004329}
4330
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004331/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004332static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004333{
4334 struct sky2_hw *hw = dev_id;
4335 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4336
4337 if (status == 0)
4338 return IRQ_NONE;
4339
4340 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004341 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004342 wake_up(&hw->msi_wait);
4343 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4344 }
4345 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4346
4347 return IRQ_HANDLED;
4348}
4349
4350/* Test interrupt path by forcing a a software IRQ */
4351static int __devinit sky2_test_msi(struct sky2_hw *hw)
4352{
4353 struct pci_dev *pdev = hw->pdev;
4354 int err;
4355
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004356 init_waitqueue_head (&hw->msi_wait);
4357
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004358 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4359
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004360 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004361 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004362 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004363 return err;
4364 }
4365
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004366 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004367 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004368
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004369 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004370
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004371 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004372 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004373 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4374 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004375
4376 err = -EOPNOTSUPP;
4377 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4378 }
4379
4380 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004381 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004382
4383 free_irq(pdev->irq, hw);
4384
4385 return err;
4386}
4387
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004388/* This driver supports yukon2 chipset only */
4389static const char *sky2_name(u8 chipid, char *buf, int sz)
4390{
4391 const char *name[] = {
4392 "XL", /* 0xb3 */
4393 "EC Ultra", /* 0xb4 */
4394 "Extreme", /* 0xb5 */
4395 "EC", /* 0xb6 */
4396 "FE", /* 0xb7 */
4397 "FE+", /* 0xb8 */
4398 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004399 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004400 };
4401
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004402 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004403 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4404 else
4405 snprintf(buf, sz, "(chip %#x)", chipid);
4406 return buf;
4407}
4408
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004409static int __devinit sky2_probe(struct pci_dev *pdev,
4410 const struct pci_device_id *ent)
4411{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004412 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004413 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004414 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004415 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004416 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004417
Stephen Hemminger793b8832005-09-14 16:06:14 -07004418 err = pci_enable_device(pdev);
4419 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004420 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004421 goto err_out;
4422 }
4423
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004424 /* Get configuration information
4425 * Note: only regular PCI config access once to test for HW issues
4426 * other PCI access through shared memory for speed and to
4427 * avoid MMCONFIG problems.
4428 */
4429 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4430 if (err) {
4431 dev_err(&pdev->dev, "PCI read config failed\n");
4432 goto err_out;
4433 }
4434
4435 if (~reg == 0) {
4436 dev_err(&pdev->dev, "PCI configuration read error\n");
4437 goto err_out;
4438 }
4439
Stephen Hemminger793b8832005-09-14 16:06:14 -07004440 err = pci_request_regions(pdev, DRV_NAME);
4441 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004442 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004443 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004444 }
4445
4446 pci_set_master(pdev);
4447
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004448 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004449 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004450 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004451 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004452 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004453 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4454 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004455 goto err_out_free_regions;
4456 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004457 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004458 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004459 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004460 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004461 goto err_out_free_regions;
4462 }
4463 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004464
Stephen Hemminger38345072009-02-03 11:27:30 +00004465
4466#ifdef __BIG_ENDIAN
4467 /* The sk98lin vendor driver uses hardware byte swapping but
4468 * this driver uses software swapping.
4469 */
4470 reg &= ~PCI_REV_DESC;
4471 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4472 if (err) {
4473 dev_err(&pdev->dev, "PCI write config failed\n");
4474 goto err_out_free_regions;
4475 }
4476#endif
4477
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004478 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004479
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004480 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004481 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004482 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004483 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004484 goto err_out_free_regions;
4485 }
4486
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004487 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004488
4489 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4490 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004491 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004492 goto err_out_free_hw;
4493 }
4494
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004495 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004496 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004497 if (!hw->st_le)
4498 goto err_out_iounmap;
4499
Stephen Hemmingere3173832007-02-06 10:45:39 -08004500 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004501 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004502 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004503
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004504 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4505 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004506
Stephen Hemmingere3173832007-02-06 10:45:39 -08004507 sky2_reset(hw);
4508
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004509 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004510 if (!dev) {
4511 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004512 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004513 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004514
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004515 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4516 err = sky2_test_msi(hw);
4517 if (err == -EOPNOTSUPP)
4518 pci_disable_msi(pdev);
4519 else if (err)
4520 goto err_out_free_netdev;
4521 }
4522
Stephen Hemminger793b8832005-09-14 16:06:14 -07004523 err = register_netdev(dev);
4524 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004525 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004526 goto err_out_free_netdev;
4527 }
4528
Stephen Hemminger6de16232007-10-17 13:26:42 -07004529 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4530
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004531 err = request_irq(pdev->irq, sky2_intr,
4532 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004533 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004534 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004535 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004536 goto err_out_unregister;
4537 }
4538 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004539 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004540
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004541 sky2_show_addr(dev);
4542
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004543 if (hw->ports > 1) {
4544 struct net_device *dev1;
4545
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004546 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004547 if (!dev1)
4548 dev_warn(&pdev->dev, "allocation for second device failed\n");
4549 else if ((err = register_netdev(dev1))) {
4550 dev_warn(&pdev->dev,
4551 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004552 hw->dev[1] = NULL;
4553 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004554 } else
4555 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004556 }
4557
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004558 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004559 INIT_WORK(&hw->restart_work, sky2_restart);
4560
Stephen Hemminger793b8832005-09-14 16:06:14 -07004561 pci_set_drvdata(pdev, hw);
4562
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004563 return 0;
4564
Stephen Hemminger793b8832005-09-14 16:06:14 -07004565err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004566 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004567 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004568 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004569err_out_free_netdev:
4570 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004571err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004572 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004573 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004574err_out_iounmap:
4575 iounmap(hw->regs);
4576err_out_free_hw:
4577 kfree(hw);
4578err_out_free_regions:
4579 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004580err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004581 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004582err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004583 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004584 return err;
4585}
4586
4587static void __devexit sky2_remove(struct pci_dev *pdev)
4588{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004589 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004590 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004591
Stephen Hemminger793b8832005-09-14 16:06:14 -07004592 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004593 return;
4594
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004595 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004596 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004597
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004598 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004599 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004600
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004601 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004602
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004603 sky2_power_aux(hw);
4604
Stephen Hemminger793b8832005-09-14 16:06:14 -07004605 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004606 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004607
4608 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004609 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004610 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004611 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004612 pci_release_regions(pdev);
4613 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004614
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004615 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004616 free_netdev(hw->dev[i]);
4617
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004618 iounmap(hw->regs);
4619 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004620
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004621 pci_set_drvdata(pdev, NULL);
4622}
4623
4624#ifdef CONFIG_PM
4625static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4626{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004627 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004628 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004629
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004630 if (!hw)
4631 return 0;
4632
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004633 del_timer_sync(&hw->watchdog_timer);
4634 cancel_work_sync(&hw->restart_work);
4635
Stephen Hemminger19720732009-08-14 05:15:16 +00004636 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004637 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004638 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004639 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004640
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004641 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004642
4643 if (sky2->wol)
4644 sky2_wol_init(sky2);
4645
4646 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004647 }
4648
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004649 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004650 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004651 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004652 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004653
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004654 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004655 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004656 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004657
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004658 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004659}
4660
4661static int sky2_resume(struct pci_dev *pdev)
4662{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004663 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004664 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004665
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004666 if (!hw)
4667 return 0;
4668
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004669 err = pci_set_power_state(pdev, PCI_D0);
4670 if (err)
4671 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004672
4673 err = pci_restore_state(pdev);
4674 if (err)
4675 goto out;
4676
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004677 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004678
4679 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004680 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4681 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4682 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004683 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004684
Stephen Hemmingere3173832007-02-06 10:45:39 -08004685 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004686 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004687 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004688
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004689 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004690 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004691 err = sky2_reattach(hw->dev[i]);
4692 if (err)
4693 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004694 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004695 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004696
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004697 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004698out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004699 rtnl_unlock();
4700
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004701 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004702 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004703 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004704}
4705#endif
4706
Stephen Hemmingere3173832007-02-06 10:45:39 -08004707static void sky2_shutdown(struct pci_dev *pdev)
4708{
4709 struct sky2_hw *hw = pci_get_drvdata(pdev);
4710 int i, wol = 0;
4711
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004712 if (!hw)
4713 return;
4714
Stephen Hemminger19720732009-08-14 05:15:16 +00004715 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004716 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004717
4718 for (i = 0; i < hw->ports; i++) {
4719 struct net_device *dev = hw->dev[i];
4720 struct sky2_port *sky2 = netdev_priv(dev);
4721
4722 if (sky2->wol) {
4723 wol = 1;
4724 sky2_wol_init(sky2);
4725 }
4726 }
4727
4728 if (wol)
4729 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004730 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004731
4732 pci_enable_wake(pdev, PCI_D3hot, wol);
4733 pci_enable_wake(pdev, PCI_D3cold, wol);
4734
4735 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004736 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004737}
4738
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004739static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004740 .name = DRV_NAME,
4741 .id_table = sky2_id_table,
4742 .probe = sky2_probe,
4743 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004744#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004745 .suspend = sky2_suspend,
4746 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004747#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004748 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004749};
4750
4751static int __init sky2_init_module(void)
4752{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004753 pr_info(PFX "driver version " DRV_VERSION "\n");
4754
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004755 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004756 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004757}
4758
4759static void __exit sky2_cleanup_module(void)
4760{
4761 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004762 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004763}
4764
4765module_init(sky2_init_module);
4766module_exit(sky2_cleanup_module);
4767
4768MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004769MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004770MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004771MODULE_VERSION(DRV_VERSION);