blob: 8fcdee1c0cf9559fc99671bdfb64782acd08619f [file] [log] [blame]
Thomas Gleixner9ab65af2019-05-19 15:51:37 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Chris Leechc13c8262006-05-23 17:18:44 -07002/*
3 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
Chris Leechc13c8262006-05-23 17:18:44 -07004 */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +00005#ifndef LINUX_DMAENGINE_H
6#define LINUX_DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -07007
Chris Leechc13c8262006-05-23 17:18:44 -07008#include <linux/device.h>
Stephen Warren0ad7c002013-11-26 10:04:22 -07009#include <linux/err.h>
Chris Leechc13c8262006-05-23 17:18:44 -070010#include <linux/uio.h>
Paul Gortmaker187f1882011-11-23 20:12:59 -050011#include <linux/bug.h>
Vinod Koul90b44f82011-07-25 19:57:52 +053012#include <linux/scatterlist.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100013#include <linux/bitmap.h>
Viresh Kumardcc043d2012-02-01 16:12:18 +053014#include <linux/types.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100015#include <asm/page.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000016
Chris Leechc13c8262006-05-23 17:18:44 -070017/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070018 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070019 *
20 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
21 */
22typedef s32 dma_cookie_t;
Steven J. Magnani76bd0612010-02-28 22:18:16 -070023#define DMA_MIN_COOKIE 1
Chris Leechc13c8262006-05-23 17:18:44 -070024
Dan Carpenter71ea1482013-08-10 10:46:50 +030025static inline int dma_submit_error(dma_cookie_t cookie)
26{
27 return cookie < 0 ? cookie : 0;
28}
Chris Leechc13c8262006-05-23 17:18:44 -070029
30/**
31 * enum dma_status - DMA transaction status
Vinod Kouladfedd92013-10-16 13:29:02 +053032 * @DMA_COMPLETE: transaction completed
Chris Leechc13c8262006-05-23 17:18:44 -070033 * @DMA_IN_PROGRESS: transaction not yet processed
Linus Walleij07934482010-03-26 16:50:49 -070034 * @DMA_PAUSED: transaction is paused
Chris Leechc13c8262006-05-23 17:18:44 -070035 * @DMA_ERROR: transaction failed
36 */
37enum dma_status {
Vinod Koul7db5f722013-10-17 07:29:57 +053038 DMA_COMPLETE,
Chris Leechc13c8262006-05-23 17:18:44 -070039 DMA_IN_PROGRESS,
Linus Walleij07934482010-03-26 16:50:49 -070040 DMA_PAUSED,
Chris Leechc13c8262006-05-23 17:18:44 -070041 DMA_ERROR,
42};
43
44/**
Dan Williams7405f742007-01-02 11:10:43 -070045 * enum dma_transaction_type - DMA transaction types/indexes
Dan Williams138f4c32009-09-08 17:42:51 -070046 *
47 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
48 * automatically set as dma devices are registered.
Dan Williams7405f742007-01-02 11:10:43 -070049 */
50enum dma_transaction_type {
51 DMA_MEMCPY,
52 DMA_XOR,
Dan Williamsb2f46fd2009-07-14 12:20:36 -070053 DMA_PQ,
Dan Williams099f53c2009-04-08 14:28:37 -070054 DMA_XOR_VAL,
55 DMA_PQ_VAL,
Maxime Ripard4983a502015-05-18 13:46:15 +020056 DMA_MEMSET,
Maxime Ripard50c7cd22015-07-06 12:19:23 +020057 DMA_MEMSET_SG,
Dan Williams7405f742007-01-02 11:10:43 -070058 DMA_INTERRUPT,
Dan Williams59b5ec22009-01-06 11:38:15 -070059 DMA_PRIVATE,
Dan Williams138f4c32009-09-08 17:42:51 -070060 DMA_ASYNC_TX,
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070061 DMA_SLAVE,
Sascha Hauer782bc952010-09-30 13:56:32 +000062 DMA_CYCLIC,
Jassi Brarb14dab72011-10-13 12:33:30 +053063 DMA_INTERLEAVE,
Dan Williams7405f742007-01-02 11:10:43 -070064/* last transaction type for creation of the capabilities mask */
Jassi Brarb14dab72011-10-13 12:33:30 +053065 DMA_TX_TYPE_END,
66};
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070067
Vinod Koul49920bc2011-10-13 15:15:27 +053068/**
69 * enum dma_transfer_direction - dma transfer mode and direction indicator
70 * @DMA_MEM_TO_MEM: Async/Memcpy mode
71 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
72 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
73 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
74 */
75enum dma_transfer_direction {
76 DMA_MEM_TO_MEM,
77 DMA_MEM_TO_DEV,
78 DMA_DEV_TO_MEM,
79 DMA_DEV_TO_DEV,
Shawn Guo62268ce2011-12-13 23:48:03 +080080 DMA_TRANS_NONE,
Vinod Koul49920bc2011-10-13 15:15:27 +053081};
Dan Williams7405f742007-01-02 11:10:43 -070082
83/**
Jassi Brarb14dab72011-10-13 12:33:30 +053084 * Interleaved Transfer Request
85 * ----------------------------
86 * A chunk is collection of contiguous bytes to be transfered.
87 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
88 * ICGs may or maynot change between chunks.
89 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
90 * that when repeated an integral number of times, specifies the transfer.
91 * A transfer template is specification of a Frame, the number of times
92 * it is to be repeated and other per-transfer attributes.
93 *
94 * Practically, a client driver would have ready a template for each
95 * type of transfer it is going to need during its lifetime and
96 * set only 'src_start' and 'dst_start' before submitting the requests.
97 *
98 *
99 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
100 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
101 *
102 * == Chunk size
103 * ... ICG
104 */
105
106/**
107 * struct data_chunk - Element of scatter-gather list that makes a frame.
108 * @size: Number of bytes to read from source.
109 * size_dst := fn(op, size_src), so doesn't mean much for destination.
110 * @icg: Number of bytes to jump after last src/dst address of this
111 * chunk and before first src/dst address for next chunk.
112 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
113 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
Maxime Riparde1031dc2015-05-07 17:38:07 +0200114 * @dst_icg: Number of bytes to jump after last dst address of this
115 * chunk and before the first dst address for next chunk.
116 * Ignored if dst_inc is true and dst_sgl is false.
117 * @src_icg: Number of bytes to jump after last src address of this
118 * chunk and before the first src address for next chunk.
119 * Ignored if src_inc is true and src_sgl is false.
Jassi Brarb14dab72011-10-13 12:33:30 +0530120 */
121struct data_chunk {
122 size_t size;
123 size_t icg;
Maxime Riparde1031dc2015-05-07 17:38:07 +0200124 size_t dst_icg;
125 size_t src_icg;
Jassi Brarb14dab72011-10-13 12:33:30 +0530126};
127
128/**
129 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
130 * and attributes.
131 * @src_start: Bus address of source for the first chunk.
132 * @dst_start: Bus address of destination for the first chunk.
133 * @dir: Specifies the type of Source and Destination.
134 * @src_inc: If the source address increments after reading from it.
135 * @dst_inc: If the destination address increments after writing to it.
136 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
137 * Otherwise, source is read contiguously (icg ignored).
138 * Ignored if src_inc is false.
139 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
140 * Otherwise, destination is filled contiguously (icg ignored).
141 * Ignored if dst_inc is false.
142 * @numf: Number of frames in this template.
143 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
144 * @sgl: Array of {chunk,icg} pairs that make up a frame.
145 */
146struct dma_interleaved_template {
147 dma_addr_t src_start;
148 dma_addr_t dst_start;
149 enum dma_transfer_direction dir;
150 bool src_inc;
151 bool dst_inc;
152 bool src_sgl;
153 bool dst_sgl;
154 size_t numf;
155 size_t frame_size;
156 struct data_chunk sgl[0];
157};
158
159/**
Dan Williams636bdea2008-04-17 20:17:26 -0700160 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700161 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700162 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700163 * this transaction
Guennadi Liakhovetskia88f6662009-12-10 18:35:15 +0100164 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700165 * acknowledges receipt, i.e. has has a chance to establish any dependency
166 * chains
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700167 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
168 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
169 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
170 * sources that were the result of a previous operation, in the case of a PQ
171 * operation it continues the calculation with new sources
Dan Williams0403e382009-09-08 17:42:50 -0700172 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
173 * on the result of this operation
Vinod Koul27242022015-08-05 08:42:05 +0530174 * @DMA_CTRL_REUSE: client can reuse the descriptor and submit again till
175 * cleared or freed
Abhishek Sahu3e00ab42017-08-01 19:41:42 +0530176 * @DMA_PREP_CMD: tell the driver that the data passed to DMA API is command
177 * data and the descriptor should be in different format from normal
178 * data descriptors.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700179 */
Dan Williams636bdea2008-04-17 20:17:26 -0700180enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -0700181 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -0700182 DMA_CTRL_ACK = (1 << 1),
Bartlomiej Zolnierkiewicz0776ae72013-10-18 19:35:33 +0200183 DMA_PREP_PQ_DISABLE_P = (1 << 2),
184 DMA_PREP_PQ_DISABLE_Q = (1 << 3),
185 DMA_PREP_CONTINUE = (1 << 4),
186 DMA_PREP_FENCE = (1 << 5),
Vinod Koul27242022015-08-05 08:42:05 +0530187 DMA_CTRL_REUSE = (1 << 6),
Abhishek Sahu3e00ab42017-08-01 19:41:42 +0530188 DMA_PREP_CMD = (1 << 7),
Dan Williamsd4c56f92008-02-02 19:49:58 -0700189};
190
191/**
Dan Williamsad283ea2009-08-29 19:09:26 -0700192 * enum sum_check_bits - bit position of pq_check_flags
193 */
194enum sum_check_bits {
195 SUM_CHECK_P = 0,
196 SUM_CHECK_Q = 1,
197};
198
199/**
200 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
201 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
202 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
203 */
204enum sum_check_flags {
205 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
206 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
207};
208
209
210/**
Dan Williams7405f742007-01-02 11:10:43 -0700211 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
212 * See linux/cpumask.h
213 */
214typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
215
216/**
Chris Leechc13c8262006-05-23 17:18:44 -0700217 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
Chris Leechc13c8262006-05-23 17:18:44 -0700218 * @memcpy_count: transaction counter
219 * @bytes_transferred: byte counter
220 */
221
222struct dma_chan_percpu {
Chris Leechc13c8262006-05-23 17:18:44 -0700223 /* stats */
224 unsigned long memcpy_count;
225 unsigned long bytes_transferred;
226};
227
228/**
Peter Ujfalusi56f13c02015-04-09 12:35:47 +0300229 * struct dma_router - DMA router structure
230 * @dev: pointer to the DMA router device
231 * @route_free: function to be called when the route can be disconnected
232 */
233struct dma_router {
234 struct device *dev;
235 void (*route_free)(struct device *dev, void *route_data);
236};
237
238/**
Chris Leechc13c8262006-05-23 17:18:44 -0700239 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700240 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700241 * @cookie: last cookie value returned to client
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000242 * @completed_cookie: last completed cookie for this channel
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700243 * @chan_id: channel ID for sysfs
Dan Williams41d5e592009-01-06 11:38:21 -0700244 * @dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700245 * @device_node: used to add this to the device chan list
246 * @local: per-cpu pointer to a struct dma_chan_percpu
Vinod Koul868d2ee2013-12-18 21:39:39 +0530247 * @client_count: how many clients are using this channel
Dan Williamsbec08512009-01-06 11:38:14 -0700248 * @table_count: number of appearances in the mem-to-mem allocation table
Peter Ujfalusi56f13c02015-04-09 12:35:47 +0300249 * @router: pointer to the DMA router structure
250 * @route_data: channel specific data for the router
Dan Williams287d8592009-02-18 14:48:26 -0800251 * @private: private data for certain client-channel associations
Chris Leechc13c8262006-05-23 17:18:44 -0700252 */
253struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700254 struct dma_device *device;
255 dma_cookie_t cookie;
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000256 dma_cookie_t completed_cookie;
Chris Leechc13c8262006-05-23 17:18:44 -0700257
258 /* sysfs */
259 int chan_id;
Dan Williams41d5e592009-01-06 11:38:21 -0700260 struct dma_chan_dev *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700261
Chris Leechc13c8262006-05-23 17:18:44 -0700262 struct list_head device_node;
Tejun Heoa29d8b82010-02-02 14:39:15 +0900263 struct dma_chan_percpu __percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700264 int client_count;
Dan Williamsbec08512009-01-06 11:38:14 -0700265 int table_count;
Peter Ujfalusi56f13c02015-04-09 12:35:47 +0300266
267 /* DMA router */
268 struct dma_router *router;
269 void *route_data;
270
Dan Williams287d8592009-02-18 14:48:26 -0800271 void *private;
Chris Leechc13c8262006-05-23 17:18:44 -0700272};
273
Dan Williams41d5e592009-01-06 11:38:21 -0700274/**
275 * struct dma_chan_dev - relate sysfs device node to backing channel device
Vinod Koul868d2ee2013-12-18 21:39:39 +0530276 * @chan: driver channel device
277 * @device: sysfs device
278 * @dev_id: parent dma_device dev_id
279 * @idr_ref: reference count to gate release of dma_device dev_id
Dan Williams41d5e592009-01-06 11:38:21 -0700280 */
281struct dma_chan_dev {
282 struct dma_chan *chan;
283 struct device device;
Dan Williams864498a2009-01-06 11:38:21 -0700284 int dev_id;
285 atomic_t *idr_ref;
Dan Williams41d5e592009-01-06 11:38:21 -0700286};
287
Linus Walleijc156d0a2010-08-04 13:37:33 +0200288/**
Alexander Popovba730342014-05-15 18:15:31 +0400289 * enum dma_slave_buswidth - defines bus width of the DMA slave
Linus Walleijc156d0a2010-08-04 13:37:33 +0200290 * device, source or target buses
291 */
292enum dma_slave_buswidth {
293 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
294 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
295 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
Peter Ujfalusi93c6ee92014-07-03 07:51:52 +0300296 DMA_SLAVE_BUSWIDTH_3_BYTES = 3,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200297 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
298 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
Laurent Pinchart534a7292014-08-06 10:52:41 +0200299 DMA_SLAVE_BUSWIDTH_16_BYTES = 16,
300 DMA_SLAVE_BUSWIDTH_32_BYTES = 32,
301 DMA_SLAVE_BUSWIDTH_64_BYTES = 64,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200302};
303
304/**
305 * struct dma_slave_config - dma slave channel runtime config
306 * @direction: whether the data shall go in or out on this slave
Alexander Popov397321f2013-12-16 12:12:17 +0400307 * channel, right now. DMA_MEM_TO_DEV and DMA_DEV_TO_MEM are
Laurent Pinchartd9ff9582014-08-20 19:20:53 +0200308 * legal values. DEPRECATED, drivers should use the direction argument
309 * to the device_prep_slave_sg and device_prep_dma_cyclic functions or
310 * the dir field in the dma_interleaved_template structure.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200311 * @src_addr: this is the physical address where DMA slave data
312 * should be read (RX), if the source is memory this argument is
313 * ignored.
314 * @dst_addr: this is the physical address where DMA slave data
315 * should be written (TX), if the source is memory this argument
316 * is ignored.
317 * @src_addr_width: this is the width in bytes of the source (RX)
318 * register where DMA data shall be read. If the source
319 * is memory this may be ignored depending on architecture.
Stefan Brüns3f7632e2017-09-12 01:44:44 +0200320 * Legal values: 1, 2, 3, 4, 8, 16, 32, 64.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200321 * @dst_addr_width: same as src_addr_width but for destination
322 * target (TX) mutatis mutandis.
323 * @src_maxburst: the maximum number of words (note: words, as in
324 * units of the src_addr_width member, not bytes) that can be sent
325 * in one burst to the device. Typically something like half the
326 * FIFO depth on I/O peripherals so you don't overflow it. This
327 * may or may not be applicable on memory sources.
328 * @dst_maxburst: same as src_maxburst but for destination target
329 * mutatis mutandis.
Peter Ujfalusi54cd2552016-11-29 16:23:41 +0200330 * @src_port_window_size: The length of the register area in words the data need
331 * to be accessed on the device side. It is only used for devices which is using
332 * an area instead of a single register to receive the data. Typically the DMA
333 * loops in this area in order to transfer the data.
334 * @dst_port_window_size: same as src_port_window_size but for the destination
335 * port.
Viresh Kumardcc043d2012-02-01 16:12:18 +0530336 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
337 * with 'true' if peripheral should be flow controller. Direction will be
338 * selected at Runtime.
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530339 * @slave_id: Slave requester id. Only valid for slave channels. The dma
340 * slave peripheral will have unique id as dma requester which need to be
341 * pass as slave config.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200342 *
343 * This struct is passed in as configuration data to a DMA engine
344 * in order to set up a certain channel for DMA transport at runtime.
345 * The DMA device/engine has to provide support for an additional
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100346 * callback in the dma_device structure, device_config and this struct
347 * will then be passed in as an argument to the function.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200348 *
Lars-Peter Clausen7cbccb52014-02-16 14:21:22 +0100349 * The rationale for adding configuration information to this struct is as
350 * follows: if it is likely that more than one DMA slave controllers in
351 * the world will support the configuration option, then make it generic.
352 * If not: if it is fixed so that it be sent in static from the platform
353 * data, then prefer to do that.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200354 */
355struct dma_slave_config {
Vinod Koul49920bc2011-10-13 15:15:27 +0530356 enum dma_transfer_direction direction;
Vinod Koul95756322016-02-15 22:27:02 +0530357 phys_addr_t src_addr;
358 phys_addr_t dst_addr;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200359 enum dma_slave_buswidth src_addr_width;
360 enum dma_slave_buswidth dst_addr_width;
361 u32 src_maxburst;
362 u32 dst_maxburst;
Peter Ujfalusi54cd2552016-11-29 16:23:41 +0200363 u32 src_port_window_size;
364 u32 dst_port_window_size;
Viresh Kumardcc043d2012-02-01 16:12:18 +0530365 bool device_fc;
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530366 unsigned int slave_id;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200367};
368
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100369/**
370 * enum dma_residue_granularity - Granularity of the reported transfer residue
371 * @DMA_RESIDUE_GRANULARITY_DESCRIPTOR: Residue reporting is not support. The
372 * DMA channel is only able to tell whether a descriptor has been completed or
373 * not, which means residue reporting is not supported by this channel. The
374 * residue field of the dma_tx_state field will always be 0.
375 * @DMA_RESIDUE_GRANULARITY_SEGMENT: Residue is updated after each successfully
376 * completed segment of the transfer (For cyclic transfers this is after each
377 * period). This is typically implemented by having the hardware generate an
378 * interrupt after each transferred segment and then the drivers updates the
379 * outstanding residue by the size of the segment. Another possibility is if
380 * the hardware supports scatter-gather and the segment descriptor has a field
381 * which gets set after the segment has been completed. The driver then counts
382 * the number of segments without the flag set to compute the residue.
383 * @DMA_RESIDUE_GRANULARITY_BURST: Residue is updated after each transferred
384 * burst. This is typically only supported if the hardware has a progress
385 * register of some sort (E.g. a register with the current read/write address
386 * or a register with the amount of bursts/beats/bytes that have been
387 * transferred or still need to be transferred).
388 */
389enum dma_residue_granularity {
390 DMA_RESIDUE_GRANULARITY_DESCRIPTOR = 0,
391 DMA_RESIDUE_GRANULARITY_SEGMENT = 1,
392 DMA_RESIDUE_GRANULARITY_BURST = 2,
393};
394
Stefan Brünsc2cbd422017-09-12 01:44:45 +0200395/**
396 * struct dma_slave_caps - expose capabilities of a slave channel only
397 * @src_addr_widths: bit mask of src addr widths the channel supports.
398 * Width is specified in bytes, e.g. for a channel supporting
399 * a width of 4 the mask should have BIT(4) set.
400 * @dst_addr_widths: bit mask of dst addr widths the channel supports
401 * @directions: bit mask of slave directions the channel supports.
402 * Since the enum dma_transfer_direction is not defined as bit flag for
403 * each type, the dma controller should set BIT(<TYPE>) and same
404 * should be checked by controller as well
Shawn Lin6d5bbed2016-01-22 19:06:50 +0800405 * @max_burst: max burst capability per-transfer
Marek Szyprowskid8095f92018-07-02 15:08:10 +0200406 * @cmd_pause: true, if pause is supported (i.e. for reading residue or
407 * for resume later)
408 * @cmd_resume: true, if resume is supported
Vinod Koul221a27c72013-07-08 14:15:25 +0530409 * @cmd_terminate: true, if terminate cmd is supported
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100410 * @residue_granularity: granularity of the reported transfer residue
Vinod Koul27242022015-08-05 08:42:05 +0530411 * @descriptor_reuse: if a descriptor can be reused by client and
412 * resubmitted multiple times
Vinod Koul221a27c72013-07-08 14:15:25 +0530413 */
414struct dma_slave_caps {
415 u32 src_addr_widths;
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100416 u32 dst_addr_widths;
Vinod Koul221a27c72013-07-08 14:15:25 +0530417 u32 directions;
Shawn Lin6d5bbed2016-01-22 19:06:50 +0800418 u32 max_burst;
Vinod Koul221a27c72013-07-08 14:15:25 +0530419 bool cmd_pause;
Marek Szyprowskid8095f92018-07-02 15:08:10 +0200420 bool cmd_resume;
Vinod Koul221a27c72013-07-08 14:15:25 +0530421 bool cmd_terminate;
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100422 enum dma_residue_granularity residue_granularity;
Vinod Koul27242022015-08-05 08:42:05 +0530423 bool descriptor_reuse;
Vinod Koul221a27c72013-07-08 14:15:25 +0530424};
425
Dan Williams41d5e592009-01-06 11:38:21 -0700426static inline const char *dma_chan_name(struct dma_chan *chan)
427{
428 return dev_name(&chan->dev->device);
429}
Dan Williamsd379b012007-07-09 11:56:42 -0700430
Chris Leechc13c8262006-05-23 17:18:44 -0700431void dma_chan_cleanup(struct kref *kref);
432
Chris Leechc13c8262006-05-23 17:18:44 -0700433/**
Dan Williams59b5ec22009-01-06 11:38:15 -0700434 * typedef dma_filter_fn - callback filter for dma_request_channel
435 * @chan: channel to be reviewed
436 * @filter_param: opaque parameter passed through dma_request_channel
437 *
438 * When this optional parameter is specified in a call to dma_request_channel a
439 * suitable channel is passed to this routine for further dispositioning before
440 * being returned. Where 'suitable' indicates a non-busy channel that
Dan Williams7dd60252009-01-06 11:38:19 -0700441 * satisfies the given capability mask. It returns 'true' to indicate that the
442 * channel is suitable.
Dan Williams59b5ec22009-01-06 11:38:15 -0700443 */
Dan Williams7dd60252009-01-06 11:38:19 -0700444typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
Dan Williams59b5ec22009-01-06 11:38:15 -0700445
Dan Williams7405f742007-01-02 11:10:43 -0700446typedef void (*dma_async_tx_callback)(void *dma_async_param);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200447
Dave Jiangf0670252016-07-20 13:13:50 -0700448enum dmaengine_tx_result {
449 DMA_TRANS_NOERROR = 0, /* SUCCESS */
450 DMA_TRANS_READ_FAILED, /* Source DMA read failed */
451 DMA_TRANS_WRITE_FAILED, /* Destination DMA write failed */
452 DMA_TRANS_ABORTED, /* Op never submitted / aborted */
453};
454
455struct dmaengine_result {
456 enum dmaengine_tx_result result;
457 u32 residue;
458};
459
460typedef void (*dma_async_tx_callback_result)(void *dma_async_param,
461 const struct dmaengine_result *result);
462
Dan Williamsd38a8c62013-10-18 19:35:23 +0200463struct dmaengine_unmap_data {
Zi Yan0c0eb4c2018-01-08 10:50:50 -0500464#if IS_ENABLED(CONFIG_DMA_ENGINE_RAID)
465 u16 map_cnt;
466#else
Xuelin Shic1f43dd2014-05-21 14:02:37 -0700467 u8 map_cnt;
Zi Yan0c0eb4c2018-01-08 10:50:50 -0500468#endif
Dan Williamsd38a8c62013-10-18 19:35:23 +0200469 u8 to_cnt;
470 u8 from_cnt;
471 u8 bidi_cnt;
472 struct device *dev;
473 struct kref kref;
474 size_t len;
475 dma_addr_t addr[0];
476};
477
Dan Williams7405f742007-01-02 11:10:43 -0700478/**
479 * struct dma_async_tx_descriptor - async transaction descriptor
480 * ---dma generic offload fields---
481 * @cookie: tracking cookie for this transaction, set to -EBUSY if
482 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700483 * @flags: flags to augment operation preparation, control completion, and
484 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700485 * @phys: physical address of the descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700486 * @chan: target channel for this operation
Vinod Koulaba96ba2014-12-05 20:49:07 +0530487 * @tx_submit: accept the descriptor, assign ordered cookie and mark the
488 * descriptor pending. To be pushed on .issue_pending() call
Dan Williams7405f742007-01-02 11:10:43 -0700489 * @callback: routine to call after this operation is complete
490 * @callback_param: general parameter to pass to the callback routine
491 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700492 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700493 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700494 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700495 */
496struct dma_async_tx_descriptor {
497 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700498 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700499 dma_addr_t phys;
Dan Williams7405f742007-01-02 11:10:43 -0700500 struct dma_chan *chan;
501 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Vinod Koul27242022015-08-05 08:42:05 +0530502 int (*desc_free)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700503 dma_async_tx_callback callback;
Dave Jiangf0670252016-07-20 13:13:50 -0700504 dma_async_tx_callback_result callback_result;
Dan Williams7405f742007-01-02 11:10:43 -0700505 void *callback_param;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200506 struct dmaengine_unmap_data *unmap;
Dan Williams5fc6d892010-10-07 16:44:50 -0700507#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams19242d72008-04-17 20:17:25 -0700508 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700509 struct dma_async_tx_descriptor *parent;
510 spinlock_t lock;
Dan Williamscaa20d972010-05-17 16:24:16 -0700511#endif
Dan Williams7405f742007-01-02 11:10:43 -0700512};
513
Dan Williams89716462013-10-18 19:35:25 +0200514#ifdef CONFIG_DMA_ENGINE
Dan Williamsd38a8c62013-10-18 19:35:23 +0200515static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
516 struct dmaengine_unmap_data *unmap)
517{
518 kref_get(&unmap->kref);
519 tx->unmap = unmap;
520}
521
Dan Williams89716462013-10-18 19:35:25 +0200522struct dmaengine_unmap_data *
523dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags);
Dan Williams45c463a2013-10-18 19:35:24 +0200524void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap);
Dan Williams89716462013-10-18 19:35:25 +0200525#else
526static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
527 struct dmaengine_unmap_data *unmap)
528{
529}
530static inline struct dmaengine_unmap_data *
531dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
532{
533 return NULL;
534}
535static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
536{
537}
538#endif
Dan Williams45c463a2013-10-18 19:35:24 +0200539
Dan Williamsd38a8c62013-10-18 19:35:23 +0200540static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx)
541{
542 if (tx->unmap) {
Dan Williams45c463a2013-10-18 19:35:24 +0200543 dmaengine_unmap_put(tx->unmap);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200544 tx->unmap = NULL;
545 }
546}
547
Dan Williams5fc6d892010-10-07 16:44:50 -0700548#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williamscaa20d972010-05-17 16:24:16 -0700549static inline void txd_lock(struct dma_async_tx_descriptor *txd)
550{
551}
552static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
553{
554}
555static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
556{
557 BUG();
558}
559static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
560{
561}
562static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
563{
564}
565static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
566{
567 return NULL;
568}
569static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
570{
571 return NULL;
572}
573
574#else
575static inline void txd_lock(struct dma_async_tx_descriptor *txd)
576{
577 spin_lock_bh(&txd->lock);
578}
579static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
580{
581 spin_unlock_bh(&txd->lock);
582}
583static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
584{
585 txd->next = next;
586 next->parent = txd;
587}
588static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
589{
590 txd->parent = NULL;
591}
592static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
593{
594 txd->next = NULL;
595}
596static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
597{
598 return txd->parent;
599}
600static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
601{
602 return txd->next;
603}
604#endif
605
Chris Leechc13c8262006-05-23 17:18:44 -0700606/**
Linus Walleij07934482010-03-26 16:50:49 -0700607 * struct dma_tx_state - filled in to report the status of
608 * a transfer.
609 * @last: last completed DMA cookie
610 * @used: last issued DMA cookie (i.e. the one in progress)
611 * @residue: the remaining number of bytes left to transmit
612 * on the selected transfer for states DMA_IN_PROGRESS and
613 * DMA_PAUSED if this is implemented in the driver, else 0
614 */
615struct dma_tx_state {
616 dma_cookie_t last;
617 dma_cookie_t used;
618 u32 residue;
619};
620
621/**
Maxime Ripard77a68e52015-07-20 10:41:32 +0200622 * enum dmaengine_alignment - defines alignment of the DMA async tx
623 * buffers
624 */
625enum dmaengine_alignment {
626 DMAENGINE_ALIGN_1_BYTE = 0,
627 DMAENGINE_ALIGN_2_BYTES = 1,
628 DMAENGINE_ALIGN_4_BYTES = 2,
629 DMAENGINE_ALIGN_8_BYTES = 3,
630 DMAENGINE_ALIGN_16_BYTES = 4,
631 DMAENGINE_ALIGN_32_BYTES = 5,
632 DMAENGINE_ALIGN_64_BYTES = 6,
633};
634
635/**
Peter Ujfalusia8135d02015-12-14 22:47:40 +0200636 * struct dma_slave_map - associates slave device and it's slave channel with
637 * parameter to be used by a filter function
638 * @devname: name of the device
639 * @slave: slave channel name
640 * @param: opaque parameter to pass to struct dma_filter.fn
641 */
642struct dma_slave_map {
643 const char *devname;
644 const char *slave;
645 void *param;
646};
647
648/**
649 * struct dma_filter - information for slave device/channel to filter_fn/param
650 * mapping
651 * @fn: filter function callback
652 * @mapcnt: number of slave device/channel in the map
653 * @map: array of channel to filter mapping data
654 */
655struct dma_filter {
656 dma_filter_fn fn;
657 int mapcnt;
658 const struct dma_slave_map *map;
659};
660
661/**
Chris Leechc13c8262006-05-23 17:18:44 -0700662 * struct dma_device - info on the entity supplying DMA services
663 * @chancnt: how many DMA channels are supported
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900664 * @privatecnt: how many DMA channels are requested by dma_request_channel
Chris Leechc13c8262006-05-23 17:18:44 -0700665 * @channels: the list of struct dma_chan
666 * @global_node: list_head for global dma_device_list
Peter Ujfalusia8135d02015-12-14 22:47:40 +0200667 * @filter: information for device/slave to filter function/param mapping
Dan Williams7405f742007-01-02 11:10:43 -0700668 * @cap_mask: one or more dma_capability flags
669 * @max_xor: maximum number of xor sources, 0 if no capability
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700670 * @max_pq: maximum number of PQ sources and PQ-continue capability
Dan Williams83544ae2009-09-08 17:42:53 -0700671 * @copy_align: alignment shift for memcpy operations
672 * @xor_align: alignment shift for xor operations
673 * @pq_align: alignment shift for pq operations
Maxime Ripard4983a502015-05-18 13:46:15 +0200674 * @fill_align: alignment shift for memset operations
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700675 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700676 * @dev: struct device reference for dma mapping api
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100677 * @src_addr_widths: bit mask of src addr widths the device supports
Stefan Brünsc2cbd422017-09-12 01:44:45 +0200678 * Width is specified in bytes, e.g. for a device supporting
679 * a width of 4 the mask should have BIT(4) set.
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100680 * @dst_addr_widths: bit mask of dst addr widths the device supports
Stefan Brünsc2cbd422017-09-12 01:44:45 +0200681 * @directions: bit mask of slave directions the device supports.
682 * Since the enum dma_transfer_direction is not defined as bit flag for
683 * each type, the dma controller should set BIT(<TYPE>) and same
684 * should be checked by controller as well
Shawn Lin6d5bbed2016-01-22 19:06:50 +0800685 * @max_burst: max burst capability per-transfer
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100686 * @residue_granularity: granularity of the transfer residue reported
687 * by tx_status
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700688 * @device_alloc_chan_resources: allocate resources and return the
689 * number of allocated descriptors
690 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700691 * @device_prep_dma_memcpy: prepares a memcpy operation
692 * @device_prep_dma_xor: prepares a xor operation
Dan Williams099f53c2009-04-08 14:28:37 -0700693 * @device_prep_dma_xor_val: prepares a xor validation operation
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700694 * @device_prep_dma_pq: prepares a pq operation
695 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
Maxime Ripard4983a502015-05-18 13:46:15 +0200696 * @device_prep_dma_memset: prepares a memset operation
Maxime Ripard50c7cd22015-07-06 12:19:23 +0200697 * @device_prep_dma_memset_sg: prepares a memset operation over a scatter list
Dan Williams7405f742007-01-02 11:10:43 -0700698 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700699 * @device_prep_slave_sg: prepares a slave dma operation
Sascha Hauer782bc952010-09-30 13:56:32 +0000700 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
701 * The function takes a buffer of size buf_len. The callback function will
702 * be called after period_len bytes have been transferred.
Jassi Brarb14dab72011-10-13 12:33:30 +0530703 * @device_prep_interleaved_dma: Transfer expression in a generic way.
Siva Yerramreddyff399882015-09-29 18:09:37 -0700704 * @device_prep_dma_imm_data: DMA's 8 byte immediate data to the dst address
Maxime Ripard94a73e32014-11-17 14:42:00 +0100705 * @device_config: Pushes a new configuration to a channel, return 0 or an error
706 * code
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100707 * @device_pause: Pauses any transfer happening on a channel. Returns
708 * 0 or an error code
709 * @device_resume: Resumes any transfer on a channel previously
710 * paused. Returns 0 or an error code
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100711 * @device_terminate_all: Aborts all transfers on a channel. Returns 0
712 * or an error code
Lars-Peter Clausenb36f09c2015-10-20 11:46:28 +0200713 * @device_synchronize: Synchronizes the termination of a transfers to the
714 * current context.
Linus Walleij07934482010-03-26 16:50:49 -0700715 * @device_tx_status: poll for transaction completion, the optional
716 * txstate parameter can be supplied with a pointer to get a
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300717 * struct with auxiliary transfer status information, otherwise the call
Linus Walleij07934482010-03-26 16:50:49 -0700718 * will just return a simple status code
Dan Williams7405f742007-01-02 11:10:43 -0700719 * @device_issue_pending: push pending transactions to hardware
Robert Jarzmik9eeacd32015-10-13 21:54:29 +0200720 * @descriptor_reuse: a submitted transfer can be resubmitted after completion
Chris Leechc13c8262006-05-23 17:18:44 -0700721 */
722struct dma_device {
723
724 unsigned int chancnt;
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900725 unsigned int privatecnt;
Chris Leechc13c8262006-05-23 17:18:44 -0700726 struct list_head channels;
727 struct list_head global_node;
Peter Ujfalusia8135d02015-12-14 22:47:40 +0200728 struct dma_filter filter;
Dan Williams7405f742007-01-02 11:10:43 -0700729 dma_cap_mask_t cap_mask;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700730 unsigned short max_xor;
731 unsigned short max_pq;
Maxime Ripard77a68e52015-07-20 10:41:32 +0200732 enum dmaengine_alignment copy_align;
733 enum dmaengine_alignment xor_align;
734 enum dmaengine_alignment pq_align;
735 enum dmaengine_alignment fill_align;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700736 #define DMA_HAS_PQ_CONTINUE (1 << 15)
Chris Leechc13c8262006-05-23 17:18:44 -0700737
Chris Leechc13c8262006-05-23 17:18:44 -0700738 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700739 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700740
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100741 u32 src_addr_widths;
742 u32 dst_addr_widths;
743 u32 directions;
Shawn Lin6d5bbed2016-01-22 19:06:50 +0800744 u32 max_burst;
Robert Jarzmik9eeacd32015-10-13 21:54:29 +0200745 bool descriptor_reuse;
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100746 enum dma_residue_granularity residue_granularity;
747
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700748 int (*device_alloc_chan_resources)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700749 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700750
751 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100752 struct dma_chan *chan, dma_addr_t dst, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700753 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700754 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100755 struct dma_chan *chan, dma_addr_t dst, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700756 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams099f53c2009-04-08 14:28:37 -0700757 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
Dan Williams00367312008-02-02 19:49:57 -0700758 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsad283ea2009-08-29 19:09:26 -0700759 size_t len, enum sum_check_flags *result, unsigned long flags);
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700760 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
761 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
762 unsigned int src_cnt, const unsigned char *scf,
763 size_t len, unsigned long flags);
764 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
765 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
766 unsigned int src_cnt, const unsigned char *scf, size_t len,
767 enum sum_check_flags *pqres, unsigned long flags);
Maxime Ripard4983a502015-05-18 13:46:15 +0200768 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
769 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
770 unsigned long flags);
Maxime Ripard50c7cd22015-07-06 12:19:23 +0200771 struct dma_async_tx_descriptor *(*device_prep_dma_memset_sg)(
772 struct dma_chan *chan, struct scatterlist *sg,
773 unsigned int nents, int value, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700774 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700775 struct dma_chan *chan, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700776
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700777 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
778 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Koul49920bc2011-10-13 15:15:27 +0530779 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500780 unsigned long flags, void *context);
Sascha Hauer782bc952010-09-30 13:56:32 +0000781 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
782 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500783 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200784 unsigned long flags);
Jassi Brarb14dab72011-10-13 12:33:30 +0530785 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
786 struct dma_chan *chan, struct dma_interleaved_template *xt,
787 unsigned long flags);
Siva Yerramreddyff399882015-09-29 18:09:37 -0700788 struct dma_async_tx_descriptor *(*device_prep_dma_imm_data)(
789 struct dma_chan *chan, dma_addr_t dst, u64 data,
790 unsigned long flags);
Maxime Ripard94a73e32014-11-17 14:42:00 +0100791
792 int (*device_config)(struct dma_chan *chan,
793 struct dma_slave_config *config);
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100794 int (*device_pause)(struct dma_chan *chan);
795 int (*device_resume)(struct dma_chan *chan);
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100796 int (*device_terminate_all)(struct dma_chan *chan);
Lars-Peter Clausenb36f09c2015-10-20 11:46:28 +0200797 void (*device_synchronize)(struct dma_chan *chan);
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700798
Linus Walleij07934482010-03-26 16:50:49 -0700799 enum dma_status (*device_tx_status)(struct dma_chan *chan,
800 dma_cookie_t cookie,
801 struct dma_tx_state *txstate);
Dan Williams7405f742007-01-02 11:10:43 -0700802 void (*device_issue_pending)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700803};
804
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000805static inline int dmaengine_slave_config(struct dma_chan *chan,
806 struct dma_slave_config *config)
807{
Maxime Ripard94a73e32014-11-17 14:42:00 +0100808 if (chan->device->device_config)
809 return chan->device->device_config(chan, config);
810
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100811 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000812}
813
Andy Shevchenko61cc13a2013-01-10 10:52:56 +0200814static inline bool is_slave_direction(enum dma_transfer_direction direction)
815{
816 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
817}
818
Vinod Koul90b44f82011-07-25 19:57:52 +0530819static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200820 struct dma_chan *chan, dma_addr_t buf, size_t len,
Vinod Koul49920bc2011-10-13 15:15:27 +0530821 enum dma_transfer_direction dir, unsigned long flags)
Vinod Koul90b44f82011-07-25 19:57:52 +0530822{
823 struct scatterlist sg;
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200824 sg_init_table(&sg, 1);
825 sg_dma_address(&sg) = buf;
826 sg_dma_len(&sg) = len;
Vinod Koul90b44f82011-07-25 19:57:52 +0530827
Vinod Koul757d12e2016-04-12 21:07:06 +0530828 if (!chan || !chan->device || !chan->device->device_prep_slave_sg)
829 return NULL;
830
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500831 return chan->device->device_prep_slave_sg(chan, &sg, 1,
832 dir, flags, NULL);
Vinod Koul90b44f82011-07-25 19:57:52 +0530833}
834
Alexandre Bounine16052822012-03-08 16:11:18 -0500835static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
836 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
837 enum dma_transfer_direction dir, unsigned long flags)
838{
Vinod Koul757d12e2016-04-12 21:07:06 +0530839 if (!chan || !chan->device || !chan->device->device_prep_slave_sg)
840 return NULL;
841
Alexandre Bounine16052822012-03-08 16:11:18 -0500842 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500843 dir, flags, NULL);
Alexandre Bounine16052822012-03-08 16:11:18 -0500844}
845
Alexandre Bouninee42d98e2012-05-31 16:26:38 -0700846#ifdef CONFIG_RAPIDIO_DMA_ENGINE
847struct rio_dma_ext;
848static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
849 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
850 enum dma_transfer_direction dir, unsigned long flags,
851 struct rio_dma_ext *rio_ext)
852{
Vinod Koul757d12e2016-04-12 21:07:06 +0530853 if (!chan || !chan->device || !chan->device->device_prep_slave_sg)
854 return NULL;
855
Alexandre Bouninee42d98e2012-05-31 16:26:38 -0700856 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
857 dir, flags, rio_ext);
858}
859#endif
860
Alexandre Bounine16052822012-03-08 16:11:18 -0500861static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
862 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Peter Ujfalusie7736cd2012-09-24 10:58:04 +0300863 size_t period_len, enum dma_transfer_direction dir,
864 unsigned long flags)
Alexandre Bounine16052822012-03-08 16:11:18 -0500865{
Vinod Koul757d12e2016-04-12 21:07:06 +0530866 if (!chan || !chan->device || !chan->device->device_prep_dma_cyclic)
867 return NULL;
868
Alexandre Bounine16052822012-03-08 16:11:18 -0500869 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200870 period_len, dir, flags);
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000871}
872
Barry Songa14acb42012-11-06 21:32:39 +0800873static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
874 struct dma_chan *chan, struct dma_interleaved_template *xt,
875 unsigned long flags)
876{
Vinod Koul757d12e2016-04-12 21:07:06 +0530877 if (!chan || !chan->device || !chan->device->device_prep_interleaved_dma)
878 return NULL;
879
Barry Songa14acb42012-11-06 21:32:39 +0800880 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
881}
882
Maxime Ripard4983a502015-05-18 13:46:15 +0200883static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_memset(
884 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
885 unsigned long flags)
886{
Vinod Koul757d12e2016-04-12 21:07:06 +0530887 if (!chan || !chan->device || !chan->device->device_prep_dma_memset)
Maxime Ripard4983a502015-05-18 13:46:15 +0200888 return NULL;
889
890 return chan->device->device_prep_dma_memset(chan, dest, value,
891 len, flags);
892}
893
Boris Brezillon77d65d62017-01-27 17:42:01 +0100894static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_memcpy(
895 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
896 size_t len, unsigned long flags)
897{
898 if (!chan || !chan->device || !chan->device->device_prep_dma_memcpy)
899 return NULL;
900
901 return chan->device->device_prep_dma_memcpy(chan, dest, src,
902 len, flags);
903}
904
Lars-Peter Clausenb36f09c2015-10-20 11:46:28 +0200905/**
906 * dmaengine_terminate_all() - Terminate all active DMA transfers
907 * @chan: The channel for which to terminate the transfers
908 *
909 * This function is DEPRECATED use either dmaengine_terminate_sync() or
910 * dmaengine_terminate_async() instead.
911 */
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000912static inline int dmaengine_terminate_all(struct dma_chan *chan)
913{
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100914 if (chan->device->device_terminate_all)
915 return chan->device->device_terminate_all(chan);
916
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100917 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000918}
919
Lars-Peter Clausenb36f09c2015-10-20 11:46:28 +0200920/**
921 * dmaengine_terminate_async() - Terminate all active DMA transfers
922 * @chan: The channel for which to terminate the transfers
923 *
924 * Calling this function will terminate all active and pending descriptors
925 * that have previously been submitted to the channel. It is not guaranteed
926 * though that the transfer for the active descriptor has stopped when the
927 * function returns. Furthermore it is possible the complete callback of a
928 * submitted transfer is still running when this function returns.
929 *
930 * dmaengine_synchronize() needs to be called before it is safe to free
931 * any memory that is accessed by previously submitted descriptors or before
932 * freeing any resources accessed from within the completion callback of any
933 * perviously submitted descriptors.
934 *
935 * This function can be called from atomic context as well as from within a
936 * complete callback of a descriptor submitted on the same channel.
937 *
938 * If none of the two conditions above apply consider using
939 * dmaengine_terminate_sync() instead.
940 */
941static inline int dmaengine_terminate_async(struct dma_chan *chan)
942{
943 if (chan->device->device_terminate_all)
944 return chan->device->device_terminate_all(chan);
945
946 return -EINVAL;
947}
948
949/**
950 * dmaengine_synchronize() - Synchronize DMA channel termination
951 * @chan: The channel to synchronize
952 *
953 * Synchronizes to the DMA channel termination to the current context. When this
954 * function returns it is guaranteed that all transfers for previously issued
955 * descriptors have stopped and and it is safe to free the memory assoicated
956 * with them. Furthermore it is guaranteed that all complete callback functions
957 * for a previously submitted descriptor have finished running and it is safe to
958 * free resources accessed from within the complete callbacks.
959 *
960 * The behavior of this function is undefined if dma_async_issue_pending() has
961 * been called between dmaengine_terminate_async() and this function.
962 *
963 * This function must only be called from non-atomic context and must not be
964 * called from within a complete callback of a descriptor submitted on the same
965 * channel.
966 */
967static inline void dmaengine_synchronize(struct dma_chan *chan)
968{
Lars-Peter Clausenb1d6ab12015-11-23 11:06:43 +0100969 might_sleep();
970
Lars-Peter Clausenb36f09c2015-10-20 11:46:28 +0200971 if (chan->device->device_synchronize)
972 chan->device->device_synchronize(chan);
973}
974
975/**
976 * dmaengine_terminate_sync() - Terminate all active DMA transfers
977 * @chan: The channel for which to terminate the transfers
978 *
979 * Calling this function will terminate all active and pending transfers
980 * that have previously been submitted to the channel. It is similar to
981 * dmaengine_terminate_async() but guarantees that the DMA transfer has actually
982 * stopped and that all complete callbacks have finished running when the
983 * function returns.
984 *
985 * This function must only be called from non-atomic context and must not be
986 * called from within a complete callback of a descriptor submitted on the same
987 * channel.
988 */
989static inline int dmaengine_terminate_sync(struct dma_chan *chan)
990{
991 int ret;
992
993 ret = dmaengine_terminate_async(chan);
994 if (ret)
995 return ret;
996
997 dmaengine_synchronize(chan);
998
999 return 0;
1000}
1001
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +00001002static inline int dmaengine_pause(struct dma_chan *chan)
1003{
Maxime Ripard23a3ea22014-11-17 14:42:01 +01001004 if (chan->device->device_pause)
1005 return chan->device->device_pause(chan);
1006
Maxime Ripard2c44ad92014-11-17 14:42:54 +01001007 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +00001008}
1009
1010static inline int dmaengine_resume(struct dma_chan *chan)
1011{
Maxime Ripard23a3ea22014-11-17 14:42:01 +01001012 if (chan->device->device_resume)
1013 return chan->device->device_resume(chan);
1014
Maxime Ripard2c44ad92014-11-17 14:42:54 +01001015 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +00001016}
1017
Lars-Peter Clausen3052cc22012-06-11 20:11:40 +02001018static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
1019 dma_cookie_t cookie, struct dma_tx_state *state)
1020{
1021 return chan->device->device_tx_status(chan, cookie, state);
1022}
1023
Russell King - ARM Linux98d530f2011-01-01 23:00:23 +00001024static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +00001025{
1026 return desc->tx_submit(desc);
1027}
1028
Maxime Ripard77a68e52015-07-20 10:41:32 +02001029static inline bool dmaengine_check_align(enum dmaengine_alignment align,
1030 size_t off1, size_t off2, size_t len)
Dan Williams83544ae2009-09-08 17:42:53 -07001031{
1032 size_t mask;
1033
1034 if (!align)
1035 return true;
1036 mask = (1 << align) - 1;
1037 if (mask & (off1 | off2 | len))
1038 return false;
1039 return true;
1040}
1041
1042static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
1043 size_t off2, size_t len)
1044{
1045 return dmaengine_check_align(dev->copy_align, off1, off2, len);
1046}
1047
1048static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
1049 size_t off2, size_t len)
1050{
1051 return dmaengine_check_align(dev->xor_align, off1, off2, len);
1052}
1053
1054static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
1055 size_t off2, size_t len)
1056{
1057 return dmaengine_check_align(dev->pq_align, off1, off2, len);
1058}
1059
Maxime Ripard4983a502015-05-18 13:46:15 +02001060static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
1061 size_t off2, size_t len)
1062{
1063 return dmaengine_check_align(dev->fill_align, off1, off2, len);
1064}
1065
Dan Williamsb2f46fd2009-07-14 12:20:36 -07001066static inline void
1067dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
1068{
1069 dma->max_pq = maxpq;
1070 if (has_pq_continue)
1071 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
1072}
1073
1074static inline bool dmaf_continue(enum dma_ctrl_flags flags)
1075{
1076 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
1077}
1078
1079static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
1080{
1081 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
1082
1083 return (flags & mask) == mask;
1084}
1085
1086static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
1087{
1088 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
1089}
1090
Mathieu Lacaged3f3cf82010-08-14 15:02:44 +02001091static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
Dan Williamsb2f46fd2009-07-14 12:20:36 -07001092{
1093 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
1094}
1095
1096/* dma_maxpq - reduce maxpq in the face of continued operations
1097 * @dma - dma device with PQ capability
1098 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
1099 *
1100 * When an engine does not support native continuation we need 3 extra
1101 * source slots to reuse P and Q with the following coefficients:
1102 * 1/ {00} * P : remove P from Q', but use it as a source for P'
1103 * 2/ {01} * Q : use Q to continue Q' calculation
1104 * 3/ {00} * Q : subtract Q from P' to cancel (2)
1105 *
1106 * In the case where P is disabled we only need 1 extra source:
1107 * 1/ {01} * Q : use Q to continue Q' calculation
1108 */
1109static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
1110{
1111 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
1112 return dma_dev_to_maxpq(dma);
1113 else if (dmaf_p_disabled_continue(flags))
1114 return dma_dev_to_maxpq(dma) - 1;
1115 else if (dmaf_continue(flags))
1116 return dma_dev_to_maxpq(dma) - 3;
1117 BUG();
1118}
1119
Maxime Ripard87d001e2015-05-27 16:01:52 +02001120static inline size_t dmaengine_get_icg(bool inc, bool sgl, size_t icg,
1121 size_t dir_icg)
1122{
1123 if (inc) {
1124 if (dir_icg)
1125 return dir_icg;
1126 else if (sgl)
1127 return icg;
1128 }
1129
1130 return 0;
1131}
1132
1133static inline size_t dmaengine_get_dst_icg(struct dma_interleaved_template *xt,
1134 struct data_chunk *chunk)
1135{
1136 return dmaengine_get_icg(xt->dst_inc, xt->dst_sgl,
1137 chunk->icg, chunk->dst_icg);
1138}
1139
1140static inline size_t dmaengine_get_src_icg(struct dma_interleaved_template *xt,
1141 struct data_chunk *chunk)
1142{
1143 return dmaengine_get_icg(xt->src_inc, xt->src_sgl,
1144 chunk->icg, chunk->src_icg);
1145}
1146
Chris Leechc13c8262006-05-23 17:18:44 -07001147/* --- public DMA engine API --- */
1148
Dan Williams649274d2009-01-11 00:20:39 -08001149#ifdef CONFIG_DMA_ENGINE
Dan Williams209b84a2009-01-06 11:38:17 -07001150void dmaengine_get(void);
1151void dmaengine_put(void);
Dan Williams649274d2009-01-11 00:20:39 -08001152#else
1153static inline void dmaengine_get(void)
1154{
1155}
1156static inline void dmaengine_put(void)
1157{
1158}
1159#endif
1160
Dan Williams729b5d12009-03-25 09:13:25 -07001161#ifdef CONFIG_ASYNC_TX_DMA
1162#define async_dmaengine_get() dmaengine_get()
1163#define async_dmaengine_put() dmaengine_put()
Dan Williams5fc6d892010-10-07 16:44:50 -07001164#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams138f4c32009-09-08 17:42:51 -07001165#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
1166#else
Dan Williams729b5d12009-03-25 09:13:25 -07001167#define async_dma_find_channel(type) dma_find_channel(type)
Dan Williams5fc6d892010-10-07 16:44:50 -07001168#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
Dan Williams729b5d12009-03-25 09:13:25 -07001169#else
1170static inline void async_dmaengine_get(void)
1171{
1172}
1173static inline void async_dmaengine_put(void)
1174{
1175}
1176static inline struct dma_chan *
1177async_dma_find_channel(enum dma_transaction_type type)
1178{
1179 return NULL;
1180}
Dan Williams138f4c32009-09-08 17:42:51 -07001181#endif /* CONFIG_ASYNC_TX_DMA */
Dan Williams7405f742007-01-02 11:10:43 -07001182void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
Dan Williams7bced392013-12-30 12:37:29 -08001183 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -07001184
Dan Williams08398752008-07-17 17:59:56 -07001185static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -07001186{
Dan Williams636bdea2008-04-17 20:17:26 -07001187 tx->flags |= DMA_CTRL_ACK;
1188}
1189
Guennadi Liakhovetskief560682009-01-19 15:36:21 -07001190static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
1191{
1192 tx->flags &= ~DMA_CTRL_ACK;
1193}
1194
Dan Williams08398752008-07-17 17:59:56 -07001195static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
Dan Williams636bdea2008-04-17 20:17:26 -07001196{
Dan Williams08398752008-07-17 17:59:56 -07001197 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -07001198}
1199
Dan Williams7405f742007-01-02 11:10:43 -07001200#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
1201static inline void
1202__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
1203{
1204 set_bit(tx_type, dstp->bits);
1205}
1206
Atsushi Nemoto0f571512009-03-06 20:07:14 +09001207#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
1208static inline void
1209__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
1210{
1211 clear_bit(tx_type, dstp->bits);
1212}
1213
Dan Williams33df8ca2009-01-06 11:38:15 -07001214#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
1215static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
1216{
1217 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
1218}
1219
Dan Williams7405f742007-01-02 11:10:43 -07001220#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
1221static inline int
1222__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
1223{
1224 return test_bit(tx_type, srcp->bits);
1225}
1226
1227#define for_each_dma_cap_mask(cap, mask) \
Akinobu Mitae5a087f2012-10-26 23:35:15 +09001228 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
Dan Williams7405f742007-01-02 11:10:43 -07001229
Chris Leechc13c8262006-05-23 17:18:44 -07001230/**
Dan Williams7405f742007-01-02 11:10:43 -07001231 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -07001232 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -07001233 *
1234 * This allows drivers to push copies to HW in batches,
1235 * reducing MMIO writes where possible.
1236 */
Dan Williams7405f742007-01-02 11:10:43 -07001237static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -07001238{
Dan Williamsec8670f2008-03-01 07:51:29 -07001239 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -07001240}
1241
1242/**
Dan Williams7405f742007-01-02 11:10:43 -07001243 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -07001244 * @chan: DMA channel
1245 * @cookie: transaction identifier to check status of
1246 * @last: returns last completed cookie, can be NULL
1247 * @used: returns last issued cookie, can be NULL
1248 *
1249 * If @last and @used are passed in, upon return they reflect the driver
1250 * internal state and can be used with dma_async_is_complete() to check
1251 * the status of multiple cookies without re-checking hardware state.
1252 */
Dan Williams7405f742007-01-02 11:10:43 -07001253static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -07001254 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
1255{
Linus Walleij07934482010-03-26 16:50:49 -07001256 struct dma_tx_state state;
1257 enum dma_status status;
1258
1259 status = chan->device->device_tx_status(chan, cookie, &state);
1260 if (last)
1261 *last = state.last;
1262 if (used)
1263 *used = state.used;
1264 return status;
Chris Leechc13c8262006-05-23 17:18:44 -07001265}
1266
1267/**
1268 * dma_async_is_complete - test a cookie against chan state
1269 * @cookie: transaction identifier to test status of
1270 * @last_complete: last know completed transaction
1271 * @last_used: last cookie value handed out
1272 *
Bartlomiej Zolnierkiewicze239345f2012-11-08 10:01:01 +00001273 * dma_async_is_complete() is used in dma_async_is_tx_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +00001274 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -07001275 */
1276static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
1277 dma_cookie_t last_complete, dma_cookie_t last_used)
1278{
1279 if (last_complete <= last_used) {
1280 if ((cookie <= last_complete) || (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301281 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001282 } else {
1283 if ((cookie <= last_complete) && (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301284 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001285 }
1286 return DMA_IN_PROGRESS;
1287}
1288
Dan Williamsbca34692010-03-26 16:52:10 -07001289static inline void
1290dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
1291{
1292 if (st) {
1293 st->last = last;
1294 st->used = used;
1295 st->residue = residue;
1296 }
1297}
1298
Dan Williams07f22112009-01-05 17:14:31 -07001299#ifdef CONFIG_DMA_ENGINE
Jon Mason4a43f392013-09-09 16:51:59 -07001300struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
1301enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Dan Williams07f22112009-01-05 17:14:31 -07001302enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
Dan Williamsc50331e2009-01-19 15:33:14 -07001303void dma_issue_pending_all(void);
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001304struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
Baolin Wangf5151312019-05-20 19:32:14 +08001305 dma_filter_fn fn, void *fn_param,
1306 struct device_node *np);
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001307struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
Peter Ujfalusia8135d02015-12-14 22:47:40 +02001308
1309struct dma_chan *dma_request_chan(struct device *dev, const char *name);
1310struct dma_chan *dma_request_chan_by_mask(const dma_cap_mask_t *mask);
1311
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001312void dma_release_channel(struct dma_chan *chan);
Laurent Pinchartfdb8df92015-01-19 13:54:27 +02001313int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps);
Dan Williams07f22112009-01-05 17:14:31 -07001314#else
Jon Mason4a43f392013-09-09 16:51:59 -07001315static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
1316{
1317 return NULL;
1318}
1319static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
1320{
Vinod Kouladfedd92013-10-16 13:29:02 +05301321 return DMA_COMPLETE;
Jon Mason4a43f392013-09-09 16:51:59 -07001322}
Dan Williams07f22112009-01-05 17:14:31 -07001323static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1324{
Vinod Kouladfedd92013-10-16 13:29:02 +05301325 return DMA_COMPLETE;
Dan Williams07f22112009-01-05 17:14:31 -07001326}
Dan Williamsc50331e2009-01-19 15:33:14 -07001327static inline void dma_issue_pending_all(void)
1328{
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001329}
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001330static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
Baolin Wangf5151312019-05-20 19:32:14 +08001331 dma_filter_fn fn,
1332 void *fn_param,
1333 struct device_node *np)
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001334{
1335 return NULL;
1336}
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001337static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001338 const char *name)
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001339{
Vinod Kould18d5f52012-09-25 16:18:55 +05301340 return NULL;
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001341}
Peter Ujfalusia8135d02015-12-14 22:47:40 +02001342static inline struct dma_chan *dma_request_chan(struct device *dev,
1343 const char *name)
1344{
1345 return ERR_PTR(-ENODEV);
1346}
1347static inline struct dma_chan *dma_request_chan_by_mask(
1348 const dma_cap_mask_t *mask)
1349{
1350 return ERR_PTR(-ENODEV);
1351}
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001352static inline void dma_release_channel(struct dma_chan *chan)
1353{
Dan Williamsc50331e2009-01-19 15:33:14 -07001354}
Laurent Pinchartfdb8df92015-01-19 13:54:27 +02001355static inline int dma_get_slave_caps(struct dma_chan *chan,
1356 struct dma_slave_caps *caps)
1357{
1358 return -ENXIO;
1359}
Dan Williams07f22112009-01-05 17:14:31 -07001360#endif
Chris Leechc13c8262006-05-23 17:18:44 -07001361
Peter Ujfalusia8135d02015-12-14 22:47:40 +02001362#define dma_request_slave_channel_reason(dev, name) dma_request_chan(dev, name)
1363
Vinod Koul27242022015-08-05 08:42:05 +05301364static inline int dmaengine_desc_set_reuse(struct dma_async_tx_descriptor *tx)
1365{
1366 struct dma_slave_caps caps;
1367
1368 dma_get_slave_caps(tx->chan, &caps);
1369
1370 if (caps.descriptor_reuse) {
1371 tx->flags |= DMA_CTRL_REUSE;
1372 return 0;
1373 } else {
1374 return -EPERM;
1375 }
1376}
1377
1378static inline void dmaengine_desc_clear_reuse(struct dma_async_tx_descriptor *tx)
1379{
1380 tx->flags &= ~DMA_CTRL_REUSE;
1381}
1382
1383static inline bool dmaengine_desc_test_reuse(struct dma_async_tx_descriptor *tx)
1384{
1385 return (tx->flags & DMA_CTRL_REUSE) == DMA_CTRL_REUSE;
1386}
1387
1388static inline int dmaengine_desc_free(struct dma_async_tx_descriptor *desc)
1389{
1390 /* this is supported for reusable desc, so check that */
1391 if (dmaengine_desc_test_reuse(desc))
1392 return desc->desc_free(desc);
1393 else
1394 return -EPERM;
1395}
1396
Chris Leechc13c8262006-05-23 17:18:44 -07001397/* --- DMA device --- */
1398
1399int dma_async_device_register(struct dma_device *device);
Huang Shijief39b9482018-07-26 14:45:53 +08001400int dmaenginem_async_device_register(struct dma_device *device);
Chris Leechc13c8262006-05-23 17:18:44 -07001401void dma_async_device_unregister(struct dma_device *device);
Dan Williams07f22112009-01-05 17:14:31 -07001402void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
Zhangfei Gao7bb587f2013-06-28 20:39:12 +08001403struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
Stephen Warren8010dad2013-11-26 12:40:51 -07001404struct dma_chan *dma_get_any_slave_channel(struct dma_device *device);
Baolin Wangf5151312019-05-20 19:32:14 +08001405#define dma_request_channel(mask, x, y) \
1406 __dma_request_channel(&(mask), x, y, NULL)
Matt Porter864ef692013-02-01 18:22:52 +00001407#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1408 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1409
1410static inline struct dma_chan
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001411*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1412 dma_filter_fn fn, void *fn_param,
Jarkko Nikula1dc04282015-08-12 11:30:59 +03001413 struct device *dev, const char *name)
Matt Porter864ef692013-02-01 18:22:52 +00001414{
1415 struct dma_chan *chan;
1416
1417 chan = dma_request_slave_channel(dev, name);
1418 if (chan)
1419 return chan;
1420
Geert Uytterhoeven7dfffb92015-08-17 15:08:55 +02001421 if (!fn || !fn_param)
1422 return NULL;
1423
Baolin Wangf5151312019-05-20 19:32:14 +08001424 return __dma_request_channel(mask, fn, fn_param, NULL);
Matt Porter864ef692013-02-01 18:22:52 +00001425}
Chris Leechc13c8262006-05-23 17:18:44 -07001426#endif /* DMAENGINE_H */