blob: 672595a381c5396d291ff586d8dad08ac8b07a3e [file] [log] [blame]
Huang Shijie8eabdd12014-04-10 16:27:28 +08001/*
2 * Copyright (C) 2014 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9
Huang Shijief39d2fa2014-02-24 18:37:35 +080010#ifndef __LINUX_MTD_SPI_NOR_H
11#define __LINUX_MTD_SPI_NOR_H
12
Brian Norris58b89a12014-04-08 19:16:49 -070013/*
14 * Note on opcode nomenclature: some opcodes have a format like
15 * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
16 * of I/O lines used for the opcode, address, and data (respectively). The
17 * FUNCTION has an optional suffix of '4', to represent an opcode which
18 * requires a 4-byte (32-bit) address.
19 */
20
Huang Shijief39d2fa2014-02-24 18:37:35 +080021/* Flash opcodes. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070022#define SPINOR_OP_WREN 0x06 /* Write enable */
23#define SPINOR_OP_RDSR 0x05 /* Read status register */
24#define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
Brian Norris58b89a12014-04-08 19:16:49 -070025#define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
26#define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
27#define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual SPI) */
28#define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad SPI) */
Brian Norrisb02e7f32014-04-08 18:15:31 -070029#define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
30#define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
31#define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
32#define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
33#define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
34#define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
35#define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
36#define SPINOR_OP_RDCR 0x35 /* Read configuration register */
grmoore@altera.comc14dedd2014-04-29 10:29:51 -050037#define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
Huang Shijief39d2fa2014-02-24 18:37:35 +080038
39/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
Brian Norris58b89a12014-04-08 19:16:49 -070040#define SPINOR_OP_READ4 0x13 /* Read data bytes (low frequency) */
41#define SPINOR_OP_READ4_FAST 0x0c /* Read data bytes (high frequency) */
42#define SPINOR_OP_READ4_1_1_2 0x3c /* Read data bytes (Dual SPI) */
43#define SPINOR_OP_READ4_1_1_4 0x6c /* Read data bytes (Quad SPI) */
Brian Norrisb02e7f32014-04-08 18:15:31 -070044#define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
45#define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
Huang Shijief39d2fa2014-02-24 18:37:35 +080046
47/* Used for SST flashes only. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070048#define SPINOR_OP_BP 0x02 /* Byte program */
49#define SPINOR_OP_WRDI 0x04 /* Write disable */
50#define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
Huang Shijief39d2fa2014-02-24 18:37:35 +080051
52/* Used for Macronix and Winbond flashes. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070053#define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
54#define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
Huang Shijief39d2fa2014-02-24 18:37:35 +080055
56/* Used for Spansion flashes only. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070057#define SPINOR_OP_BRWR 0x17 /* Bank register write */
Huang Shijief39d2fa2014-02-24 18:37:35 +080058
Bean Huo 霍斌斌 (beanhuo)548cd3a2014-12-17 07:35:45 +000059/* Used for Micron flashes only. */
60#define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
61#define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
62
Huang Shijief39d2fa2014-02-24 18:37:35 +080063/* Status Register bits. */
Brian Norrisbecd0cb2014-04-08 18:10:23 -070064#define SR_WIP 1 /* Write in progress */
65#define SR_WEL 2 /* Write enable latch */
Huang Shijief39d2fa2014-02-24 18:37:35 +080066/* meaning of other SR_* bits may differ between vendors */
Brian Norrisbecd0cb2014-04-08 18:10:23 -070067#define SR_BP0 4 /* Block protect 0 */
68#define SR_BP1 8 /* Block protect 1 */
69#define SR_BP2 0x10 /* Block protect 2 */
70#define SR_SRWD 0x80 /* SR write protect */
Huang Shijief39d2fa2014-02-24 18:37:35 +080071
Brian Norrisbecd0cb2014-04-08 18:10:23 -070072#define SR_QUAD_EN_MX 0x40 /* Macronix Quad I/O */
Huang Shijief39d2fa2014-02-24 18:37:35 +080073
Bean Huo 霍斌斌 (beanhuo)548cd3a2014-12-17 07:35:45 +000074/* Enhanced Volatile Configuration Register bits */
75#define EVCR_QUAD_EN_MICRON 0x80 /* Micron Quad I/O */
76
grmoore@altera.comc14dedd2014-04-29 10:29:51 -050077/* Flag Status Register bits */
78#define FSR_READY 0x80
79
Huang Shijief39d2fa2014-02-24 18:37:35 +080080/* Configuration Register bits. */
Brian Norrisbecd0cb2014-04-08 18:10:23 -070081#define CR_QUAD_EN_SPAN 0x2 /* Spansion Quad I/O */
Huang Shijief39d2fa2014-02-24 18:37:35 +080082
Huang Shijie6e602ef2014-02-24 18:37:36 +080083enum read_mode {
84 SPI_NOR_NORMAL = 0,
85 SPI_NOR_FAST,
86 SPI_NOR_DUAL,
87 SPI_NOR_QUAD,
88};
89
Brian Norrisbecd0cb2014-04-08 18:10:23 -070090#define SPI_NOR_MAX_CMD_SIZE 8
Huang Shijie6e602ef2014-02-24 18:37:36 +080091enum spi_nor_ops {
92 SPI_NOR_OPS_READ = 0,
93 SPI_NOR_OPS_WRITE,
94 SPI_NOR_OPS_ERASE,
95 SPI_NOR_OPS_LOCK,
96 SPI_NOR_OPS_UNLOCK,
97};
98
Brian Norris6af91942014-08-06 18:16:58 -070099enum spi_nor_option_flags {
100 SNOR_F_USE_FSR = BIT(0),
101};
102
Brian Norrisa39f1d52015-08-13 15:46:04 -0700103struct mtd_info;
104
Huang Shijie6e602ef2014-02-24 18:37:36 +0800105/**
106 * struct spi_nor - Structure for defining a the SPI NOR layer
107 * @mtd: point to a mtd_info structure
108 * @lock: the lock for the read/write/erase/lock/unlock operations
109 * @dev: point to a spi device, or a spi nor controller device.
Marek Vasut11bff0b2015-09-03 18:35:36 +0200110 * @flash_node: point to a device node describing this flash instance.
Huang Shijie6e602ef2014-02-24 18:37:36 +0800111 * @page_size: the page size of the SPI NOR
112 * @addr_width: number of address bytes
113 * @erase_opcode: the opcode for erasing a sector
114 * @read_opcode: the read opcode
115 * @read_dummy: the dummy needed by the read operation
116 * @program_opcode: the program opcode
117 * @flash_read: the mode of the read
118 * @sst_write_second: used by the SST write operation
Brian Norris6af91942014-08-06 18:16:58 -0700119 * @flags: flag options for the current SPI-NOR (SNOR_F_*)
Huang Shijie6e602ef2014-02-24 18:37:36 +0800120 * @cmd_buf: used by the write_reg
121 * @prepare: [OPTIONAL] do some preparations for the
122 * read/write/erase/lock/unlock operations
123 * @unprepare: [OPTIONAL] do some post work after the
124 * read/write/erase/lock/unlock operations
Huang Shijie6e602ef2014-02-24 18:37:36 +0800125 * @read_reg: [DRIVER-SPECIFIC] read out the register
126 * @write_reg: [DRIVER-SPECIFIC] write data to the register
Huang Shijie6e602ef2014-02-24 18:37:36 +0800127 * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
128 * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
129 * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
130 * at the offset @offs
Brian Norris8cc7f332015-03-13 00:38:39 -0700131 * @lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
132 * @unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
Huang Shijie6e602ef2014-02-24 18:37:36 +0800133 * @priv: the private data
134 */
135struct spi_nor {
Brian Norris19763672015-08-13 15:46:05 -0700136 struct mtd_info mtd;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800137 struct mutex lock;
138 struct device *dev;
Marek Vasut11bff0b2015-09-03 18:35:36 +0200139 struct device_node *flash_node;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800140 u32 page_size;
141 u8 addr_width;
142 u8 erase_opcode;
143 u8 read_opcode;
144 u8 read_dummy;
145 u8 program_opcode;
146 enum read_mode flash_read;
147 bool sst_write_second;
Brian Norris6af91942014-08-06 18:16:58 -0700148 u32 flags;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800149 u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
150
151 int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
152 void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800153 int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
Jagan Tekif9f3ce82015-08-19 15:26:44 +0530154 int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800155
156 int (*read)(struct spi_nor *nor, loff_t from,
157 size_t len, size_t *retlen, u_char *read_buf);
158 void (*write)(struct spi_nor *nor, loff_t to,
159 size_t len, size_t *retlen, const u_char *write_buf);
160 int (*erase)(struct spi_nor *nor, loff_t offs);
161
Brian Norris8cc7f332015-03-13 00:38:39 -0700162 int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
163 int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
164
Huang Shijie6e602ef2014-02-24 18:37:36 +0800165 void *priv;
166};
Huang Shijieb1994892014-02-24 18:37:37 +0800167
168/**
169 * spi_nor_scan() - scan the SPI NOR
170 * @nor: the spi_nor structure
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200171 * @name: the chip type name
Huang Shijieb1994892014-02-24 18:37:37 +0800172 * @mode: the read mode supported by the driver
173 *
174 * The drivers can use this fuction to scan the SPI NOR.
175 * In the scanning, it will try to get all the necessary information to
176 * fill the mtd_info{} and the spi_nor{}.
177 *
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200178 * The chip type name can be provided through the @name parameter.
Huang Shijieb1994892014-02-24 18:37:37 +0800179 *
180 * Return: 0 for success, others for failure.
181 */
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200182int spi_nor_scan(struct spi_nor *nor, const char *name, enum read_mode mode);
Huang Shijieb1994892014-02-24 18:37:37 +0800183
Huang Shijief39d2fa2014-02-24 18:37:35 +0800184#endif