blob: 975a9d76b37f09dc3f0d0b5cde3096e39c5810a0 [file] [log] [blame]
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001/*
2 * sgtl5000.c -- SGTL5000 ALSA SoC Audio driver
3 *
4 * Copyright 2010-2011 Freescale Semiconductor, Inc. All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/delay.h>
15#include <linux/slab.h>
16#include <linux/pm.h>
17#include <linux/i2c.h>
18#include <linux/clk.h>
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +020019#include <linux/log2.h>
Fabio Estevame5d80e82013-05-04 15:39:34 -030020#include <linux/regmap.h>
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080021#include <linux/regulator/driver.h>
22#include <linux/regulator/machine.h>
23#include <linux/regulator/consumer.h>
Shawn Guo58e49422011-07-22 00:28:51 +080024#include <linux/of_device.h>
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080025#include <sound/core.h>
26#include <sound/tlv.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/soc-dapm.h>
31#include <sound/initval.h>
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080032
33#include "sgtl5000.h"
34
35#define SGTL5000_DAP_REG_OFFSET 0x0100
36#define SGTL5000_MAX_REG_OFFSET 0x013A
37
Wolfram Sang151798f2011-08-02 19:42:19 +020038/* default value of sgtl5000 registers */
Fabio Estevame5d80e82013-05-04 15:39:34 -030039static const struct reg_default sgtl5000_reg_defaults[] = {
Fabio Estevam29aa37c2014-05-26 10:34:20 -030040 { SGTL5000_CHIP_DIG_POWER, 0x0000 },
Fabio Estevame5d80e82013-05-04 15:39:34 -030041 { SGTL5000_CHIP_I2S_CTRL, 0x0010 },
Fabio Estevam016fcab2013-07-04 20:01:02 -030042 { SGTL5000_CHIP_SSS_CTRL, 0x0010 },
Fabio Estevam29aa37c2014-05-26 10:34:20 -030043 { SGTL5000_CHIP_ADCDAC_CTRL, 0x020c },
Fabio Estevame5d80e82013-05-04 15:39:34 -030044 { SGTL5000_CHIP_DAC_VOL, 0x3c3c },
45 { SGTL5000_CHIP_PAD_STRENGTH, 0x015f },
Fabio Estevam29aa37c2014-05-26 10:34:20 -030046 { SGTL5000_CHIP_ANA_ADC_CTRL, 0x0000 },
Fabio Estevame5d80e82013-05-04 15:39:34 -030047 { SGTL5000_CHIP_ANA_HP_CTRL, 0x1818 },
48 { SGTL5000_CHIP_ANA_CTRL, 0x0111 },
Fabio Estevam29aa37c2014-05-26 10:34:20 -030049 { SGTL5000_CHIP_REF_CTRL, 0x0000 },
50 { SGTL5000_CHIP_MIC_CTRL, 0x0000 },
51 { SGTL5000_CHIP_LINE_OUT_CTRL, 0x0000 },
Fabio Estevame5d80e82013-05-04 15:39:34 -030052 { SGTL5000_CHIP_LINE_OUT_VOL, 0x0404 },
Fabio Estevame5d80e82013-05-04 15:39:34 -030053 { SGTL5000_CHIP_PLL_CTRL, 0x5000 },
Fabio Estevam29aa37c2014-05-26 10:34:20 -030054 { SGTL5000_CHIP_CLK_TOP_CTRL, 0x0000 },
55 { SGTL5000_CHIP_ANA_STATUS, 0x0000 },
56 { SGTL5000_CHIP_SHORT_CTRL, 0x0000 },
57 { SGTL5000_CHIP_ANA_TEST2, 0x0000 },
58 { SGTL5000_DAP_CTRL, 0x0000 },
59 { SGTL5000_DAP_PEQ, 0x0000 },
Fabio Estevame5d80e82013-05-04 15:39:34 -030060 { SGTL5000_DAP_BASS_ENHANCE, 0x0040 },
61 { SGTL5000_DAP_BASS_ENHANCE_CTRL, 0x051f },
Fabio Estevam29aa37c2014-05-26 10:34:20 -030062 { SGTL5000_DAP_AUDIO_EQ, 0x0000 },
Fabio Estevame5d80e82013-05-04 15:39:34 -030063 { SGTL5000_DAP_SURROUND, 0x0040 },
64 { SGTL5000_DAP_EQ_BASS_BAND0, 0x002f },
65 { SGTL5000_DAP_EQ_BASS_BAND1, 0x002f },
66 { SGTL5000_DAP_EQ_BASS_BAND2, 0x002f },
67 { SGTL5000_DAP_EQ_BASS_BAND3, 0x002f },
68 { SGTL5000_DAP_EQ_BASS_BAND4, 0x002f },
69 { SGTL5000_DAP_MAIN_CHAN, 0x8000 },
Fabio Estevam29aa37c2014-05-26 10:34:20 -030070 { SGTL5000_DAP_MIX_CHAN, 0x0000 },
Fabio Estevame5d80e82013-05-04 15:39:34 -030071 { SGTL5000_DAP_AVC_CTRL, 0x0510 },
72 { SGTL5000_DAP_AVC_THRESHOLD, 0x1473 },
73 { SGTL5000_DAP_AVC_ATTACK, 0x0028 },
74 { SGTL5000_DAP_AVC_DECAY, 0x0050 },
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080075};
76
Richard Leitnera7295262017-06-14 10:36:12 +020077/* AVC: Threshold dB -> register: pre-calculated values */
78static const u16 avc_thr_db2reg[97] = {
79 0x5168, 0x488E, 0x40AA, 0x39A1, 0x335D, 0x2DC7, 0x28CC, 0x245D, 0x2068,
80 0x1CE2, 0x19BE, 0x16F1, 0x1472, 0x1239, 0x103E, 0x0E7A, 0x0CE6, 0x0B7F,
81 0x0A3F, 0x0922, 0x0824, 0x0741, 0x0677, 0x05C3, 0x0522, 0x0493, 0x0414,
82 0x03A2, 0x033D, 0x02E3, 0x0293, 0x024B, 0x020B, 0x01D2, 0x019F, 0x0172,
83 0x014A, 0x0126, 0x0106, 0x00E9, 0x00D0, 0x00B9, 0x00A5, 0x0093, 0x0083,
84 0x0075, 0x0068, 0x005D, 0x0052, 0x0049, 0x0041, 0x003A, 0x0034, 0x002E,
85 0x0029, 0x0025, 0x0021, 0x001D, 0x001A, 0x0017, 0x0014, 0x0012, 0x0010,
86 0x000E, 0x000D, 0x000B, 0x000A, 0x0009, 0x0008, 0x0007, 0x0006, 0x0005,
87 0x0005, 0x0004, 0x0004, 0x0003, 0x0003, 0x0002, 0x0002, 0x0002, 0x0002,
88 0x0001, 0x0001, 0x0001, 0x0001, 0x0001, 0x0001, 0x0000, 0x0000, 0x0000,
89 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000};
90
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080091/* regulator supplies for sgtl5000, VDDD is an optional external supply */
92enum sgtl5000_regulator_supplies {
93 VDDA,
94 VDDIO,
95 VDDD,
96 SGTL5000_SUPPLY_NUM
97};
98
99/* vddd is optional supply */
100static const char *supply_names[SGTL5000_SUPPLY_NUM] = {
101 "VDDA",
102 "VDDIO",
103 "VDDD"
104};
105
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800106#define LDO_VOLTAGE 1200000
Eric Nelson3d632cc2016-06-07 01:14:50 +0200107#define LINREG_VDDD ((1600 - LDO_VOLTAGE / 1000) / 50)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800108
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +0200109enum sgtl5000_micbias_resistor {
110 SGTL5000_MICBIAS_OFF = 0,
111 SGTL5000_MICBIAS_2K = 2,
112 SGTL5000_MICBIAS_4K = 4,
113 SGTL5000_MICBIAS_8K = 8,
114};
115
Fabio Estevam570c70a2017-04-05 11:32:34 -0300116enum {
117 I2S_LRCLK_STRENGTH_DISABLE,
118 I2S_LRCLK_STRENGTH_LOW,
119 I2S_LRCLK_STRENGTH_MEDIUM,
120 I2S_LRCLK_STRENGTH_HIGH,
121};
122
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800123/* sgtl5000 private structure in codec */
124struct sgtl5000_priv {
125 int sysclk; /* sysclk rate */
126 int master; /* i2s master or not */
127 int fmt; /* i2s data format */
128 struct regulator_bulk_data supplies[SGTL5000_SUPPLY_NUM];
Eric Nelson940adb22016-06-07 01:14:48 +0200129 int num_supplies;
Fabio Estevame5d80e82013-05-04 15:39:34 -0300130 struct regmap *regmap;
Fabio Estevam9e13f342013-06-09 22:07:46 -0300131 struct clk *mclk;
Shawn Guo252e91f2013-12-13 14:43:02 +0800132 int revision;
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +0200133 u8 micbias_resistor;
Jean-Michel Hautbois87357792014-10-14 08:43:12 +0200134 u8 micbias_voltage;
Fabio Estevam570c70a2017-04-05 11:32:34 -0300135 u8 lrclk_strength;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800136};
137
138/*
139 * mic_bias power on/off share the same register bits with
140 * output impedance of mic bias, when power on mic bias, we
141 * need reclaim it to impedance value.
142 * 0x0 = Powered off
143 * 0x1 = 2Kohm
144 * 0x2 = 4Kohm
145 * 0x3 = 8Kohm
146 */
147static int mic_bias_event(struct snd_soc_dapm_widget *w,
148 struct snd_kcontrol *kcontrol, int event)
149{
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000150 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
151 struct sgtl5000_priv *sgtl5000 = snd_soc_component_get_drvdata(component);
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +0200152
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800153 switch (event) {
154 case SND_SOC_DAPM_POST_PMU:
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +0200155 /* change mic bias resistor */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000156 snd_soc_component_update_bits(component, SGTL5000_CHIP_MIC_CTRL,
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +0200157 SGTL5000_BIAS_R_MASK,
158 sgtl5000->micbias_resistor << SGTL5000_BIAS_R_SHIFT);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800159 break;
160
161 case SND_SOC_DAPM_PRE_PMD:
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000162 snd_soc_component_update_bits(component, SGTL5000_CHIP_MIC_CTRL,
Axel Lindc56c5a82011-10-19 11:00:42 +0800163 SGTL5000_BIAS_R_MASK, 0);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800164 break;
165 }
166 return 0;
167}
168
169/*
Zeng Zhaomingf0cdcf32012-03-30 00:13:02 +0800170 * As manual described, ADC/DAC only works when VAG powerup,
171 * So enabled VAG before ADC/DAC up.
172 * In power down case, we need wait 400ms when vag fully ramped down.
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800173 */
Zeng Zhaomingf0cdcf32012-03-30 00:13:02 +0800174static int power_vag_event(struct snd_soc_dapm_widget *w,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800175 struct snd_kcontrol *kcontrol, int event)
176{
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000177 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
Lothar Waßmannf091f3f2013-07-31 16:44:29 +0200178 const u32 mask = SGTL5000_DAC_POWERUP | SGTL5000_ADC_POWERUP;
179
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800180 switch (event) {
Marek Vasutdd4d2d62013-05-28 20:55:56 +0200181 case SND_SOC_DAPM_POST_PMU:
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000182 snd_soc_component_update_bits(component, SGTL5000_CHIP_ANA_POWER,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800183 SGTL5000_VAG_POWERUP, SGTL5000_VAG_POWERUP);
Jean-Michel Hautboisc803cc22015-12-17 11:07:23 +0100184 msleep(400);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800185 break;
186
Marek Vasutdd4d2d62013-05-28 20:55:56 +0200187 case SND_SOC_DAPM_PRE_PMD:
Lothar Waßmannf091f3f2013-07-31 16:44:29 +0200188 /*
189 * Don't clear VAG_POWERUP, when both DAC and ADC are
190 * operational to prevent inadvertently starving the
191 * other one of them.
192 */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000193 if ((snd_soc_component_read32(component, SGTL5000_CHIP_ANA_POWER) &
Lothar Waßmannf091f3f2013-07-31 16:44:29 +0200194 mask) != mask) {
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000195 snd_soc_component_update_bits(component, SGTL5000_CHIP_ANA_POWER,
Lothar Waßmannf091f3f2013-07-31 16:44:29 +0200196 SGTL5000_VAG_POWERUP, 0);
197 msleep(400);
198 }
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800199 break;
200 default:
201 break;
202 }
203
204 return 0;
205}
206
207/* input sources for ADC */
208static const char *adc_mux_text[] = {
209 "MIC_IN", "LINE_IN"
210};
211
Takashi Iwaic8ed6502014-02-18 10:16:31 +0100212static SOC_ENUM_SINGLE_DECL(adc_enum,
213 SGTL5000_CHIP_ANA_CTRL, 2,
214 adc_mux_text);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800215
216static const struct snd_kcontrol_new adc_mux =
217SOC_DAPM_ENUM("Capture Mux", adc_enum);
218
219/* input sources for DAC */
220static const char *dac_mux_text[] = {
221 "DAC", "LINE_IN"
222};
223
Takashi Iwaic8ed6502014-02-18 10:16:31 +0100224static SOC_ENUM_SINGLE_DECL(dac_enum,
225 SGTL5000_CHIP_ANA_CTRL, 6,
226 dac_mux_text);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800227
228static const struct snd_kcontrol_new dac_mux =
229SOC_DAPM_ENUM("Headphone Mux", dac_enum);
230
231static const struct snd_soc_dapm_widget sgtl5000_dapm_widgets[] = {
232 SND_SOC_DAPM_INPUT("LINE_IN"),
233 SND_SOC_DAPM_INPUT("MIC_IN"),
234
235 SND_SOC_DAPM_OUTPUT("HP_OUT"),
236 SND_SOC_DAPM_OUTPUT("LINE_OUT"),
237
Mark Brown8fc8ec92012-03-28 20:51:43 +0100238 SND_SOC_DAPM_SUPPLY("Mic Bias", SGTL5000_CHIP_MIC_CTRL, 8, 0,
239 mic_bias_event,
240 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800241
Zeng Zhaomingf0cdcf32012-03-30 00:13:02 +0800242 SND_SOC_DAPM_PGA("HP", SGTL5000_CHIP_ANA_POWER, 4, 0, NULL, 0),
243 SND_SOC_DAPM_PGA("LO", SGTL5000_CHIP_ANA_POWER, 0, 0, NULL, 0),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800244
245 SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0, &adc_mux),
246 SND_SOC_DAPM_MUX("Headphone Mux", SND_SOC_NOPM, 0, 0, &dac_mux),
247
248 /* aif for i2s input */
249 SND_SOC_DAPM_AIF_IN("AIFIN", "Playback",
250 0, SGTL5000_CHIP_DIG_POWER,
251 0, 0),
252
253 /* aif for i2s output */
254 SND_SOC_DAPM_AIF_OUT("AIFOUT", "Capture",
255 0, SGTL5000_CHIP_DIG_POWER,
256 1, 0),
257
Zeng Zhaomingf0cdcf32012-03-30 00:13:02 +0800258 SND_SOC_DAPM_ADC("ADC", "Capture", SGTL5000_CHIP_ANA_POWER, 1, 0),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800259 SND_SOC_DAPM_DAC("DAC", "Playback", SGTL5000_CHIP_ANA_POWER, 3, 0),
Marek Vasutdd4d2d62013-05-28 20:55:56 +0200260
261 SND_SOC_DAPM_PRE("VAG_POWER_PRE", power_vag_event),
262 SND_SOC_DAPM_POST("VAG_POWER_POST", power_vag_event),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800263};
264
265/* routes for sgtl5000 */
Fabio Estevam89989632012-01-22 14:49:42 -0200266static const struct snd_soc_dapm_route sgtl5000_dapm_routes[] = {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800267 {"Capture Mux", "LINE_IN", "LINE_IN"}, /* line_in --> adc_mux */
268 {"Capture Mux", "MIC_IN", "MIC_IN"}, /* mic_in --> adc_mux */
269
270 {"ADC", NULL, "Capture Mux"}, /* adc_mux --> adc */
271 {"AIFOUT", NULL, "ADC"}, /* adc --> i2s_out */
272
273 {"DAC", NULL, "AIFIN"}, /* i2s-->dac,skip audio mux */
274 {"Headphone Mux", "DAC", "DAC"}, /* dac --> hp_mux */
275 {"LO", NULL, "DAC"}, /* dac --> line_out */
276
277 {"Headphone Mux", "LINE_IN", "LINE_IN"},/* line_in --> hp_mux */
278 {"HP", NULL, "Headphone Mux"}, /* hp_mux --> hp */
279
280 {"LINE_OUT", NULL, "LO"},
281 {"HP_OUT", NULL, "HP"},
282};
283
284/* custom function to fetch info of PCM playback volume */
285static int dac_info_volsw(struct snd_kcontrol *kcontrol,
286 struct snd_ctl_elem_info *uinfo)
287{
288 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
289 uinfo->count = 2;
290 uinfo->value.integer.min = 0;
291 uinfo->value.integer.max = 0xfc - 0x3c;
292 return 0;
293}
294
295/*
296 * custom function to get of PCM playback volume
297 *
298 * dac volume register
299 * 15-------------8-7--------------0
300 * | R channel vol | L channel vol |
301 * -------------------------------
302 *
303 * PCM volume with 0.5017 dB steps from 0 to -90 dB
304 *
305 * register values map to dB
306 * 0x3B and less = Reserved
307 * 0x3C = 0 dB
308 * 0x3D = -0.5 dB
309 * 0xF0 = -90 dB
310 * 0xFC and greater = Muted
311 *
312 * register value map to userspace value
313 *
314 * register value 0x3c(0dB) 0xf0(-90dB)0xfc
315 * ------------------------------
316 * userspace value 0xc0 0
317 */
318static int dac_get_volsw(struct snd_kcontrol *kcontrol,
319 struct snd_ctl_elem_value *ucontrol)
320{
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000321 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800322 int reg;
323 int l;
324 int r;
325
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000326 reg = snd_soc_component_read32(component, SGTL5000_CHIP_DAC_VOL);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800327
328 /* get left channel volume */
329 l = (reg & SGTL5000_DAC_VOL_LEFT_MASK) >> SGTL5000_DAC_VOL_LEFT_SHIFT;
330
331 /* get right channel volume */
332 r = (reg & SGTL5000_DAC_VOL_RIGHT_MASK) >> SGTL5000_DAC_VOL_RIGHT_SHIFT;
333
334 /* make sure value fall in (0x3c,0xfc) */
335 l = clamp(l, 0x3c, 0xfc);
336 r = clamp(r, 0x3c, 0xfc);
337
338 /* invert it and map to userspace value */
339 l = 0xfc - l;
340 r = 0xfc - r;
341
342 ucontrol->value.integer.value[0] = l;
343 ucontrol->value.integer.value[1] = r;
344
345 return 0;
346}
347
348/*
349 * custom function to put of PCM playback volume
350 *
351 * dac volume register
352 * 15-------------8-7--------------0
353 * | R channel vol | L channel vol |
354 * -------------------------------
355 *
356 * PCM volume with 0.5017 dB steps from 0 to -90 dB
357 *
358 * register values map to dB
359 * 0x3B and less = Reserved
360 * 0x3C = 0 dB
361 * 0x3D = -0.5 dB
362 * 0xF0 = -90 dB
363 * 0xFC and greater = Muted
364 *
365 * userspace value map to register value
366 *
367 * userspace value 0xc0 0
368 * ------------------------------
369 * register value 0x3c(0dB) 0xf0(-90dB)0xfc
370 */
371static int dac_put_volsw(struct snd_kcontrol *kcontrol,
372 struct snd_ctl_elem_value *ucontrol)
373{
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000374 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800375 int reg;
376 int l;
377 int r;
378
379 l = ucontrol->value.integer.value[0];
380 r = ucontrol->value.integer.value[1];
381
382 /* make sure userspace volume fall in (0, 0xfc-0x3c) */
383 l = clamp(l, 0, 0xfc - 0x3c);
384 r = clamp(r, 0, 0xfc - 0x3c);
385
386 /* invert it, get the value can be set to register */
387 l = 0xfc - l;
388 r = 0xfc - r;
389
390 /* shift to get the register value */
391 reg = l << SGTL5000_DAC_VOL_LEFT_SHIFT |
392 r << SGTL5000_DAC_VOL_RIGHT_SHIFT;
393
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000394 snd_soc_component_write(component, SGTL5000_CHIP_DAC_VOL, reg);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800395
396 return 0;
397}
398
Richard Leitnera7295262017-06-14 10:36:12 +0200399/*
400 * custom function to get AVC threshold
401 *
402 * The threshold dB is calculated by rearranging the calculation from the
403 * avc_put_threshold function: register_value = 10^(dB/20) * 0.636 * 2^15 ==>
404 * dB = ( fls(register_value) - 14.347 ) * 6.02
405 *
406 * As this calculation is expensive and the threshold dB values may not exeed
407 * 0 to 96 we use pre-calculated values.
408 */
409static int avc_get_threshold(struct snd_kcontrol *kcontrol,
410 struct snd_ctl_elem_value *ucontrol)
411{
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000412 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Richard Leitnera7295262017-06-14 10:36:12 +0200413 int db, i;
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000414 u16 reg = snd_soc_component_read32(component, SGTL5000_DAP_AVC_THRESHOLD);
Richard Leitnera7295262017-06-14 10:36:12 +0200415
416 /* register value 0 => -96dB */
417 if (!reg) {
418 ucontrol->value.integer.value[0] = 96;
419 ucontrol->value.integer.value[1] = 96;
420 return 0;
421 }
422
423 /* get dB from register value (rounded down) */
424 for (i = 0; avc_thr_db2reg[i] > reg; i++)
425 ;
426 db = i;
427
428 ucontrol->value.integer.value[0] = db;
429 ucontrol->value.integer.value[1] = db;
430
431 return 0;
432}
433
434/*
435 * custom function to put AVC threshold
436 *
437 * The register value is calculated by following formula:
438 * register_value = 10^(dB/20) * 0.636 * 2^15
439 * As this calculation is expensive and the threshold dB values may not exeed
440 * 0 to 96 we use pre-calculated values.
441 */
442static int avc_put_threshold(struct snd_kcontrol *kcontrol,
443 struct snd_ctl_elem_value *ucontrol)
444{
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000445 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
Richard Leitnera7295262017-06-14 10:36:12 +0200446 int db;
447 u16 reg;
448
449 db = (int)ucontrol->value.integer.value[0];
450 if (db < 0 || db > 96)
451 return -EINVAL;
452 reg = avc_thr_db2reg[db];
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000453 snd_soc_component_write(component, SGTL5000_DAP_AVC_THRESHOLD, reg);
Richard Leitnera7295262017-06-14 10:36:12 +0200454
455 return 0;
456}
457
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800458static const DECLARE_TLV_DB_SCALE(capture_6db_attenuate, -600, 600, 0);
459
460/* tlv for mic gain, 0db 20db 30db 40db */
Lars-Peter Clausen53eb1ca2015-08-02 17:19:53 +0200461static const DECLARE_TLV_DB_RANGE(mic_gain_tlv,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800462 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
Lars-Peter Clausen53eb1ca2015-08-02 17:19:53 +0200463 1, 3, TLV_DB_SCALE_ITEM(2000, 1000, 0)
464);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800465
466/* tlv for hp volume, -51.5db to 12.0db, step .5db */
467static const DECLARE_TLV_DB_SCALE(headphone_volume, -5150, 50, 0);
468
Kalle Kankare0593d462016-07-12 10:41:18 +0200469/* tlv for lineout volume, 31 steps of .5db each */
470static const DECLARE_TLV_DB_SCALE(lineout_volume, -1550, 50, 0);
471
Richard Leitnera7295262017-06-14 10:36:12 +0200472/* tlv for dap avc max gain, 0db, 6db, 12db */
473static const DECLARE_TLV_DB_SCALE(avc_max_gain, 0, 600, 0);
474
475/* tlv for dap avc threshold, */
476static const DECLARE_TLV_DB_MINMAX(avc_threshold, 0, 9600);
477
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800478static const struct snd_kcontrol_new sgtl5000_snd_controls[] = {
479 /* SOC_DOUBLE_S8_TLV with invert */
480 {
481 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
482 .name = "PCM Playback Volume",
483 .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |
484 SNDRV_CTL_ELEM_ACCESS_READWRITE,
485 .info = dac_info_volsw,
486 .get = dac_get_volsw,
487 .put = dac_put_volsw,
488 },
489
490 SOC_DOUBLE("Capture Volume", SGTL5000_CHIP_ANA_ADC_CTRL, 0, 4, 0xf, 0),
491 SOC_SINGLE_TLV("Capture Attenuate Switch (-6dB)",
492 SGTL5000_CHIP_ANA_ADC_CTRL,
Lothar Waßmann65f2b222013-07-31 16:44:30 +0200493 8, 1, 0, capture_6db_attenuate),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800494 SOC_SINGLE("Capture ZC Switch", SGTL5000_CHIP_ANA_CTRL, 1, 1, 0),
495
496 SOC_DOUBLE_TLV("Headphone Playback Volume",
497 SGTL5000_CHIP_ANA_HP_CTRL,
498 0, 8,
499 0x7f, 1,
500 headphone_volume),
Richard Leitner904a9872016-08-31 09:26:31 +0200501 SOC_SINGLE("Headphone Playback Switch", SGTL5000_CHIP_ANA_CTRL,
502 4, 1, 1),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800503 SOC_SINGLE("Headphone Playback ZC Switch", SGTL5000_CHIP_ANA_CTRL,
504 5, 1, 0),
505
506 SOC_SINGLE_TLV("Mic Volume", SGTL5000_CHIP_MIC_CTRL,
Fabio Estevamb50684d2012-12-23 15:45:31 -0200507 0, 3, 0, mic_gain_tlv),
Kalle Kankare0593d462016-07-12 10:41:18 +0200508
509 SOC_DOUBLE_TLV("Lineout Playback Volume",
510 SGTL5000_CHIP_LINE_OUT_VOL,
511 SGTL5000_LINE_OUT_VOL_LEFT_SHIFT,
512 SGTL5000_LINE_OUT_VOL_RIGHT_SHIFT,
513 0x1f, 1,
514 lineout_volume),
Richard Leitner904a9872016-08-31 09:26:31 +0200515 SOC_SINGLE("Lineout Playback Switch", SGTL5000_CHIP_ANA_CTRL, 8, 1, 1),
Richard Leitnera7295262017-06-14 10:36:12 +0200516
517 /* Automatic Volume Control (DAP AVC) */
518 SOC_SINGLE("AVC Switch", SGTL5000_DAP_AVC_CTRL, 0, 1, 0),
519 SOC_SINGLE("AVC Hard Limiter Switch", SGTL5000_DAP_AVC_CTRL, 5, 1, 0),
520 SOC_SINGLE_TLV("AVC Max Gain Volume", SGTL5000_DAP_AVC_CTRL, 12, 2, 0,
521 avc_max_gain),
522 SOC_SINGLE("AVC Integrator Response", SGTL5000_DAP_AVC_CTRL, 8, 3, 0),
523 SOC_SINGLE_EXT_TLV("AVC Threshold Volume", SGTL5000_DAP_AVC_THRESHOLD,
524 0, 96, 0, avc_get_threshold, avc_put_threshold,
525 avc_threshold),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800526};
527
528/* mute the codec used by alsa core */
529static int sgtl5000_digital_mute(struct snd_soc_dai *codec_dai, int mute)
530{
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000531 struct snd_soc_component *component = codec_dai->component;
Michal Oleszczykc5489f92018-02-02 13:10:29 +0100532 u16 i2s_pwr = SGTL5000_I2S_IN_POWERUP;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800533
Michal Oleszczykc5489f92018-02-02 13:10:29 +0100534 /*
535 * During 'digital mute' do not mute DAC
536 * because LINE_IN would be muted aswell. We want to mute
537 * only I2S block - this can be done by powering it off
538 */
Mark Brown58fadc12018-02-14 15:39:30 +0000539 snd_soc_component_update_bits(component, SGTL5000_CHIP_DIG_POWER,
Michal Oleszczykc5489f92018-02-02 13:10:29 +0100540 i2s_pwr, mute ? 0 : i2s_pwr);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800541
542 return 0;
543}
544
545/* set codec format */
546static int sgtl5000_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
547{
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000548 struct snd_soc_component *component = codec_dai->component;
549 struct sgtl5000_priv *sgtl5000 = snd_soc_component_get_drvdata(component);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800550 u16 i2sctl = 0;
551
552 sgtl5000->master = 0;
553 /*
554 * i2s clock and frame master setting.
555 * ONLY support:
556 * - clock and frame slave,
557 * - clock and frame master
558 */
559 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
560 case SND_SOC_DAIFMT_CBS_CFS:
561 break;
562 case SND_SOC_DAIFMT_CBM_CFM:
563 i2sctl |= SGTL5000_I2S_MASTER;
564 sgtl5000->master = 1;
565 break;
566 default:
567 return -EINVAL;
568 }
569
570 /* setting i2s data format */
571 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
572 case SND_SOC_DAIFMT_DSP_A:
Filip Brozovic9ee802e2015-01-30 12:58:24 +0100573 i2sctl |= SGTL5000_I2S_MODE_PCM << SGTL5000_I2S_MODE_SHIFT;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800574 break;
575 case SND_SOC_DAIFMT_DSP_B:
Filip Brozovic9ee802e2015-01-30 12:58:24 +0100576 i2sctl |= SGTL5000_I2S_MODE_PCM << SGTL5000_I2S_MODE_SHIFT;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800577 i2sctl |= SGTL5000_I2S_LRALIGN;
578 break;
579 case SND_SOC_DAIFMT_I2S:
Filip Brozovic9ee802e2015-01-30 12:58:24 +0100580 i2sctl |= SGTL5000_I2S_MODE_I2S_LJ << SGTL5000_I2S_MODE_SHIFT;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800581 break;
582 case SND_SOC_DAIFMT_RIGHT_J:
Filip Brozovic9ee802e2015-01-30 12:58:24 +0100583 i2sctl |= SGTL5000_I2S_MODE_RJ << SGTL5000_I2S_MODE_SHIFT;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800584 i2sctl |= SGTL5000_I2S_LRPOL;
585 break;
586 case SND_SOC_DAIFMT_LEFT_J:
Filip Brozovic9ee802e2015-01-30 12:58:24 +0100587 i2sctl |= SGTL5000_I2S_MODE_I2S_LJ << SGTL5000_I2S_MODE_SHIFT;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800588 i2sctl |= SGTL5000_I2S_LRALIGN;
589 break;
590 default:
591 return -EINVAL;
592 }
593
594 sgtl5000->fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
595
596 /* Clock inversion */
597 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
598 case SND_SOC_DAIFMT_NB_NF:
599 break;
600 case SND_SOC_DAIFMT_IB_NF:
601 i2sctl |= SGTL5000_I2S_SCLK_INV;
602 break;
603 default:
604 return -EINVAL;
605 }
606
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000607 snd_soc_component_write(component, SGTL5000_CHIP_I2S_CTRL, i2sctl);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800608
609 return 0;
610}
611
612/* set codec sysclk */
613static int sgtl5000_set_dai_sysclk(struct snd_soc_dai *codec_dai,
614 int clk_id, unsigned int freq, int dir)
615{
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000616 struct snd_soc_component *component = codec_dai->component;
617 struct sgtl5000_priv *sgtl5000 = snd_soc_component_get_drvdata(component);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800618
619 switch (clk_id) {
620 case SGTL5000_SYSCLK:
621 sgtl5000->sysclk = freq;
622 break;
623 default:
624 return -EINVAL;
625 }
626
627 return 0;
628}
629
630/*
631 * set clock according to i2s frame clock,
Fabio Estevam7f6d75d2014-10-07 10:50:56 -0300632 * sgtl5000 provides 2 clock sources:
633 * 1. sys_mclk: sample freq can only be configured to
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800634 * 1/256, 1/384, 1/512 of sys_mclk.
Fabio Estevam7f6d75d2014-10-07 10:50:56 -0300635 * 2. pll: can derive any audio clocks.
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800636 *
637 * clock setting rules:
Fabio Estevam7f6d75d2014-10-07 10:50:56 -0300638 * 1. in slave mode, only sys_mclk can be used
639 * 2. as constraint by sys_mclk, sample freq should be set to 32 kHz, 44.1 kHz
640 * and above.
641 * 3. usage of sys_mclk is preferred over pll to save power.
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800642 */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000643static int sgtl5000_set_clock(struct snd_soc_component *component, int frame_rate)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800644{
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000645 struct sgtl5000_priv *sgtl5000 = snd_soc_component_get_drvdata(component);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800646 int clk_ctl = 0;
647 int sys_fs; /* sample freq */
648
649 /*
650 * sample freq should be divided by frame clock,
Fabio Estevam7f6d75d2014-10-07 10:50:56 -0300651 * if frame clock is lower than 44.1 kHz, sample freq should be set to
652 * 32 kHz or 44.1 kHz.
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800653 */
654 switch (frame_rate) {
655 case 8000:
656 case 16000:
657 sys_fs = 32000;
658 break;
659 case 11025:
660 case 22050:
661 sys_fs = 44100;
662 break;
663 default:
664 sys_fs = frame_rate;
665 break;
666 }
667
668 /* set divided factor of frame clock */
669 switch (sys_fs / frame_rate) {
670 case 4:
671 clk_ctl |= SGTL5000_RATE_MODE_DIV_4 << SGTL5000_RATE_MODE_SHIFT;
672 break;
673 case 2:
674 clk_ctl |= SGTL5000_RATE_MODE_DIV_2 << SGTL5000_RATE_MODE_SHIFT;
675 break;
676 case 1:
677 clk_ctl |= SGTL5000_RATE_MODE_DIV_1 << SGTL5000_RATE_MODE_SHIFT;
678 break;
679 default:
680 return -EINVAL;
681 }
682
683 /* set the sys_fs according to frame rate */
684 switch (sys_fs) {
685 case 32000:
686 clk_ctl |= SGTL5000_SYS_FS_32k << SGTL5000_SYS_FS_SHIFT;
687 break;
688 case 44100:
689 clk_ctl |= SGTL5000_SYS_FS_44_1k << SGTL5000_SYS_FS_SHIFT;
690 break;
691 case 48000:
692 clk_ctl |= SGTL5000_SYS_FS_48k << SGTL5000_SYS_FS_SHIFT;
693 break;
694 case 96000:
695 clk_ctl |= SGTL5000_SYS_FS_96k << SGTL5000_SYS_FS_SHIFT;
696 break;
697 default:
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000698 dev_err(component->dev, "frame rate %d not supported\n",
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800699 frame_rate);
700 return -EINVAL;
701 }
702
703 /*
704 * calculate the divider of mclk/sample_freq,
Fabio Estevam7f6d75d2014-10-07 10:50:56 -0300705 * factor of freq = 96 kHz can only be 256, since mclk is in the range
706 * of 8 MHz - 27 MHz
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800707 */
Fabio Estevam2a4cfd12014-11-27 13:02:01 -0200708 switch (sgtl5000->sysclk / frame_rate) {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800709 case 256:
710 clk_ctl |= SGTL5000_MCLK_FREQ_256FS <<
711 SGTL5000_MCLK_FREQ_SHIFT;
712 break;
713 case 384:
714 clk_ctl |= SGTL5000_MCLK_FREQ_384FS <<
715 SGTL5000_MCLK_FREQ_SHIFT;
716 break;
717 case 512:
718 clk_ctl |= SGTL5000_MCLK_FREQ_512FS <<
719 SGTL5000_MCLK_FREQ_SHIFT;
720 break;
721 default:
Fabio Estevam7f6d75d2014-10-07 10:50:56 -0300722 /* if mclk does not satisfy the divider, use pll */
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800723 if (sgtl5000->master) {
724 clk_ctl |= SGTL5000_MCLK_FREQ_PLL <<
725 SGTL5000_MCLK_FREQ_SHIFT;
726 } else {
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000727 dev_err(component->dev,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800728 "PLL not supported in slave mode\n");
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000729 dev_err(component->dev, "%d ratio is not supported. "
Fabio Estevamfa558d02014-10-02 16:16:50 -0300730 "SYS_MCLK needs to be 256, 384 or 512 * fs\n",
Fabio Estevam2a4cfd12014-11-27 13:02:01 -0200731 sgtl5000->sysclk / frame_rate);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800732 return -EINVAL;
733 }
734 }
735
736 /* if using pll, please check manual 6.4.2 for detail */
737 if ((clk_ctl & SGTL5000_MCLK_FREQ_MASK) == SGTL5000_MCLK_FREQ_PLL) {
738 u64 out, t;
739 int div2;
740 int pll_ctl;
741 unsigned int in, int_div, frac_div;
742
743 if (sgtl5000->sysclk > 17000000) {
744 div2 = 1;
745 in = sgtl5000->sysclk / 2;
746 } else {
747 div2 = 0;
748 in = sgtl5000->sysclk;
749 }
750 if (sys_fs == 44100)
751 out = 180633600;
752 else
753 out = 196608000;
754 t = do_div(out, in);
755 int_div = out;
756 t *= 2048;
757 do_div(t, in);
758 frac_div = t;
759 pll_ctl = int_div << SGTL5000_PLL_INT_DIV_SHIFT |
760 frac_div << SGTL5000_PLL_FRAC_DIV_SHIFT;
761
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000762 snd_soc_component_write(component, SGTL5000_CHIP_PLL_CTRL, pll_ctl);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800763 if (div2)
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000764 snd_soc_component_update_bits(component,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800765 SGTL5000_CHIP_CLK_TOP_CTRL,
766 SGTL5000_INPUT_FREQ_DIV2,
767 SGTL5000_INPUT_FREQ_DIV2);
768 else
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000769 snd_soc_component_update_bits(component,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800770 SGTL5000_CHIP_CLK_TOP_CTRL,
771 SGTL5000_INPUT_FREQ_DIV2,
772 0);
773
774 /* power up pll */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000775 snd_soc_component_update_bits(component, SGTL5000_CHIP_ANA_POWER,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800776 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
777 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP);
Oskar Schirmere06e4c22013-08-05 07:36:02 +0000778
779 /* if using pll, clk_ctrl must be set after pll power up */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000780 snd_soc_component_write(component, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800781 } else {
Oskar Schirmere06e4c22013-08-05 07:36:02 +0000782 /* otherwise, clk_ctrl must be set before pll power down */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000783 snd_soc_component_write(component, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
Oskar Schirmere06e4c22013-08-05 07:36:02 +0000784
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800785 /* power down pll */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000786 snd_soc_component_update_bits(component, SGTL5000_CHIP_ANA_POWER,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800787 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
788 0);
789 }
790
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800791 return 0;
792}
793
794/*
795 * Set PCM DAI bit size and sample rate.
796 * input: params_rate, params_fmt
797 */
798static int sgtl5000_pcm_hw_params(struct snd_pcm_substream *substream,
799 struct snd_pcm_hw_params *params,
800 struct snd_soc_dai *dai)
801{
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000802 struct snd_soc_component *component = dai->component;
803 struct sgtl5000_priv *sgtl5000 = snd_soc_component_get_drvdata(component);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800804 int channels = params_channels(params);
805 int i2s_ctl = 0;
806 int stereo;
807 int ret;
808
809 /* sysclk should already set */
810 if (!sgtl5000->sysclk) {
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000811 dev_err(component->dev, "%s: set sysclk first!\n", __func__);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800812 return -EFAULT;
813 }
814
815 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
816 stereo = SGTL5000_DAC_STEREO;
817 else
818 stereo = SGTL5000_ADC_STEREO;
819
820 /* set mono to save power */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000821 snd_soc_component_update_bits(component, SGTL5000_CHIP_ANA_POWER, stereo,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800822 channels == 1 ? 0 : stereo);
823
824 /* set codec clock base on lrclk */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000825 ret = sgtl5000_set_clock(component, params_rate(params));
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800826 if (ret)
827 return ret;
828
829 /* set i2s data format */
Mark Browndacc2ae2014-07-31 12:46:05 +0100830 switch (params_width(params)) {
831 case 16:
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800832 if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
833 return -EINVAL;
834 i2s_ctl |= SGTL5000_I2S_DLEN_16 << SGTL5000_I2S_DLEN_SHIFT;
835 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_32FS <<
836 SGTL5000_I2S_SCLKFREQ_SHIFT;
837 break;
Mark Browndacc2ae2014-07-31 12:46:05 +0100838 case 20:
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800839 i2s_ctl |= SGTL5000_I2S_DLEN_20 << SGTL5000_I2S_DLEN_SHIFT;
840 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
841 SGTL5000_I2S_SCLKFREQ_SHIFT;
842 break;
Mark Browndacc2ae2014-07-31 12:46:05 +0100843 case 24:
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800844 i2s_ctl |= SGTL5000_I2S_DLEN_24 << SGTL5000_I2S_DLEN_SHIFT;
845 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
846 SGTL5000_I2S_SCLKFREQ_SHIFT;
847 break;
Mark Browndacc2ae2014-07-31 12:46:05 +0100848 case 32:
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800849 if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
850 return -EINVAL;
851 i2s_ctl |= SGTL5000_I2S_DLEN_32 << SGTL5000_I2S_DLEN_SHIFT;
852 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
853 SGTL5000_I2S_SCLKFREQ_SHIFT;
854 break;
855 default:
856 return -EINVAL;
857 }
858
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000859 snd_soc_component_update_bits(component, SGTL5000_CHIP_I2S_CTRL,
Axel Lin33cb92c2011-10-21 09:54:43 +0800860 SGTL5000_I2S_DLEN_MASK | SGTL5000_I2S_SCLKFREQ_MASK,
861 i2s_ctl);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800862
863 return 0;
864}
865
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800866/*
867 * set dac bias
868 * common state changes:
869 * startup:
870 * off --> standby --> prepare --> on
871 * standby --> prepare --> on
872 *
873 * stop:
874 * on --> prepare --> standby
875 */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000876static int sgtl5000_set_bias_level(struct snd_soc_component *component,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800877 enum snd_soc_bias_level level)
878{
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800879 switch (level) {
880 case SND_SOC_BIAS_ON:
881 case SND_SOC_BIAS_PREPARE:
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800882 case SND_SOC_BIAS_STANDBY:
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000883 snd_soc_component_update_bits(component, SGTL5000_CHIP_ANA_POWER,
Eric Nelson8419caa2016-06-07 01:14:52 +0200884 SGTL5000_REFTOP_POWERUP,
885 SGTL5000_REFTOP_POWERUP);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800886 break;
887 case SND_SOC_BIAS_OFF:
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +0000888 snd_soc_component_update_bits(component, SGTL5000_CHIP_ANA_POWER,
Eric Nelson8419caa2016-06-07 01:14:52 +0200889 SGTL5000_REFTOP_POWERUP, 0);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800890 break;
891 }
892
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800893 return 0;
894}
895
896#define SGTL5000_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
897 SNDRV_PCM_FMTBIT_S20_3LE |\
898 SNDRV_PCM_FMTBIT_S24_LE |\
899 SNDRV_PCM_FMTBIT_S32_LE)
900
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100901static const struct snd_soc_dai_ops sgtl5000_ops = {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800902 .hw_params = sgtl5000_pcm_hw_params,
903 .digital_mute = sgtl5000_digital_mute,
904 .set_fmt = sgtl5000_set_dai_fmt,
905 .set_sysclk = sgtl5000_set_dai_sysclk,
906};
907
908static struct snd_soc_dai_driver sgtl5000_dai = {
909 .name = "sgtl5000",
910 .playback = {
911 .stream_name = "Playback",
912 .channels_min = 1,
913 .channels_max = 2,
914 /*
915 * only support 8~48K + 96K,
916 * TODO modify hw_param to support more
917 */
918 .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
919 .formats = SGTL5000_FORMATS,
920 },
921 .capture = {
922 .stream_name = "Capture",
923 .channels_min = 1,
924 .channels_max = 2,
925 .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
926 .formats = SGTL5000_FORMATS,
927 },
928 .ops = &sgtl5000_ops,
929 .symmetric_rates = 1,
930};
931
Fabio Estevame5d80e82013-05-04 15:39:34 -0300932static bool sgtl5000_volatile(struct device *dev, unsigned int reg)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800933{
934 switch (reg) {
935 case SGTL5000_CHIP_ID:
936 case SGTL5000_CHIP_ADCDAC_CTRL:
937 case SGTL5000_CHIP_ANA_STATUS:
Fabio Estevame5d80e82013-05-04 15:39:34 -0300938 return true;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800939 }
940
Fabio Estevame5d80e82013-05-04 15:39:34 -0300941 return false;
942}
943
944static bool sgtl5000_readable(struct device *dev, unsigned int reg)
945{
946 switch (reg) {
947 case SGTL5000_CHIP_ID:
948 case SGTL5000_CHIP_DIG_POWER:
949 case SGTL5000_CHIP_CLK_CTRL:
950 case SGTL5000_CHIP_I2S_CTRL:
951 case SGTL5000_CHIP_SSS_CTRL:
952 case SGTL5000_CHIP_ADCDAC_CTRL:
953 case SGTL5000_CHIP_DAC_VOL:
954 case SGTL5000_CHIP_PAD_STRENGTH:
955 case SGTL5000_CHIP_ANA_ADC_CTRL:
956 case SGTL5000_CHIP_ANA_HP_CTRL:
957 case SGTL5000_CHIP_ANA_CTRL:
958 case SGTL5000_CHIP_LINREG_CTRL:
959 case SGTL5000_CHIP_REF_CTRL:
960 case SGTL5000_CHIP_MIC_CTRL:
961 case SGTL5000_CHIP_LINE_OUT_CTRL:
962 case SGTL5000_CHIP_LINE_OUT_VOL:
963 case SGTL5000_CHIP_ANA_POWER:
964 case SGTL5000_CHIP_PLL_CTRL:
965 case SGTL5000_CHIP_CLK_TOP_CTRL:
966 case SGTL5000_CHIP_ANA_STATUS:
967 case SGTL5000_CHIP_SHORT_CTRL:
968 case SGTL5000_CHIP_ANA_TEST2:
969 case SGTL5000_DAP_CTRL:
970 case SGTL5000_DAP_PEQ:
971 case SGTL5000_DAP_BASS_ENHANCE:
972 case SGTL5000_DAP_BASS_ENHANCE_CTRL:
973 case SGTL5000_DAP_AUDIO_EQ:
974 case SGTL5000_DAP_SURROUND:
975 case SGTL5000_DAP_FLT_COEF_ACCESS:
976 case SGTL5000_DAP_COEF_WR_B0_MSB:
977 case SGTL5000_DAP_COEF_WR_B0_LSB:
978 case SGTL5000_DAP_EQ_BASS_BAND0:
979 case SGTL5000_DAP_EQ_BASS_BAND1:
980 case SGTL5000_DAP_EQ_BASS_BAND2:
981 case SGTL5000_DAP_EQ_BASS_BAND3:
982 case SGTL5000_DAP_EQ_BASS_BAND4:
983 case SGTL5000_DAP_MAIN_CHAN:
984 case SGTL5000_DAP_MIX_CHAN:
985 case SGTL5000_DAP_AVC_CTRL:
986 case SGTL5000_DAP_AVC_THRESHOLD:
987 case SGTL5000_DAP_AVC_ATTACK:
988 case SGTL5000_DAP_AVC_DECAY:
989 case SGTL5000_DAP_COEF_WR_B1_MSB:
990 case SGTL5000_DAP_COEF_WR_B1_LSB:
991 case SGTL5000_DAP_COEF_WR_B2_MSB:
992 case SGTL5000_DAP_COEF_WR_B2_LSB:
993 case SGTL5000_DAP_COEF_WR_A1_MSB:
994 case SGTL5000_DAP_COEF_WR_A1_LSB:
995 case SGTL5000_DAP_COEF_WR_A2_MSB:
996 case SGTL5000_DAP_COEF_WR_A2_LSB:
997 return true;
998
999 default:
1000 return false;
1001 }
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001002}
1003
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001004/*
Alexander Stein1f39d932015-04-16 14:51:57 +02001005 * This precalculated table contains all (vag_val * 100 / lo_calcntrl) results
1006 * to select an appropriate lo_vol_* in SGTL5000_CHIP_LINE_OUT_VOL
1007 * The calculatation was done for all possible register values which
1008 * is the array index and the following formula: 10^((idx−15)/40) * 100
1009 */
1010static const u8 vol_quot_table[] = {
1011 42, 45, 47, 50, 53, 56, 60, 63,
1012 67, 71, 75, 79, 84, 89, 94, 100,
1013 106, 112, 119, 126, 133, 141, 150, 158,
1014 168, 178, 188, 200, 211, 224, 237, 251
1015};
1016
1017/*
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001018 * sgtl5000 has 3 internal power supplies:
1019 * 1. VAG, normally set to vdda/2
Fabio Estevam7f6d75d2014-10-07 10:50:56 -03001020 * 2. charge pump, set to different value
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001021 * according to voltage of vdda and vddio
1022 * 3. line out VAG, normally set to vddio/2
1023 *
1024 * and should be set according to:
1025 * 1. vddd provided by external or not
1026 * 2. vdda and vddio voltage value. > 3.1v or not
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001027 */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001028static int sgtl5000_set_power_regs(struct snd_soc_component *component)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001029{
1030 int vddd;
1031 int vdda;
1032 int vddio;
1033 u16 ana_pwr;
1034 u16 lreg_ctrl;
1035 int vag;
Alexander Steind2b7c2a2015-04-16 14:51:56 +02001036 int lo_vag;
Alexander Stein1f39d932015-04-16 14:51:57 +02001037 int vol_quot;
1038 int lo_vol;
1039 size_t i;
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001040 struct sgtl5000_priv *sgtl5000 = snd_soc_component_get_drvdata(component);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001041
1042 vdda = regulator_get_voltage(sgtl5000->supplies[VDDA].consumer);
1043 vddio = regulator_get_voltage(sgtl5000->supplies[VDDIO].consumer);
Eric Nelson940adb22016-06-07 01:14:48 +02001044 vddd = (sgtl5000->num_supplies > VDDD)
1045 ? regulator_get_voltage(sgtl5000->supplies[VDDD].consumer)
1046 : LDO_VOLTAGE;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001047
1048 vdda = vdda / 1000;
1049 vddio = vddio / 1000;
1050 vddd = vddd / 1000;
1051
1052 if (vdda <= 0 || vddio <= 0 || vddd < 0) {
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001053 dev_err(component->dev, "regulator voltage not set correctly\n");
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001054
1055 return -EINVAL;
1056 }
1057
1058 /* according to datasheet, maximum voltage of supplies */
1059 if (vdda > 3600 || vddio > 3600 || vddd > 1980) {
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001060 dev_err(component->dev,
Fabio Estevamcf1ee982011-12-28 09:55:15 -02001061 "exceed max voltage vdda %dmV vddio %dmV vddd %dmV\n",
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001062 vdda, vddio, vddd);
1063
1064 return -EINVAL;
1065 }
1066
1067 /* reset value */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001068 ana_pwr = snd_soc_component_read32(component, SGTL5000_CHIP_ANA_POWER);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001069 ana_pwr |= SGTL5000_DAC_STEREO |
1070 SGTL5000_ADC_STEREO |
1071 SGTL5000_REFTOP_POWERUP;
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001072 lreg_ctrl = snd_soc_component_read32(component, SGTL5000_CHIP_LINREG_CTRL);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001073
1074 if (vddio < 3100 && vdda < 3100) {
1075 /* enable internal oscillator used for charge pump */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001076 snd_soc_component_update_bits(component, SGTL5000_CHIP_CLK_TOP_CTRL,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001077 SGTL5000_INT_OSC_EN,
1078 SGTL5000_INT_OSC_EN);
1079 /* Enable VDDC charge pump */
1080 ana_pwr |= SGTL5000_VDDC_CHRGPMP_POWERUP;
1081 } else if (vddio >= 3100 && vdda >= 3100) {
Eric Nelsonc7d910b2015-02-27 08:06:45 -07001082 ana_pwr &= ~SGTL5000_VDDC_CHRGPMP_POWERUP;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001083 /* VDDC use VDDIO rail */
1084 lreg_ctrl |= SGTL5000_VDDC_ASSN_OVRD;
1085 lreg_ctrl |= SGTL5000_VDDC_MAN_ASSN_VDDIO <<
1086 SGTL5000_VDDC_MAN_ASSN_SHIFT;
1087 }
1088
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001089 snd_soc_component_write(component, SGTL5000_CHIP_LINREG_CTRL, lreg_ctrl);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001090
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001091 snd_soc_component_write(component, SGTL5000_CHIP_ANA_POWER, ana_pwr);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001092
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001093 /*
1094 * set ADC/DAC VAG to vdda / 2,
1095 * should stay in range (0.8v, 1.575v)
1096 */
1097 vag = vdda / 2;
1098 if (vag <= SGTL5000_ANA_GND_BASE)
1099 vag = 0;
1100 else if (vag >= SGTL5000_ANA_GND_BASE + SGTL5000_ANA_GND_STP *
1101 (SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT))
1102 vag = SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT;
1103 else
1104 vag = (vag - SGTL5000_ANA_GND_BASE) / SGTL5000_ANA_GND_STP;
1105
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001106 snd_soc_component_update_bits(component, SGTL5000_CHIP_REF_CTRL,
Axel Lin33cb92c2011-10-21 09:54:43 +08001107 SGTL5000_ANA_GND_MASK, vag << SGTL5000_ANA_GND_SHIFT);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001108
1109 /* set line out VAG to vddio / 2, in range (0.8v, 1.675v) */
Alexander Steind2b7c2a2015-04-16 14:51:56 +02001110 lo_vag = vddio / 2;
1111 if (lo_vag <= SGTL5000_LINE_OUT_GND_BASE)
1112 lo_vag = 0;
1113 else if (lo_vag >= SGTL5000_LINE_OUT_GND_BASE +
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001114 SGTL5000_LINE_OUT_GND_STP * SGTL5000_LINE_OUT_GND_MAX)
Alexander Steind2b7c2a2015-04-16 14:51:56 +02001115 lo_vag = SGTL5000_LINE_OUT_GND_MAX;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001116 else
Alexander Steind2b7c2a2015-04-16 14:51:56 +02001117 lo_vag = (lo_vag - SGTL5000_LINE_OUT_GND_BASE) /
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001118 SGTL5000_LINE_OUT_GND_STP;
1119
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001120 snd_soc_component_update_bits(component, SGTL5000_CHIP_LINE_OUT_CTRL,
Axel Lin33cb92c2011-10-21 09:54:43 +08001121 SGTL5000_LINE_OUT_CURRENT_MASK |
1122 SGTL5000_LINE_OUT_GND_MASK,
Alexander Steind2b7c2a2015-04-16 14:51:56 +02001123 lo_vag << SGTL5000_LINE_OUT_GND_SHIFT |
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001124 SGTL5000_LINE_OUT_CURRENT_360u <<
1125 SGTL5000_LINE_OUT_CURRENT_SHIFT);
1126
Alexander Stein1f39d932015-04-16 14:51:57 +02001127 /*
1128 * Set lineout output level in range (0..31)
1129 * the same value is used for right and left channel
1130 *
1131 * Searching for a suitable index solving this formula:
1132 * idx = 40 * log10(vag_val / lo_cagcntrl) + 15
1133 */
1134 vol_quot = (vag * 100) / lo_vag;
1135 lo_vol = 0;
1136 for (i = 0; i < ARRAY_SIZE(vol_quot_table); i++) {
1137 if (vol_quot >= vol_quot_table[i])
1138 lo_vol = i;
1139 else
1140 break;
1141 }
1142
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001143 snd_soc_component_update_bits(component, SGTL5000_CHIP_LINE_OUT_VOL,
Alexander Stein1f39d932015-04-16 14:51:57 +02001144 SGTL5000_LINE_OUT_VOL_RIGHT_MASK |
1145 SGTL5000_LINE_OUT_VOL_LEFT_MASK,
1146 lo_vol << SGTL5000_LINE_OUT_VOL_RIGHT_SHIFT |
1147 lo_vol << SGTL5000_LINE_OUT_VOL_LEFT_SHIFT);
1148
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001149 return 0;
1150}
1151
Eric Nelson940adb22016-06-07 01:14:48 +02001152static int sgtl5000_enable_regulators(struct i2c_client *client)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001153{
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001154 int ret;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001155 int i;
1156 int external_vddd = 0;
Shawn Guo11db0da2013-12-13 14:43:03 +08001157 struct regulator *vddd;
Eric Nelson940adb22016-06-07 01:14:48 +02001158 struct sgtl5000_priv *sgtl5000 = i2c_get_clientdata(client);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001159
1160 for (i = 0; i < ARRAY_SIZE(sgtl5000->supplies); i++)
1161 sgtl5000->supplies[i].supply = supply_names[i];
1162
Eric Nelson940adb22016-06-07 01:14:48 +02001163 vddd = regulator_get_optional(&client->dev, "VDDD");
1164 if (IS_ERR(vddd)) {
1165 /* See if it's just not registered yet */
1166 if (PTR_ERR(vddd) == -EPROBE_DEFER)
1167 return -EPROBE_DEFER;
1168 } else {
1169 external_vddd = 1;
1170 regulator_put(vddd);
Shawn Guo11db0da2013-12-13 14:43:03 +08001171 }
1172
Eric Nelson940adb22016-06-07 01:14:48 +02001173 sgtl5000->num_supplies = ARRAY_SIZE(sgtl5000->supplies)
1174 - 1 + external_vddd;
1175 ret = regulator_bulk_get(&client->dev, sgtl5000->num_supplies,
Shawn Guo11db0da2013-12-13 14:43:03 +08001176 sgtl5000->supplies);
1177 if (ret)
Eric Nelson940adb22016-06-07 01:14:48 +02001178 return ret;
Shawn Guo11db0da2013-12-13 14:43:03 +08001179
Eric Nelson940adb22016-06-07 01:14:48 +02001180 ret = regulator_bulk_enable(sgtl5000->num_supplies,
1181 sgtl5000->supplies);
1182 if (!ret)
1183 usleep_range(10, 20);
1184 else
1185 regulator_bulk_free(sgtl5000->num_supplies,
1186 sgtl5000->supplies);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001187
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001188 return ret;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001189}
1190
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001191static int sgtl5000_probe(struct snd_soc_component *component)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001192{
1193 int ret;
Fabio Estevam570c70a2017-04-05 11:32:34 -03001194 u16 reg;
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001195 struct sgtl5000_priv *sgtl5000 = snd_soc_component_get_drvdata(component);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001196
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001197 /* power up sgtl5000 */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001198 ret = sgtl5000_set_power_regs(component);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001199 if (ret)
1200 goto err;
1201
1202 /* enable small pop, introduce 400ms delay in turning off */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001203 snd_soc_component_update_bits(component, SGTL5000_CHIP_REF_CTRL,
Fabio Estevamc251ea72014-11-14 02:14:47 -02001204 SGTL5000_SMALL_POP, 1);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001205
1206 /* disable short cut detector */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001207 snd_soc_component_write(component, SGTL5000_CHIP_SHORT_CTRL, 0);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001208
1209 /*
1210 * set i2s as default input of sound switch
1211 * TODO: add sound switch to control and dapm widge.
1212 */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001213 snd_soc_component_write(component, SGTL5000_CHIP_SSS_CTRL,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001214 SGTL5000_DAC_SEL_I2S_IN << SGTL5000_DAC_SEL_SHIFT);
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001215 snd_soc_component_write(component, SGTL5000_CHIP_DIG_POWER,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001216 SGTL5000_ADC_EN | SGTL5000_DAC_EN);
1217
1218 /* enable dac volume ramp by default */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001219 snd_soc_component_write(component, SGTL5000_CHIP_ADCDAC_CTRL,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001220 SGTL5000_DAC_VOL_RAMP_EN |
1221 SGTL5000_DAC_MUTE_RIGHT |
1222 SGTL5000_DAC_MUTE_LEFT);
1223
Fabio Estevam570c70a2017-04-05 11:32:34 -03001224 reg = ((sgtl5000->lrclk_strength) << SGTL5000_PAD_I2S_LRCLK_SHIFT | 0x5f);
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001225 snd_soc_component_write(component, SGTL5000_CHIP_PAD_STRENGTH, reg);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001226
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001227 snd_soc_component_write(component, SGTL5000_CHIP_ANA_CTRL,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001228 SGTL5000_HP_ZCD_EN |
1229 SGTL5000_ADC_ZCD_EN);
1230
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001231 snd_soc_component_update_bits(component, SGTL5000_CHIP_MIC_CTRL,
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +02001232 SGTL5000_BIAS_R_MASK,
1233 sgtl5000->micbias_resistor << SGTL5000_BIAS_R_SHIFT);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001234
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001235 snd_soc_component_update_bits(component, SGTL5000_CHIP_MIC_CTRL,
Gianluca Renzie256da82015-09-25 21:33:41 +02001236 SGTL5000_BIAS_VOLT_MASK,
1237 sgtl5000->micbias_voltage << SGTL5000_BIAS_VOLT_SHIFT);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001238 /*
1239 * disable DAP
1240 * TODO:
1241 * Enable DAP in kcontrol and dapm.
1242 */
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001243 snd_soc_component_write(component, SGTL5000_DAP_CTRL, 0);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001244
Michal Oleszczykc5489f92018-02-02 13:10:29 +01001245 /* Unmute DAC after start */
Mark Brown58fadc12018-02-14 15:39:30 +00001246 snd_soc_component_update_bits(component, SGTL5000_CHIP_ADCDAC_CTRL,
Michal Oleszczykc5489f92018-02-02 13:10:29 +01001247 SGTL5000_DAC_MUTE_LEFT | SGTL5000_DAC_MUTE_RIGHT, 0);
1248
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001249 return 0;
1250
1251err:
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001252 return ret;
1253}
1254
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001255static const struct snd_soc_component_driver sgtl5000_driver = {
1256 .probe = sgtl5000_probe,
1257 .set_bias_level = sgtl5000_set_bias_level,
1258 .controls = sgtl5000_snd_controls,
1259 .num_controls = ARRAY_SIZE(sgtl5000_snd_controls),
1260 .dapm_widgets = sgtl5000_dapm_widgets,
1261 .num_dapm_widgets = ARRAY_SIZE(sgtl5000_dapm_widgets),
1262 .dapm_routes = sgtl5000_dapm_routes,
1263 .num_dapm_routes = ARRAY_SIZE(sgtl5000_dapm_routes),
1264 .suspend_bias_off = 1,
1265 .idle_bias_on = 1,
1266 .use_pmdown_time = 1,
1267 .endianness = 1,
1268 .non_legacy_dai_naming = 1,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001269};
1270
Fabio Estevame5d80e82013-05-04 15:39:34 -03001271static const struct regmap_config sgtl5000_regmap = {
1272 .reg_bits = 16,
1273 .val_bits = 16,
Fabio Estevamcb23e852013-07-04 20:01:01 -03001274 .reg_stride = 2,
Fabio Estevame5d80e82013-05-04 15:39:34 -03001275
1276 .max_register = SGTL5000_MAX_REG_OFFSET,
1277 .volatile_reg = sgtl5000_volatile,
1278 .readable_reg = sgtl5000_readable,
1279
1280 .cache_type = REGCACHE_RBTREE,
1281 .reg_defaults = sgtl5000_reg_defaults,
1282 .num_reg_defaults = ARRAY_SIZE(sgtl5000_reg_defaults),
1283};
1284
Fabio Estevamaf8ee112013-05-09 21:15:47 -03001285/*
1286 * Write all the default values from sgtl5000_reg_defaults[] array into the
1287 * sgtl5000 registers, to make sure we always start with the sane registers
1288 * values as stated in the datasheet.
1289 *
1290 * Since sgtl5000 does not have a reset line, nor a reset command in software,
1291 * we follow this approach to guarantee we always start from the default values
1292 * and avoid problems like, not being able to probe after an audio playback
1293 * followed by a system reset or a 'reboot' command in Linux
1294 */
Eric Nelsonf219b162016-06-07 01:14:49 +02001295static void sgtl5000_fill_defaults(struct i2c_client *client)
Fabio Estevamaf8ee112013-05-09 21:15:47 -03001296{
Eric Nelsonf219b162016-06-07 01:14:49 +02001297 struct sgtl5000_priv *sgtl5000 = i2c_get_clientdata(client);
Fabio Estevamaf8ee112013-05-09 21:15:47 -03001298 int i, ret, val, index;
1299
1300 for (i = 0; i < ARRAY_SIZE(sgtl5000_reg_defaults); i++) {
1301 val = sgtl5000_reg_defaults[i].def;
1302 index = sgtl5000_reg_defaults[i].reg;
1303 ret = regmap_write(sgtl5000->regmap, index, val);
1304 if (ret)
Eric Nelsonf219b162016-06-07 01:14:49 +02001305 dev_err(&client->dev,
1306 "%s: error %d setting reg 0x%02x to 0x%04x\n",
1307 __func__, ret, index, val);
Fabio Estevamaf8ee112013-05-09 21:15:47 -03001308 }
Fabio Estevamaf8ee112013-05-09 21:15:47 -03001309}
1310
Bill Pemberton7a79e942012-12-07 09:26:37 -05001311static int sgtl5000_i2c_probe(struct i2c_client *client,
1312 const struct i2c_device_id *id)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001313{
1314 struct sgtl5000_priv *sgtl5000;
Fabio Estevamb871f1a2013-05-09 21:15:46 -03001315 int ret, reg, rev;
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +02001316 struct device_node *np = client->dev.of_node;
1317 u32 value;
Eric Nelson3d632cc2016-06-07 01:14:50 +02001318 u16 ana_pwr;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001319
Fabio Estevam3f7256f2014-10-24 13:01:25 -02001320 sgtl5000 = devm_kzalloc(&client->dev, sizeof(*sgtl5000), GFP_KERNEL);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001321 if (!sgtl5000)
1322 return -ENOMEM;
1323
Eric Nelson940adb22016-06-07 01:14:48 +02001324 i2c_set_clientdata(client, sgtl5000);
1325
1326 ret = sgtl5000_enable_regulators(client);
1327 if (ret)
1328 return ret;
1329
Fabio Estevame5d80e82013-05-04 15:39:34 -03001330 sgtl5000->regmap = devm_regmap_init_i2c(client, &sgtl5000_regmap);
1331 if (IS_ERR(sgtl5000->regmap)) {
1332 ret = PTR_ERR(sgtl5000->regmap);
1333 dev_err(&client->dev, "Failed to allocate regmap: %d\n", ret);
Eric Nelson940adb22016-06-07 01:14:48 +02001334 goto disable_regs;
Fabio Estevame5d80e82013-05-04 15:39:34 -03001335 }
1336
Fabio Estevam9e13f342013-06-09 22:07:46 -03001337 sgtl5000->mclk = devm_clk_get(&client->dev, NULL);
1338 if (IS_ERR(sgtl5000->mclk)) {
1339 ret = PTR_ERR(sgtl5000->mclk);
Shawn Guo46a59052013-07-16 09:17:27 +08001340 /* Defer the probe to see if the clk will be provided later */
1341 if (ret == -ENOENT)
Eric Nelson940adb22016-06-07 01:14:48 +02001342 ret = -EPROBE_DEFER;
Fabio Estevam8af57482018-01-17 13:48:54 -02001343
1344 if (ret != -EPROBE_DEFER)
1345 dev_err(&client->dev, "Failed to get mclock: %d\n",
1346 ret);
Eric Nelson940adb22016-06-07 01:14:48 +02001347 goto disable_regs;
Fabio Estevam9e13f342013-06-09 22:07:46 -03001348 }
1349
1350 ret = clk_prepare_enable(sgtl5000->mclk);
Eric Nelson940adb22016-06-07 01:14:48 +02001351 if (ret) {
1352 dev_err(&client->dev, "Error enabling clock %d\n", ret);
1353 goto disable_regs;
1354 }
Fabio Estevam9e13f342013-06-09 22:07:46 -03001355
Eric Nelson58cc9c92015-01-30 14:07:55 -07001356 /* Need 8 clocks before I2C accesses */
1357 udelay(1);
1358
Fabio Estevamb871f1a2013-05-09 21:15:46 -03001359 /* read chip information */
1360 ret = regmap_read(sgtl5000->regmap, SGTL5000_CHIP_ID, &reg);
Eric Nelson940adb22016-06-07 01:14:48 +02001361 if (ret) {
1362 dev_err(&client->dev, "Error reading chip id %d\n", ret);
Fabio Estevam9e13f342013-06-09 22:07:46 -03001363 goto disable_clk;
Eric Nelson940adb22016-06-07 01:14:48 +02001364 }
Fabio Estevamb871f1a2013-05-09 21:15:46 -03001365
1366 if (((reg & SGTL5000_PARTID_MASK) >> SGTL5000_PARTID_SHIFT) !=
1367 SGTL5000_PARTID_PART_ID) {
1368 dev_err(&client->dev,
1369 "Device with ID register %x is not a sgtl5000\n", reg);
Fabio Estevam9e13f342013-06-09 22:07:46 -03001370 ret = -ENODEV;
1371 goto disable_clk;
Fabio Estevamb871f1a2013-05-09 21:15:46 -03001372 }
1373
1374 rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
1375 dev_info(&client->dev, "sgtl5000 revision 0x%x\n", rev);
Shawn Guo252e91f2013-12-13 14:43:02 +08001376 sgtl5000->revision = rev;
Fabio Estevamb871f1a2013-05-09 21:15:46 -03001377
Eric Nelson08dea162016-06-07 01:14:51 +02001378 /* reconfigure the clocks in case we're using the PLL */
1379 ret = regmap_write(sgtl5000->regmap,
1380 SGTL5000_CHIP_CLK_CTRL,
1381 SGTL5000_CHIP_CLK_CTRL_DEFAULT);
1382 if (ret)
1383 dev_err(&client->dev,
1384 "Error %d initializing CHIP_CLK_CTRL\n", ret);
1385
Eric Nelson940adb22016-06-07 01:14:48 +02001386 /* Follow section 2.2.1.1 of AN3663 */
Eric Nelson3d632cc2016-06-07 01:14:50 +02001387 ana_pwr = SGTL5000_ANA_POWER_DEFAULT;
Eric Nelson940adb22016-06-07 01:14:48 +02001388 if (sgtl5000->num_supplies <= VDDD) {
1389 /* internal VDDD at 1.2V */
Eric Nelson3d632cc2016-06-07 01:14:50 +02001390 ret = regmap_update_bits(sgtl5000->regmap,
1391 SGTL5000_CHIP_LINREG_CTRL,
1392 SGTL5000_LINREG_VDDD_MASK,
1393 LINREG_VDDD);
1394 if (ret)
1395 dev_err(&client->dev,
1396 "Error %d setting LINREG_VDDD\n", ret);
1397
1398 ana_pwr |= SGTL5000_LINEREG_D_POWERUP;
1399 dev_info(&client->dev,
Fabio Estevamda689e02018-01-18 09:45:28 -02001400 "Using internal LDO instead of VDDD: check ER1 erratum\n");
Eric Nelson940adb22016-06-07 01:14:48 +02001401 } else {
1402 /* using external LDO for VDDD
1403 * Clear startup powerup and simple powerup
1404 * bits to save power
1405 */
Eric Nelson3d632cc2016-06-07 01:14:50 +02001406 ana_pwr &= ~(SGTL5000_STARTUP_POWERUP
1407 | SGTL5000_LINREG_SIMPLE_POWERUP);
Eric Nelson940adb22016-06-07 01:14:48 +02001408 dev_dbg(&client->dev, "Using external VDDD\n");
1409 }
Eric Nelson3d632cc2016-06-07 01:14:50 +02001410 ret = regmap_write(sgtl5000->regmap, SGTL5000_CHIP_ANA_POWER, ana_pwr);
1411 if (ret)
1412 dev_err(&client->dev,
1413 "Error %d setting CHIP_ANA_POWER to %04x\n",
1414 ret, ana_pwr);
Eric Nelson940adb22016-06-07 01:14:48 +02001415
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +02001416 if (np) {
1417 if (!of_property_read_u32(np,
1418 "micbias-resistor-k-ohms", &value)) {
1419 switch (value) {
1420 case SGTL5000_MICBIAS_OFF:
1421 sgtl5000->micbias_resistor = 0;
1422 break;
1423 case SGTL5000_MICBIAS_2K:
1424 sgtl5000->micbias_resistor = 1;
1425 break;
1426 case SGTL5000_MICBIAS_4K:
1427 sgtl5000->micbias_resistor = 2;
1428 break;
1429 case SGTL5000_MICBIAS_8K:
1430 sgtl5000->micbias_resistor = 3;
1431 break;
1432 default:
1433 sgtl5000->micbias_resistor = 2;
1434 dev_err(&client->dev,
1435 "Unsuitable MicBias resistor\n");
1436 }
1437 } else {
1438 /* default is 4Kohms */
1439 sgtl5000->micbias_resistor = 2;
1440 }
Jean-Michel Hautbois87357792014-10-14 08:43:12 +02001441 if (!of_property_read_u32(np,
1442 "micbias-voltage-m-volts", &value)) {
1443 /* 1250mV => 0 */
1444 /* steps of 250mV */
1445 if ((value >= 1250) && (value <= 3000))
1446 sgtl5000->micbias_voltage = (value / 250) - 5;
1447 else {
1448 sgtl5000->micbias_voltage = 0;
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +02001449 dev_err(&client->dev,
Gianluca Renzifb97d752015-09-25 21:33:42 +02001450 "Unsuitable MicBias voltage\n");
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +02001451 }
1452 } else {
Jean-Michel Hautbois87357792014-10-14 08:43:12 +02001453 sgtl5000->micbias_voltage = 0;
Jean-Michel Hautboisbd0593f2014-10-14 08:43:11 +02001454 }
1455 }
1456
Fabio Estevam570c70a2017-04-05 11:32:34 -03001457 sgtl5000->lrclk_strength = I2S_LRCLK_STRENGTH_LOW;
1458 if (!of_property_read_u32(np, "lrclk-strength", &value)) {
1459 if (value > I2S_LRCLK_STRENGTH_HIGH)
1460 value = I2S_LRCLK_STRENGTH_LOW;
1461 sgtl5000->lrclk_strength = value;
1462 }
1463
Fabio Estevamaf8ee112013-05-09 21:15:47 -03001464 /* Ensure sgtl5000 will start with sane register values */
Eric Nelsonf219b162016-06-07 01:14:49 +02001465 sgtl5000_fill_defaults(client);
Fabio Estevamaf8ee112013-05-09 21:15:47 -03001466
Kuninori Morimoto2f8b3182018-01-29 04:37:53 +00001467 ret = devm_snd_soc_register_component(&client->dev,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001468 &sgtl5000_driver, &sgtl5000_dai, 1);
Fabio Estevam9e13f342013-06-09 22:07:46 -03001469 if (ret)
1470 goto disable_clk;
1471
1472 return 0;
1473
1474disable_clk:
1475 clk_disable_unprepare(sgtl5000->mclk);
Eric Nelson940adb22016-06-07 01:14:48 +02001476
1477disable_regs:
1478 regulator_bulk_disable(sgtl5000->num_supplies, sgtl5000->supplies);
1479 regulator_bulk_free(sgtl5000->num_supplies, sgtl5000->supplies);
1480
Fabio Estevam512fa7c2011-12-28 11:30:11 -02001481 return ret;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001482}
1483
Bill Pemberton7a79e942012-12-07 09:26:37 -05001484static int sgtl5000_i2c_remove(struct i2c_client *client)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001485{
Fabio Estevam7c647af2013-06-10 10:24:41 -03001486 struct sgtl5000_priv *sgtl5000 = i2c_get_clientdata(client);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001487
Fabio Estevam9e13f342013-06-09 22:07:46 -03001488 clk_disable_unprepare(sgtl5000->mclk);
Eric Nelson940adb22016-06-07 01:14:48 +02001489 regulator_bulk_disable(sgtl5000->num_supplies, sgtl5000->supplies);
1490 regulator_bulk_free(sgtl5000->num_supplies, sgtl5000->supplies);
1491
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001492 return 0;
1493}
1494
1495static const struct i2c_device_id sgtl5000_id[] = {
1496 {"sgtl5000", 0},
1497 {},
1498};
1499
1500MODULE_DEVICE_TABLE(i2c, sgtl5000_id);
1501
Shawn Guo58e49422011-07-22 00:28:51 +08001502static const struct of_device_id sgtl5000_dt_ids[] = {
1503 { .compatible = "fsl,sgtl5000", },
1504 { /* sentinel */ }
1505};
Axel Lin4c54c6d2011-08-11 22:19:16 +08001506MODULE_DEVICE_TABLE(of, sgtl5000_dt_ids);
Shawn Guo58e49422011-07-22 00:28:51 +08001507
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001508static struct i2c_driver sgtl5000_i2c_driver = {
1509 .driver = {
1510 .name = "sgtl5000",
Shawn Guo58e49422011-07-22 00:28:51 +08001511 .of_match_table = sgtl5000_dt_ids,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001512 },
1513 .probe = sgtl5000_i2c_probe,
Bill Pemberton7a79e942012-12-07 09:26:37 -05001514 .remove = sgtl5000_i2c_remove,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001515 .id_table = sgtl5000_id,
1516};
1517
Mark Brown67d45092012-04-03 22:35:18 +01001518module_i2c_driver(sgtl5000_i2c_driver);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001519
1520MODULE_DESCRIPTION("Freescale SGTL5000 ALSA SoC Codec Driver");
Zeng Zhaomingf7cb8a42012-01-16 15:18:11 +08001521MODULE_AUTHOR("Zeng Zhaoming <zengzm.kernel@gmail.com>");
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001522MODULE_LICENSE("GPL");