blob: e22b3456b2eef2fd1924a7f1d1bf6ed544f2c35a [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080041#include <linux/slab.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
Amir Vadai43a335e2016-05-13 12:55:41 +000044#include <linux/workqueue.h>
Matan Barak94c68252016-04-17 17:08:40 +030045#include <linux/interrupt.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080046
Eli Cohene126ba92013-07-07 17:25:49 +030047#include <linux/mlx5/device.h>
48#include <linux/mlx5/doorbell.h>
49
50enum {
Gal Pressman36350112016-04-24 22:51:55 +030051 MLX5_RQ_BITMASK_VSD = 1 << 1,
52};
53
54enum {
Eli Cohene126ba92013-07-07 17:25:49 +030055 MLX5_BOARD_ID_LEN = 64,
56 MLX5_MAX_NAME_LEN = 16,
57};
58
59enum {
60 /* one minute for the sake of bringup. Generally, commands must always
61 * complete and we may need to increase this timeout value
62 */
Or Gerlitz6b6c07b2016-03-02 00:13:39 +020063 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
Eli Cohene126ba92013-07-07 17:25:49 +030064 MLX5_CMD_WQ_MAX_NAME = 32,
65};
66
67enum {
68 CMD_OWNER_SW = 0x0,
69 CMD_OWNER_HW = 0x1,
70 CMD_STATUS_SUCCESS = 0,
71};
72
73enum mlx5_sqp_t {
74 MLX5_SQP_SMI = 0,
75 MLX5_SQP_GSI = 1,
76 MLX5_SQP_IEEE_1588 = 2,
77 MLX5_SQP_SNIFFER = 3,
78 MLX5_SQP_SYNC_UMR = 4,
79};
80
81enum {
82 MLX5_MAX_PORTS = 2,
83};
84
85enum {
86 MLX5_EQ_VEC_PAGES = 0,
87 MLX5_EQ_VEC_CMD = 1,
88 MLX5_EQ_VEC_ASYNC = 2,
89 MLX5_EQ_VEC_COMP_BASE,
90};
91
92enum {
Saeed Mahameeddb058a12015-05-28 22:28:39 +030093 MLX5_MAX_IRQ_NAME = 32
Eli Cohene126ba92013-07-07 17:25:49 +030094};
95
96enum {
97 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
98 MLX5_ATOMIC_MODE_CX = 2 << 16,
99 MLX5_ATOMIC_MODE_8B = 3 << 16,
100 MLX5_ATOMIC_MODE_16B = 4 << 16,
101 MLX5_ATOMIC_MODE_32B = 5 << 16,
102 MLX5_ATOMIC_MODE_64B = 6 << 16,
103 MLX5_ATOMIC_MODE_128B = 7 << 16,
104 MLX5_ATOMIC_MODE_256B = 8 << 16,
105};
106
107enum {
Saeed Mahameed4f3961e2016-02-22 18:17:25 +0200108 MLX5_REG_QETCR = 0x4005,
109 MLX5_REG_QTCT = 0x400a,
Eli Cohene126ba92013-07-07 17:25:49 +0300110 MLX5_REG_PCAP = 0x5001,
111 MLX5_REG_PMTU = 0x5003,
112 MLX5_REG_PTYS = 0x5004,
113 MLX5_REG_PAOS = 0x5006,
Achiad Shochat3c2d18e2015-08-16 16:04:51 +0300114 MLX5_REG_PFCC = 0x5007,
Gal Pressmanefea3892015-08-04 14:05:47 +0300115 MLX5_REG_PPCNT = 0x5008,
Eli Cohene126ba92013-07-07 17:25:49 +0300116 MLX5_REG_PMAOS = 0x5012,
117 MLX5_REG_PUDE = 0x5009,
118 MLX5_REG_PMPE = 0x5010,
119 MLX5_REG_PELC = 0x500e,
Majd Dibbinya124d132015-06-04 19:30:45 +0300120 MLX5_REG_PVLC = 0x500f,
Eran Ben Elisha94cb1eb2016-04-24 22:51:52 +0300121 MLX5_REG_PCMR = 0x5041,
Gal Pressmanbb641432016-04-24 22:51:54 +0300122 MLX5_REG_PMLP = 0x5002,
Eli Cohene126ba92013-07-07 17:25:49 +0300123 MLX5_REG_NODE_DESC = 0x6001,
124 MLX5_REG_HOST_ENDIANNESS = 0x7004,
Gal Pressmanbb641432016-04-24 22:51:54 +0300125 MLX5_REG_MCIA = 0x9014,
Gal Pressmanda54d242016-04-24 22:51:53 +0300126 MLX5_REG_MLCR = 0x902b,
Eli Cohene126ba92013-07-07 17:25:49 +0300127};
128
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200129enum {
130 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
131 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
132};
133
Haggai Erane420f0c2014-12-11 17:04:19 +0200134enum mlx5_page_fault_resume_flags {
135 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
136 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
137 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
138 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
139};
140
Eli Cohene126ba92013-07-07 17:25:49 +0300141enum dbg_rsc_type {
142 MLX5_DBG_RSC_QP,
143 MLX5_DBG_RSC_EQ,
144 MLX5_DBG_RSC_CQ,
145};
146
147struct mlx5_field_desc {
148 struct dentry *dent;
149 int i;
150};
151
152struct mlx5_rsc_debug {
153 struct mlx5_core_dev *dev;
154 void *object;
155 enum dbg_rsc_type type;
156 struct dentry *root;
157 struct mlx5_field_desc fields[0];
158};
159
160enum mlx5_dev_event {
161 MLX5_DEV_EVENT_SYS_ERROR,
162 MLX5_DEV_EVENT_PORT_UP,
163 MLX5_DEV_EVENT_PORT_DOWN,
164 MLX5_DEV_EVENT_PORT_INITIALIZED,
165 MLX5_DEV_EVENT_LID_CHANGE,
166 MLX5_DEV_EVENT_PKEY_CHANGE,
167 MLX5_DEV_EVENT_GUID_CHANGE,
168 MLX5_DEV_EVENT_CLIENT_REREG,
169};
170
Rana Shahout4c916a72015-05-28 22:28:43 +0300171enum mlx5_port_status {
Achiad Shochat6fa1bca2015-08-16 16:04:50 +0300172 MLX5_PORT_UP = 1,
173 MLX5_PORT_DOWN = 2,
Rana Shahout4c916a72015-05-28 22:28:43 +0300174};
175
Eli Cohene126ba92013-07-07 17:25:49 +0300176struct mlx5_uuar_info {
177 struct mlx5_uar *uars;
178 int num_uars;
179 int num_low_latency_uuars;
180 unsigned long *bitmap;
181 unsigned int *count;
182 struct mlx5_bf *bfs;
183
184 /*
185 * protect uuar allocation data structs
186 */
187 struct mutex lock;
Eli Cohen78c0f982014-01-30 13:49:48 +0200188 u32 ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300189};
190
191struct mlx5_bf {
192 void __iomem *reg;
193 void __iomem *regreg;
194 int buf_size;
195 struct mlx5_uar *uar;
196 unsigned long offset;
197 int need_lock;
198 /* protect blue flame buffer selection when needed
199 */
200 spinlock_t lock;
201
202 /* serialize 64 bit writes when done as two 32 bit accesses
203 */
204 spinlock_t lock32;
205 int uuarn;
206};
207
208struct mlx5_cmd_first {
209 __be32 data[4];
210};
211
212struct mlx5_cmd_msg {
213 struct list_head list;
214 struct cache_ent *cache;
215 u32 len;
216 struct mlx5_cmd_first first;
217 struct mlx5_cmd_mailbox *next;
218};
219
220struct mlx5_cmd_debug {
221 struct dentry *dbg_root;
222 struct dentry *dbg_in;
223 struct dentry *dbg_out;
224 struct dentry *dbg_outlen;
225 struct dentry *dbg_status;
226 struct dentry *dbg_run;
227 void *in_msg;
228 void *out_msg;
229 u8 status;
230 u16 inlen;
231 u16 outlen;
232};
233
234struct cache_ent {
235 /* protect block chain allocations
236 */
237 spinlock_t lock;
238 struct list_head head;
239};
240
241struct cmd_msg_cache {
242 struct cache_ent large;
243 struct cache_ent med;
244
245};
246
247struct mlx5_cmd_stats {
248 u64 sum;
249 u64 n;
250 struct dentry *root;
251 struct dentry *avg;
252 struct dentry *count;
253 /* protect command average calculations */
254 spinlock_t lock;
255};
256
257struct mlx5_cmd {
Eli Cohen64599cc2015-04-02 17:07:25 +0300258 void *cmd_alloc_buf;
259 dma_addr_t alloc_dma;
260 int alloc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300261 void *cmd_buf;
262 dma_addr_t dma;
263 u16 cmdif_rev;
264 u8 log_sz;
265 u8 log_stride;
266 int max_reg_cmds;
267 int events;
268 u32 __iomem *vector;
269
270 /* protect command queue allocations
271 */
272 spinlock_t alloc_lock;
273
274 /* protect token allocations
275 */
276 spinlock_t token_lock;
277 u8 token;
278 unsigned long bitmask;
279 char wq_name[MLX5_CMD_WQ_MAX_NAME];
280 struct workqueue_struct *wq;
281 struct semaphore sem;
282 struct semaphore pages_sem;
283 int mode;
284 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
285 struct pci_pool *pool;
286 struct mlx5_cmd_debug dbg;
287 struct cmd_msg_cache cache;
288 int checksum_disabled;
289 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
290};
291
292struct mlx5_port_caps {
293 int gid_table_len;
294 int pkey_table_len;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300295 u8 ext_port_cap;
Eli Cohene126ba92013-07-07 17:25:49 +0300296};
297
298struct mlx5_cmd_mailbox {
299 void *buf;
300 dma_addr_t dma;
301 struct mlx5_cmd_mailbox *next;
302};
303
304struct mlx5_buf_list {
305 void *buf;
306 dma_addr_t map;
307};
308
309struct mlx5_buf {
310 struct mlx5_buf_list direct;
Eli Cohene126ba92013-07-07 17:25:49 +0300311 int npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300312 int size;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300313 u8 page_shift;
Eli Cohene126ba92013-07-07 17:25:49 +0300314};
315
Matan Barak94c68252016-04-17 17:08:40 +0300316struct mlx5_eq_tasklet {
317 struct list_head list;
318 struct list_head process_list;
319 struct tasklet_struct task;
320 /* lock on completion tasklet list */
321 spinlock_t lock;
322};
323
Eli Cohene126ba92013-07-07 17:25:49 +0300324struct mlx5_eq {
325 struct mlx5_core_dev *dev;
326 __be32 __iomem *doorbell;
327 u32 cons_index;
328 struct mlx5_buf buf;
329 int size;
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200330 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +0300331 u8 eqn;
332 int nent;
333 u64 mask;
Eli Cohene126ba92013-07-07 17:25:49 +0300334 struct list_head list;
335 int index;
336 struct mlx5_rsc_debug *dbg;
Matan Barak94c68252016-04-17 17:08:40 +0300337 struct mlx5_eq_tasklet tasklet_ctx;
Eli Cohene126ba92013-07-07 17:25:49 +0300338};
339
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200340struct mlx5_core_psv {
341 u32 psv_idx;
342 struct psv_layout {
343 u32 pd;
344 u16 syndrome;
345 u16 reserved;
346 u16 bg;
347 u16 app_tag;
348 u32 ref_tag;
349 } psv;
350};
351
352struct mlx5_core_sig_ctx {
353 struct mlx5_core_psv psv_memory;
354 struct mlx5_core_psv psv_wire;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200355 struct ib_sig_err err_item;
356 bool sig_status_checked;
357 bool sig_err_exists;
358 u32 sigerr_count;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200359};
Eli Cohene126ba92013-07-07 17:25:49 +0300360
Matan Baraka606b0f2016-02-29 18:05:28 +0200361struct mlx5_core_mkey {
Eli Cohene126ba92013-07-07 17:25:49 +0300362 u64 iova;
363 u64 size;
364 u32 key;
365 u32 pd;
Eli Cohene126ba92013-07-07 17:25:49 +0300366};
367
Eli Cohen59033252014-10-02 12:19:45 +0300368enum mlx5_res_type {
majd@mellanox.come2013b22016-01-14 19:13:00 +0200369 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
370 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
371 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
372 MLX5_RES_SRQ = 3,
373 MLX5_RES_XSRQ = 4,
Eli Cohen59033252014-10-02 12:19:45 +0300374};
375
376struct mlx5_core_rsc_common {
377 enum mlx5_res_type res;
378 atomic_t refcount;
379 struct completion free;
380};
381
Eli Cohene126ba92013-07-07 17:25:49 +0300382struct mlx5_core_srq {
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300383 struct mlx5_core_rsc_common common; /* must be first */
Eli Cohene126ba92013-07-07 17:25:49 +0300384 u32 srqn;
385 int max;
386 int max_gs;
387 int max_avail_gather;
388 int wqe_shift;
389 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
390
391 atomic_t refcount;
392 struct completion free;
393};
394
395struct mlx5_eq_table {
396 void __iomem *update_ci;
397 void __iomem *update_arm_ci;
Saeed Mahameed233d05d2015-04-02 17:07:32 +0300398 struct list_head comp_eqs_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300399 struct mlx5_eq pages_eq;
400 struct mlx5_eq async_eq;
401 struct mlx5_eq cmd_eq;
Eli Cohene126ba92013-07-07 17:25:49 +0300402 int num_comp_vectors;
403 /* protect EQs list
404 */
405 spinlock_t lock;
406};
407
408struct mlx5_uar {
409 u32 index;
410 struct list_head bf_list;
411 unsigned free_bf_bmap;
Achiad Shochat88a85f92015-07-23 23:35:59 +0300412 void __iomem *bf_map;
Eli Cohene126ba92013-07-07 17:25:49 +0300413 void __iomem *map;
414};
415
416
417struct mlx5_core_health {
418 struct health_buffer __iomem *health;
419 __be32 __iomem *health_counter;
420 struct timer_list timer;
Eli Cohene126ba92013-07-07 17:25:49 +0300421 u32 prev;
422 int miss_counter;
Eli Cohenfd76ee42015-10-14 17:43:45 +0300423 bool sick;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300424 struct workqueue_struct *wq;
425 struct work_struct work;
Eli Cohene126ba92013-07-07 17:25:49 +0300426};
427
428struct mlx5_cq_table {
429 /* protect radix tree
430 */
431 spinlock_t lock;
432 struct radix_tree_root tree;
433};
434
435struct mlx5_qp_table {
436 /* protect radix tree
437 */
438 spinlock_t lock;
439 struct radix_tree_root tree;
440};
441
442struct mlx5_srq_table {
443 /* protect radix tree
444 */
445 spinlock_t lock;
446 struct radix_tree_root tree;
447};
448
Matan Baraka606b0f2016-02-29 18:05:28 +0200449struct mlx5_mkey_table {
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200450 /* protect radix tree
451 */
452 rwlock_t lock;
453 struct radix_tree_root tree;
454};
455
Eli Cohenfc50db92015-12-01 18:03:09 +0200456struct mlx5_vf_context {
457 int enabled;
458};
459
460struct mlx5_core_sriov {
461 struct mlx5_vf_context *vfs_ctx;
462 int num_vfs;
463 int enabled_vfs;
464};
465
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300466struct mlx5_irq_info {
467 cpumask_var_t mask;
468 char name[MLX5_MAX_IRQ_NAME];
469};
470
Amir Vadai43a335e2016-05-13 12:55:41 +0000471struct mlx5_fc_stats {
472 struct list_head list;
473 struct list_head addlist;
474 /* protect addlist add/splice operations */
475 spinlock_t addlist_lock;
476
477 struct workqueue_struct *wq;
478 struct delayed_work work;
479 unsigned long next_query;
480};
481
Saeed Mahameed073bb182015-12-01 18:03:18 +0200482struct mlx5_eswitch;
483
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300484struct mlx5_rl_entry {
485 u32 rate;
486 u16 index;
487 u16 refcount;
488};
489
490struct mlx5_rl_table {
491 /* protect rate limit table */
492 struct mutex rl_lock;
493 u16 max_size;
494 u32 max_rate;
495 u32 min_rate;
496 struct mlx5_rl_entry *rl_entry;
497};
498
Eli Cohene126ba92013-07-07 17:25:49 +0300499struct mlx5_priv {
500 char name[MLX5_MAX_NAME_LEN];
501 struct mlx5_eq_table eq_table;
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300502 struct msix_entry *msix_arr;
503 struct mlx5_irq_info *irq_info;
Eli Cohene126ba92013-07-07 17:25:49 +0300504 struct mlx5_uuar_info uuari;
505 MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
506
507 /* pages stuff */
508 struct workqueue_struct *pg_wq;
509 struct rb_root page_root;
510 int fw_pages;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200511 atomic_t reg_pages;
Eli Cohenbf0bf772013-10-23 09:53:19 +0300512 struct list_head free_list;
Eli Cohenfc50db92015-12-01 18:03:09 +0200513 int vfs_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300514
515 struct mlx5_core_health health;
516
517 struct mlx5_srq_table srq_table;
518
519 /* start: qp staff */
520 struct mlx5_qp_table qp_table;
521 struct dentry *qp_debugfs;
522 struct dentry *eq_debugfs;
523 struct dentry *cq_debugfs;
524 struct dentry *cmdif_debugfs;
525 /* end: qp staff */
526
527 /* start: cq staff */
528 struct mlx5_cq_table cq_table;
529 /* end: cq staff */
530
Matan Baraka606b0f2016-02-29 18:05:28 +0200531 /* start: mkey staff */
532 struct mlx5_mkey_table mkey_table;
533 /* end: mkey staff */
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200534
Eli Cohene126ba92013-07-07 17:25:49 +0300535 /* start: alloc staff */
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300536 /* protect buffer alocation according to numa node */
537 struct mutex alloc_mutex;
538 int numa_node;
539
Eli Cohene126ba92013-07-07 17:25:49 +0300540 struct mutex pgdir_mutex;
541 struct list_head pgdir_list;
542 /* end: alloc staff */
543 struct dentry *dbg_root;
544
545 /* protect mkey key part */
546 spinlock_t mkey_lock;
547 u8 mkey_key;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300548
549 struct list_head dev_list;
550 struct list_head ctx_list;
551 spinlock_t ctx_lock;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200552
553 struct mlx5_eswitch *eswitch;
Eli Cohenfc50db92015-12-01 18:03:09 +0200554 struct mlx5_core_sriov sriov;
555 unsigned long pci_dev_data;
Maor Gottlieb253023632015-12-10 17:12:43 +0200556 struct mlx5_flow_root_namespace *root_ns;
557 struct mlx5_flow_root_namespace *fdb_root_ns;
Mohamad Haj Yahiaefdc8102016-05-03 17:13:54 +0300558 struct mlx5_flow_root_namespace *esw_egress_root_ns;
559 struct mlx5_flow_root_namespace *esw_ingress_root_ns;
Amir Vadai43a335e2016-05-13 12:55:41 +0000560
561 struct mlx5_fc_stats fc_stats;
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300562 struct mlx5_rl_table rl_table;
Eli Cohene126ba92013-07-07 17:25:49 +0300563};
564
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300565enum mlx5_device_state {
566 MLX5_DEVICE_STATE_UP,
567 MLX5_DEVICE_STATE_INTERNAL_ERROR,
568};
569
570enum mlx5_interface_state {
Majd Dibbiny5fc7197d2016-04-22 00:33:07 +0300571 MLX5_INTERFACE_STATE_DOWN = BIT(0),
572 MLX5_INTERFACE_STATE_UP = BIT(1),
573 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300574};
575
576enum mlx5_pci_status {
577 MLX5_PCI_STATUS_DISABLED,
578 MLX5_PCI_STATUS_ENABLED,
579};
580
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300581struct mlx5_td {
582 struct list_head tirs_list;
583 u32 tdn;
584};
585
586struct mlx5e_resources {
587 struct mlx5_uar cq_uar;
588 u32 pdn;
589 struct mlx5_td td;
590 struct mlx5_core_mkey mkey;
591};
592
Eli Cohene126ba92013-07-07 17:25:49 +0300593struct mlx5_core_dev {
594 struct pci_dev *pdev;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300595 /* sync pci state */
596 struct mutex pci_status_mutex;
597 enum mlx5_pci_status pci_status;
Eli Cohene126ba92013-07-07 17:25:49 +0300598 u8 rev_id;
599 char board_id[MLX5_BOARD_ID_LEN];
600 struct mlx5_cmd cmd;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300601 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
602 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
603 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
Eli Cohene126ba92013-07-07 17:25:49 +0300604 phys_addr_t iseg_base;
605 struct mlx5_init_seg __iomem *iseg;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300606 enum mlx5_device_state state;
607 /* sync interface state */
608 struct mutex intf_state_mutex;
Majd Dibbiny5fc7197d2016-04-22 00:33:07 +0300609 unsigned long intf_state;
Eli Cohene126ba92013-07-07 17:25:49 +0300610 void (*event) (struct mlx5_core_dev *dev,
611 enum mlx5_dev_event event,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300612 unsigned long param);
Eli Cohene126ba92013-07-07 17:25:49 +0300613 struct mlx5_priv priv;
614 struct mlx5_profile *profile;
615 atomic_t num_qps;
Amir Vadaif62b8bb2015-05-28 22:28:48 +0300616 u32 issi;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300617 struct mlx5e_resources mlx5e_res;
Maor Gottlieb5a7b27e2016-04-29 01:36:39 +0300618#ifdef CONFIG_RFS_ACCEL
619 struct cpu_rmap *rmap;
620#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300621};
622
623struct mlx5_db {
624 __be32 *db;
625 union {
626 struct mlx5_db_pgdir *pgdir;
627 struct mlx5_ib_user_db_page *user_page;
628 } u;
629 dma_addr_t dma;
630 int index;
631};
632
633enum {
634 MLX5_DB_PER_PAGE = PAGE_SIZE / L1_CACHE_BYTES,
635};
636
637enum {
638 MLX5_COMP_EQ_SIZE = 1024,
639};
640
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300641enum {
642 MLX5_PTYS_IB = 1 << 0,
643 MLX5_PTYS_EN = 1 << 2,
644};
645
Eli Cohene126ba92013-07-07 17:25:49 +0300646struct mlx5_db_pgdir {
647 struct list_head list;
648 DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE);
649 __be32 *db_page;
650 dma_addr_t db_dma;
651};
652
653typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
654
655struct mlx5_cmd_work_ent {
656 struct mlx5_cmd_msg *in;
657 struct mlx5_cmd_msg *out;
Eli Cohen746b5582013-10-23 09:53:14 +0300658 void *uout;
659 int uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300660 mlx5_cmd_cbk_t callback;
661 void *context;
Eli Cohen746b5582013-10-23 09:53:14 +0300662 int idx;
Eli Cohene126ba92013-07-07 17:25:49 +0300663 struct completion done;
664 struct mlx5_cmd *cmd;
665 struct work_struct work;
666 struct mlx5_cmd_layout *lay;
667 int ret;
668 int page_queue;
669 u8 status;
670 u8 token;
Thomas Gleixner14a70042014-07-16 21:04:44 +0000671 u64 ts1;
672 u64 ts2;
Eli Cohen746b5582013-10-23 09:53:14 +0300673 u16 op;
Eli Cohene126ba92013-07-07 17:25:49 +0300674};
675
676struct mlx5_pas {
677 u64 pa;
678 u8 log_sz;
679};
680
Majd Dibbiny707c4602015-06-04 19:30:41 +0300681enum port_state_policy {
Eli Coheneff901d2016-03-11 22:58:42 +0200682 MLX5_POLICY_DOWN = 0,
683 MLX5_POLICY_UP = 1,
684 MLX5_POLICY_FOLLOW = 2,
685 MLX5_POLICY_INVALID = 0xffffffff
Majd Dibbiny707c4602015-06-04 19:30:41 +0300686};
687
688enum phy_port_state {
689 MLX5_AAA_111
690};
691
692struct mlx5_hca_vport_context {
693 u32 field_select;
694 bool sm_virt_aware;
695 bool has_smi;
696 bool has_raw;
697 enum port_state_policy policy;
698 enum phy_port_state phys_state;
699 enum ib_port_state vport_state;
700 u8 port_physical_state;
701 u64 sys_image_guid;
702 u64 port_guid;
703 u64 node_guid;
704 u32 cap_mask1;
705 u32 cap_mask1_perm;
706 u32 cap_mask2;
707 u32 cap_mask2_perm;
708 u16 lid;
709 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
710 u8 lmc;
711 u8 subnet_timeout;
712 u16 sm_lid;
713 u8 sm_sl;
714 u16 qkey_violation_counter;
715 u16 pkey_violation_counter;
716 bool grh_required;
717};
718
Eli Cohene126ba92013-07-07 17:25:49 +0300719static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
720{
Eli Cohene126ba92013-07-07 17:25:49 +0300721 return buf->direct.buf + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300722}
723
724extern struct workqueue_struct *mlx5_core_wq;
725
726#define STRUCT_FIELD(header, field) \
727 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
728 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
729
Eli Cohene126ba92013-07-07 17:25:49 +0300730static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
731{
732 return pci_get_drvdata(pdev);
733}
734
735extern struct dentry *mlx5_debugfs_root;
736
737static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
738{
739 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
740}
741
742static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
743{
744 return ioread32be(&dev->iseg->fw_rev) >> 16;
745}
746
747static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
748{
749 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
750}
751
752static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
753{
754 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
755}
756
757static inline void *mlx5_vzalloc(unsigned long size)
758{
759 void *rtn;
760
761 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
762 if (!rtn)
763 rtn = vzalloc(size);
764 return rtn;
765}
766
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200767static inline u32 mlx5_base_mkey(const u32 key)
768{
769 return key & 0xffffff00u;
770}
771
Eli Cohene126ba92013-07-07 17:25:49 +0300772int mlx5_cmd_init(struct mlx5_core_dev *dev);
773void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
774void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
775void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
776int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr);
Eli Cohenb7755162014-10-02 12:19:44 +0300777int mlx5_cmd_status_to_err_v2(void *ptr);
Leon Romanovskyb06e7de2016-02-23 10:25:22 +0200778int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300779int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
780 int out_size);
Eli Cohen746b5582013-10-23 09:53:14 +0300781int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
782 void *out, int out_size, mlx5_cmd_cbk_t callback,
783 void *context);
Eli Cohene126ba92013-07-07 17:25:49 +0300784int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
785int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
786int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
787int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
Moshe Lazer0ba42242016-03-02 00:13:40 +0200788int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar,
789 bool map_wc);
Saeed Mahameede2816822015-05-28 22:28:40 +0300790void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300791void mlx5_health_cleanup(struct mlx5_core_dev *dev);
792int mlx5_health_init(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300793void mlx5_start_health_poll(struct mlx5_core_dev *dev);
794void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300795int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
796 struct mlx5_buf *buf, int node);
Amir Vadai64ffaa22015-05-28 22:28:38 +0300797int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300798void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
799struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
800 gfp_t flags, int npages);
801void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
802 struct mlx5_cmd_mailbox *head);
803int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300804 struct mlx5_create_srq_mbox_in *in, int inlen,
805 int is_xrc);
Eli Cohene126ba92013-07-07 17:25:49 +0300806int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
807int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
808 struct mlx5_query_srq_mbox_out *out);
809int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
810 u16 lwm, int is_srq);
Matan Baraka606b0f2016-02-29 18:05:28 +0200811void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
812void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
813int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
814 struct mlx5_core_mkey *mkey,
Eli Cohen746b5582013-10-23 09:53:14 +0300815 struct mlx5_create_mkey_mbox_in *in, int inlen,
816 mlx5_cmd_cbk_t callback, void *context,
817 struct mlx5_create_mkey_mbox_out *out);
Matan Baraka606b0f2016-02-29 18:05:28 +0200818int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
819 struct mlx5_core_mkey *mkey);
820int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300821 struct mlx5_query_mkey_mbox_out *out, int outlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200822int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300823 u32 *mkey);
824int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
825int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
Ira Weinya97e2d82015-05-31 17:15:30 -0400826int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
Jack Morgensteinf241e742014-07-28 23:30:23 +0300827 u16 opmod, u8 port);
Eli Cohene126ba92013-07-07 17:25:49 +0300828void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
829void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
830int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
831void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
Eli Cohenfc50db92015-12-01 18:03:09 +0200832int mlx5_sriov_init(struct mlx5_core_dev *dev);
833int mlx5_sriov_cleanup(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300834void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
Moshe Lazer0a324f312013-08-14 17:46:48 +0300835 s32 npages);
Eli Cohencd23b142013-07-18 15:31:08 +0300836int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
Eli Cohene126ba92013-07-07 17:25:49 +0300837int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
838void mlx5_register_debugfs(void);
839void mlx5_unregister_debugfs(void);
840int mlx5_eq_init(struct mlx5_core_dev *dev);
841void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
842void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
843void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
Eli Cohen59033252014-10-02 12:19:45 +0300844void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
Haggai Erane420f0c2014-12-11 17:04:19 +0200845#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
846void mlx5_eq_pagefault(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe);
847#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300848void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
849struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
Eli Cohen020446e2015-10-08 17:13:58 +0300850void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
Eli Cohene126ba92013-07-07 17:25:49 +0300851void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
852int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
853 int nent, u64 mask, const char *name, struct mlx5_uar *uar);
854int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
855int mlx5_start_eqs(struct mlx5_core_dev *dev);
856int mlx5_stop_eqs(struct mlx5_core_dev *dev);
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200857int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
858 unsigned int *irqn);
Eli Cohene126ba92013-07-07 17:25:49 +0300859int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
860int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
861
862int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
863void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
864int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
865 int size_in, void *data_out, int size_out,
866 u16 reg_num, int arg, int write);
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300867
Eli Cohene126ba92013-07-07 17:25:49 +0300868int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
869void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
870int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
871 struct mlx5_query_eq_mbox_out *out, int outlen);
872int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
873void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
874int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
875void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
876int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300877int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
878 int node);
Eli Cohene126ba92013-07-07 17:25:49 +0300879void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
880
Eli Cohene126ba92013-07-07 17:25:49 +0300881const char *mlx5_command_str(int command);
882int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
883void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200884int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
885 int npsvs, u32 *sig_index);
886int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
Eli Cohen59033252014-10-02 12:19:45 +0300887void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
Haggai Erane420f0c2014-12-11 17:04:19 +0200888int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
889 struct mlx5_odp_caps *odp_caps);
Meny Yossefi1c64bf62016-02-18 18:15:00 +0200890int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
891 u8 port_num, void *out, size_t sz);
Eli Cohene126ba92013-07-07 17:25:49 +0300892
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300893int mlx5_init_rl_table(struct mlx5_core_dev *dev);
894void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
895int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
896void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
897bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
898
Eli Cohene3297242015-10-14 17:43:47 +0300899static inline int fw_initializing(struct mlx5_core_dev *dev)
900{
901 return ioread32be(&dev->iseg->initializing) >> 31;
902}
903
Eli Cohene126ba92013-07-07 17:25:49 +0300904static inline u32 mlx5_mkey_to_idx(u32 mkey)
905{
906 return mkey >> 8;
907}
908
909static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
910{
911 return mkey_idx << 8;
912}
913
Eli Cohen746b5582013-10-23 09:53:14 +0300914static inline u8 mlx5_mkey_variant(u32 mkey)
915{
916 return mkey & 0xff;
917}
918
Eli Cohene126ba92013-07-07 17:25:49 +0300919enum {
920 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
Eli Cohenc1868b82013-09-11 16:35:25 +0300921 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
Eli Cohene126ba92013-07-07 17:25:49 +0300922};
923
924enum {
925 MAX_MR_CACHE_ENTRIES = 16,
926};
927
Saeed Mahameed64613d942015-04-02 17:07:34 +0300928enum {
929 MLX5_INTERFACE_PROTOCOL_IB = 0,
930 MLX5_INTERFACE_PROTOCOL_ETH = 1,
931};
932
Jack Morgenstein9603b612014-07-28 23:30:22 +0300933struct mlx5_interface {
934 void * (*add)(struct mlx5_core_dev *dev);
935 void (*remove)(struct mlx5_core_dev *dev, void *context);
936 void (*event)(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300937 enum mlx5_dev_event event, unsigned long param);
Saeed Mahameed64613d942015-04-02 17:07:34 +0300938 void * (*get_dev)(void *context);
939 int protocol;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300940 struct list_head list;
941};
942
Saeed Mahameed64613d942015-04-02 17:07:34 +0300943void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300944int mlx5_register_interface(struct mlx5_interface *intf);
945void mlx5_unregister_interface(struct mlx5_interface *intf);
Majd Dibbiny211e6c82015-06-04 19:30:42 +0300946int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300947
Eli Cohene126ba92013-07-07 17:25:49 +0300948struct mlx5_profile {
949 u64 mask;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300950 u8 log_max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300951 struct {
952 int size;
953 int limit;
954 } mr_cache[MAX_MR_CACHE_ENTRIES];
955};
956
Eli Cohenfc50db92015-12-01 18:03:09 +0200957enum {
958 MLX5_PCI_DEV_IS_VF = 1 << 0,
959};
960
961static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
962{
963 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
964}
965
Majd Dibbiny707c4602015-06-04 19:30:41 +0300966static inline int mlx5_get_gid_table_len(u16 param)
967{
968 if (param > 4) {
969 pr_warn("gid table length is zero\n");
970 return 0;
971 }
972
973 return 8 * (1 << param);
974}
975
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300976static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
977{
978 return !!(dev->priv.rl_table.max_size);
979}
980
Eli Cohen020446e2015-10-08 17:13:58 +0300981enum {
982 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
983};
984
Eli Cohene126ba92013-07-07 17:25:49 +0300985#endif /* MLX5_DRIVER_H */