Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2012 Freescale Semiconductor, Inc. |
| 3 | * |
| 4 | * The code contained herein is licensed under the GNU General Public |
| 5 | * License. You may obtain a copy of the GNU General Public License |
| 6 | * Version 2 or later at the following locations: |
| 7 | * |
| 8 | * http://www.opensource.org/licenses/gpl-license.html |
| 9 | * http://www.gnu.org/copyleft/gpl.html |
| 10 | */ |
| 11 | |
| 12 | /include/ "skeleton.dtsi" |
| 13 | |
| 14 | / { |
| 15 | interrupt-parent = <&icoll>; |
| 16 | |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 17 | aliases { |
| 18 | gpio0 = &gpio0; |
| 19 | gpio1 = &gpio1; |
| 20 | gpio2 = &gpio2; |
| 21 | gpio3 = &gpio3; |
| 22 | gpio4 = &gpio4; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 23 | saif0 = &saif0; |
| 24 | saif1 = &saif1; |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 25 | serial0 = &auart0; |
| 26 | serial1 = &auart1; |
| 27 | serial2 = &auart2; |
| 28 | serial3 = &auart3; |
| 29 | serial4 = &auart4; |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 30 | }; |
| 31 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 32 | cpus { |
| 33 | cpu@0 { |
| 34 | compatible = "arm,arm926ejs"; |
| 35 | }; |
| 36 | }; |
| 37 | |
| 38 | apb@80000000 { |
| 39 | compatible = "simple-bus"; |
| 40 | #address-cells = <1>; |
| 41 | #size-cells = <1>; |
| 42 | reg = <0x80000000 0x80000>; |
| 43 | ranges; |
| 44 | |
| 45 | apbh@80000000 { |
| 46 | compatible = "simple-bus"; |
| 47 | #address-cells = <1>; |
| 48 | #size-cells = <1>; |
| 49 | reg = <0x80000000 0x3c900>; |
| 50 | ranges; |
| 51 | |
| 52 | icoll: interrupt-controller@80000000 { |
| 53 | compatible = "fsl,imx28-icoll", "fsl,mxs-icoll"; |
| 54 | interrupt-controller; |
| 55 | #interrupt-cells = <1>; |
| 56 | reg = <0x80000000 0x2000>; |
| 57 | }; |
| 58 | |
| 59 | hsadc@80002000 { |
| 60 | reg = <0x80002000 2000>; |
| 61 | interrupts = <13 87>; |
| 62 | status = "disabled"; |
| 63 | }; |
| 64 | |
| 65 | dma-apbh@80004000 { |
Dong Aisheng | 84f3570 | 2012-05-04 20:12:19 +0800 | [diff] [blame] | 66 | compatible = "fsl,imx28-dma-apbh"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 67 | reg = <0x80004000 2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 68 | }; |
| 69 | |
| 70 | perfmon@80006000 { |
| 71 | reg = <0x80006000 800>; |
| 72 | interrupts = <27>; |
| 73 | status = "disabled"; |
| 74 | }; |
| 75 | |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 76 | gpmi-nand@8000c000 { |
| 77 | compatible = "fsl,imx28-gpmi-nand"; |
| 78 | #address-cells = <1>; |
| 79 | #size-cells = <1>; |
| 80 | reg = <0x8000c000 2000>, <0x8000a000 2000>; |
| 81 | reg-names = "gpmi-nand", "bch"; |
| 82 | interrupts = <88>, <41>; |
| 83 | interrupt-names = "gpmi-dma", "bch"; |
| 84 | fsl,gpmi-dma-channel = <4>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 85 | status = "disabled"; |
| 86 | }; |
| 87 | |
| 88 | ssp0: ssp@80010000 { |
| 89 | reg = <0x80010000 2000>; |
| 90 | interrupts = <96 82>; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 91 | fsl,ssp-dma-channel = <0>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 92 | status = "disabled"; |
| 93 | }; |
| 94 | |
| 95 | ssp1: ssp@80012000 { |
| 96 | reg = <0x80012000 2000>; |
| 97 | interrupts = <97 83>; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 98 | fsl,ssp-dma-channel = <1>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 99 | status = "disabled"; |
| 100 | }; |
| 101 | |
| 102 | ssp2: ssp@80014000 { |
| 103 | reg = <0x80014000 2000>; |
| 104 | interrupts = <98 84>; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 105 | fsl,ssp-dma-channel = <2>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 106 | status = "disabled"; |
| 107 | }; |
| 108 | |
| 109 | ssp3: ssp@80016000 { |
| 110 | reg = <0x80016000 2000>; |
| 111 | interrupts = <99 85>; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 112 | fsl,ssp-dma-channel = <3>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 113 | status = "disabled"; |
| 114 | }; |
| 115 | |
| 116 | pinctrl@80018000 { |
| 117 | #address-cells = <1>; |
| 118 | #size-cells = <0>; |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 119 | compatible = "fsl,imx28-pinctrl", "simple-bus"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 120 | reg = <0x80018000 2000>; |
| 121 | |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 122 | gpio0: gpio@0 { |
| 123 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 124 | interrupts = <127>; |
| 125 | gpio-controller; |
| 126 | #gpio-cells = <2>; |
| 127 | interrupt-controller; |
| 128 | #interrupt-cells = <2>; |
| 129 | }; |
| 130 | |
| 131 | gpio1: gpio@1 { |
| 132 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 133 | interrupts = <126>; |
| 134 | gpio-controller; |
| 135 | #gpio-cells = <2>; |
| 136 | interrupt-controller; |
| 137 | #interrupt-cells = <2>; |
| 138 | }; |
| 139 | |
| 140 | gpio2: gpio@2 { |
| 141 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 142 | interrupts = <125>; |
| 143 | gpio-controller; |
| 144 | #gpio-cells = <2>; |
| 145 | interrupt-controller; |
| 146 | #interrupt-cells = <2>; |
| 147 | }; |
| 148 | |
| 149 | gpio3: gpio@3 { |
| 150 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 151 | interrupts = <124>; |
| 152 | gpio-controller; |
| 153 | #gpio-cells = <2>; |
| 154 | interrupt-controller; |
| 155 | #interrupt-cells = <2>; |
| 156 | }; |
| 157 | |
| 158 | gpio4: gpio@4 { |
| 159 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 160 | interrupts = <123>; |
| 161 | gpio-controller; |
| 162 | #gpio-cells = <2>; |
| 163 | interrupt-controller; |
| 164 | #interrupt-cells = <2>; |
| 165 | }; |
| 166 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 167 | duart_pins_a: duart@0 { |
| 168 | reg = <0>; |
| 169 | fsl,pinmux-ids = <0x3102 0x3112>; |
| 170 | fsl,drive-strength = <0>; |
| 171 | fsl,voltage = <1>; |
| 172 | fsl,pull-up = <0>; |
| 173 | }; |
| 174 | |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 175 | duart_pins_b: duart@1 { |
| 176 | reg = <1>; |
| 177 | fsl,pinmux-ids = <0x3022 0x3032>; |
| 178 | fsl,drive-strength = <0>; |
| 179 | fsl,voltage = <1>; |
| 180 | fsl,pull-up = <0>; |
| 181 | }; |
| 182 | |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 183 | gpmi_pins_a: gpmi-nand@0 { |
| 184 | reg = <0>; |
| 185 | fsl,pinmux-ids = <0x0000 0x0010 0x0020 |
| 186 | 0x0030 0x0040 0x0050 0x0060 |
| 187 | 0x0070 0x0100 0x0110 0x0140 |
| 188 | 0x0150 0x0180 0x0190 0x01a0 |
| 189 | 0x01b0 0x01c0>; |
| 190 | fsl,drive-strength = <0>; |
| 191 | fsl,voltage = <1>; |
| 192 | fsl,pull-up = <0>; |
| 193 | }; |
| 194 | |
| 195 | gpmi_status_cfg: gpmi-status-cfg { |
| 196 | fsl,pinmux-ids = <0x0180 0x0190 0x01c0>; |
| 197 | fsl,drive-strength = <2>; |
| 198 | }; |
| 199 | |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 200 | auart0_pins_a: auart0@0 { |
| 201 | reg = <0>; |
| 202 | fsl,pinmux-ids = <0x3000 0x3010 0x3020 0x3030>; |
| 203 | fsl,drive-strength = <0>; |
| 204 | fsl,voltage = <1>; |
| 205 | fsl,pull-up = <0>; |
| 206 | }; |
| 207 | |
| 208 | auart3_pins_a: auart3@0 { |
| 209 | reg = <0>; |
| 210 | fsl,pinmux-ids = <0x30c0 0x30d0 0x30e0 0x30f0>; |
| 211 | fsl,drive-strength = <0>; |
| 212 | fsl,voltage = <1>; |
| 213 | fsl,pull-up = <0>; |
| 214 | }; |
| 215 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 216 | mac0_pins_a: mac0@0 { |
| 217 | reg = <0>; |
| 218 | fsl,pinmux-ids = <0x4000 0x4010 0x4020 |
| 219 | 0x4030 0x4040 0x4060 0x4070 |
| 220 | 0x4080 0x4100>; |
| 221 | fsl,drive-strength = <1>; |
| 222 | fsl,voltage = <1>; |
| 223 | fsl,pull-up = <1>; |
| 224 | }; |
| 225 | |
| 226 | mac1_pins_a: mac1@0 { |
| 227 | reg = <0>; |
| 228 | fsl,pinmux-ids = <0x40f1 0x4091 0x40a1 |
| 229 | 0x40e1 0x40b1 0x40c1>; |
| 230 | fsl,drive-strength = <1>; |
| 231 | fsl,voltage = <1>; |
| 232 | fsl,pull-up = <1>; |
| 233 | }; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 234 | |
| 235 | mmc0_8bit_pins_a: mmc0-8bit@0 { |
| 236 | reg = <0>; |
| 237 | fsl,pinmux-ids = <0x2000 0x2010 0x2020 |
| 238 | 0x2030 0x2040 0x2050 0x2060 |
| 239 | 0x2070 0x2080 0x2090 0x20a0>; |
| 240 | fsl,drive-strength = <1>; |
| 241 | fsl,voltage = <1>; |
| 242 | fsl,pull-up = <1>; |
| 243 | }; |
| 244 | |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 245 | mmc0_4bit_pins_a: mmc0-4bit@0 { |
| 246 | reg = <0>; |
| 247 | fsl,pinmux-ids = <0x2000 0x2010 0x2020 |
| 248 | 0x2030 0x2080 0x2090 0x20a0>; |
| 249 | fsl,drive-strength = <1>; |
| 250 | fsl,voltage = <1>; |
| 251 | fsl,pull-up = <1>; |
| 252 | }; |
| 253 | |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 254 | mmc0_cd_cfg: mmc0-cd-cfg { |
| 255 | fsl,pinmux-ids = <0x2090>; |
| 256 | fsl,pull-up = <0>; |
| 257 | }; |
| 258 | |
| 259 | mmc0_sck_cfg: mmc0-sck-cfg { |
| 260 | fsl,pinmux-ids = <0x20a0>; |
| 261 | fsl,drive-strength = <2>; |
| 262 | fsl,pull-up = <0>; |
| 263 | }; |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 264 | |
| 265 | i2c0_pins_a: i2c0@0 { |
| 266 | reg = <0>; |
| 267 | fsl,pinmux-ids = <0x3180 0x3190>; |
| 268 | fsl,drive-strength = <1>; |
| 269 | fsl,voltage = <1>; |
| 270 | fsl,pull-up = <1>; |
| 271 | }; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 272 | |
| 273 | saif0_pins_a: saif0@0 { |
| 274 | reg = <0>; |
| 275 | fsl,pinmux-ids = |
| 276 | <0x3140 0x3150 0x3160 0x3170>; |
| 277 | fsl,drive-strength = <2>; |
| 278 | fsl,voltage = <1>; |
| 279 | fsl,pull-up = <1>; |
| 280 | }; |
| 281 | |
| 282 | saif1_pins_a: saif1@0 { |
| 283 | reg = <0>; |
| 284 | fsl,pinmux-ids = <0x31a0>; |
| 285 | fsl,drive-strength = <2>; |
| 286 | fsl,voltage = <1>; |
| 287 | fsl,pull-up = <1>; |
| 288 | }; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 289 | }; |
| 290 | |
| 291 | digctl@8001c000 { |
| 292 | reg = <0x8001c000 2000>; |
| 293 | interrupts = <89>; |
| 294 | status = "disabled"; |
| 295 | }; |
| 296 | |
| 297 | etm@80022000 { |
| 298 | reg = <0x80022000 2000>; |
| 299 | status = "disabled"; |
| 300 | }; |
| 301 | |
| 302 | dma-apbx@80024000 { |
Dong Aisheng | 84f3570 | 2012-05-04 20:12:19 +0800 | [diff] [blame] | 303 | compatible = "fsl,imx28-dma-apbx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 304 | reg = <0x80024000 2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 305 | }; |
| 306 | |
| 307 | dcp@80028000 { |
| 308 | reg = <0x80028000 2000>; |
| 309 | interrupts = <52 53 54>; |
| 310 | status = "disabled"; |
| 311 | }; |
| 312 | |
| 313 | pxp@8002a000 { |
| 314 | reg = <0x8002a000 2000>; |
| 315 | interrupts = <39>; |
| 316 | status = "disabled"; |
| 317 | }; |
| 318 | |
| 319 | ocotp@8002c000 { |
| 320 | reg = <0x8002c000 2000>; |
| 321 | status = "disabled"; |
| 322 | }; |
| 323 | |
| 324 | axi-ahb@8002e000 { |
| 325 | reg = <0x8002e000 2000>; |
| 326 | status = "disabled"; |
| 327 | }; |
| 328 | |
| 329 | lcdif@80030000 { |
| 330 | reg = <0x80030000 2000>; |
| 331 | interrupts = <38 86>; |
| 332 | status = "disabled"; |
| 333 | }; |
| 334 | |
| 335 | can0: can@80032000 { |
| 336 | reg = <0x80032000 2000>; |
| 337 | interrupts = <8>; |
| 338 | status = "disabled"; |
| 339 | }; |
| 340 | |
| 341 | can1: can@80034000 { |
| 342 | reg = <0x80034000 2000>; |
| 343 | interrupts = <9>; |
| 344 | status = "disabled"; |
| 345 | }; |
| 346 | |
| 347 | simdbg@8003c000 { |
| 348 | reg = <0x8003c000 200>; |
| 349 | status = "disabled"; |
| 350 | }; |
| 351 | |
| 352 | simgpmisel@8003c200 { |
| 353 | reg = <0x8003c200 100>; |
| 354 | status = "disabled"; |
| 355 | }; |
| 356 | |
| 357 | simsspsel@8003c300 { |
| 358 | reg = <0x8003c300 100>; |
| 359 | status = "disabled"; |
| 360 | }; |
| 361 | |
| 362 | simmemsel@8003c400 { |
| 363 | reg = <0x8003c400 100>; |
| 364 | status = "disabled"; |
| 365 | }; |
| 366 | |
| 367 | gpiomon@8003c500 { |
| 368 | reg = <0x8003c500 100>; |
| 369 | status = "disabled"; |
| 370 | }; |
| 371 | |
| 372 | simenet@8003c700 { |
| 373 | reg = <0x8003c700 100>; |
| 374 | status = "disabled"; |
| 375 | }; |
| 376 | |
| 377 | armjtag@8003c800 { |
| 378 | reg = <0x8003c800 100>; |
| 379 | status = "disabled"; |
| 380 | }; |
| 381 | }; |
| 382 | |
| 383 | apbx@80040000 { |
| 384 | compatible = "simple-bus"; |
| 385 | #address-cells = <1>; |
| 386 | #size-cells = <1>; |
| 387 | reg = <0x80040000 0x40000>; |
| 388 | ranges; |
| 389 | |
| 390 | clkctl@80040000 { |
| 391 | reg = <0x80040000 2000>; |
| 392 | status = "disabled"; |
| 393 | }; |
| 394 | |
| 395 | saif0: saif@80042000 { |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 396 | compatible = "fsl,imx28-saif"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 397 | reg = <0x80042000 2000>; |
| 398 | interrupts = <59 80>; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 399 | fsl,saif-dma-channel = <4>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 400 | status = "disabled"; |
| 401 | }; |
| 402 | |
| 403 | power@80044000 { |
| 404 | reg = <0x80044000 2000>; |
| 405 | status = "disabled"; |
| 406 | }; |
| 407 | |
| 408 | saif1: saif@80046000 { |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 409 | compatible = "fsl,imx28-saif"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 410 | reg = <0x80046000 2000>; |
| 411 | interrupts = <58 81>; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 412 | fsl,saif-dma-channel = <5>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 413 | status = "disabled"; |
| 414 | }; |
| 415 | |
| 416 | lradc@80050000 { |
| 417 | reg = <0x80050000 2000>; |
| 418 | status = "disabled"; |
| 419 | }; |
| 420 | |
| 421 | spdif@80054000 { |
| 422 | reg = <0x80054000 2000>; |
| 423 | interrupts = <45 66>; |
| 424 | status = "disabled"; |
| 425 | }; |
| 426 | |
| 427 | rtc@80056000 { |
| 428 | reg = <0x80056000 2000>; |
| 429 | interrupts = <28 29>; |
| 430 | status = "disabled"; |
| 431 | }; |
| 432 | |
| 433 | i2c0: i2c@80058000 { |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 434 | #address-cells = <1>; |
| 435 | #size-cells = <0>; |
| 436 | compatible = "fsl,imx28-i2c"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 437 | reg = <0x80058000 2000>; |
| 438 | interrupts = <111 68>; |
| 439 | status = "disabled"; |
| 440 | }; |
| 441 | |
| 442 | i2c1: i2c@8005a000 { |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 443 | #address-cells = <1>; |
| 444 | #size-cells = <0>; |
| 445 | compatible = "fsl,imx28-i2c"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 446 | reg = <0x8005a000 2000>; |
| 447 | interrupts = <110 69>; |
| 448 | status = "disabled"; |
| 449 | }; |
| 450 | |
| 451 | pwm@80064000 { |
| 452 | reg = <0x80064000 2000>; |
| 453 | status = "disabled"; |
| 454 | }; |
| 455 | |
| 456 | timrot@80068000 { |
| 457 | reg = <0x80068000 2000>; |
| 458 | status = "disabled"; |
| 459 | }; |
| 460 | |
| 461 | auart0: serial@8006a000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 462 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 463 | reg = <0x8006a000 0x2000>; |
| 464 | interrupts = <112 70 71>; |
| 465 | status = "disabled"; |
| 466 | }; |
| 467 | |
| 468 | auart1: serial@8006c000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 469 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 470 | reg = <0x8006c000 0x2000>; |
| 471 | interrupts = <113 72 73>; |
| 472 | status = "disabled"; |
| 473 | }; |
| 474 | |
| 475 | auart2: serial@8006e000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 476 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 477 | reg = <0x8006e000 0x2000>; |
| 478 | interrupts = <114 74 75>; |
| 479 | status = "disabled"; |
| 480 | }; |
| 481 | |
| 482 | auart3: serial@80070000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 483 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 484 | reg = <0x80070000 0x2000>; |
| 485 | interrupts = <115 76 77>; |
| 486 | status = "disabled"; |
| 487 | }; |
| 488 | |
| 489 | auart4: serial@80072000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 490 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 491 | reg = <0x80072000 0x2000>; |
| 492 | interrupts = <116 78 79>; |
| 493 | status = "disabled"; |
| 494 | }; |
| 495 | |
| 496 | duart: serial@80074000 { |
| 497 | compatible = "arm,pl011", "arm,primecell"; |
| 498 | reg = <0x80074000 0x1000>; |
| 499 | interrupts = <47>; |
| 500 | status = "disabled"; |
| 501 | }; |
| 502 | |
| 503 | usbphy0: usbphy@8007c000 { |
| 504 | reg = <0x8007c000 0x2000>; |
| 505 | status = "disabled"; |
| 506 | }; |
| 507 | |
| 508 | usbphy1: usbphy@8007e000 { |
| 509 | reg = <0x8007e000 0x2000>; |
| 510 | status = "disabled"; |
| 511 | }; |
| 512 | }; |
| 513 | }; |
| 514 | |
| 515 | ahb@80080000 { |
| 516 | compatible = "simple-bus"; |
| 517 | #address-cells = <1>; |
| 518 | #size-cells = <1>; |
| 519 | reg = <0x80080000 0x80000>; |
| 520 | ranges; |
| 521 | |
| 522 | usbctrl0: usbctrl@80080000 { |
| 523 | reg = <0x80080000 0x10000>; |
| 524 | status = "disabled"; |
| 525 | }; |
| 526 | |
| 527 | usbctrl1: usbctrl@80090000 { |
| 528 | reg = <0x80090000 0x10000>; |
| 529 | status = "disabled"; |
| 530 | }; |
| 531 | |
| 532 | dflpt@800c0000 { |
| 533 | reg = <0x800c0000 0x10000>; |
| 534 | status = "disabled"; |
| 535 | }; |
| 536 | |
| 537 | mac0: ethernet@800f0000 { |
| 538 | compatible = "fsl,imx28-fec"; |
| 539 | reg = <0x800f0000 0x4000>; |
| 540 | interrupts = <101>; |
| 541 | status = "disabled"; |
| 542 | }; |
| 543 | |
| 544 | mac1: ethernet@800f4000 { |
| 545 | compatible = "fsl,imx28-fec"; |
| 546 | reg = <0x800f4000 0x4000>; |
| 547 | interrupts = <102>; |
| 548 | status = "disabled"; |
| 549 | }; |
| 550 | |
| 551 | switch@800f8000 { |
| 552 | reg = <0x800f8000 0x8000>; |
| 553 | status = "disabled"; |
| 554 | }; |
| 555 | |
| 556 | }; |
| 557 | }; |