blob: dccfa85d35dff355538988813092bb0f5af8eeb5 [file] [log] [blame]
Paul Mackerrasde56a942011-06-29 00:21:34 +00001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * Copyright 2011 Paul Mackerras, IBM Corp. <paulus@au1.ibm.com>
12 *
13 * Derived from book3s_rmhandlers.S and other files, which are:
14 *
15 * Copyright SUSE Linux Products GmbH 2009
16 *
17 * Authors: Alexander Graf <agraf@suse.de>
18 */
19
20#include <asm/ppc_asm.h>
21#include <asm/kvm_asm.h>
22#include <asm/reg.h>
Paul Mackerras177339d2011-07-23 17:41:11 +100023#include <asm/mmu.h>
Paul Mackerrasde56a942011-06-29 00:21:34 +000024#include <asm/page.h>
Paul Mackerras177339d2011-07-23 17:41:11 +100025#include <asm/ptrace.h>
26#include <asm/hvcall.h>
Paul Mackerrasde56a942011-06-29 00:21:34 +000027#include <asm/asm-offsets.h>
28#include <asm/exception-64s.h>
Paul Mackerrasf0888f72012-02-03 00:54:17 +000029#include <asm/kvm_book3s_asm.h>
Aneesh Kumar K.Vf64e8082016-03-01 12:59:20 +053030#include <asm/book3s/64/mmu-hash.h>
Michael Neulinge4e38122014-03-25 10:47:02 +110031#include <asm/tm.h>
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +053032#include <asm/opal.h>
Michael Neulinge4e38122014-03-25 10:47:02 +110033
34#define VCPU_GPRS_TM(reg) (((reg) * ULONG_SIZE) + VCPU_GPR_TM)
Paul Mackerrasde56a942011-06-29 00:21:34 +000035
Paul Mackerrase0b7ec02014-01-08 21:25:20 +110036/* Values in HSTATE_NAPPING(r13) */
37#define NAPPING_CEDE 1
38#define NAPPING_NOVCPU 2
39
Paul Mackerrasde56a942011-06-29 00:21:34 +000040/*
Paul Mackerras19ccb762011-07-23 17:42:46 +100041 * Call kvmppc_hv_entry in real mode.
Paul Mackerrasde56a942011-06-29 00:21:34 +000042 * Must be called with interrupts hard-disabled.
43 *
44 * Input Registers:
45 *
46 * LR = return address to continue at after eventually re-enabling MMU
47 */
Anton Blanchard6ed179b2014-06-12 18:16:53 +100048_GLOBAL_TOC(kvmppc_hv_entry_trampoline)
Paul Mackerras218309b2013-09-06 13:23:44 +100049 mflr r0
50 std r0, PPC_LR_STKOFF(r1)
51 stdu r1, -112(r1)
Paul Mackerrasde56a942011-06-29 00:21:34 +000052 mfmsr r10
Paul Mackerras218309b2013-09-06 13:23:44 +100053 LOAD_REG_ADDR(r5, kvmppc_call_hv_entry)
Paul Mackerrasde56a942011-06-29 00:21:34 +000054 li r0,MSR_RI
55 andc r0,r10,r0
56 li r6,MSR_IR | MSR_DR
57 andc r6,r10,r6
58 mtmsrd r0,1 /* clear RI in MSR */
59 mtsrr0 r5
60 mtsrr1 r6
61 RFI
62
Paul Mackerras218309b2013-09-06 13:23:44 +100063kvmppc_call_hv_entry:
Paul Mackerrase0b7ec02014-01-08 21:25:20 +110064 ld r4, HSTATE_KVM_VCPU(r13)
Paul Mackerras218309b2013-09-06 13:23:44 +100065 bl kvmppc_hv_entry
66
67 /* Back from guest - restore host state and return to caller */
68
Michael Neulingeee7ff92014-01-08 21:25:19 +110069BEGIN_FTR_SECTION
Paul Mackerras218309b2013-09-06 13:23:44 +100070 /* Restore host DABR and DABRX */
71 ld r5,HSTATE_DABR(r13)
72 li r6,7
73 mtspr SPRN_DABR,r5
74 mtspr SPRN_DABRX,r6
Michael Neulingeee7ff92014-01-08 21:25:19 +110075END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
Paul Mackerras218309b2013-09-06 13:23:44 +100076
77 /* Restore SPRG3 */
Scott Wood9d378df2014-03-10 17:29:38 -050078 ld r3,PACA_SPRG_VDSO(r13)
79 mtspr SPRN_SPRG_VDSO_WRITE,r3
Paul Mackerras218309b2013-09-06 13:23:44 +100080
Paul Mackerras218309b2013-09-06 13:23:44 +100081 /* Reload the host's PMU registers */
82 ld r3, PACALPPACAPTR(r13) /* is the host using the PMU? */
83 lbz r4, LPPACA_PMCINUSE(r3)
84 cmpwi r4, 0
85 beq 23f /* skip if not */
Paul Mackerras9bc01a92014-05-26 19:48:40 +100086BEGIN_FTR_SECTION
Michael Ellerman9a4fc4e2014-07-10 19:34:31 +100087 ld r3, HSTATE_MMCR0(r13)
Paul Mackerras9bc01a92014-05-26 19:48:40 +100088 andi. r4, r3, MMCR0_PMAO_SYNC | MMCR0_PMAO
89 cmpwi r4, MMCR0_PMAO
90 beql kvmppc_fix_pmao
91END_FTR_SECTION_IFSET(CPU_FTR_PMAO_BUG)
Michael Ellerman9a4fc4e2014-07-10 19:34:31 +100092 lwz r3, HSTATE_PMC1(r13)
93 lwz r4, HSTATE_PMC2(r13)
94 lwz r5, HSTATE_PMC3(r13)
95 lwz r6, HSTATE_PMC4(r13)
96 lwz r8, HSTATE_PMC5(r13)
97 lwz r9, HSTATE_PMC6(r13)
Paul Mackerras218309b2013-09-06 13:23:44 +100098 mtspr SPRN_PMC1, r3
99 mtspr SPRN_PMC2, r4
100 mtspr SPRN_PMC3, r5
101 mtspr SPRN_PMC4, r6
102 mtspr SPRN_PMC5, r8
103 mtspr SPRN_PMC6, r9
Michael Ellerman9a4fc4e2014-07-10 19:34:31 +1000104 ld r3, HSTATE_MMCR0(r13)
105 ld r4, HSTATE_MMCR1(r13)
106 ld r5, HSTATE_MMCRA(r13)
107 ld r6, HSTATE_SIAR(r13)
108 ld r7, HSTATE_SDAR(r13)
Paul Mackerras218309b2013-09-06 13:23:44 +1000109 mtspr SPRN_MMCR1, r4
110 mtspr SPRN_MMCRA, r5
Paul Mackerras72cde5a2014-03-25 10:47:08 +1100111 mtspr SPRN_SIAR, r6
112 mtspr SPRN_SDAR, r7
113BEGIN_FTR_SECTION
Michael Ellerman9a4fc4e2014-07-10 19:34:31 +1000114 ld r8, HSTATE_MMCR2(r13)
115 ld r9, HSTATE_SIER(r13)
Paul Mackerras72cde5a2014-03-25 10:47:08 +1100116 mtspr SPRN_MMCR2, r8
117 mtspr SPRN_SIER, r9
118END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerras218309b2013-09-06 13:23:44 +1000119 mtspr SPRN_MMCR0, r3
120 isync
12123:
122
123 /*
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100124 * Reload DEC. HDEC interrupts were disabled when
125 * we reloaded the host's LPCR value.
126 */
127 ld r3, HSTATE_DECEXP(r13)
128 mftb r4
129 subf r4, r4, r3
130 mtspr SPRN_DEC, r4
131
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000132 /* hwthread_req may have got set by cede or no vcpu, so clear it */
133 li r0, 0
134 stb r0, HSTATE_HWTHREAD_REQ(r13)
135
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100136 /*
Paul Mackerras218309b2013-09-06 13:23:44 +1000137 * For external and machine check interrupts, we need
138 * to call the Linux handler to process the interrupt.
139 * We do that by jumping to absolute address 0x500 for
140 * external interrupts, or the machine_check_fwnmi label
141 * for machine checks (since firmware might have patched
142 * the vector area at 0x200). The [h]rfid at the end of the
143 * handler will return to the book3s_hv_interrupts.S code.
144 * For other interrupts we do the rfid to get back
145 * to the book3s_hv_interrupts.S code here.
146 */
147 ld r8, 112+PPC_LR_STKOFF(r1)
148 addi r1, r1, 112
149 ld r7, HSTATE_HOST_MSR(r13)
150
151 cmpwi cr1, r12, BOOK3S_INTERRUPT_MACHINE_CHECK
152 cmpwi r12, BOOK3S_INTERRUPT_EXTERNAL
Paul Mackerras218309b2013-09-06 13:23:44 +1000153 beq 11f
Gautham R. Shenoy70aa3962015-10-15 11:29:58 +0530154 cmpwi r12, BOOK3S_INTERRUPT_H_DOORBELL
155 beq 15f /* Invoke the H_DOORBELL handler */
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530156 cmpwi cr2, r12, BOOK3S_INTERRUPT_HMI
157 beq cr2, 14f /* HMI check */
Paul Mackerras218309b2013-09-06 13:23:44 +1000158
159 /* RFI into the highmem handler, or branch to interrupt handler */
160 mfmsr r6
161 li r0, MSR_RI
162 andc r6, r6, r0
163 mtmsrd r6, 1 /* Clear RI in MSR */
164 mtsrr0 r8
165 mtsrr1 r7
Paul Mackerras218309b2013-09-06 13:23:44 +1000166 beq cr1, 13f /* machine check */
167 RFI
168
169 /* On POWER7, we have external interrupts set to use HSRR0/1 */
17011: mtspr SPRN_HSRR0, r8
171 mtspr SPRN_HSRR1, r7
172 ba 0x500
173
17413: b machine_check_fwnmi
175
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +053017614: mtspr SPRN_HSRR0, r8
177 mtspr SPRN_HSRR1, r7
178 b hmi_exception_after_realmode
179
Gautham R. Shenoy70aa3962015-10-15 11:29:58 +053018015: mtspr SPRN_HSRR0, r8
181 mtspr SPRN_HSRR1, r7
182 ba 0xe80
183
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100184kvmppc_primary_no_guest:
185 /* We handle this much like a ceded vcpu */
Paul Mackerrasfd6d53b2015-03-28 14:21:08 +1100186 /* put the HDEC into the DEC, since HDEC interrupts don't wake us */
187 mfspr r3, SPRN_HDEC
188 mtspr SPRN_DEC, r3
Paul Mackerras6af27c82015-03-28 14:21:10 +1100189 /*
190 * Make sure the primary has finished the MMU switch.
191 * We should never get here on a secondary thread, but
192 * check it for robustness' sake.
193 */
194 ld r5, HSTATE_KVM_VCORE(r13)
19565: lbz r0, VCORE_IN_GUEST(r5)
196 cmpwi r0, 0
197 beq 65b
198 /* Set LPCR. */
199 ld r8,VCORE_LPCR(r5)
200 mtspr SPRN_LPCR,r8
201 isync
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100202 /* set our bit in napping_threads */
203 ld r5, HSTATE_KVM_VCORE(r13)
204 lbz r7, HSTATE_PTID(r13)
205 li r0, 1
206 sld r0, r0, r7
207 addi r6, r5, VCORE_NAPPING_THREADS
2081: lwarx r3, 0, r6
209 or r3, r3, r0
210 stwcx. r3, 0, r6
211 bne 1b
Paul Mackerras7d6c40d2015-03-28 14:21:09 +1100212 /* order napping_threads update vs testing entry_exit_map */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100213 isync
214 li r12, 0
215 lwz r7, VCORE_ENTRY_EXIT(r5)
216 cmpwi r7, 0x100
217 bge kvm_novcpu_exit /* another thread already exiting */
218 li r3, NAPPING_NOVCPU
219 stb r3, HSTATE_NAPPING(r13)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100220
Paul Mackerrasccc07772015-03-28 14:21:07 +1100221 li r3, 0 /* Don't wake on privileged (OS) doorbell */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100222 b kvm_do_nap
223
Suresh Warrier37f55d32016-08-19 15:35:46 +1000224/*
225 * kvm_novcpu_wakeup
226 * Entered from kvm_start_guest if kvm_hstate.napping is set
227 * to NAPPING_NOVCPU
228 * r2 = kernel TOC
229 * r13 = paca
230 */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100231kvm_novcpu_wakeup:
232 ld r1, HSTATE_HOST_R1(r13)
233 ld r5, HSTATE_KVM_VCORE(r13)
234 li r0, 0
235 stb r0, HSTATE_NAPPING(r13)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100236
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100237 /* check the wake reason */
238 bl kvmppc_check_wake_reason
Paul Mackerras6af27c82015-03-28 14:21:10 +1100239
Suresh Warrier37f55d32016-08-19 15:35:46 +1000240 /*
241 * Restore volatile registers since we could have called
242 * a C routine in kvmppc_check_wake_reason.
243 * r5 = VCORE
244 */
245 ld r5, HSTATE_KVM_VCORE(r13)
246
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100247 /* see if any other thread is already exiting */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100248 lwz r0, VCORE_ENTRY_EXIT(r5)
249 cmpwi r0, 0x100
250 bge kvm_novcpu_exit
251
252 /* clear our bit in napping_threads */
253 lbz r7, HSTATE_PTID(r13)
254 li r0, 1
255 sld r0, r0, r7
256 addi r6, r5, VCORE_NAPPING_THREADS
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002574: lwarx r7, 0, r6
258 andc r7, r7, r0
259 stwcx. r7, 0, r6
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100260 bne 4b
261
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100262 /* See if the wake reason means we need to exit */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100263 cmpdi r3, 0
264 bge kvm_novcpu_exit
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100265
Paul Mackerrasfd6d53b2015-03-28 14:21:08 +1100266 /* See if our timeslice has expired (HDEC is negative) */
267 mfspr r0, SPRN_HDEC
268 li r12, BOOK3S_INTERRUPT_HV_DECREMENTER
269 cmpwi r0, 0
270 blt kvm_novcpu_exit
271
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100272 /* Got an IPI but other vcpus aren't yet exiting, must be a latecomer */
273 ld r4, HSTATE_KVM_VCPU(r13)
274 cmpdi r4, 0
Paul Mackerrasb6c295d2015-03-28 14:21:02 +1100275 beq kvmppc_primary_no_guest
276
277#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
278 addi r3, r4, VCPU_TB_RMENTRY
279 bl kvmhv_start_timing
280#endif
281 b kvmppc_got_guest
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100282
283kvm_novcpu_exit:
Paul Mackerras6af27c82015-03-28 14:21:10 +1100284#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
285 ld r4, HSTATE_KVM_VCPU(r13)
286 cmpdi r4, 0
287 beq 13f
288 addi r3, r4, VCPU_TB_RMEXIT
289 bl kvmhv_accumulate_time
290#endif
Paul Mackerraseddb60f2015-03-28 14:21:11 +110029113: mr r3, r12
292 stw r12, 112-4(r1)
293 bl kvmhv_commence_exit
294 nop
295 lwz r12, 112-4(r1)
Paul Mackerras6af27c82015-03-28 14:21:10 +1100296 b kvmhv_switch_to_host
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100297
Paul Mackerras371fefd2011-06-29 00:23:08 +0000298/*
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100299 * We come in here when wakened from nap mode.
Paul Mackerras371fefd2011-06-29 00:23:08 +0000300 * Relocation is off and most register values are lost.
301 * r13 points to the PACA.
302 */
303 .globl kvm_start_guest
304kvm_start_guest:
Preeti U Murthyfd17dc72014-04-11 16:01:58 +0530305
306 /* Set runlatch bit the minute you wake up from nap */
Paul Mackerras1f09c3e2015-03-28 14:21:04 +1100307 mfspr r0, SPRN_CTRLF
308 ori r0, r0, 1
309 mtspr SPRN_CTRLT, r0
Preeti U Murthyfd17dc72014-04-11 16:01:58 +0530310
Paul Mackerras19ccb762011-07-23 17:42:46 +1000311 ld r2,PACATOC(r13)
312
Paul Mackerrasf0888f72012-02-03 00:54:17 +0000313 li r0,KVM_HWTHREAD_IN_KVM
314 stb r0,HSTATE_HWTHREAD_STATE(r13)
315
316 /* NV GPR values from power7_idle() will no longer be valid */
317 li r0,1
318 stb r0,PACA_NAPSTATELOST(r13)
319
Paul Mackerras4619ac82013-04-17 20:31:41 +0000320 /* were we napping due to cede? */
321 lbz r0,HSTATE_NAPPING(r13)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100322 cmpwi r0,NAPPING_CEDE
323 beq kvm_end_cede
324 cmpwi r0,NAPPING_NOVCPU
325 beq kvm_novcpu_wakeup
326
327 ld r1,PACAEMERGSP(r13)
328 subi r1,r1,STACK_FRAME_OVERHEAD
Paul Mackerras4619ac82013-04-17 20:31:41 +0000329
330 /*
331 * We weren't napping due to cede, so this must be a secondary
332 * thread being woken up to run a guest, or being woken up due
333 * to a stray IPI. (Or due to some machine check or hypervisor
334 * maintenance interrupt while the core is in KVM.)
335 */
Paul Mackerrasf0888f72012-02-03 00:54:17 +0000336
337 /* Check the wake reason in SRR1 to see why we got here */
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100338 bl kvmppc_check_wake_reason
Suresh Warrier37f55d32016-08-19 15:35:46 +1000339 /*
340 * kvmppc_check_wake_reason could invoke a C routine, but we
341 * have no volatile registers to restore when we return.
342 */
343
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100344 cmpdi r3, 0
345 bge kvm_no_guest
Paul Mackerrasf0888f72012-02-03 00:54:17 +0000346
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000347 /* get vcore pointer, NULL if we have nothing to run */
348 ld r5,HSTATE_KVM_VCORE(r13)
349 cmpdi r5,0
350 /* if we have no vcore to run, go back to sleep */
Paul Mackerras7b444c62012-10-15 01:16:14 +0000351 beq kvm_no_guest
Paul Mackerrasf0888f72012-02-03 00:54:17 +0000352
Paul Mackerras56548fc2014-12-03 14:48:40 +1100353kvm_secondary_got_guest:
354
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100355 /* Set HSTATE_DSCR(r13) to something sensible */
Anshuman Khandual1db36522015-05-21 12:13:03 +0530356 ld r6, PACA_DSCR_DEFAULT(r13)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100357 std r6, HSTATE_DSCR(r13)
Paul Mackerras371fefd2011-06-29 00:23:08 +0000358
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000359 /* On thread 0 of a subcore, set HDEC to max */
360 lbz r4, HSTATE_PTID(r13)
361 cmpwi r4, 0
362 bne 63f
363 lis r6, 0x7fff
364 ori r6, r6, 0xffff
365 mtspr SPRN_HDEC, r6
366 /* and set per-LPAR registers, if doing dynamic micro-threading */
367 ld r6, HSTATE_SPLIT_MODE(r13)
368 cmpdi r6, 0
369 beq 63f
370 ld r0, KVM_SPLIT_RPR(r6)
371 mtspr SPRN_RPR, r0
372 ld r0, KVM_SPLIT_PMMAR(r6)
373 mtspr SPRN_PMMAR, r0
374 ld r0, KVM_SPLIT_LDBAR(r6)
375 mtspr SPRN_LDBAR, r0
376 isync
37763:
378 /* Order load of vcpu after load of vcore */
Paul Mackerras5d5b99c2015-03-28 14:21:06 +1100379 lwsync
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000380 ld r4, HSTATE_KVM_VCPU(r13)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100381 bl kvmppc_hv_entry
Paul Mackerras218309b2013-09-06 13:23:44 +1000382
383 /* Back from the guest, go back to nap */
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000384 /* Clear our vcpu and vcore pointers so we don't come back in early */
Paul Mackerras218309b2013-09-06 13:23:44 +1000385 li r0, 0
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000386 std r0, HSTATE_KVM_VCPU(r13)
Paul Mackerrasf019b7a2013-11-16 17:46:03 +1100387 /*
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000388 * Once we clear HSTATE_KVM_VCORE(r13), the code in
Paul Mackerras5d5b99c2015-03-28 14:21:06 +1100389 * kvmppc_run_core() is going to assume that all our vcpu
390 * state is visible in memory. This lwsync makes sure
391 * that that is true.
Paul Mackerrasf019b7a2013-11-16 17:46:03 +1100392 */
Paul Mackerras218309b2013-09-06 13:23:44 +1000393 lwsync
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000394 std r0, HSTATE_KVM_VCORE(r13)
Paul Mackerras218309b2013-09-06 13:23:44 +1000395
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +0530396 /*
397 * All secondaries exiting guest will fall through this path.
398 * Before proceeding, just check for HMI interrupt and
399 * invoke opal hmi handler. By now we are sure that the
400 * primary thread on this core/subcore has already made partition
401 * switch/TB resync and we are good to call opal hmi handler.
402 */
403 cmpwi r12, BOOK3S_INTERRUPT_HMI
404 bne kvm_no_guest
405
406 li r3,0 /* NULL argument */
407 bl hmi_exception_realmode
Paul Mackerras56548fc2014-12-03 14:48:40 +1100408/*
409 * At this point we have finished executing in the guest.
410 * We need to wait for hwthread_req to become zero, since
411 * we may not turn on the MMU while hwthread_req is non-zero.
412 * While waiting we also need to check if we get given a vcpu to run.
413 */
Paul Mackerras218309b2013-09-06 13:23:44 +1000414kvm_no_guest:
Paul Mackerras56548fc2014-12-03 14:48:40 +1100415 lbz r3, HSTATE_HWTHREAD_REQ(r13)
416 cmpwi r3, 0
417 bne 53f
418 HMT_MEDIUM
419 li r0, KVM_HWTHREAD_IN_KERNEL
Paul Mackerras218309b2013-09-06 13:23:44 +1000420 stb r0, HSTATE_HWTHREAD_STATE(r13)
Paul Mackerras56548fc2014-12-03 14:48:40 +1100421 /* need to recheck hwthread_req after a barrier, to avoid race */
422 sync
423 lbz r3, HSTATE_HWTHREAD_REQ(r13)
424 cmpwi r3, 0
425 bne 54f
426/*
Shreyas B. Prabhu5fa6b6b2016-07-08 11:50:46 +0530427 * We jump to pnv_wakeup_loss, which will return to the caller
Paul Mackerras56548fc2014-12-03 14:48:40 +1100428 * of power7_nap in the powernv cpu offline loop. The value we
429 * put in r3 becomes the return value for power7_nap.
430 */
Paul Mackerras218309b2013-09-06 13:23:44 +1000431 li r3, LPCR_PECE0
432 mfspr r4, SPRN_LPCR
433 rlwimi r4, r3, 0, LPCR_PECE0 | LPCR_PECE1
434 mtspr SPRN_LPCR, r4
Paul Mackerras56548fc2014-12-03 14:48:40 +1100435 li r3, 0
Shreyas B. Prabhu5fa6b6b2016-07-08 11:50:46 +0530436 b pnv_wakeup_loss
Paul Mackerras56548fc2014-12-03 14:48:40 +1100437
43853: HMT_LOW
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000439 ld r5, HSTATE_KVM_VCORE(r13)
440 cmpdi r5, 0
441 bne 60f
442 ld r3, HSTATE_SPLIT_MODE(r13)
443 cmpdi r3, 0
444 beq kvm_no_guest
445 lbz r0, KVM_SPLIT_DO_NAP(r3)
446 cmpwi r0, 0
Paul Mackerras56548fc2014-12-03 14:48:40 +1100447 beq kvm_no_guest
448 HMT_MEDIUM
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000449 b kvm_unsplit_nap
45060: HMT_MEDIUM
Paul Mackerras56548fc2014-12-03 14:48:40 +1100451 b kvm_secondary_got_guest
452
45354: li r0, KVM_HWTHREAD_IN_KVM
454 stb r0, HSTATE_HWTHREAD_STATE(r13)
455 b kvm_no_guest
Paul Mackerras218309b2013-09-06 13:23:44 +1000456
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000457/*
458 * Here the primary thread is trying to return the core to
459 * whole-core mode, so we need to nap.
460 */
461kvm_unsplit_nap:
Gautham R. Shenoy7f235322015-09-02 21:48:58 +0530462 /*
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +0530463 * When secondaries are napping in kvm_unsplit_nap() with
464 * hwthread_req = 1, HMI goes ignored even though subcores are
465 * already exited the guest. Hence HMI keeps waking up secondaries
466 * from nap in a loop and secondaries always go back to nap since
467 * no vcore is assigned to them. This makes impossible for primary
468 * thread to get hold of secondary threads resulting into a soft
469 * lockup in KVM path.
470 *
471 * Let us check if HMI is pending and handle it before we go to nap.
472 */
473 cmpwi r12, BOOK3S_INTERRUPT_HMI
474 bne 55f
475 li r3, 0 /* NULL argument */
476 bl hmi_exception_realmode
47755:
478 /*
Gautham R. Shenoy7f235322015-09-02 21:48:58 +0530479 * Ensure that secondary doesn't nap when it has
480 * its vcore pointer set.
481 */
482 sync /* matches smp_mb() before setting split_info.do_nap */
483 ld r0, HSTATE_KVM_VCORE(r13)
484 cmpdi r0, 0
485 bne kvm_no_guest
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000486 /* clear any pending message */
487BEGIN_FTR_SECTION
488 lis r6, (PPC_DBELL_SERVER << (63-36))@h
489 PPC_MSGCLR(6)
490END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
491 /* Set kvm_split_mode.napped[tid] = 1 */
492 ld r3, HSTATE_SPLIT_MODE(r13)
493 li r0, 1
494 lhz r4, PACAPACAINDEX(r13)
495 clrldi r4, r4, 61 /* micro-threading => P8 => 8 threads/core */
496 addi r4, r4, KVM_SPLIT_NAPPED
497 stbx r0, r3, r4
498 /* Check the do_nap flag again after setting napped[] */
499 sync
500 lbz r0, KVM_SPLIT_DO_NAP(r3)
501 cmpwi r0, 0
502 beq 57f
503 li r3, (LPCR_PECEDH | LPCR_PECE0) >> 4
504 mfspr r4, SPRN_LPCR
505 rlwimi r4, r3, 4, (LPCR_PECEDP | LPCR_PECEDH | LPCR_PECE0 | LPCR_PECE1)
506 mtspr SPRN_LPCR, r4
507 isync
508 std r0, HSTATE_SCRATCH0(r13)
509 ptesync
510 ld r0, HSTATE_SCRATCH0(r13)
5111: cmpd r0, r0
512 bne 1b
513 nap
514 b .
515
51657: li r0, 0
517 stbx r0, r3, r4
518 b kvm_no_guest
519
Paul Mackerras218309b2013-09-06 13:23:44 +1000520/******************************************************************************
521 * *
522 * Entry code *
523 * *
524 *****************************************************************************/
525
Paul Mackerrasde56a942011-06-29 00:21:34 +0000526.global kvmppc_hv_entry
527kvmppc_hv_entry:
528
529 /* Required state:
530 *
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100531 * R4 = vcpu pointer (or NULL)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000532 * MSR = ~IR|DR
533 * R13 = PACA
534 * R1 = host R1
Michael Neuling06a29e42014-08-19 14:59:30 +1000535 * R2 = TOC
Paul Mackerrasde56a942011-06-29 00:21:34 +0000536 * all other volatile GPRS = free
537 */
538 mflr r0
Paul Mackerras218309b2013-09-06 13:23:44 +1000539 std r0, PPC_LR_STKOFF(r1)
540 stdu r1, -112(r1)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000541
Paul Mackerrasde56a942011-06-29 00:21:34 +0000542 /* Save R1 in the PACA */
543 std r1, HSTATE_HOST_R1(r13)
544
Paul Mackerras44a3add2013-10-04 21:45:04 +1000545 li r6, KVM_GUEST_MODE_HOST_HV
546 stb r6, HSTATE_IN_GUEST(r13)
547
Paul Mackerrasb6c295d2015-03-28 14:21:02 +1100548#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
549 /* Store initial timestamp */
550 cmpdi r4, 0
551 beq 1f
552 addi r3, r4, VCPU_TB_RMENTRY
553 bl kvmhv_start_timing
5541:
555#endif
Paul Mackerrasde56a942011-06-29 00:21:34 +0000556 /* Clear out SLB */
557 li r6,0
558 slbmte r6,r6
559 slbia
560 ptesync
561
Paul Mackerras9e368f22011-06-29 00:40:08 +0000562 /*
Paul Mackerrasc17b98c2014-12-03 13:30:38 +1100563 * POWER7/POWER8 host -> guest partition switch code.
Paul Mackerras9e368f22011-06-29 00:40:08 +0000564 * We don't have to lock against concurrent tlbies,
565 * but we do have to coordinate across hardware threads.
566 */
Paul Mackerras7d6c40d2015-03-28 14:21:09 +1100567 /* Set bit in entry map iff exit map is zero. */
568 ld r5, HSTATE_KVM_VCORE(r13)
569 li r7, 1
570 lbz r6, HSTATE_PTID(r13)
571 sld r7, r7, r6
572 addi r9, r5, VCORE_ENTRY_EXIT
57321: lwarx r3, 0, r9
574 cmpwi r3, 0x100 /* any threads starting to exit? */
Paul Mackerras371fefd2011-06-29 00:23:08 +0000575 bge secondary_too_late /* if so we're too late to the party */
Paul Mackerras7d6c40d2015-03-28 14:21:09 +1100576 or r3, r3, r7
577 stwcx. r3, 0, r9
Paul Mackerras371fefd2011-06-29 00:23:08 +0000578 bne 21b
579
580 /* Primary thread switches to guest partition. */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100581 ld r9,VCORE_KVM(r5) /* pointer to struct kvm */
Paul Mackerras371fefd2011-06-29 00:23:08 +0000582 cmpwi r6,0
Paul Mackerras6af27c82015-03-28 14:21:10 +1100583 bne 10f
Paul Mackerrasde56a942011-06-29 00:21:34 +0000584 ld r6,KVM_SDR1(r9)
585 lwz r7,KVM_LPID(r9)
586 li r0,LPID_RSVD /* switch to reserved LPID */
587 mtspr SPRN_LPID,r0
588 ptesync
589 mtspr SPRN_SDR1,r6 /* switch to partition page table */
590 mtspr SPRN_LPID,r7
591 isync
Paul Mackerras1b400ba2012-11-21 23:28:08 +0000592
593 /* See if we need to flush the TLB */
594 lhz r6,PACAPACAINDEX(r13) /* test_bit(cpu, need_tlb_flush) */
595 clrldi r7,r6,64-6 /* extract bit number (6 bits) */
596 srdi r6,r6,6 /* doubleword number */
597 sldi r6,r6,3 /* address offset */
598 add r6,r6,r9
599 addi r6,r6,KVM_NEED_FLUSH /* dword in kvm->arch.need_tlb_flush */
Paul Mackerras371fefd2011-06-29 00:23:08 +0000600 li r0,1
Paul Mackerras1b400ba2012-11-21 23:28:08 +0000601 sld r0,r0,r7
602 ld r7,0(r6)
603 and. r7,r7,r0
604 beq 22f
60523: ldarx r7,0,r6 /* if set, clear the bit */
606 andc r7,r7,r0
607 stdcx. r7,0,r6
608 bne 23b
Paul Mackerrasca252052014-01-08 21:25:22 +1100609 /* Flush the TLB of any entries for this LPID */
610 /* use arch 2.07S as a proxy for POWER8 */
611BEGIN_FTR_SECTION
612 li r6,512 /* POWER8 has 512 sets */
613FTR_SECTION_ELSE
614 li r6,128 /* POWER7 has 128 sets */
615ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerras1b400ba2012-11-21 23:28:08 +0000616 mtctr r6
617 li r7,0x800 /* IS field = 0b10 */
618 ptesync
61928: tlbiel r7
620 addi r7,r7,0x1000
621 bdnz 28b
622 ptesync
623
Paul Mackerras93b0f4d2013-09-06 13:17:46 +1000624 /* Add timebase offset onto timebase */
62522: ld r8,VCORE_TB_OFFSET(r5)
626 cmpdi r8,0
627 beq 37f
628 mftb r6 /* current host timebase */
629 add r8,r8,r6
630 mtspr SPRN_TBU40,r8 /* update upper 40 bits */
631 mftb r7 /* check if lower 24 bits overflowed */
632 clrldi r6,r6,40
633 clrldi r7,r7,40
634 cmpld r7,r6
635 bge 37f
636 addis r8,r8,0x100 /* if so, increment upper 40 bits */
637 mtspr SPRN_TBU40,r8
638
Paul Mackerras388cc6e2013-09-21 14:35:02 +1000639 /* Load guest PCR value to select appropriate compat mode */
64037: ld r7, VCORE_PCR(r5)
641 cmpdi r7, 0
642 beq 38f
643 mtspr SPRN_PCR, r7
64438:
Michael Neulingb005255e2014-01-08 21:25:21 +1100645
646BEGIN_FTR_SECTION
647 /* DPDES is shared between threads */
648 ld r8, VCORE_DPDES(r5)
649 mtspr SPRN_DPDES, r8
650END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
651
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +0530652 /* Mark the subcore state as inside guest */
653 bl kvmppc_subcore_enter_guest
654 nop
655 ld r5, HSTATE_KVM_VCORE(r13)
656 ld r4, HSTATE_KVM_VCPU(r13)
Paul Mackerras388cc6e2013-09-21 14:35:02 +1000657 li r0,1
Paul Mackerras371fefd2011-06-29 00:23:08 +0000658 stb r0,VCORE_IN_GUEST(r5) /* signal secondaries to continue */
Paul Mackerras9e368f22011-06-29 00:40:08 +0000659
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100660 /* Do we have a guest vcpu to run? */
Paul Mackerras6af27c82015-03-28 14:21:10 +110066110: cmpdi r4, 0
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100662 beq kvmppc_primary_no_guest
663kvmppc_got_guest:
Paul Mackerrasde56a942011-06-29 00:21:34 +0000664
665 /* Load up guest SLB entries */
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100666 lwz r5,VCPU_SLB_MAX(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000667 cmpwi r5,0
668 beq 9f
669 mtctr r5
670 addi r6,r4,VCPU_SLB
6711: ld r8,VCPU_SLB_E(r6)
672 ld r9,VCPU_SLB_V(r6)
673 slbmte r9,r8
674 addi r6,r6,VCPU_SLB_SIZE
675 bdnz 1b
6769:
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100677 /* Increment yield count if they have a VPA */
678 ld r3, VCPU_VPA(r4)
679 cmpdi r3, 0
680 beq 25f
Alexander Graf0865a582014-06-11 10:36:17 +0200681 li r6, LPPACA_YIELDCOUNT
682 LWZX_BE r5, r3, r6
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100683 addi r5, r5, 1
Alexander Graf0865a582014-06-11 10:36:17 +0200684 STWX_BE r5, r3, r6
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100685 li r6, 1
686 stb r6, VCPU_VPA_DIRTY(r4)
68725:
688
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100689 /* Save purr/spurr */
690 mfspr r5,SPRN_PURR
691 mfspr r6,SPRN_SPURR
692 std r5,HSTATE_PURR(r13)
693 std r6,HSTATE_SPURR(r13)
694 ld r7,VCPU_PURR(r4)
695 ld r8,VCPU_SPURR(r4)
696 mtspr SPRN_PURR,r7
697 mtspr SPRN_SPURR,r8
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100698
Michael Neulingeee7ff92014-01-08 21:25:19 +1100699BEGIN_FTR_SECTION
Paul Mackerrasde56a942011-06-29 00:21:34 +0000700 /* Set partition DABR */
701 /* Do this before re-enabling PMU to avoid P7 DABR corruption bug */
Paul Mackerras8563bf52014-01-08 21:25:29 +1100702 lwz r5,VCPU_DABRX(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000703 ld r6,VCPU_DABR(r4)
704 mtspr SPRN_DABRX,r5
705 mtspr SPRN_DABR,r6
Paul Mackerrasde56a942011-06-29 00:21:34 +0000706 isync
Michael Neulingeee7ff92014-01-08 21:25:19 +1100707END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000708
Michael Neulinge4e38122014-03-25 10:47:02 +1100709#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
710BEGIN_FTR_SECTION
Paul Mackerrasf024ee02016-06-22 14:21:59 +1000711 bl kvmppc_restore_tm
712END_FTR_SECTION_IFSET(CPU_FTR_TM)
Michael Neulinge4e38122014-03-25 10:47:02 +1100713#endif
714
Paul Mackerrasde56a942011-06-29 00:21:34 +0000715 /* Load guest PMU registers */
716 /* R4 is live here (vcpu pointer) */
717 li r3, 1
718 sldi r3, r3, 31 /* MMCR0_FC (freeze counters) bit */
719 mtspr SPRN_MMCR0, r3 /* freeze all counters, disable ints */
720 isync
Paul Mackerras9bc01a92014-05-26 19:48:40 +1000721BEGIN_FTR_SECTION
722 ld r3, VCPU_MMCR(r4)
723 andi. r5, r3, MMCR0_PMAO_SYNC | MMCR0_PMAO
724 cmpwi r5, MMCR0_PMAO
725 beql kvmppc_fix_pmao
726END_FTR_SECTION_IFSET(CPU_FTR_PMAO_BUG)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000727 lwz r3, VCPU_PMC(r4) /* always load up guest PMU registers */
728 lwz r5, VCPU_PMC + 4(r4) /* to prevent information leak */
729 lwz r6, VCPU_PMC + 8(r4)
730 lwz r7, VCPU_PMC + 12(r4)
731 lwz r8, VCPU_PMC + 16(r4)
732 lwz r9, VCPU_PMC + 20(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000733 mtspr SPRN_PMC1, r3
734 mtspr SPRN_PMC2, r5
735 mtspr SPRN_PMC3, r6
736 mtspr SPRN_PMC4, r7
737 mtspr SPRN_PMC5, r8
738 mtspr SPRN_PMC6, r9
Paul Mackerrasde56a942011-06-29 00:21:34 +0000739 ld r3, VCPU_MMCR(r4)
740 ld r5, VCPU_MMCR + 8(r4)
741 ld r6, VCPU_MMCR + 16(r4)
742 ld r7, VCPU_SIAR(r4)
743 ld r8, VCPU_SDAR(r4)
744 mtspr SPRN_MMCR1, r5
745 mtspr SPRN_MMCRA, r6
746 mtspr SPRN_SIAR, r7
747 mtspr SPRN_SDAR, r8
Michael Neulingb005255e2014-01-08 21:25:21 +1100748BEGIN_FTR_SECTION
749 ld r5, VCPU_MMCR + 24(r4)
750 ld r6, VCPU_SIER(r4)
751 lwz r7, VCPU_PMC + 24(r4)
752 lwz r8, VCPU_PMC + 28(r4)
753 ld r9, VCPU_MMCR + 32(r4)
754 mtspr SPRN_MMCR2, r5
755 mtspr SPRN_SIER, r6
756 mtspr SPRN_SPMC1, r7
757 mtspr SPRN_SPMC2, r8
758 mtspr SPRN_MMCRS, r9
759END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000760 mtspr SPRN_MMCR0, r3
761 isync
762
763 /* Load up FP, VMX and VSX registers */
764 bl kvmppc_load_fp
765
766 ld r14, VCPU_GPR(R14)(r4)
767 ld r15, VCPU_GPR(R15)(r4)
768 ld r16, VCPU_GPR(R16)(r4)
769 ld r17, VCPU_GPR(R17)(r4)
770 ld r18, VCPU_GPR(R18)(r4)
771 ld r19, VCPU_GPR(R19)(r4)
772 ld r20, VCPU_GPR(R20)(r4)
773 ld r21, VCPU_GPR(R21)(r4)
774 ld r22, VCPU_GPR(R22)(r4)
775 ld r23, VCPU_GPR(R23)(r4)
776 ld r24, VCPU_GPR(R24)(r4)
777 ld r25, VCPU_GPR(R25)(r4)
778 ld r26, VCPU_GPR(R26)(r4)
779 ld r27, VCPU_GPR(R27)(r4)
780 ld r28, VCPU_GPR(R28)(r4)
781 ld r29, VCPU_GPR(R29)(r4)
782 ld r30, VCPU_GPR(R30)(r4)
783 ld r31, VCPU_GPR(R31)(r4)
784
Paul Mackerrasde56a942011-06-29 00:21:34 +0000785 /* Switch DSCR to guest value */
786 ld r5, VCPU_DSCR(r4)
787 mtspr SPRN_DSCR, r5
Paul Mackerrasde56a942011-06-29 00:21:34 +0000788
Michael Neulingb005255e2014-01-08 21:25:21 +1100789BEGIN_FTR_SECTION
Paul Mackerrasc17b98c2014-12-03 13:30:38 +1100790 /* Skip next section on POWER7 */
Michael Neulingb005255e2014-01-08 21:25:21 +1100791 b 8f
792END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
Michael Neulingb005255e2014-01-08 21:25:21 +1100793 /* Load up POWER8-specific registers */
794 ld r5, VCPU_IAMR(r4)
795 lwz r6, VCPU_PSPB(r4)
796 ld r7, VCPU_FSCR(r4)
797 mtspr SPRN_IAMR, r5
798 mtspr SPRN_PSPB, r6
799 mtspr SPRN_FSCR, r7
800 ld r5, VCPU_DAWR(r4)
801 ld r6, VCPU_DAWRX(r4)
802 ld r7, VCPU_CIABR(r4)
803 ld r8, VCPU_TAR(r4)
804 mtspr SPRN_DAWR, r5
805 mtspr SPRN_DAWRX, r6
806 mtspr SPRN_CIABR, r7
807 mtspr SPRN_TAR, r8
808 ld r5, VCPU_IC(r4)
809 ld r6, VCPU_VTB(r4)
810 mtspr SPRN_IC, r5
811 mtspr SPRN_VTB, r6
Michael Neuling7b490412014-01-08 21:25:32 +1100812 ld r8, VCPU_EBBHR(r4)
Michael Neulingb005255e2014-01-08 21:25:21 +1100813 mtspr SPRN_EBBHR, r8
814 ld r5, VCPU_EBBRR(r4)
815 ld r6, VCPU_BESCR(r4)
816 ld r7, VCPU_CSIGR(r4)
817 ld r8, VCPU_TACR(r4)
818 mtspr SPRN_EBBRR, r5
819 mtspr SPRN_BESCR, r6
820 mtspr SPRN_CSIGR, r7
821 mtspr SPRN_TACR, r8
822 ld r5, VCPU_TCSCR(r4)
823 ld r6, VCPU_ACOP(r4)
824 lwz r7, VCPU_GUEST_PID(r4)
825 ld r8, VCPU_WORT(r4)
826 mtspr SPRN_TCSCR, r5
827 mtspr SPRN_ACOP, r6
828 mtspr SPRN_PID, r7
829 mtspr SPRN_WORT, r8
8308:
831
Paul Mackerrasde56a942011-06-29 00:21:34 +0000832 /*
833 * Set the decrementer to the guest decrementer.
834 */
835 ld r8,VCPU_DEC_EXPIRES(r4)
Paul Mackerrasc5fb80d2014-03-25 10:47:07 +1100836 /* r8 is a host timebase value here, convert to guest TB */
837 ld r5,HSTATE_KVM_VCORE(r13)
838 ld r6,VCORE_TB_OFFSET(r5)
839 add r8,r8,r6
Paul Mackerrasde56a942011-06-29 00:21:34 +0000840 mftb r7
841 subf r3,r7,r8
842 mtspr SPRN_DEC,r3
843 stw r3,VCPU_DEC(r4)
844
845 ld r5, VCPU_SPRG0(r4)
846 ld r6, VCPU_SPRG1(r4)
847 ld r7, VCPU_SPRG2(r4)
848 ld r8, VCPU_SPRG3(r4)
849 mtspr SPRN_SPRG0, r5
850 mtspr SPRN_SPRG1, r6
851 mtspr SPRN_SPRG2, r7
852 mtspr SPRN_SPRG3, r8
853
Paul Mackerrasde56a942011-06-29 00:21:34 +0000854 /* Load up DAR and DSISR */
855 ld r5, VCPU_DAR(r4)
856 lwz r6, VCPU_DSISR(r4)
857 mtspr SPRN_DAR, r5
858 mtspr SPRN_DSISR, r6
859
Paul Mackerrasde56a942011-06-29 00:21:34 +0000860 /* Restore AMR and UAMOR, set AMOR to all 1s */
861 ld r5,VCPU_AMR(r4)
862 ld r6,VCPU_UAMOR(r4)
863 li r7,-1
864 mtspr SPRN_AMR,r5
865 mtspr SPRN_UAMOR,r6
866 mtspr SPRN_AMOR,r7
Paul Mackerrasde56a942011-06-29 00:21:34 +0000867
868 /* Restore state of CTRL run bit; assume 1 on entry */
869 lwz r5,VCPU_CTRL(r4)
870 andi. r5,r5,1
871 bne 4f
872 mfspr r6,SPRN_CTRLF
873 clrrdi r6,r6,1
874 mtspr SPRN_CTRLT,r6
8754:
Paul Mackerras6af27c82015-03-28 14:21:10 +1100876 /* Secondary threads wait for primary to have done partition switch */
877 ld r5, HSTATE_KVM_VCORE(r13)
878 lbz r6, HSTATE_PTID(r13)
879 cmpwi r6, 0
880 beq 21f
881 lbz r0, VCORE_IN_GUEST(r5)
882 cmpwi r0, 0
883 bne 21f
884 HMT_LOW
Paul Mackerrasb4deba52015-07-02 20:38:16 +100088520: lwz r3, VCORE_ENTRY_EXIT(r5)
886 cmpwi r3, 0x100
887 bge no_switch_exit
888 lbz r0, VCORE_IN_GUEST(r5)
Paul Mackerras6af27c82015-03-28 14:21:10 +1100889 cmpwi r0, 0
890 beq 20b
891 HMT_MEDIUM
89221:
893 /* Set LPCR. */
894 ld r8,VCORE_LPCR(r5)
895 mtspr SPRN_LPCR,r8
896 isync
897
898 /* Check if HDEC expires soon */
899 mfspr r3, SPRN_HDEC
900 cmpwi r3, 512 /* 1 microsecond */
901 blt hdec_soon
902
Suresh Warrier37f55d32016-08-19 15:35:46 +1000903deliver_guest_interrupt:
Paul Mackerrasde56a942011-06-29 00:21:34 +0000904 ld r6, VCPU_CTR(r4)
Sam bobroffc63517c2015-05-27 09:56:57 +1000905 ld r7, VCPU_XER(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000906
907 mtctr r6
908 mtxer r7
909
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100910kvmppc_cede_reentry: /* r4 = vcpu, r13 = paca */
Paul Mackerras4619ac82013-04-17 20:31:41 +0000911 ld r10, VCPU_PC(r4)
912 ld r11, VCPU_MSR(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000913 ld r6, VCPU_SRR0(r4)
914 ld r7, VCPU_SRR1(r4)
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100915 mtspr SPRN_SRR0, r6
916 mtspr SPRN_SRR1, r7
Paul Mackerrasde56a942011-06-29 00:21:34 +0000917
Paul Mackerras4619ac82013-04-17 20:31:41 +0000918 /* r11 = vcpu->arch.msr & ~MSR_HV */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000919 rldicl r11, r11, 63 - MSR_HV_LG, 1
920 rotldi r11, r11, 1 + MSR_HV_LG
921 ori r11, r11, MSR_ME
922
Paul Mackerras19ccb762011-07-23 17:42:46 +1000923 /* Check if we can deliver an external or decrementer interrupt now */
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100924 ld r0, VCPU_PENDING_EXC(r4)
925 rldicl r0, r0, 64 - BOOK3S_IRQPRIO_EXTERNAL_LEVEL, 63
926 cmpdi cr1, r0, 0
927 andi. r8, r11, MSR_EE
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100928 mfspr r8, SPRN_LPCR
929 /* Insert EXTERNAL_LEVEL bit into LPCR at the MER bit position */
930 rldimi r8, r0, LPCR_MER_SH, 63 - LPCR_MER_SH
931 mtspr SPRN_LPCR, r8
Paul Mackerras19ccb762011-07-23 17:42:46 +1000932 isync
Paul Mackerras19ccb762011-07-23 17:42:46 +1000933 beq 5f
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100934 li r0, BOOK3S_INTERRUPT_EXTERNAL
935 bne cr1, 12f
936 mfspr r0, SPRN_DEC
937 cmpwi r0, 0
938 li r0, BOOK3S_INTERRUPT_DECREMENTER
939 bge 5f
940
94112: mtspr SPRN_SRR0, r10
Paul Mackerras19ccb762011-07-23 17:42:46 +1000942 mr r10,r0
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100943 mtspr SPRN_SRR1, r11
Michael Neulinge4e38122014-03-25 10:47:02 +1100944 mr r9, r4
945 bl kvmppc_msr_interrupt
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11009465:
Paul Mackerras19ccb762011-07-23 17:42:46 +1000947
Liu Ping Fan27025a62013-11-19 14:12:48 +0800948/*
949 * Required state:
950 * R4 = vcpu
951 * R10: value for HSRR0
952 * R11: value for HSRR1
953 * R13 = PACA
954 */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000955fast_guest_return:
Paul Mackerras4619ac82013-04-17 20:31:41 +0000956 li r0,0
957 stb r0,VCPU_CEDED(r4) /* cancel cede */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000958 mtspr SPRN_HSRR0,r10
959 mtspr SPRN_HSRR1,r11
960
961 /* Activate guest mode, so faults get handled by KVM */
Paul Mackerras44a3add2013-10-04 21:45:04 +1000962 li r9, KVM_GUEST_MODE_GUEST_HV
Paul Mackerrasde56a942011-06-29 00:21:34 +0000963 stb r9, HSTATE_IN_GUEST(r13)
964
Paul Mackerrasb6c295d2015-03-28 14:21:02 +1100965#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
966 /* Accumulate timing */
967 addi r3, r4, VCPU_TB_GUEST
968 bl kvmhv_accumulate_time
969#endif
970
Paul Mackerrasde56a942011-06-29 00:21:34 +0000971 /* Enter guest */
972
Paul Mackerras0acb9112013-02-04 18:10:51 +0000973BEGIN_FTR_SECTION
974 ld r5, VCPU_CFAR(r4)
975 mtspr SPRN_CFAR, r5
976END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000977BEGIN_FTR_SECTION
978 ld r0, VCPU_PPR(r4)
979END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
Paul Mackerras0acb9112013-02-04 18:10:51 +0000980
Paul Mackerrasde56a942011-06-29 00:21:34 +0000981 ld r5, VCPU_LR(r4)
982 lwz r6, VCPU_CR(r4)
983 mtlr r5
984 mtcr r6
985
Michael Neulingc75df6f2012-06-25 13:33:10 +0000986 ld r1, VCPU_GPR(R1)(r4)
987 ld r2, VCPU_GPR(R2)(r4)
988 ld r3, VCPU_GPR(R3)(r4)
989 ld r5, VCPU_GPR(R5)(r4)
990 ld r6, VCPU_GPR(R6)(r4)
991 ld r7, VCPU_GPR(R7)(r4)
992 ld r8, VCPU_GPR(R8)(r4)
993 ld r9, VCPU_GPR(R9)(r4)
994 ld r10, VCPU_GPR(R10)(r4)
995 ld r11, VCPU_GPR(R11)(r4)
996 ld r12, VCPU_GPR(R12)(r4)
997 ld r13, VCPU_GPR(R13)(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000998
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000999BEGIN_FTR_SECTION
1000 mtspr SPRN_PPR, r0
1001END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
1002 ld r0, VCPU_GPR(R0)(r4)
Michael Neulingc75df6f2012-06-25 13:33:10 +00001003 ld r4, VCPU_GPR(R4)(r4)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001004
1005 hrfid
1006 b .
1007
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11001008secondary_too_late:
Paul Mackerras6af27c82015-03-28 14:21:10 +11001009 li r12, 0
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11001010 cmpdi r4, 0
1011 beq 11f
Paul Mackerras6af27c82015-03-28 14:21:10 +11001012 stw r12, VCPU_TRAP(r4)
1013#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11001014 addi r3, r4, VCPU_TB_RMEXIT
1015 bl kvmhv_accumulate_time
Paul Mackerras6af27c82015-03-28 14:21:10 +11001016#endif
Paul Mackerrasb6c295d2015-03-28 14:21:02 +1100101711: b kvmhv_switch_to_host
1018
Paul Mackerrasb4deba52015-07-02 20:38:16 +10001019no_switch_exit:
1020 HMT_MEDIUM
1021 li r12, 0
1022 b 12f
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11001023hdec_soon:
Paul Mackerras6af27c82015-03-28 14:21:10 +11001024 li r12, BOOK3S_INTERRUPT_HV_DECREMENTER
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000102512: stw r12, VCPU_TRAP(r4)
Paul Mackerras6af27c82015-03-28 14:21:10 +11001026 mr r9, r4
1027#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11001028 addi r3, r4, VCPU_TB_RMEXIT
1029 bl kvmhv_accumulate_time
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11001030#endif
Paul Mackerras6af27c82015-03-28 14:21:10 +11001031 b guest_exit_cont
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11001032
Paul Mackerrasde56a942011-06-29 00:21:34 +00001033/******************************************************************************
1034 * *
1035 * Exit code *
1036 * *
1037 *****************************************************************************/
1038
1039/*
1040 * We come here from the first-level interrupt handlers.
1041 */
Aneesh Kumar K.Vdd96b2c2013-10-07 22:17:55 +05301042 .globl kvmppc_interrupt_hv
1043kvmppc_interrupt_hv:
Paul Mackerrasde56a942011-06-29 00:21:34 +00001044 /*
1045 * Register contents:
1046 * R12 = interrupt vector
1047 * R13 = PACA
1048 * guest CR, R12 saved in shadow VCPU SCRATCH1/0
1049 * guest R13 saved in SPRN_SCRATCH0
1050 */
Aneesh Kumar K.V36e7bb32013-11-11 19:29:47 +05301051 std r9, HSTATE_SCRATCH2(r13)
Paul Mackerras44a3add2013-10-04 21:45:04 +10001052
1053 lbz r9, HSTATE_IN_GUEST(r13)
1054 cmpwi r9, KVM_GUEST_MODE_HOST_HV
1055 beq kvmppc_bad_host_intr
Aneesh Kumar K.Vdd96b2c2013-10-07 22:17:55 +05301056#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
1057 cmpwi r9, KVM_GUEST_MODE_GUEST
Aneesh Kumar K.V36e7bb32013-11-11 19:29:47 +05301058 ld r9, HSTATE_SCRATCH2(r13)
Aneesh Kumar K.Vdd96b2c2013-10-07 22:17:55 +05301059 beq kvmppc_interrupt_pr
1060#endif
Paul Mackerras44a3add2013-10-04 21:45:04 +10001061 /* We're now back in the host but in guest MMU context */
1062 li r9, KVM_GUEST_MODE_HOST_HV
1063 stb r9, HSTATE_IN_GUEST(r13)
1064
Paul Mackerrasde56a942011-06-29 00:21:34 +00001065 ld r9, HSTATE_KVM_VCPU(r13)
1066
1067 /* Save registers */
1068
Michael Neulingc75df6f2012-06-25 13:33:10 +00001069 std r0, VCPU_GPR(R0)(r9)
1070 std r1, VCPU_GPR(R1)(r9)
1071 std r2, VCPU_GPR(R2)(r9)
1072 std r3, VCPU_GPR(R3)(r9)
1073 std r4, VCPU_GPR(R4)(r9)
1074 std r5, VCPU_GPR(R5)(r9)
1075 std r6, VCPU_GPR(R6)(r9)
1076 std r7, VCPU_GPR(R7)(r9)
1077 std r8, VCPU_GPR(R8)(r9)
Aneesh Kumar K.V36e7bb32013-11-11 19:29:47 +05301078 ld r0, HSTATE_SCRATCH2(r13)
Michael Neulingc75df6f2012-06-25 13:33:10 +00001079 std r0, VCPU_GPR(R9)(r9)
1080 std r10, VCPU_GPR(R10)(r9)
1081 std r11, VCPU_GPR(R11)(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001082 ld r3, HSTATE_SCRATCH0(r13)
1083 lwz r4, HSTATE_SCRATCH1(r13)
Michael Neulingc75df6f2012-06-25 13:33:10 +00001084 std r3, VCPU_GPR(R12)(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001085 stw r4, VCPU_CR(r9)
Paul Mackerras0acb9112013-02-04 18:10:51 +00001086BEGIN_FTR_SECTION
1087 ld r3, HSTATE_CFAR(r13)
1088 std r3, VCPU_CFAR(r9)
1089END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
Paul Mackerras4b8473c2013-09-20 14:52:39 +10001090BEGIN_FTR_SECTION
1091 ld r4, HSTATE_PPR(r13)
1092 std r4, VCPU_PPR(r9)
1093END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001094
1095 /* Restore R1/R2 so we can handle faults */
1096 ld r1, HSTATE_HOST_R1(r13)
1097 ld r2, PACATOC(r13)
1098
1099 mfspr r10, SPRN_SRR0
1100 mfspr r11, SPRN_SRR1
1101 std r10, VCPU_SRR0(r9)
1102 std r11, VCPU_SRR1(r9)
1103 andi. r0, r12, 2 /* need to read HSRR0/1? */
1104 beq 1f
1105 mfspr r10, SPRN_HSRR0
1106 mfspr r11, SPRN_HSRR1
1107 clrrdi r12, r12, 2
11081: std r10, VCPU_PC(r9)
1109 std r11, VCPU_MSR(r9)
1110
1111 GET_SCRATCH0(r3)
1112 mflr r4
Michael Neulingc75df6f2012-06-25 13:33:10 +00001113 std r3, VCPU_GPR(R13)(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001114 std r4, VCPU_LR(r9)
1115
Paul Mackerrasde56a942011-06-29 00:21:34 +00001116 stw r12,VCPU_TRAP(r9)
1117
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11001118#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
1119 addi r3, r9, VCPU_TB_RMINTR
1120 mr r4, r9
1121 bl kvmhv_accumulate_time
1122 ld r5, VCPU_GPR(R5)(r9)
1123 ld r6, VCPU_GPR(R6)(r9)
1124 ld r7, VCPU_GPR(R7)(r9)
1125 ld r8, VCPU_GPR(R8)(r9)
1126#endif
1127
Paul Mackerras4a157d62014-12-03 13:30:39 +11001128 /* Save HEIR (HV emulation assist reg) in emul_inst
Paul Mackerras697d3892011-12-12 12:36:37 +00001129 if this is an HEI (HV emulation interrupt, e40) */
1130 li r3,KVM_INST_FETCH_FAILED
Paul Mackerras2bf27602015-03-20 20:39:40 +11001131 stw r3,VCPU_LAST_INST(r9)
Paul Mackerras697d3892011-12-12 12:36:37 +00001132 cmpwi r12,BOOK3S_INTERRUPT_H_EMUL_ASSIST
1133 bne 11f
1134 mfspr r3,SPRN_HEIR
Paul Mackerras4a157d62014-12-03 13:30:39 +1100113511: stw r3,VCPU_HEIR(r9)
Paul Mackerras697d3892011-12-12 12:36:37 +00001136
1137 /* these are volatile across C function calls */
1138 mfctr r3
1139 mfxer r4
1140 std r3, VCPU_CTR(r9)
Sam bobroffc63517c2015-05-27 09:56:57 +10001141 std r4, VCPU_XER(r9)
Paul Mackerras697d3892011-12-12 12:36:37 +00001142
Paul Mackerras697d3892011-12-12 12:36:37 +00001143 /* If this is a page table miss then see if it's theirs or ours */
1144 cmpwi r12, BOOK3S_INTERRUPT_H_DATA_STORAGE
1145 beq kvmppc_hdsi
Paul Mackerras342d3db2011-12-12 12:38:05 +00001146 cmpwi r12, BOOK3S_INTERRUPT_H_INST_STORAGE
1147 beq kvmppc_hisi
Paul Mackerras697d3892011-12-12 12:36:37 +00001148
Paul Mackerrasde56a942011-06-29 00:21:34 +00001149 /* See if this is a leftover HDEC interrupt */
1150 cmpwi r12,BOOK3S_INTERRUPT_HV_DECREMENTER
1151 bne 2f
1152 mfspr r3,SPRN_HDEC
1153 cmpwi r3,0
Paul Mackerras1f09c3e2015-03-28 14:21:04 +11001154 mr r4,r9
1155 bge fast_guest_return
Paul Mackerrasde56a942011-06-29 00:21:34 +000011562:
Paul Mackerras697d3892011-12-12 12:36:37 +00001157 /* See if this is an hcall we can handle in real mode */
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001158 cmpwi r12,BOOK3S_INTERRUPT_SYSCALL
1159 beq hcall_try_real_mode
Paul Mackerrasde56a942011-06-29 00:21:34 +00001160
Paul Mackerras66feed62015-03-28 14:21:12 +11001161 /* Hypervisor doorbell - exit only if host IPI flag set */
1162 cmpwi r12, BOOK3S_INTERRUPT_H_DOORBELL
1163 bne 3f
1164 lbz r0, HSTATE_HOST_IPI(r13)
Gautham R. Shenoy06554d92015-08-07 17:41:20 +05301165 cmpwi r0, 0
Paul Mackerras66feed62015-03-28 14:21:12 +11001166 beq 4f
1167 b guest_exit_cont
11683:
Benjamin Herrenschmidt54695c32013-04-17 20:30:50 +00001169 /* External interrupt ? */
1170 cmpwi r12, BOOK3S_INTERRUPT_EXTERNAL
Paul Mackerras1f09c3e2015-03-28 14:21:04 +11001171 bne+ guest_exit_cont
Benjamin Herrenschmidt54695c32013-04-17 20:30:50 +00001172
1173 /* External interrupt, first check for host_ipi. If this is
1174 * set, we know the host wants us out so let's do it now
1175 */
Paul Mackerrasc9342432013-09-06 13:24:13 +10001176 bl kvmppc_read_intr
Suresh Warrier37f55d32016-08-19 15:35:46 +10001177
1178 /*
1179 * Restore the active volatile registers after returning from
1180 * a C function.
1181 */
1182 ld r9, HSTATE_KVM_VCPU(r13)
1183 li r12, BOOK3S_INTERRUPT_EXTERNAL
1184
1185 /*
1186 * kvmppc_read_intr return codes:
1187 *
1188 * Exit to host (r3 > 0)
1189 * 1 An interrupt is pending that needs to be handled by the host
1190 * Exit guest and return to host by branching to guest_exit_cont
1191 *
1192 * Before returning to guest, we check if any CPU is heading out
1193 * to the host and if so, we head out also. If no CPUs are heading
1194 * check return values <= 0.
1195 *
1196 * Return to guest (r3 <= 0)
1197 * 0 No external interrupt is pending
1198 * -1 A guest wakeup IPI (which has now been cleared)
1199 * In either case, we return to guest to deliver any pending
1200 * guest interrupts.
1201 */
1202
Paul Mackerrasc9342432013-09-06 13:24:13 +10001203 cmpdi r3, 0
Paul Mackerras1f09c3e2015-03-28 14:21:04 +11001204 bgt guest_exit_cont
Benjamin Herrenschmidt54695c32013-04-17 20:30:50 +00001205
Suresh Warrier37f55d32016-08-19 15:35:46 +10001206 /* Return code <= 0 */
Paul Mackerras66feed62015-03-28 14:21:12 +110012074: ld r5, HSTATE_KVM_VCORE(r13)
Paul Mackerras4619ac82013-04-17 20:31:41 +00001208 lwz r0, VCORE_ENTRY_EXIT(r5)
1209 cmpwi r0, 0x100
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11001210 mr r4, r9
Paul Mackerras1f09c3e2015-03-28 14:21:04 +11001211 blt deliver_guest_interrupt
Paul Mackerrasde56a942011-06-29 00:21:34 +00001212
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001213guest_exit_cont: /* r9 = vcpu, r12 = trap, r13 = paca */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001214 /* Save more register state */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001215 mfdar r6
1216 mfdsisr r7
Paul Mackerrasde56a942011-06-29 00:21:34 +00001217 std r6, VCPU_DAR(r9)
1218 stw r7, VCPU_DSISR(r9)
Paul Mackerras697d3892011-12-12 12:36:37 +00001219 /* don't overwrite fault_dar/fault_dsisr if HDSI */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001220 cmpwi r12,BOOK3S_INTERRUPT_H_DATA_STORAGE
Paul Mackerras6af27c82015-03-28 14:21:10 +11001221 beq mc_cont
Paul Mackerras697d3892011-12-12 12:36:37 +00001222 std r6, VCPU_FAULT_DAR(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001223 stw r7, VCPU_FAULT_DSISR(r9)
1224
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001225 /* See if it is a machine check */
1226 cmpwi r12, BOOK3S_INTERRUPT_MACHINE_CHECK
1227 beq machine_check_realmode
1228mc_cont:
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11001229#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
1230 addi r3, r9, VCPU_TB_RMEXIT
1231 mr r4, r9
1232 bl kvmhv_accumulate_time
1233#endif
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001234
Gautham R. Shenoy7e022e72015-05-21 13:57:04 +05301235 mr r3, r12
Paul Mackerras6af27c82015-03-28 14:21:10 +11001236 /* Increment exit count, poke other threads to exit */
1237 bl kvmhv_commence_exit
Paul Mackerraseddb60f2015-03-28 14:21:11 +11001238 nop
1239 ld r9, HSTATE_KVM_VCPU(r13)
1240 lwz r12, VCPU_TRAP(r9)
Paul Mackerras6af27c82015-03-28 14:21:10 +11001241
Paul Mackerrasec257162015-06-24 21:18:03 +10001242 /* Stop others sending VCPU interrupts to this physical CPU */
1243 li r0, -1
1244 stw r0, VCPU_CPU(r9)
1245 stw r0, VCPU_THREAD_CPU(r9)
1246
Paul Mackerrasde56a942011-06-29 00:21:34 +00001247 /* Save guest CTRL register, set runlatch to 1 */
Paul Mackerras6af27c82015-03-28 14:21:10 +11001248 mfspr r6,SPRN_CTRLF
Paul Mackerrasde56a942011-06-29 00:21:34 +00001249 stw r6,VCPU_CTRL(r9)
1250 andi. r0,r6,1
1251 bne 4f
1252 ori r6,r6,1
1253 mtspr SPRN_CTRLT,r6
12544:
1255 /* Read the guest SLB and save it away */
1256 lwz r0,VCPU_SLB_NR(r9) /* number of entries in SLB */
1257 mtctr r0
1258 li r6,0
1259 addi r7,r9,VCPU_SLB
1260 li r5,0
12611: slbmfee r8,r6
1262 andis. r0,r8,SLB_ESID_V@h
1263 beq 2f
1264 add r8,r8,r6 /* put index in */
1265 slbmfev r3,r6
1266 std r8,VCPU_SLB_E(r7)
1267 std r3,VCPU_SLB_V(r7)
1268 addi r7,r7,VCPU_SLB_SIZE
1269 addi r5,r5,1
12702: addi r6,r6,1
1271 bdnz 1b
1272 stw r5,VCPU_SLB_MAX(r9)
1273
1274 /*
1275 * Save the guest PURR/SPURR
1276 */
1277 mfspr r5,SPRN_PURR
1278 mfspr r6,SPRN_SPURR
1279 ld r7,VCPU_PURR(r9)
1280 ld r8,VCPU_SPURR(r9)
1281 std r5,VCPU_PURR(r9)
1282 std r6,VCPU_SPURR(r9)
1283 subf r5,r7,r5
1284 subf r6,r8,r6
1285
1286 /*
1287 * Restore host PURR/SPURR and add guest times
1288 * so that the time in the guest gets accounted.
1289 */
1290 ld r3,HSTATE_PURR(r13)
1291 ld r4,HSTATE_SPURR(r13)
1292 add r3,r3,r5
1293 add r4,r4,r6
1294 mtspr SPRN_PURR,r3
1295 mtspr SPRN_SPURR,r4
1296
Paul Mackerras93b0f4d2013-09-06 13:17:46 +10001297 /* Save DEC */
1298 mfspr r5,SPRN_DEC
1299 mftb r6
1300 extsw r5,r5
1301 add r5,r5,r6
Paul Mackerrasc5fb80d2014-03-25 10:47:07 +11001302 /* r5 is a guest timebase value here, convert to host TB */
1303 ld r3,HSTATE_KVM_VCORE(r13)
1304 ld r4,VCORE_TB_OFFSET(r3)
1305 subf r5,r4,r5
Paul Mackerras93b0f4d2013-09-06 13:17:46 +10001306 std r5,VCPU_DEC_EXPIRES(r9)
1307
Michael Neulingb005255e2014-01-08 21:25:21 +11001308BEGIN_FTR_SECTION
1309 b 8f
1310END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
Michael Neulingb005255e2014-01-08 21:25:21 +11001311 /* Save POWER8-specific registers */
1312 mfspr r5, SPRN_IAMR
1313 mfspr r6, SPRN_PSPB
1314 mfspr r7, SPRN_FSCR
1315 std r5, VCPU_IAMR(r9)
1316 stw r6, VCPU_PSPB(r9)
1317 std r7, VCPU_FSCR(r9)
1318 mfspr r5, SPRN_IC
1319 mfspr r6, SPRN_VTB
1320 mfspr r7, SPRN_TAR
1321 std r5, VCPU_IC(r9)
1322 std r6, VCPU_VTB(r9)
1323 std r7, VCPU_TAR(r9)
Michael Neuling7b490412014-01-08 21:25:32 +11001324 mfspr r8, SPRN_EBBHR
Michael Neulingb005255e2014-01-08 21:25:21 +11001325 std r8, VCPU_EBBHR(r9)
1326 mfspr r5, SPRN_EBBRR
1327 mfspr r6, SPRN_BESCR
1328 mfspr r7, SPRN_CSIGR
1329 mfspr r8, SPRN_TACR
1330 std r5, VCPU_EBBRR(r9)
1331 std r6, VCPU_BESCR(r9)
1332 std r7, VCPU_CSIGR(r9)
1333 std r8, VCPU_TACR(r9)
1334 mfspr r5, SPRN_TCSCR
1335 mfspr r6, SPRN_ACOP
1336 mfspr r7, SPRN_PID
1337 mfspr r8, SPRN_WORT
1338 std r5, VCPU_TCSCR(r9)
1339 std r6, VCPU_ACOP(r9)
1340 stw r7, VCPU_GUEST_PID(r9)
1341 std r8, VCPU_WORT(r9)
Paul Mackerrasccec4452016-03-05 19:34:39 +11001342 /*
1343 * Restore various registers to 0, where non-zero values
1344 * set by the guest could disrupt the host.
1345 */
1346 li r0, 0
1347 mtspr SPRN_IAMR, r0
1348 mtspr SPRN_CIABR, r0
1349 mtspr SPRN_DAWRX, r0
1350 mtspr SPRN_TCSCR, r0
1351 mtspr SPRN_WORT, r0
1352 /* Set MMCRS to 1<<31 to freeze and disable the SPMC counters */
1353 li r0, 1
1354 sldi r0, r0, 31
1355 mtspr SPRN_MMCRS, r0
Michael Neulingb005255e2014-01-08 21:25:21 +110013568:
1357
Paul Mackerrasde56a942011-06-29 00:21:34 +00001358 /* Save and reset AMR and UAMOR before turning on the MMU */
1359 mfspr r5,SPRN_AMR
1360 mfspr r6,SPRN_UAMOR
1361 std r5,VCPU_AMR(r9)
1362 std r6,VCPU_UAMOR(r9)
1363 li r6,0
1364 mtspr SPRN_AMR,r6
1365
Paul Mackerrasde56a942011-06-29 00:21:34 +00001366 /* Switch DSCR back to host value */
1367 mfspr r8, SPRN_DSCR
1368 ld r7, HSTATE_DSCR(r13)
Paul Mackerrascfc86022013-09-21 09:53:28 +10001369 std r8, VCPU_DSCR(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001370 mtspr SPRN_DSCR, r7
1371
1372 /* Save non-volatile GPRs */
Michael Neulingc75df6f2012-06-25 13:33:10 +00001373 std r14, VCPU_GPR(R14)(r9)
1374 std r15, VCPU_GPR(R15)(r9)
1375 std r16, VCPU_GPR(R16)(r9)
1376 std r17, VCPU_GPR(R17)(r9)
1377 std r18, VCPU_GPR(R18)(r9)
1378 std r19, VCPU_GPR(R19)(r9)
1379 std r20, VCPU_GPR(R20)(r9)
1380 std r21, VCPU_GPR(R21)(r9)
1381 std r22, VCPU_GPR(R22)(r9)
1382 std r23, VCPU_GPR(R23)(r9)
1383 std r24, VCPU_GPR(R24)(r9)
1384 std r25, VCPU_GPR(R25)(r9)
1385 std r26, VCPU_GPR(R26)(r9)
1386 std r27, VCPU_GPR(R27)(r9)
1387 std r28, VCPU_GPR(R28)(r9)
1388 std r29, VCPU_GPR(R29)(r9)
1389 std r30, VCPU_GPR(R30)(r9)
1390 std r31, VCPU_GPR(R31)(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001391
1392 /* Save SPRGs */
1393 mfspr r3, SPRN_SPRG0
1394 mfspr r4, SPRN_SPRG1
1395 mfspr r5, SPRN_SPRG2
1396 mfspr r6, SPRN_SPRG3
1397 std r3, VCPU_SPRG0(r9)
1398 std r4, VCPU_SPRG1(r9)
1399 std r5, VCPU_SPRG2(r9)
1400 std r6, VCPU_SPRG3(r9)
1401
Paul Mackerras89436332012-03-02 01:38:23 +00001402 /* save FP state */
1403 mr r3, r9
Paul Mackerras595e4f72013-10-15 20:43:04 +11001404 bl kvmppc_save_fp
Paul Mackerras89436332012-03-02 01:38:23 +00001405
Paul Mackerras0a8ecce2014-04-14 08:56:26 +10001406#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1407BEGIN_FTR_SECTION
Paul Mackerrasf024ee02016-06-22 14:21:59 +10001408 bl kvmppc_save_tm
1409END_FTR_SECTION_IFSET(CPU_FTR_TM)
Paul Mackerras0a8ecce2014-04-14 08:56:26 +10001410#endif
1411
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001412 /* Increment yield count if they have a VPA */
1413 ld r8, VCPU_VPA(r9) /* do they have a VPA? */
1414 cmpdi r8, 0
1415 beq 25f
Alexander Graf0865a582014-06-11 10:36:17 +02001416 li r4, LPPACA_YIELDCOUNT
1417 LWZX_BE r3, r8, r4
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001418 addi r3, r3, 1
Alexander Graf0865a582014-06-11 10:36:17 +02001419 STWX_BE r3, r8, r4
Paul Mackerrasc35635e2013-04-18 19:51:04 +00001420 li r3, 1
1421 stb r3, VCPU_VPA_DIRTY(r9)
Paul Mackerrasa8606e22011-06-29 00:22:05 +0000142225:
1423 /* Save PMU registers if requested */
1424 /* r8 and cr0.eq are live here */
Paul Mackerras9bc01a92014-05-26 19:48:40 +10001425BEGIN_FTR_SECTION
1426 /*
1427 * POWER8 seems to have a hardware bug where setting
1428 * MMCR0[PMAE] along with MMCR0[PMC1CE] and/or MMCR0[PMCjCE]
1429 * when some counters are already negative doesn't seem
1430 * to cause a performance monitor alert (and hence interrupt).
1431 * The effect of this is that when saving the PMU state,
1432 * if there is no PMU alert pending when we read MMCR0
1433 * before freezing the counters, but one becomes pending
1434 * before we read the counters, we lose it.
1435 * To work around this, we need a way to freeze the counters
1436 * before reading MMCR0. Normally, freezing the counters
1437 * is done by writing MMCR0 (to set MMCR0[FC]) which
1438 * unavoidably writes MMCR0[PMA0] as well. On POWER8,
1439 * we can also freeze the counters using MMCR2, by writing
1440 * 1s to all the counter freeze condition bits (there are
1441 * 9 bits each for 6 counters).
1442 */
1443 li r3, -1 /* set all freeze bits */
1444 clrrdi r3, r3, 10
1445 mfspr r10, SPRN_MMCR2
1446 mtspr SPRN_MMCR2, r3
1447 isync
1448END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001449 li r3, 1
1450 sldi r3, r3, 31 /* MMCR0_FC (freeze counters) bit */
1451 mfspr r4, SPRN_MMCR0 /* save MMCR0 */
1452 mtspr SPRN_MMCR0, r3 /* freeze all counters, disable ints */
Paul Mackerras89436332012-03-02 01:38:23 +00001453 mfspr r6, SPRN_MMCRA
Paul Mackerrasc17b98c2014-12-03 13:30:38 +11001454 /* Clear MMCRA in order to disable SDAR updates */
Paul Mackerras89436332012-03-02 01:38:23 +00001455 li r7, 0
1456 mtspr SPRN_MMCRA, r7
Paul Mackerrasde56a942011-06-29 00:21:34 +00001457 isync
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001458 beq 21f /* if no VPA, save PMU stuff anyway */
1459 lbz r7, LPPACA_PMCINUSE(r8)
1460 cmpwi r7, 0 /* did they ask for PMU stuff to be saved? */
1461 bne 21f
1462 std r3, VCPU_MMCR(r9) /* if not, set saved MMCR0 to FC */
1463 b 22f
146421: mfspr r5, SPRN_MMCR1
Paul Mackerras14941782013-09-06 13:11:18 +10001465 mfspr r7, SPRN_SIAR
1466 mfspr r8, SPRN_SDAR
Paul Mackerrasde56a942011-06-29 00:21:34 +00001467 std r4, VCPU_MMCR(r9)
1468 std r5, VCPU_MMCR + 8(r9)
1469 std r6, VCPU_MMCR + 16(r9)
Paul Mackerras9bc01a92014-05-26 19:48:40 +10001470BEGIN_FTR_SECTION
1471 std r10, VCPU_MMCR + 24(r9)
1472END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerras14941782013-09-06 13:11:18 +10001473 std r7, VCPU_SIAR(r9)
1474 std r8, VCPU_SDAR(r9)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001475 mfspr r3, SPRN_PMC1
1476 mfspr r4, SPRN_PMC2
1477 mfspr r5, SPRN_PMC3
1478 mfspr r6, SPRN_PMC4
1479 mfspr r7, SPRN_PMC5
1480 mfspr r8, SPRN_PMC6
1481 stw r3, VCPU_PMC(r9)
1482 stw r4, VCPU_PMC + 4(r9)
1483 stw r5, VCPU_PMC + 8(r9)
1484 stw r6, VCPU_PMC + 12(r9)
1485 stw r7, VCPU_PMC + 16(r9)
1486 stw r8, VCPU_PMC + 20(r9)
Paul Mackerras9e368f22011-06-29 00:40:08 +00001487BEGIN_FTR_SECTION
Michael Neulingb005255e2014-01-08 21:25:21 +11001488 mfspr r5, SPRN_SIER
1489 mfspr r6, SPRN_SPMC1
1490 mfspr r7, SPRN_SPMC2
1491 mfspr r8, SPRN_MMCRS
Michael Neulingb005255e2014-01-08 21:25:21 +11001492 std r5, VCPU_SIER(r9)
1493 stw r6, VCPU_PMC + 24(r9)
1494 stw r7, VCPU_PMC + 28(r9)
1495 std r8, VCPU_MMCR + 32(r9)
1496 lis r4, 0x8000
1497 mtspr SPRN_MMCRS, r4
1498END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000149922:
Paul Mackerrasde56a942011-06-29 00:21:34 +00001500 /* Clear out SLB */
1501 li r5,0
1502 slbmte r5,r5
1503 slbia
1504 ptesync
1505
Paul Mackerrasde56a942011-06-29 00:21:34 +00001506 /*
Paul Mackerrasc17b98c2014-12-03 13:30:38 +11001507 * POWER7/POWER8 guest -> host partition switch code.
Paul Mackerrasde56a942011-06-29 00:21:34 +00001508 * We don't have to lock against tlbies but we do
1509 * have to coordinate the hardware threads.
1510 */
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11001511kvmhv_switch_to_host:
Paul Mackerrasde56a942011-06-29 00:21:34 +00001512 /* Secondary threads wait for primary to do partition switch */
Paul Mackerras6af27c82015-03-28 14:21:10 +11001513 ld r5,HSTATE_KVM_VCORE(r13)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +11001514 ld r4,VCORE_KVM(r5) /* pointer to struct kvm */
1515 lbz r3,HSTATE_PTID(r13)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001516 cmpwi r3,0
1517 beq 15f
1518 HMT_LOW
151913: lbz r3,VCORE_IN_GUEST(r5)
1520 cmpwi r3,0
1521 bne 13b
1522 HMT_MEDIUM
1523 b 16f
1524
1525 /* Primary thread waits for all the secondaries to exit guest */
152615: lwz r3,VCORE_ENTRY_EXIT(r5)
Paul Mackerrasb4deba52015-07-02 20:38:16 +10001527 rlwinm r0,r3,32-8,0xff
Paul Mackerrasde56a942011-06-29 00:21:34 +00001528 clrldi r3,r3,56
1529 cmpw r3,r0
1530 bne 15b
1531 isync
1532
Paul Mackerrasb4deba52015-07-02 20:38:16 +10001533 /* Did we actually switch to the guest at all? */
1534 lbz r6, VCORE_IN_GUEST(r5)
1535 cmpwi r6, 0
1536 beq 19f
1537
Paul Mackerrasde56a942011-06-29 00:21:34 +00001538 /* Primary thread switches back to host partition */
1539 ld r6,KVM_HOST_SDR1(r4)
1540 lwz r7,KVM_HOST_LPID(r4)
1541 li r8,LPID_RSVD /* switch to reserved LPID */
1542 mtspr SPRN_LPID,r8
1543 ptesync
1544 mtspr SPRN_SDR1,r6 /* switch to partition page table */
1545 mtspr SPRN_LPID,r7
1546 isync
1547
Michael Neulingb005255e2014-01-08 21:25:21 +11001548BEGIN_FTR_SECTION
1549 /* DPDES is shared between threads */
1550 mfspr r7, SPRN_DPDES
1551 std r7, VCORE_DPDES(r5)
1552 /* clear DPDES so we don't get guest doorbells in the host */
1553 li r8, 0
1554 mtspr SPRN_DPDES, r8
1555END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
1556
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +05301557 /* If HMI, call kvmppc_realmode_hmi_handler() */
1558 cmpwi r12, BOOK3S_INTERRUPT_HMI
1559 bne 27f
1560 bl kvmppc_realmode_hmi_handler
1561 nop
1562 li r12, BOOK3S_INTERRUPT_HMI
1563 /*
1564 * At this point kvmppc_realmode_hmi_handler would have resync-ed
1565 * the TB. Hence it is not required to subtract guest timebase
1566 * offset from timebase. So, skip it.
1567 *
1568 * Also, do not call kvmppc_subcore_exit_guest() because it has
1569 * been invoked as part of kvmppc_realmode_hmi_handler().
1570 */
1571 b 30f
1572
157327:
Paul Mackerrasde56a942011-06-29 00:21:34 +00001574 /* Subtract timebase offset from timebase */
1575 ld r8,VCORE_TB_OFFSET(r5)
1576 cmpdi r8,0
1577 beq 17f
Paul Mackerrasc5fb80d2014-03-25 10:47:07 +11001578 mftb r6 /* current guest timebase */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001579 subf r8,r8,r6
1580 mtspr SPRN_TBU40,r8 /* update upper 40 bits */
1581 mftb r7 /* check if lower 24 bits overflowed */
1582 clrldi r6,r6,40
1583 clrldi r7,r7,40
1584 cmpld r7,r6
1585 bge 17f
1586 addis r8,r8,0x100 /* if so, increment upper 40 bits */
1587 mtspr SPRN_TBU40,r8
1588
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +0530158917: bl kvmppc_subcore_exit_guest
1590 nop
159130: ld r5,HSTATE_KVM_VCORE(r13)
1592 ld r4,VCORE_KVM(r5) /* pointer to struct kvm */
1593
Paul Mackerrasde56a942011-06-29 00:21:34 +00001594 /* Reset PCR */
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +05301595 ld r0, VCORE_PCR(r5)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001596 cmpdi r0, 0
1597 beq 18f
1598 li r0, 0
1599 mtspr SPRN_PCR, r0
160018:
1601 /* Signal secondary CPUs to continue */
1602 stb r0,VCORE_IN_GUEST(r5)
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000160319: lis r8,0x7fff /* MAX_INT@h */
Paul Mackerrasde56a942011-06-29 00:21:34 +00001604 mtspr SPRN_HDEC,r8
1605
160616: ld r8,KVM_HOST_LPCR(r4)
1607 mtspr SPRN_LPCR,r8
1608 isync
Paul Mackerrasde56a942011-06-29 00:21:34 +00001609
1610 /* load host SLB entries */
Paul Mackerrasc17b98c2014-12-03 13:30:38 +11001611 ld r8,PACA_SLBSHADOWPTR(r13)
Paul Mackerrasde56a942011-06-29 00:21:34 +00001612
1613 .rept SLB_NUM_BOLTED
Alexander Graf0865a582014-06-11 10:36:17 +02001614 li r3, SLBSHADOW_SAVEAREA
1615 LDX_BE r5, r8, r3
1616 addi r3, r3, 8
1617 LDX_BE r6, r8, r3
Paul Mackerrasde56a942011-06-29 00:21:34 +00001618 andis. r7,r5,SLB_ESID_V@h
1619 beq 1f
1620 slbmte r6,r5
16211: addi r8,r8,16
1622 .endr
1623
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11001624#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
1625 /* Finish timing, if we have a vcpu */
1626 ld r4, HSTATE_KVM_VCPU(r13)
1627 cmpdi r4, 0
1628 li r3, 0
1629 beq 2f
1630 bl kvmhv_accumulate_time
16312:
1632#endif
Paul Mackerrasde56a942011-06-29 00:21:34 +00001633 /* Unset guest mode */
1634 li r0, KVM_GUEST_MODE_NONE
1635 stb r0, HSTATE_IN_GUEST(r13)
1636
Paul Mackerras218309b2013-09-06 13:23:44 +10001637 ld r0, 112+PPC_LR_STKOFF(r1)
1638 addi r1, r1, 112
1639 mtlr r0
1640 blr
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001641
Paul Mackerras697d3892011-12-12 12:36:37 +00001642/*
1643 * Check whether an HDSI is an HPTE not found fault or something else.
1644 * If it is an HPTE not found fault that is due to the guest accessing
1645 * a page that they have mapped but which we have paged out, then
1646 * we continue on with the guest exit path. In all other cases,
1647 * reflect the HDSI to the guest as a DSI.
1648 */
1649kvmppc_hdsi:
1650 mfspr r4, SPRN_HDAR
1651 mfspr r6, SPRN_HDSISR
Paul Mackerras4cf302b2011-12-12 12:38:51 +00001652 /* HPTE not found fault or protection fault? */
1653 andis. r0, r6, (DSISR_NOHPTE | DSISR_PROTFAULT)@h
Paul Mackerras697d3892011-12-12 12:36:37 +00001654 beq 1f /* if not, send it to the guest */
1655 andi. r0, r11, MSR_DR /* data relocation enabled? */
1656 beq 3f
1657 clrrdi r0, r4, 28
Michael Neulingc75df6f2012-06-25 13:33:10 +00001658 PPC_SLBFEE_DOT(R5, R0) /* if so, look up SLB */
Paul Mackerrascf29b212015-10-27 16:10:20 +11001659 li r0, BOOK3S_INTERRUPT_DATA_SEGMENT
1660 bne 7f /* if no SLB entry found */
Paul Mackerras697d3892011-12-12 12:36:37 +000016614: std r4, VCPU_FAULT_DAR(r9)
1662 stw r6, VCPU_FAULT_DSISR(r9)
1663
1664 /* Search the hash table. */
1665 mr r3, r9 /* vcpu pointer */
Paul Mackerras342d3db2011-12-12 12:38:05 +00001666 li r7, 1 /* data fault */
Anton Blanchardb1576fe2014-02-04 16:04:35 +11001667 bl kvmppc_hpte_hv_fault
Paul Mackerras697d3892011-12-12 12:36:37 +00001668 ld r9, HSTATE_KVM_VCPU(r13)
1669 ld r10, VCPU_PC(r9)
1670 ld r11, VCPU_MSR(r9)
1671 li r12, BOOK3S_INTERRUPT_H_DATA_STORAGE
1672 cmpdi r3, 0 /* retry the instruction */
1673 beq 6f
1674 cmpdi r3, -1 /* handle in kernel mode */
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001675 beq guest_exit_cont
Paul Mackerras697d3892011-12-12 12:36:37 +00001676 cmpdi r3, -2 /* MMIO emulation; need instr word */
1677 beq 2f
1678
Paul Mackerrascf29b212015-10-27 16:10:20 +11001679 /* Synthesize a DSI (or DSegI) for the guest */
Paul Mackerras697d3892011-12-12 12:36:37 +00001680 ld r4, VCPU_FAULT_DAR(r9)
1681 mr r6, r3
Paul Mackerrascf29b212015-10-27 16:10:20 +110016821: li r0, BOOK3S_INTERRUPT_DATA_STORAGE
Paul Mackerras697d3892011-12-12 12:36:37 +00001683 mtspr SPRN_DSISR, r6
Paul Mackerrascf29b212015-10-27 16:10:20 +110016847: mtspr SPRN_DAR, r4
Paul Mackerras697d3892011-12-12 12:36:37 +00001685 mtspr SPRN_SRR0, r10
1686 mtspr SPRN_SRR1, r11
Paul Mackerrascf29b212015-10-27 16:10:20 +11001687 mr r10, r0
Michael Neulinge4e38122014-03-25 10:47:02 +11001688 bl kvmppc_msr_interrupt
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001689fast_interrupt_c_return:
Paul Mackerras697d3892011-12-12 12:36:37 +000016906: ld r7, VCPU_CTR(r9)
Sam bobroffc63517c2015-05-27 09:56:57 +10001691 ld r8, VCPU_XER(r9)
Paul Mackerras697d3892011-12-12 12:36:37 +00001692 mtctr r7
1693 mtxer r8
1694 mr r4, r9
1695 b fast_guest_return
1696
16973: ld r5, VCPU_KVM(r9) /* not relocated, use VRMA */
1698 ld r5, KVM_VRMA_SLB_V(r5)
1699 b 4b
1700
1701 /* If this is for emulated MMIO, load the instruction word */
17022: li r8, KVM_INST_FETCH_FAILED /* In case lwz faults */
1703
1704 /* Set guest mode to 'jump over instruction' so if lwz faults
1705 * we'll just continue at the next IP. */
1706 li r0, KVM_GUEST_MODE_SKIP
1707 stb r0, HSTATE_IN_GUEST(r13)
1708
1709 /* Do the access with MSR:DR enabled */
1710 mfmsr r3
1711 ori r4, r3, MSR_DR /* Enable paging for data */
1712 mtmsrd r4
1713 lwz r8, 0(r10)
1714 mtmsrd r3
1715
1716 /* Store the result */
1717 stw r8, VCPU_LAST_INST(r9)
1718
1719 /* Unset guest mode. */
Paul Mackerras44a3add2013-10-04 21:45:04 +10001720 li r0, KVM_GUEST_MODE_HOST_HV
Paul Mackerras697d3892011-12-12 12:36:37 +00001721 stb r0, HSTATE_IN_GUEST(r13)
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001722 b guest_exit_cont
Paul Mackerrasde56a942011-06-29 00:21:34 +00001723
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001724/*
Paul Mackerras342d3db2011-12-12 12:38:05 +00001725 * Similarly for an HISI, reflect it to the guest as an ISI unless
1726 * it is an HPTE not found fault for a page that we have paged out.
1727 */
1728kvmppc_hisi:
1729 andis. r0, r11, SRR1_ISI_NOPT@h
1730 beq 1f
1731 andi. r0, r11, MSR_IR /* instruction relocation enabled? */
1732 beq 3f
1733 clrrdi r0, r10, 28
Michael Neulingc75df6f2012-06-25 13:33:10 +00001734 PPC_SLBFEE_DOT(R5, R0) /* if so, look up SLB */
Paul Mackerrascf29b212015-10-27 16:10:20 +11001735 li r0, BOOK3S_INTERRUPT_INST_SEGMENT
1736 bne 7f /* if no SLB entry found */
Paul Mackerras342d3db2011-12-12 12:38:05 +000017374:
1738 /* Search the hash table. */
1739 mr r3, r9 /* vcpu pointer */
1740 mr r4, r10
1741 mr r6, r11
1742 li r7, 0 /* instruction fault */
Anton Blanchardb1576fe2014-02-04 16:04:35 +11001743 bl kvmppc_hpte_hv_fault
Paul Mackerras342d3db2011-12-12 12:38:05 +00001744 ld r9, HSTATE_KVM_VCPU(r13)
1745 ld r10, VCPU_PC(r9)
1746 ld r11, VCPU_MSR(r9)
1747 li r12, BOOK3S_INTERRUPT_H_INST_STORAGE
1748 cmpdi r3, 0 /* retry the instruction */
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001749 beq fast_interrupt_c_return
Paul Mackerras342d3db2011-12-12 12:38:05 +00001750 cmpdi r3, -1 /* handle in kernel mode */
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001751 beq guest_exit_cont
Paul Mackerras342d3db2011-12-12 12:38:05 +00001752
Paul Mackerrascf29b212015-10-27 16:10:20 +11001753 /* Synthesize an ISI (or ISegI) for the guest */
Paul Mackerras342d3db2011-12-12 12:38:05 +00001754 mr r11, r3
Paul Mackerrascf29b212015-10-27 16:10:20 +110017551: li r0, BOOK3S_INTERRUPT_INST_STORAGE
17567: mtspr SPRN_SRR0, r10
Paul Mackerras342d3db2011-12-12 12:38:05 +00001757 mtspr SPRN_SRR1, r11
Paul Mackerrascf29b212015-10-27 16:10:20 +11001758 mr r10, r0
Michael Neulinge4e38122014-03-25 10:47:02 +11001759 bl kvmppc_msr_interrupt
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001760 b fast_interrupt_c_return
Paul Mackerras342d3db2011-12-12 12:38:05 +00001761
17623: ld r6, VCPU_KVM(r9) /* not relocated, use VRMA */
1763 ld r5, KVM_VRMA_SLB_V(r6)
1764 b 4b
1765
1766/*
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001767 * Try to handle an hcall in real mode.
1768 * Returns to the guest if we handle it, or continues on up to
1769 * the kernel if we can't (i.e. if we don't have a handler for
1770 * it, or if the handler returns H_TOO_HARD).
Paul Mackerras1f09c3e2015-03-28 14:21:04 +11001771 *
1772 * r5 - r8 contain hcall args,
1773 * r9 = vcpu, r10 = pc, r11 = msr, r12 = trap, r13 = paca
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001774 */
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001775hcall_try_real_mode:
Michael Neulingc75df6f2012-06-25 13:33:10 +00001776 ld r3,VCPU_GPR(R3)(r9)
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001777 andi. r0,r11,MSR_PR
Liu Ping Fan27025a62013-11-19 14:12:48 +08001778 /* sc 1 from userspace - reflect to guest syscall */
1779 bne sc_1_fast_return
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001780 clrrdi r3,r3,2
1781 cmpldi r3,hcall_real_table_end - hcall_real_table
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001782 bge guest_exit_cont
Paul Mackerras699a0ea2014-06-02 11:02:59 +10001783 /* See if this hcall is enabled for in-kernel handling */
1784 ld r4, VCPU_KVM(r9)
1785 srdi r0, r3, 8 /* r0 = (r3 / 4) >> 6 */
1786 sldi r0, r0, 3 /* index into kvm->arch.enabled_hcalls[] */
1787 add r4, r4, r0
1788 ld r0, KVM_ENABLED_HCALLS(r4)
1789 rlwinm r4, r3, 32-2, 0x3f /* r4 = (r3 / 4) & 0x3f */
1790 srd r0, r0, r4
1791 andi. r0, r0, 1
1792 beq guest_exit_cont
1793 /* Get pointer to handler, if any, and call it */
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001794 LOAD_REG_ADDR(r4, hcall_real_table)
Paul Mackerras4baa1d82013-07-08 20:09:53 +10001795 lwax r3,r3,r4
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001796 cmpwi r3,0
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001797 beq guest_exit_cont
Anton Blanchard05a308c2014-06-12 18:16:10 +10001798 add r12,r3,r4
1799 mtctr r12
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001800 mr r3,r9 /* get vcpu pointer */
Michael Neulingc75df6f2012-06-25 13:33:10 +00001801 ld r4,VCPU_GPR(R4)(r9)
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001802 bctrl
1803 cmpdi r3,H_TOO_HARD
1804 beq hcall_real_fallback
1805 ld r4,HSTATE_KVM_VCPU(r13)
Michael Neulingc75df6f2012-06-25 13:33:10 +00001806 std r3,VCPU_GPR(R3)(r4)
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001807 ld r10,VCPU_PC(r4)
1808 ld r11,VCPU_MSR(r4)
1809 b fast_guest_return
1810
Liu Ping Fan27025a62013-11-19 14:12:48 +08001811sc_1_fast_return:
1812 mtspr SPRN_SRR0,r10
1813 mtspr SPRN_SRR1,r11
1814 li r10, BOOK3S_INTERRUPT_SYSCALL
Michael Neulinge4e38122014-03-25 10:47:02 +11001815 bl kvmppc_msr_interrupt
Liu Ping Fan27025a62013-11-19 14:12:48 +08001816 mr r4,r9
1817 b fast_guest_return
1818
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001819 /* We've attempted a real mode hcall, but it's punted it back
1820 * to userspace. We need to restore some clobbered volatiles
1821 * before resuming the pass-it-to-qemu path */
1822hcall_real_fallback:
1823 li r12,BOOK3S_INTERRUPT_SYSCALL
1824 ld r9, HSTATE_KVM_VCPU(r13)
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001825
Paul Mackerrasb4072df2012-11-23 22:37:50 +00001826 b guest_exit_cont
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001827
1828 .globl hcall_real_table
1829hcall_real_table:
1830 .long 0 /* 0 - unused */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001831 .long DOTSYM(kvmppc_h_remove) - hcall_real_table
1832 .long DOTSYM(kvmppc_h_enter) - hcall_real_table
1833 .long DOTSYM(kvmppc_h_read) - hcall_real_table
Paul Mackerrascdeee512015-06-24 21:18:07 +10001834 .long DOTSYM(kvmppc_h_clear_mod) - hcall_real_table
1835 .long DOTSYM(kvmppc_h_clear_ref) - hcall_real_table
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001836 .long DOTSYM(kvmppc_h_protect) - hcall_real_table
1837 .long DOTSYM(kvmppc_h_get_tce) - hcall_real_table
Alexey Kardashevskiy31217db2016-03-18 13:50:42 +11001838 .long DOTSYM(kvmppc_rm_h_put_tce) - hcall_real_table
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001839 .long 0 /* 0x24 - H_SET_SPRG0 */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001840 .long DOTSYM(kvmppc_h_set_dabr) - hcall_real_table
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001841 .long 0 /* 0x2c */
1842 .long 0 /* 0x30 */
1843 .long 0 /* 0x34 */
1844 .long 0 /* 0x38 */
1845 .long 0 /* 0x3c */
1846 .long 0 /* 0x40 */
1847 .long 0 /* 0x44 */
1848 .long 0 /* 0x48 */
1849 .long 0 /* 0x4c */
1850 .long 0 /* 0x50 */
1851 .long 0 /* 0x54 */
1852 .long 0 /* 0x58 */
1853 .long 0 /* 0x5c */
1854 .long 0 /* 0x60 */
Benjamin Herrenschmidte7d26f22013-04-17 20:31:15 +00001855#ifdef CONFIG_KVM_XICS
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001856 .long DOTSYM(kvmppc_rm_h_eoi) - hcall_real_table
1857 .long DOTSYM(kvmppc_rm_h_cppr) - hcall_real_table
1858 .long DOTSYM(kvmppc_rm_h_ipi) - hcall_real_table
Benjamin Herrenschmidte7d26f22013-04-17 20:31:15 +00001859 .long 0 /* 0x70 - H_IPOLL */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001860 .long DOTSYM(kvmppc_rm_h_xirr) - hcall_real_table
Benjamin Herrenschmidte7d26f22013-04-17 20:31:15 +00001861#else
1862 .long 0 /* 0x64 - H_EOI */
1863 .long 0 /* 0x68 - H_CPPR */
1864 .long 0 /* 0x6c - H_IPI */
1865 .long 0 /* 0x70 - H_IPOLL */
1866 .long 0 /* 0x74 - H_XIRR */
1867#endif
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001868 .long 0 /* 0x78 */
1869 .long 0 /* 0x7c */
1870 .long 0 /* 0x80 */
1871 .long 0 /* 0x84 */
1872 .long 0 /* 0x88 */
1873 .long 0 /* 0x8c */
1874 .long 0 /* 0x90 */
1875 .long 0 /* 0x94 */
1876 .long 0 /* 0x98 */
1877 .long 0 /* 0x9c */
1878 .long 0 /* 0xa0 */
1879 .long 0 /* 0xa4 */
1880 .long 0 /* 0xa8 */
1881 .long 0 /* 0xac */
1882 .long 0 /* 0xb0 */
1883 .long 0 /* 0xb4 */
1884 .long 0 /* 0xb8 */
1885 .long 0 /* 0xbc */
1886 .long 0 /* 0xc0 */
1887 .long 0 /* 0xc4 */
1888 .long 0 /* 0xc8 */
1889 .long 0 /* 0xcc */
1890 .long 0 /* 0xd0 */
1891 .long 0 /* 0xd4 */
1892 .long 0 /* 0xd8 */
1893 .long 0 /* 0xdc */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001894 .long DOTSYM(kvmppc_h_cede) - hcall_real_table
Sam Bobroff90fd09f2014-12-03 13:30:40 +11001895 .long DOTSYM(kvmppc_rm_h_confer) - hcall_real_table
Paul Mackerrasa8606e22011-06-29 00:22:05 +00001896 .long 0 /* 0xe8 */
1897 .long 0 /* 0xec */
1898 .long 0 /* 0xf0 */
1899 .long 0 /* 0xf4 */
1900 .long 0 /* 0xf8 */
1901 .long 0 /* 0xfc */
1902 .long 0 /* 0x100 */
1903 .long 0 /* 0x104 */
1904 .long 0 /* 0x108 */
1905 .long 0 /* 0x10c */
1906 .long 0 /* 0x110 */
1907 .long 0 /* 0x114 */
1908 .long 0 /* 0x118 */
1909 .long 0 /* 0x11c */
1910 .long 0 /* 0x120 */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001911 .long DOTSYM(kvmppc_h_bulk_remove) - hcall_real_table
Paul Mackerras8563bf52014-01-08 21:25:29 +11001912 .long 0 /* 0x128 */
1913 .long 0 /* 0x12c */
1914 .long 0 /* 0x130 */
Anton Blanchardc1fb0192014-02-04 16:07:01 +11001915 .long DOTSYM(kvmppc_h_set_xdabr) - hcall_real_table
Alexey Kardashevskiy31217db2016-03-18 13:50:42 +11001916 .long DOTSYM(kvmppc_rm_h_stuff_tce) - hcall_real_table
Alexey Kardashevskiyd3695aa2016-02-15 12:55:09 +11001917 .long DOTSYM(kvmppc_rm_h_put_tce_indirect) - hcall_real_table
Michael Ellermane928e9c2015-03-20 20:39:41 +11001918 .long 0 /* 0x140 */
1919 .long 0 /* 0x144 */
1920 .long 0 /* 0x148 */
1921 .long 0 /* 0x14c */
1922 .long 0 /* 0x150 */
1923 .long 0 /* 0x154 */
1924 .long 0 /* 0x158 */
1925 .long 0 /* 0x15c */
1926 .long 0 /* 0x160 */
1927 .long 0 /* 0x164 */
1928 .long 0 /* 0x168 */
1929 .long 0 /* 0x16c */
1930 .long 0 /* 0x170 */
1931 .long 0 /* 0x174 */
1932 .long 0 /* 0x178 */
1933 .long 0 /* 0x17c */
1934 .long 0 /* 0x180 */
1935 .long 0 /* 0x184 */
1936 .long 0 /* 0x188 */
1937 .long 0 /* 0x18c */
1938 .long 0 /* 0x190 */
1939 .long 0 /* 0x194 */
1940 .long 0 /* 0x198 */
1941 .long 0 /* 0x19c */
1942 .long 0 /* 0x1a0 */
1943 .long 0 /* 0x1a4 */
1944 .long 0 /* 0x1a8 */
1945 .long 0 /* 0x1ac */
1946 .long 0 /* 0x1b0 */
1947 .long 0 /* 0x1b4 */
1948 .long 0 /* 0x1b8 */
1949 .long 0 /* 0x1bc */
1950 .long 0 /* 0x1c0 */
1951 .long 0 /* 0x1c4 */
1952 .long 0 /* 0x1c8 */
1953 .long 0 /* 0x1cc */
1954 .long 0 /* 0x1d0 */
1955 .long 0 /* 0x1d4 */
1956 .long 0 /* 0x1d8 */
1957 .long 0 /* 0x1dc */
1958 .long 0 /* 0x1e0 */
1959 .long 0 /* 0x1e4 */
1960 .long 0 /* 0x1e8 */
1961 .long 0 /* 0x1ec */
1962 .long 0 /* 0x1f0 */
1963 .long 0 /* 0x1f4 */
1964 .long 0 /* 0x1f8 */
1965 .long 0 /* 0x1fc */
1966 .long 0 /* 0x200 */
1967 .long 0 /* 0x204 */
1968 .long 0 /* 0x208 */
1969 .long 0 /* 0x20c */
1970 .long 0 /* 0x210 */
1971 .long 0 /* 0x214 */
1972 .long 0 /* 0x218 */
1973 .long 0 /* 0x21c */
1974 .long 0 /* 0x220 */
1975 .long 0 /* 0x224 */
1976 .long 0 /* 0x228 */
1977 .long 0 /* 0x22c */
1978 .long 0 /* 0x230 */
1979 .long 0 /* 0x234 */
1980 .long 0 /* 0x238 */
1981 .long 0 /* 0x23c */
1982 .long 0 /* 0x240 */
1983 .long 0 /* 0x244 */
1984 .long 0 /* 0x248 */
1985 .long 0 /* 0x24c */
1986 .long 0 /* 0x250 */
1987 .long 0 /* 0x254 */
1988 .long 0 /* 0x258 */
1989 .long 0 /* 0x25c */
1990 .long 0 /* 0x260 */
1991 .long 0 /* 0x264 */
1992 .long 0 /* 0x268 */
1993 .long 0 /* 0x26c */
1994 .long 0 /* 0x270 */
1995 .long 0 /* 0x274 */
1996 .long 0 /* 0x278 */
1997 .long 0 /* 0x27c */
1998 .long 0 /* 0x280 */
1999 .long 0 /* 0x284 */
2000 .long 0 /* 0x288 */
2001 .long 0 /* 0x28c */
2002 .long 0 /* 0x290 */
2003 .long 0 /* 0x294 */
2004 .long 0 /* 0x298 */
2005 .long 0 /* 0x29c */
2006 .long 0 /* 0x2a0 */
2007 .long 0 /* 0x2a4 */
2008 .long 0 /* 0x2a8 */
2009 .long 0 /* 0x2ac */
2010 .long 0 /* 0x2b0 */
2011 .long 0 /* 0x2b4 */
2012 .long 0 /* 0x2b8 */
2013 .long 0 /* 0x2bc */
2014 .long 0 /* 0x2c0 */
2015 .long 0 /* 0x2c4 */
2016 .long 0 /* 0x2c8 */
2017 .long 0 /* 0x2cc */
2018 .long 0 /* 0x2d0 */
2019 .long 0 /* 0x2d4 */
2020 .long 0 /* 0x2d8 */
2021 .long 0 /* 0x2dc */
2022 .long 0 /* 0x2e0 */
2023 .long 0 /* 0x2e4 */
2024 .long 0 /* 0x2e8 */
2025 .long 0 /* 0x2ec */
2026 .long 0 /* 0x2f0 */
2027 .long 0 /* 0x2f4 */
2028 .long 0 /* 0x2f8 */
2029 .long 0 /* 0x2fc */
2030 .long DOTSYM(kvmppc_h_random) - hcall_real_table
Paul Mackerrasae2113a2014-06-02 11:03:00 +10002031 .globl hcall_real_table_end
Paul Mackerrasa8606e22011-06-29 00:22:05 +00002032hcall_real_table_end:
2033
Paul Mackerras8563bf52014-01-08 21:25:29 +11002034_GLOBAL(kvmppc_h_set_xdabr)
2035 andi. r0, r5, DABRX_USER | DABRX_KERNEL
2036 beq 6f
2037 li r0, DABRX_USER | DABRX_KERNEL | DABRX_BTI
2038 andc. r0, r5, r0
2039 beq 3f
20406: li r3, H_PARAMETER
2041 blr
2042
Paul Mackerrasa8606e22011-06-29 00:22:05 +00002043_GLOBAL(kvmppc_h_set_dabr)
Paul Mackerras8563bf52014-01-08 21:25:29 +11002044 li r5, DABRX_USER | DABRX_KERNEL
20453:
Michael Neulingeee7ff92014-01-08 21:25:19 +11002046BEGIN_FTR_SECTION
2047 b 2f
2048END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerrasa8606e22011-06-29 00:22:05 +00002049 std r4,VCPU_DABR(r3)
Paul Mackerras8563bf52014-01-08 21:25:29 +11002050 stw r5, VCPU_DABRX(r3)
2051 mtspr SPRN_DABRX, r5
Paul Mackerras89436332012-03-02 01:38:23 +00002052 /* Work around P7 bug where DABR can get corrupted on mtspr */
20531: mtspr SPRN_DABR,r4
2054 mfspr r5, SPRN_DABR
2055 cmpd r4, r5
2056 bne 1b
2057 isync
Paul Mackerrasa8606e22011-06-29 00:22:05 +00002058 li r3,0
2059 blr
2060
Paul Mackerras8563bf52014-01-08 21:25:29 +11002061 /* Emulate H_SET_DABR/X on P8 for the sake of compat mode guests */
20622: rlwimi r5, r4, 5, DAWRX_DR | DAWRX_DW
Thomas Huth760a7362015-11-20 09:11:45 +01002063 rlwimi r5, r4, 2, DAWRX_WT
Paul Mackerras8563bf52014-01-08 21:25:29 +11002064 clrrdi r4, r4, 3
2065 std r4, VCPU_DAWR(r3)
2066 std r5, VCPU_DAWRX(r3)
2067 mtspr SPRN_DAWR, r4
2068 mtspr SPRN_DAWRX, r5
2069 li r3, 0
Paul Mackerrasde56a942011-06-29 00:21:34 +00002070 blr
2071
Paul Mackerras1f09c3e2015-03-28 14:21:04 +11002072_GLOBAL(kvmppc_h_cede) /* r3 = vcpu pointer, r11 = msr, r13 = paca */
Paul Mackerras19ccb762011-07-23 17:42:46 +10002073 ori r11,r11,MSR_EE
2074 std r11,VCPU_MSR(r3)
2075 li r0,1
2076 stb r0,VCPU_CEDED(r3)
2077 sync /* order setting ceded vs. testing prodded */
2078 lbz r5,VCPU_PRODDED(r3)
2079 cmpwi r5,0
Paul Mackerras04f995a2012-08-06 00:03:28 +00002080 bne kvm_cede_prodded
Paul Mackerras6af27c82015-03-28 14:21:10 +11002081 li r12,0 /* set trap to 0 to say hcall is handled */
2082 stw r12,VCPU_TRAP(r3)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002083 li r0,H_SUCCESS
Michael Neulingc75df6f2012-06-25 13:33:10 +00002084 std r0,VCPU_GPR(R3)(r3)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002085
2086 /*
2087 * Set our bit in the bitmask of napping threads unless all the
2088 * other threads are already napping, in which case we send this
2089 * up to the host.
2090 */
2091 ld r5,HSTATE_KVM_VCORE(r13)
Paul Mackerrase0b7ec02014-01-08 21:25:20 +11002092 lbz r6,HSTATE_PTID(r13)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002093 lwz r8,VCORE_ENTRY_EXIT(r5)
2094 clrldi r8,r8,56
2095 li r0,1
2096 sld r0,r0,r6
2097 addi r6,r5,VCORE_NAPPING_THREADS
209831: lwarx r4,0,r6
2099 or r4,r4,r0
Paul Mackerras7d6c40d2015-03-28 14:21:09 +11002100 cmpw r4,r8
2101 beq kvm_cede_exit
Paul Mackerras19ccb762011-07-23 17:42:46 +10002102 stwcx. r4,0,r6
2103 bne 31b
Paul Mackerras7d6c40d2015-03-28 14:21:09 +11002104 /* order napping_threads update vs testing entry_exit_map */
Paul Mackerrasf019b7a2013-11-16 17:46:03 +11002105 isync
Paul Mackerrase0b7ec02014-01-08 21:25:20 +11002106 li r0,NAPPING_CEDE
Paul Mackerras19ccb762011-07-23 17:42:46 +10002107 stb r0,HSTATE_NAPPING(r13)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002108 lwz r7,VCORE_ENTRY_EXIT(r5)
2109 cmpwi r7,0x100
2110 bge 33f /* another thread already exiting */
2111
2112/*
2113 * Although not specifically required by the architecture, POWER7
2114 * preserves the following registers in nap mode, even if an SMT mode
2115 * switch occurs: SLB entries, PURR, SPURR, AMOR, UAMOR, AMR, SPRG0-3,
2116 * DAR, DSISR, DABR, DABRX, DSCR, PMCx, MMCRx, SIAR, SDAR.
2117 */
2118 /* Save non-volatile GPRs */
Michael Neulingc75df6f2012-06-25 13:33:10 +00002119 std r14, VCPU_GPR(R14)(r3)
2120 std r15, VCPU_GPR(R15)(r3)
2121 std r16, VCPU_GPR(R16)(r3)
2122 std r17, VCPU_GPR(R17)(r3)
2123 std r18, VCPU_GPR(R18)(r3)
2124 std r19, VCPU_GPR(R19)(r3)
2125 std r20, VCPU_GPR(R20)(r3)
2126 std r21, VCPU_GPR(R21)(r3)
2127 std r22, VCPU_GPR(R22)(r3)
2128 std r23, VCPU_GPR(R23)(r3)
2129 std r24, VCPU_GPR(R24)(r3)
2130 std r25, VCPU_GPR(R25)(r3)
2131 std r26, VCPU_GPR(R26)(r3)
2132 std r27, VCPU_GPR(R27)(r3)
2133 std r28, VCPU_GPR(R28)(r3)
2134 std r29, VCPU_GPR(R29)(r3)
2135 std r30, VCPU_GPR(R30)(r3)
2136 std r31, VCPU_GPR(R31)(r3)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002137
2138 /* save FP state */
Paul Mackerras595e4f72013-10-15 20:43:04 +11002139 bl kvmppc_save_fp
Paul Mackerras19ccb762011-07-23 17:42:46 +10002140
Paul Mackerras93d17392016-06-22 15:52:55 +10002141#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2142BEGIN_FTR_SECTION
2143 ld r9, HSTATE_KVM_VCPU(r13)
2144 bl kvmppc_save_tm
2145END_FTR_SECTION_IFSET(CPU_FTR_TM)
2146#endif
2147
Paul Mackerrasfd6d53b2015-03-28 14:21:08 +11002148 /*
2149 * Set DEC to the smaller of DEC and HDEC, so that we wake
2150 * no later than the end of our timeslice (HDEC interrupts
2151 * don't wake us from nap).
2152 */
2153 mfspr r3, SPRN_DEC
2154 mfspr r4, SPRN_HDEC
2155 mftb r5
2156 cmpw r3, r4
2157 ble 67f
2158 mtspr SPRN_DEC, r4
215967:
2160 /* save expiry time of guest decrementer */
2161 extsw r3, r3
2162 add r3, r3, r5
2163 ld r4, HSTATE_KVM_VCPU(r13)
2164 ld r5, HSTATE_KVM_VCORE(r13)
2165 ld r6, VCORE_TB_OFFSET(r5)
2166 subf r3, r6, r3 /* convert to host TB value */
2167 std r3, VCPU_DEC_EXPIRES(r4)
2168
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11002169#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
2170 ld r4, HSTATE_KVM_VCPU(r13)
2171 addi r3, r4, VCPU_TB_CEDE
2172 bl kvmhv_accumulate_time
2173#endif
2174
Paul Mackerrasccc07772015-03-28 14:21:07 +11002175 lis r3, LPCR_PECEDP@h /* Do wake on privileged doorbell */
2176
Paul Mackerras19ccb762011-07-23 17:42:46 +10002177 /*
Paul Mackerrasaa31e842014-01-08 21:25:26 +11002178 * Take a nap until a decrementer or external or doobell interrupt
Paul Mackerrasccc07772015-03-28 14:21:07 +11002179 * occurs, with PECE1 and PECE0 set in LPCR.
Paul Mackerras66feed62015-03-28 14:21:12 +11002180 * On POWER8, set PECEDH, and if we are ceding, also set PECEDP.
Paul Mackerrasccc07772015-03-28 14:21:07 +11002181 * Also clear the runlatch bit before napping.
Paul Mackerras19ccb762011-07-23 17:42:46 +10002182 */
Paul Mackerras56548fc2014-12-03 14:48:40 +11002183kvm_do_nap:
Paul Mackerras1f09c3e2015-03-28 14:21:04 +11002184 mfspr r0, SPRN_CTRLF
2185 clrrdi r0, r0, 1
2186 mtspr SPRN_CTRLT, r0
Preeti U Murthy582b9102014-04-11 16:02:08 +05302187
Paul Mackerrasf0888f72012-02-03 00:54:17 +00002188 li r0,1
2189 stb r0,HSTATE_HWTHREAD_REQ(r13)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002190 mfspr r5,SPRN_LPCR
2191 ori r5,r5,LPCR_PECE0 | LPCR_PECE1
Paul Mackerrasaa31e842014-01-08 21:25:26 +11002192BEGIN_FTR_SECTION
Paul Mackerras66feed62015-03-28 14:21:12 +11002193 ori r5, r5, LPCR_PECEDH
Paul Mackerrasccc07772015-03-28 14:21:07 +11002194 rlwimi r5, r3, 0, LPCR_PECEDP
Paul Mackerrasaa31e842014-01-08 21:25:26 +11002195END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002196 mtspr SPRN_LPCR,r5
2197 isync
2198 li r0, 0
2199 std r0, HSTATE_SCRATCH0(r13)
2200 ptesync
2201 ld r0, HSTATE_SCRATCH0(r13)
22021: cmpd r0, r0
2203 bne 1b
2204 nap
2205 b .
2206
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100220733: mr r4, r3
2208 li r3, 0
2209 li r12, 0
2210 b 34f
2211
Paul Mackerras19ccb762011-07-23 17:42:46 +10002212kvm_end_cede:
Paul Mackerras4619ac82013-04-17 20:31:41 +00002213 /* get vcpu pointer */
2214 ld r4, HSTATE_KVM_VCPU(r13)
2215
Paul Mackerras19ccb762011-07-23 17:42:46 +10002216 /* Woken by external or decrementer interrupt */
2217 ld r1, HSTATE_HOST_R1(r13)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002218
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11002219#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
2220 addi r3, r4, VCPU_TB_RMINTR
2221 bl kvmhv_accumulate_time
2222#endif
2223
Paul Mackerras93d17392016-06-22 15:52:55 +10002224#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2225BEGIN_FTR_SECTION
2226 bl kvmppc_restore_tm
2227END_FTR_SECTION_IFSET(CPU_FTR_TM)
2228#endif
2229
Paul Mackerras19ccb762011-07-23 17:42:46 +10002230 /* load up FP state */
2231 bl kvmppc_load_fp
2232
Paul Mackerrasfd6d53b2015-03-28 14:21:08 +11002233 /* Restore guest decrementer */
2234 ld r3, VCPU_DEC_EXPIRES(r4)
2235 ld r5, HSTATE_KVM_VCORE(r13)
2236 ld r6, VCORE_TB_OFFSET(r5)
2237 add r3, r3, r6 /* convert host TB to guest TB value */
2238 mftb r7
2239 subf r3, r7, r3
2240 mtspr SPRN_DEC, r3
2241
Paul Mackerras19ccb762011-07-23 17:42:46 +10002242 /* Load NV GPRS */
Michael Neulingc75df6f2012-06-25 13:33:10 +00002243 ld r14, VCPU_GPR(R14)(r4)
2244 ld r15, VCPU_GPR(R15)(r4)
2245 ld r16, VCPU_GPR(R16)(r4)
2246 ld r17, VCPU_GPR(R17)(r4)
2247 ld r18, VCPU_GPR(R18)(r4)
2248 ld r19, VCPU_GPR(R19)(r4)
2249 ld r20, VCPU_GPR(R20)(r4)
2250 ld r21, VCPU_GPR(R21)(r4)
2251 ld r22, VCPU_GPR(R22)(r4)
2252 ld r23, VCPU_GPR(R23)(r4)
2253 ld r24, VCPU_GPR(R24)(r4)
2254 ld r25, VCPU_GPR(R25)(r4)
2255 ld r26, VCPU_GPR(R26)(r4)
2256 ld r27, VCPU_GPR(R27)(r4)
2257 ld r28, VCPU_GPR(R28)(r4)
2258 ld r29, VCPU_GPR(R29)(r4)
2259 ld r30, VCPU_GPR(R30)(r4)
2260 ld r31, VCPU_GPR(R31)(r4)
Suresh Warrier37f55d32016-08-19 15:35:46 +10002261
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002262 /* Check the wake reason in SRR1 to see why we got here */
2263 bl kvmppc_check_wake_reason
Paul Mackerras19ccb762011-07-23 17:42:46 +10002264
Suresh Warrier37f55d32016-08-19 15:35:46 +10002265 /*
2266 * Restore volatile registers since we could have called a
2267 * C routine in kvmppc_check_wake_reason
2268 * r4 = VCPU
2269 * r3 tells us whether we need to return to host or not
2270 * WARNING: it gets checked further down:
2271 * should not modify r3 until this check is done.
2272 */
2273 ld r4, HSTATE_KVM_VCPU(r13)
2274
Paul Mackerras19ccb762011-07-23 17:42:46 +10002275 /* clear our bit in vcore->napping_threads */
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +1100227634: ld r5,HSTATE_KVM_VCORE(r13)
2277 lbz r7,HSTATE_PTID(r13)
Paul Mackerras19ccb762011-07-23 17:42:46 +10002278 li r0,1
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002279 sld r0,r0,r7
Paul Mackerras19ccb762011-07-23 17:42:46 +10002280 addi r6,r5,VCORE_NAPPING_THREADS
228132: lwarx r7,0,r6
2282 andc r7,r7,r0
2283 stwcx. r7,0,r6
2284 bne 32b
2285 li r0,0
2286 stb r0,HSTATE_NAPPING(r13)
2287
Suresh Warrier37f55d32016-08-19 15:35:46 +10002288 /* See if the wake reason saved in r3 means we need to exit */
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002289 stw r12, VCPU_TRAP(r4)
Paul Mackerras4619ac82013-04-17 20:31:41 +00002290 mr r9, r4
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002291 cmpdi r3, 0
2292 bgt guest_exit_cont
Paul Mackerras4619ac82013-04-17 20:31:41 +00002293
Paul Mackerras19ccb762011-07-23 17:42:46 +10002294 /* see if any other thread is already exiting */
2295 lwz r0,VCORE_ENTRY_EXIT(r5)
2296 cmpwi r0,0x100
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002297 bge guest_exit_cont
Paul Mackerras19ccb762011-07-23 17:42:46 +10002298
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002299 b kvmppc_cede_reentry /* if not go back to guest */
Paul Mackerras19ccb762011-07-23 17:42:46 +10002300
2301 /* cede when already previously prodded case */
Paul Mackerras04f995a2012-08-06 00:03:28 +00002302kvm_cede_prodded:
2303 li r0,0
Paul Mackerras19ccb762011-07-23 17:42:46 +10002304 stb r0,VCPU_PRODDED(r3)
2305 sync /* order testing prodded vs. clearing ceded */
2306 stb r0,VCPU_CEDED(r3)
2307 li r3,H_SUCCESS
2308 blr
2309
2310 /* we've ceded but we want to give control to the host */
Paul Mackerras04f995a2012-08-06 00:03:28 +00002311kvm_cede_exit:
Paul Mackerras6af27c82015-03-28 14:21:10 +11002312 ld r9, HSTATE_KVM_VCPU(r13)
2313 b guest_exit_cont
Paul Mackerras19ccb762011-07-23 17:42:46 +10002314
Paul Mackerrasb4072df2012-11-23 22:37:50 +00002315 /* Try to handle a machine check in real mode */
2316machine_check_realmode:
2317 mr r3, r9 /* get vcpu pointer */
Anton Blanchardb1576fe2014-02-04 16:04:35 +11002318 bl kvmppc_realmode_machine_check
Paul Mackerrasb4072df2012-11-23 22:37:50 +00002319 nop
Paul Mackerrasb4072df2012-11-23 22:37:50 +00002320 ld r9, HSTATE_KVM_VCPU(r13)
2321 li r12, BOOK3S_INTERRUPT_MACHINE_CHECK
Mahesh Salgaonkar74845bc2014-06-11 14:18:21 +05302322 /*
2323 * Deliver unhandled/fatal (e.g. UE) MCE errors to guest through
2324 * machine check interrupt (set HSRR0 to 0x200). And for handled
2325 * errors (no-fatal), just go back to guest execution with current
2326 * HSRR0 instead of exiting guest. This new approach will inject
2327 * machine check to guest for fatal error causing guest to crash.
2328 *
2329 * The old code used to return to host for unhandled errors which
2330 * was causing guest to hang with soft lockups inside guest and
2331 * makes it difficult to recover guest instance.
Mahesh Salgaonkar966d7132015-03-23 22:24:45 +05302332 *
2333 * if we receive machine check with MSR(RI=0) then deliver it to
2334 * guest as machine check causing guest to crash.
Mahesh Salgaonkar74845bc2014-06-11 14:18:21 +05302335 */
Mahesh Salgaonkar74845bc2014-06-11 14:18:21 +05302336 ld r11, VCPU_MSR(r9)
Paul Mackerras1c9e3d52015-11-12 16:43:48 +11002337 rldicl. r0, r11, 64-MSR_HV_LG, 63 /* check if it happened in HV mode */
2338 bne mc_cont /* if so, exit to host */
Mahesh Salgaonkar966d7132015-03-23 22:24:45 +05302339 andi. r10, r11, MSR_RI /* check for unrecoverable exception */
2340 beq 1f /* Deliver a machine check to guest */
2341 ld r10, VCPU_PC(r9)
2342 cmpdi r3, 0 /* Did we handle MCE ? */
Mahesh Salgaonkar74845bc2014-06-11 14:18:21 +05302343 bne 2f /* Continue guest execution. */
Paul Mackerrasb4072df2012-11-23 22:37:50 +00002344 /* If not, deliver a machine check. SRR0/1 are already set */
Mahesh Salgaonkar966d7132015-03-23 22:24:45 +053023451: li r10, BOOK3S_INTERRUPT_MACHINE_CHECK
Michael Neulinge4e38122014-03-25 10:47:02 +11002346 bl kvmppc_msr_interrupt
Mahesh Salgaonkar74845bc2014-06-11 14:18:21 +053023472: b fast_interrupt_c_return
Paul Mackerrasb4072df2012-11-23 22:37:50 +00002348
Paul Mackerrasde56a942011-06-29 00:21:34 +00002349/*
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002350 * Check the reason we woke from nap, and take appropriate action.
Paul Mackerras1f09c3e2015-03-28 14:21:04 +11002351 * Returns (in r3):
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002352 * 0 if nothing needs to be done
2353 * 1 if something happened that needs to be handled by the host
Paul Mackerras66feed62015-03-28 14:21:12 +11002354 * -1 if there was a guest wakeup (IPI or msgsnd)
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002355 *
2356 * Also sets r12 to the interrupt vector for any interrupt that needs
2357 * to be handled now by the host (0x500 for external interrupt), or zero.
Suresh Warrier37f55d32016-08-19 15:35:46 +10002358 * Modifies all volatile registers (since it may call a C function).
2359 * This routine calls kvmppc_read_intr, a C function, if an external
2360 * interrupt is pending.
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002361 */
2362kvmppc_check_wake_reason:
2363 mfspr r6, SPRN_SRR1
Paul Mackerrasaa31e842014-01-08 21:25:26 +11002364BEGIN_FTR_SECTION
2365 rlwinm r6, r6, 45-31, 0xf /* extract wake reason field (P8) */
2366FTR_SECTION_ELSE
2367 rlwinm r6, r6, 45-31, 0xe /* P7 wake reason field is 3 bits */
2368ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_207S)
2369 cmpwi r6, 8 /* was it an external interrupt? */
Suresh Warrier37f55d32016-08-19 15:35:46 +10002370 beq 7f /* if so, see what it was */
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002371 li r3, 0
2372 li r12, 0
2373 cmpwi r6, 6 /* was it the decrementer? */
2374 beq 0f
Paul Mackerrasaa31e842014-01-08 21:25:26 +11002375BEGIN_FTR_SECTION
2376 cmpwi r6, 5 /* privileged doorbell? */
2377 beq 0f
Paul Mackerras5d00f662014-01-08 21:25:28 +11002378 cmpwi r6, 3 /* hypervisor doorbell? */
2379 beq 3f
Paul Mackerrasaa31e842014-01-08 21:25:26 +11002380END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +05302381 cmpwi r6, 0xa /* Hypervisor maintenance ? */
2382 beq 4f
Paul Mackerrase3bbbbf2014-01-08 21:25:25 +11002383 li r3, 1 /* anything else, return 1 */
23840: blr
2385
Paul Mackerras5d00f662014-01-08 21:25:28 +11002386 /* hypervisor doorbell */
23873: li r12, BOOK3S_INTERRUPT_H_DOORBELL
Gautham R. Shenoy70aa3962015-10-15 11:29:58 +05302388
2389 /*
2390 * Clear the doorbell as we will invoke the handler
2391 * explicitly in the guest exit path.
2392 */
2393 lis r6, (PPC_DBELL_SERVER << (63-36))@h
2394 PPC_MSGCLR(6)
Paul Mackerras66feed62015-03-28 14:21:12 +11002395 /* see if it's a host IPI */
Paul Mackerras5d00f662014-01-08 21:25:28 +11002396 li r3, 1
Paul Mackerras66feed62015-03-28 14:21:12 +11002397 lbz r0, HSTATE_HOST_IPI(r13)
2398 cmpwi r0, 0
2399 bnelr
Gautham R. Shenoy70aa3962015-10-15 11:29:58 +05302400 /* if not, return -1 */
Paul Mackerras66feed62015-03-28 14:21:12 +11002401 li r3, -1
Paul Mackerras5d00f662014-01-08 21:25:28 +11002402 blr
2403
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +05302404 /* Woken up due to Hypervisor maintenance interrupt */
24054: li r12, BOOK3S_INTERRUPT_HMI
2406 li r3, 1
2407 blr
2408
Suresh Warrier37f55d32016-08-19 15:35:46 +10002409 /* external interrupt - create a stack frame so we can call C */
24107: mflr r0
2411 std r0, PPC_LR_STKOFF(r1)
2412 stdu r1, -PPC_MIN_STKFRM(r1)
2413 bl kvmppc_read_intr
2414 nop
2415 li r12, BOOK3S_INTERRUPT_EXTERNAL
2416 ld r0, PPC_MIN_STKFRM+PPC_LR_STKOFF(r1)
2417 addi r1, r1, PPC_MIN_STKFRM
2418 mtlr r0
2419 blr
Paul Mackerrasde56a942011-06-29 00:21:34 +00002420
2421/*
2422 * Save away FP, VMX and VSX registers.
2423 * r3 = vcpu pointer
Paul Mackerras595e4f72013-10-15 20:43:04 +11002424 * N.B. r30 and r31 are volatile across this function,
2425 * thus it is not callable from C.
Paul Mackerrasde56a942011-06-29 00:21:34 +00002426 */
Paul Mackerras595e4f72013-10-15 20:43:04 +11002427kvmppc_save_fp:
2428 mflr r30
2429 mr r31,r3
Paul Mackerras89436332012-03-02 01:38:23 +00002430 mfmsr r5
2431 ori r8,r5,MSR_FP
Paul Mackerrasde56a942011-06-29 00:21:34 +00002432#ifdef CONFIG_ALTIVEC
2433BEGIN_FTR_SECTION
2434 oris r8,r8,MSR_VEC@h
2435END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
2436#endif
2437#ifdef CONFIG_VSX
2438BEGIN_FTR_SECTION
2439 oris r8,r8,MSR_VSX@h
2440END_FTR_SECTION_IFSET(CPU_FTR_VSX)
2441#endif
2442 mtmsrd r8
Paul Mackerras595e4f72013-10-15 20:43:04 +11002443 addi r3,r3,VCPU_FPRS
Alexander Graf9bf163f2014-06-16 14:41:15 +02002444 bl store_fp_state
Paul Mackerrasde56a942011-06-29 00:21:34 +00002445#ifdef CONFIG_ALTIVEC
2446BEGIN_FTR_SECTION
Paul Mackerras595e4f72013-10-15 20:43:04 +11002447 addi r3,r31,VCPU_VRS
Alexander Graf9bf163f2014-06-16 14:41:15 +02002448 bl store_vr_state
Paul Mackerrasde56a942011-06-29 00:21:34 +00002449END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
2450#endif
2451 mfspr r6,SPRN_VRSAVE
Paul Mackerrase724f082014-03-13 20:02:48 +11002452 stw r6,VCPU_VRSAVE(r31)
Paul Mackerras595e4f72013-10-15 20:43:04 +11002453 mtlr r30
Paul Mackerrasde56a942011-06-29 00:21:34 +00002454 blr
2455
2456/*
2457 * Load up FP, VMX and VSX registers
2458 * r4 = vcpu pointer
Paul Mackerras595e4f72013-10-15 20:43:04 +11002459 * N.B. r30 and r31 are volatile across this function,
2460 * thus it is not callable from C.
Paul Mackerrasde56a942011-06-29 00:21:34 +00002461 */
Paul Mackerrasde56a942011-06-29 00:21:34 +00002462kvmppc_load_fp:
Paul Mackerras595e4f72013-10-15 20:43:04 +11002463 mflr r30
2464 mr r31,r4
Paul Mackerrasde56a942011-06-29 00:21:34 +00002465 mfmsr r9
2466 ori r8,r9,MSR_FP
2467#ifdef CONFIG_ALTIVEC
2468BEGIN_FTR_SECTION
2469 oris r8,r8,MSR_VEC@h
2470END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
2471#endif
2472#ifdef CONFIG_VSX
2473BEGIN_FTR_SECTION
2474 oris r8,r8,MSR_VSX@h
2475END_FTR_SECTION_IFSET(CPU_FTR_VSX)
2476#endif
2477 mtmsrd r8
Paul Mackerras595e4f72013-10-15 20:43:04 +11002478 addi r3,r4,VCPU_FPRS
Alexander Graf9bf163f2014-06-16 14:41:15 +02002479 bl load_fp_state
Paul Mackerrasde56a942011-06-29 00:21:34 +00002480#ifdef CONFIG_ALTIVEC
2481BEGIN_FTR_SECTION
Paul Mackerras595e4f72013-10-15 20:43:04 +11002482 addi r3,r31,VCPU_VRS
Alexander Graf9bf163f2014-06-16 14:41:15 +02002483 bl load_vr_state
Paul Mackerrasde56a942011-06-29 00:21:34 +00002484END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
2485#endif
Paul Mackerrase724f082014-03-13 20:02:48 +11002486 lwz r7,VCPU_VRSAVE(r31)
Paul Mackerrasde56a942011-06-29 00:21:34 +00002487 mtspr SPRN_VRSAVE,r7
Paul Mackerras595e4f72013-10-15 20:43:04 +11002488 mtlr r30
2489 mr r4,r31
Paul Mackerrasde56a942011-06-29 00:21:34 +00002490 blr
Paul Mackerras44a3add2013-10-04 21:45:04 +10002491
Paul Mackerrasf024ee02016-06-22 14:21:59 +10002492#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2493/*
2494 * Save transactional state and TM-related registers.
2495 * Called with r9 pointing to the vcpu struct.
2496 * This can modify all checkpointed registers, but
2497 * restores r1, r2 and r9 (vcpu pointer) before exit.
2498 */
2499kvmppc_save_tm:
2500 mflr r0
2501 std r0, PPC_LR_STKOFF(r1)
2502
2503 /* Turn on TM. */
2504 mfmsr r8
2505 li r0, 1
2506 rldimi r8, r0, MSR_TM_LG, 63-MSR_TM_LG
2507 mtmsrd r8
2508
2509 ld r5, VCPU_MSR(r9)
2510 rldicl. r5, r5, 64 - MSR_TS_S_LG, 62
2511 beq 1f /* TM not active in guest. */
2512
2513 std r1, HSTATE_HOST_R1(r13)
2514 li r3, TM_CAUSE_KVM_RESCHED
2515
2516 /* Clear the MSR RI since r1, r13 are all going to be foobar. */
2517 li r5, 0
2518 mtmsrd r5, 1
2519
2520 /* All GPRs are volatile at this point. */
2521 TRECLAIM(R3)
2522
2523 /* Temporarily store r13 and r9 so we have some regs to play with */
2524 SET_SCRATCH0(r13)
2525 GET_PACA(r13)
2526 std r9, PACATMSCRATCH(r13)
2527 ld r9, HSTATE_KVM_VCPU(r13)
2528
2529 /* Get a few more GPRs free. */
2530 std r29, VCPU_GPRS_TM(29)(r9)
2531 std r30, VCPU_GPRS_TM(30)(r9)
2532 std r31, VCPU_GPRS_TM(31)(r9)
2533
2534 /* Save away PPR and DSCR soon so don't run with user values. */
2535 mfspr r31, SPRN_PPR
2536 HMT_MEDIUM
2537 mfspr r30, SPRN_DSCR
2538 ld r29, HSTATE_DSCR(r13)
2539 mtspr SPRN_DSCR, r29
2540
2541 /* Save all but r9, r13 & r29-r31 */
2542 reg = 0
2543 .rept 29
2544 .if (reg != 9) && (reg != 13)
2545 std reg, VCPU_GPRS_TM(reg)(r9)
2546 .endif
2547 reg = reg + 1
2548 .endr
2549 /* ... now save r13 */
2550 GET_SCRATCH0(r4)
2551 std r4, VCPU_GPRS_TM(13)(r9)
2552 /* ... and save r9 */
2553 ld r4, PACATMSCRATCH(r13)
2554 std r4, VCPU_GPRS_TM(9)(r9)
2555
2556 /* Reload stack pointer and TOC. */
2557 ld r1, HSTATE_HOST_R1(r13)
2558 ld r2, PACATOC(r13)
2559
2560 /* Set MSR RI now we have r1 and r13 back. */
2561 li r5, MSR_RI
2562 mtmsrd r5, 1
2563
2564 /* Save away checkpinted SPRs. */
2565 std r31, VCPU_PPR_TM(r9)
2566 std r30, VCPU_DSCR_TM(r9)
2567 mflr r5
2568 mfcr r6
2569 mfctr r7
2570 mfspr r8, SPRN_AMR
2571 mfspr r10, SPRN_TAR
2572 std r5, VCPU_LR_TM(r9)
2573 stw r6, VCPU_CR_TM(r9)
2574 std r7, VCPU_CTR_TM(r9)
2575 std r8, VCPU_AMR_TM(r9)
2576 std r10, VCPU_TAR_TM(r9)
2577
2578 /* Restore r12 as trap number. */
2579 lwz r12, VCPU_TRAP(r9)
2580
2581 /* Save FP/VSX. */
2582 addi r3, r9, VCPU_FPRS_TM
2583 bl store_fp_state
2584 addi r3, r9, VCPU_VRS_TM
2585 bl store_vr_state
2586 mfspr r6, SPRN_VRSAVE
2587 stw r6, VCPU_VRSAVE_TM(r9)
25881:
2589 /*
2590 * We need to save these SPRs after the treclaim so that the software
2591 * error code is recorded correctly in the TEXASR. Also the user may
2592 * change these outside of a transaction, so they must always be
2593 * context switched.
2594 */
2595 mfspr r5, SPRN_TFHAR
2596 mfspr r6, SPRN_TFIAR
2597 mfspr r7, SPRN_TEXASR
2598 std r5, VCPU_TFHAR(r9)
2599 std r6, VCPU_TFIAR(r9)
2600 std r7, VCPU_TEXASR(r9)
2601
2602 ld r0, PPC_LR_STKOFF(r1)
2603 mtlr r0
2604 blr
2605
2606/*
2607 * Restore transactional state and TM-related registers.
2608 * Called with r4 pointing to the vcpu struct.
2609 * This potentially modifies all checkpointed registers.
2610 * It restores r1, r2, r4 from the PACA.
2611 */
2612kvmppc_restore_tm:
2613 mflr r0
2614 std r0, PPC_LR_STKOFF(r1)
2615
2616 /* Turn on TM/FP/VSX/VMX so we can restore them. */
2617 mfmsr r5
2618 li r6, MSR_TM >> 32
2619 sldi r6, r6, 32
2620 or r5, r5, r6
2621 ori r5, r5, MSR_FP
2622 oris r5, r5, (MSR_VEC | MSR_VSX)@h
2623 mtmsrd r5
2624
2625 /*
2626 * The user may change these outside of a transaction, so they must
2627 * always be context switched.
2628 */
2629 ld r5, VCPU_TFHAR(r4)
2630 ld r6, VCPU_TFIAR(r4)
2631 ld r7, VCPU_TEXASR(r4)
2632 mtspr SPRN_TFHAR, r5
2633 mtspr SPRN_TFIAR, r6
2634 mtspr SPRN_TEXASR, r7
2635
2636 ld r5, VCPU_MSR(r4)
2637 rldicl. r5, r5, 64 - MSR_TS_S_LG, 62
2638 beqlr /* TM not active in guest */
2639 std r1, HSTATE_HOST_R1(r13)
2640
2641 /* Make sure the failure summary is set, otherwise we'll program check
2642 * when we trechkpt. It's possible that this might have been not set
2643 * on a kvmppc_set_one_reg() call but we shouldn't let this crash the
2644 * host.
2645 */
2646 oris r7, r7, (TEXASR_FS)@h
2647 mtspr SPRN_TEXASR, r7
2648
2649 /*
2650 * We need to load up the checkpointed state for the guest.
2651 * We need to do this early as it will blow away any GPRs, VSRs and
2652 * some SPRs.
2653 */
2654
2655 mr r31, r4
2656 addi r3, r31, VCPU_FPRS_TM
2657 bl load_fp_state
2658 addi r3, r31, VCPU_VRS_TM
2659 bl load_vr_state
2660 mr r4, r31
2661 lwz r7, VCPU_VRSAVE_TM(r4)
2662 mtspr SPRN_VRSAVE, r7
2663
2664 ld r5, VCPU_LR_TM(r4)
2665 lwz r6, VCPU_CR_TM(r4)
2666 ld r7, VCPU_CTR_TM(r4)
2667 ld r8, VCPU_AMR_TM(r4)
2668 ld r9, VCPU_TAR_TM(r4)
2669 mtlr r5
2670 mtcr r6
2671 mtctr r7
2672 mtspr SPRN_AMR, r8
2673 mtspr SPRN_TAR, r9
2674
2675 /*
2676 * Load up PPR and DSCR values but don't put them in the actual SPRs
2677 * till the last moment to avoid running with userspace PPR and DSCR for
2678 * too long.
2679 */
2680 ld r29, VCPU_DSCR_TM(r4)
2681 ld r30, VCPU_PPR_TM(r4)
2682
2683 std r2, PACATMSCRATCH(r13) /* Save TOC */
2684
2685 /* Clear the MSR RI since r1, r13 are all going to be foobar. */
2686 li r5, 0
2687 mtmsrd r5, 1
2688
2689 /* Load GPRs r0-r28 */
2690 reg = 0
2691 .rept 29
2692 ld reg, VCPU_GPRS_TM(reg)(r31)
2693 reg = reg + 1
2694 .endr
2695
2696 mtspr SPRN_DSCR, r29
2697 mtspr SPRN_PPR, r30
2698
2699 /* Load final GPRs */
2700 ld 29, VCPU_GPRS_TM(29)(r31)
2701 ld 30, VCPU_GPRS_TM(30)(r31)
2702 ld 31, VCPU_GPRS_TM(31)(r31)
2703
2704 /* TM checkpointed state is now setup. All GPRs are now volatile. */
2705 TRECHKPT
2706
2707 /* Now let's get back the state we need. */
2708 HMT_MEDIUM
2709 GET_PACA(r13)
2710 ld r29, HSTATE_DSCR(r13)
2711 mtspr SPRN_DSCR, r29
2712 ld r4, HSTATE_KVM_VCPU(r13)
2713 ld r1, HSTATE_HOST_R1(r13)
2714 ld r2, PACATMSCRATCH(r13)
2715
2716 /* Set the MSR RI since we have our registers back. */
2717 li r5, MSR_RI
2718 mtmsrd r5, 1
2719
2720 ld r0, PPC_LR_STKOFF(r1)
2721 mtlr r0
2722 blr
2723#endif
2724
Paul Mackerras44a3add2013-10-04 21:45:04 +10002725/*
2726 * We come here if we get any exception or interrupt while we are
2727 * executing host real mode code while in guest MMU context.
2728 * For now just spin, but we should do something better.
2729 */
2730kvmppc_bad_host_intr:
2731 b .
Michael Neulinge4e38122014-03-25 10:47:02 +11002732
2733/*
2734 * This mimics the MSR transition on IRQ delivery. The new guest MSR is taken
2735 * from VCPU_INTR_MSR and is modified based on the required TM state changes.
2736 * r11 has the guest MSR value (in/out)
2737 * r9 has a vcpu pointer (in)
2738 * r0 is used as a scratch register
2739 */
2740kvmppc_msr_interrupt:
2741 rldicl r0, r11, 64 - MSR_TS_S_LG, 62
2742 cmpwi r0, 2 /* Check if we are in transactional state.. */
2743 ld r11, VCPU_INTR_MSR(r9)
2744 bne 1f
2745 /* ... if transactional, change to suspended */
2746 li r0, 1
27471: rldimi r11, r0, MSR_TS_S_LG, 63 - MSR_TS_T_LG
2748 blr
Paul Mackerras9bc01a92014-05-26 19:48:40 +10002749
2750/*
2751 * This works around a hardware bug on POWER8E processors, where
2752 * writing a 1 to the MMCR0[PMAO] bit doesn't generate a
2753 * performance monitor interrupt. Instead, when we need to have
2754 * an interrupt pending, we have to arrange for a counter to overflow.
2755 */
2756kvmppc_fix_pmao:
2757 li r3, 0
2758 mtspr SPRN_MMCR2, r3
2759 lis r3, (MMCR0_PMXE | MMCR0_FCECE)@h
2760 ori r3, r3, MMCR0_PMCjCE | MMCR0_C56RUN
2761 mtspr SPRN_MMCR0, r3
2762 lis r3, 0x7fff
2763 ori r3, r3, 0xffff
2764 mtspr SPRN_PMC6, r3
2765 isync
2766 blr
Paul Mackerrasb6c295d2015-03-28 14:21:02 +11002767
2768#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
2769/*
2770 * Start timing an activity
2771 * r3 = pointer to time accumulation struct, r4 = vcpu
2772 */
2773kvmhv_start_timing:
2774 ld r5, HSTATE_KVM_VCORE(r13)
2775 lbz r6, VCORE_IN_GUEST(r5)
2776 cmpwi r6, 0
2777 beq 5f /* if in guest, need to */
2778 ld r6, VCORE_TB_OFFSET(r5) /* subtract timebase offset */
27795: mftb r5
2780 subf r5, r6, r5
2781 std r3, VCPU_CUR_ACTIVITY(r4)
2782 std r5, VCPU_ACTIVITY_START(r4)
2783 blr
2784
2785/*
2786 * Accumulate time to one activity and start another.
2787 * r3 = pointer to new time accumulation struct, r4 = vcpu
2788 */
2789kvmhv_accumulate_time:
2790 ld r5, HSTATE_KVM_VCORE(r13)
2791 lbz r8, VCORE_IN_GUEST(r5)
2792 cmpwi r8, 0
2793 beq 4f /* if in guest, need to */
2794 ld r8, VCORE_TB_OFFSET(r5) /* subtract timebase offset */
27954: ld r5, VCPU_CUR_ACTIVITY(r4)
2796 ld r6, VCPU_ACTIVITY_START(r4)
2797 std r3, VCPU_CUR_ACTIVITY(r4)
2798 mftb r7
2799 subf r7, r8, r7
2800 std r7, VCPU_ACTIVITY_START(r4)
2801 cmpdi r5, 0
2802 beqlr
2803 subf r3, r6, r7
2804 ld r8, TAS_SEQCOUNT(r5)
2805 cmpdi r8, 0
2806 addi r8, r8, 1
2807 std r8, TAS_SEQCOUNT(r5)
2808 lwsync
2809 ld r7, TAS_TOTAL(r5)
2810 add r7, r7, r3
2811 std r7, TAS_TOTAL(r5)
2812 ld r6, TAS_MIN(r5)
2813 ld r7, TAS_MAX(r5)
2814 beq 3f
2815 cmpd r3, r6
2816 bge 1f
28173: std r3, TAS_MIN(r5)
28181: cmpd r3, r7
2819 ble 2f
2820 std r3, TAS_MAX(r5)
28212: lwsync
2822 addi r8, r8, 1
2823 std r8, TAS_SEQCOUNT(r5)
2824 blr
2825#endif