blob: 61a9225097065cc4482cf284ede5153f8b5ce2f2 [file] [log] [blame]
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001/*
2 * SuperH Timer Support - CMT
3 *
4 * Copyright (C) 2008 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000014 */
15
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000016#include <linux/clk.h>
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000017#include <linux/clockchips.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010018#include <linux/clocksource.h>
19#include <linux/delay.h>
20#include <linux/err.h>
21#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
24#include <linux/ioport.h>
25#include <linux/irq.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040026#include <linux/module.h>
Laurent Pinchart1768aa22014-02-12 17:12:40 +010027#include <linux/of.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010028#include <linux/platform_device.h>
Rafael J. Wysocki615a4452012-03-13 22:40:06 +010029#include <linux/pm_domain.h>
Rafael J. Wysockibad81382012-08-06 01:48:57 +020030#include <linux/pm_runtime.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010031#include <linux/sh_timer.h>
32#include <linux/slab.h>
33#include <linux/spinlock.h>
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000034
Laurent Pinchart2653caf2014-01-27 22:04:17 +010035struct sh_cmt_device;
Laurent Pinchart7269f932014-01-27 15:29:19 +010036
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010037/*
38 * The CMT comes in 5 different identified flavours, depending not only on the
39 * SoC but also on the particular instance. The following table lists the main
40 * characteristics of those flavours.
41 *
Magnus Damm83c79a62017-09-18 15:46:43 +020042 * 16B 32B 32B-F 48B R-Car Gen2
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010043 * -----------------------------------------------------------------------------
44 * Channels 2 1/4 1 6 2/8
45 * Control Width 16 16 16 16 32
46 * Counter Width 16 32 32 32/48 32/48
47 * Shared Start/Stop Y Y Y Y N
48 *
Magnus Damm83c79a62017-09-18 15:46:43 +020049 * The r8a73a4 / R-Car Gen2 version has a per-channel start/stop register
50 * located in the channel registers block. All other versions have a shared
51 * start/stop register located in the global space.
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010052 *
Laurent Pinchart81b3b272014-01-28 12:36:48 +010053 * Channels are indexed from 0 to N-1 in the documentation. The channel index
54 * infers the start/stop bit position in the control register and the channel
55 * registers block address. Some CMT instances have a subset of channels
56 * available, in which case the index in the documentation doesn't match the
57 * "real" index as implemented in hardware. This is for instance the case with
58 * CMT0 on r8a7740, which is a 32-bit variant with a single channel numbered 0
59 * in the documentation but using start/stop bit 5 and having its registers
60 * block at 0x60.
61 *
62 * Similarly CMT0 on r8a73a4, r8a7790 and r8a7791, while implementing 32-bit
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010063 * channels only, is a 48-bit gen2 CMT with the 48-bit channels unavailable.
64 */
65
66enum sh_cmt_model {
67 SH_CMT_16BIT,
68 SH_CMT_32BIT,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010069 SH_CMT_48BIT,
Magnus Damm83c79a62017-09-18 15:46:43 +020070 SH_CMT0_RCAR_GEN2,
71 SH_CMT1_RCAR_GEN2,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010072};
73
74struct sh_cmt_info {
75 enum sh_cmt_model model;
76
Magnus Damm464eed82017-09-18 15:46:42 +020077 unsigned int channels_mask;
78
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010079 unsigned long width; /* 16 or 32 bit version of hardware block */
80 unsigned long overflow_bit;
81 unsigned long clear_bits;
82
83 /* callbacks for CMSTR and CMCSR access */
84 unsigned long (*read_control)(void __iomem *base, unsigned long offs);
85 void (*write_control)(void __iomem *base, unsigned long offs,
86 unsigned long value);
87
88 /* callbacks for CMCNT and CMCOR access */
89 unsigned long (*read_count)(void __iomem *base, unsigned long offs);
90 void (*write_count)(void __iomem *base, unsigned long offs,
91 unsigned long value);
92};
93
Laurent Pinchart7269f932014-01-27 15:29:19 +010094struct sh_cmt_channel {
Laurent Pinchart2653caf2014-01-27 22:04:17 +010095 struct sh_cmt_device *cmt;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000096
Laurent Pinchart81b3b272014-01-28 12:36:48 +010097 unsigned int index; /* Index in the documentation */
98 unsigned int hwidx; /* Real hardware index */
Laurent Pinchartc924d2d2014-01-27 22:04:17 +010099
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100100 void __iomem *iostart;
101 void __iomem *ioctrl;
102
103 unsigned int timer_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000104 unsigned long flags;
105 unsigned long match_value;
106 unsigned long next_match_value;
107 unsigned long max_match_value;
Paul Mundt7d0c3992012-05-25 13:36:43 +0900108 raw_spinlock_t lock;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000109 struct clock_event_device ced;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000110 struct clocksource cs;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000111 unsigned long total_cycles;
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200112 bool cs_enabled;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100113};
114
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100115struct sh_cmt_device {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100116 struct platform_device *pdev;
117
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100118 const struct sh_cmt_info *info;
119
Laurent Pinchart7269f932014-01-27 15:29:19 +0100120 void __iomem *mapbase;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100121 struct clk *clk;
Nicolai Stange890f4232017-02-06 22:11:59 +0100122 unsigned long rate;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100123
Laurent Pinchartde599c82014-02-17 16:49:05 +0100124 raw_spinlock_t lock; /* Protect the shared start/stop register */
125
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +0100126 struct sh_cmt_channel *channels;
127 unsigned int num_channels;
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100128 unsigned int hw_channels;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100129
130 bool has_clockevent;
131 bool has_clocksource;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000132};
133
Laurent Pinchartd14be992014-01-29 00:33:08 +0100134#define SH_CMT16_CMCSR_CMF (1 << 7)
135#define SH_CMT16_CMCSR_CMIE (1 << 6)
136#define SH_CMT16_CMCSR_CKS8 (0 << 0)
137#define SH_CMT16_CMCSR_CKS32 (1 << 0)
138#define SH_CMT16_CMCSR_CKS128 (2 << 0)
139#define SH_CMT16_CMCSR_CKS512 (3 << 0)
140#define SH_CMT16_CMCSR_CKS_MASK (3 << 0)
141
142#define SH_CMT32_CMCSR_CMF (1 << 15)
143#define SH_CMT32_CMCSR_OVF (1 << 14)
144#define SH_CMT32_CMCSR_WRFLG (1 << 13)
145#define SH_CMT32_CMCSR_STTF (1 << 12)
146#define SH_CMT32_CMCSR_STPF (1 << 11)
147#define SH_CMT32_CMCSR_SSIE (1 << 10)
148#define SH_CMT32_CMCSR_CMS (1 << 9)
149#define SH_CMT32_CMCSR_CMM (1 << 8)
150#define SH_CMT32_CMCSR_CMTOUT_IE (1 << 7)
151#define SH_CMT32_CMCSR_CMR_NONE (0 << 4)
152#define SH_CMT32_CMCSR_CMR_DMA (1 << 4)
153#define SH_CMT32_CMCSR_CMR_IRQ (2 << 4)
154#define SH_CMT32_CMCSR_CMR_MASK (3 << 4)
155#define SH_CMT32_CMCSR_DBGIVD (1 << 3)
156#define SH_CMT32_CMCSR_CKS_RCLK8 (4 << 0)
157#define SH_CMT32_CMCSR_CKS_RCLK32 (5 << 0)
158#define SH_CMT32_CMCSR_CKS_RCLK128 (6 << 0)
159#define SH_CMT32_CMCSR_CKS_RCLK1 (7 << 0)
160#define SH_CMT32_CMCSR_CKS_MASK (7 << 0)
161
Magnus Damma6a912c2012-12-14 14:54:19 +0900162static unsigned long sh_cmt_read16(void __iomem *base, unsigned long offs)
Magnus Damm587acb32012-12-14 14:54:10 +0900163{
164 return ioread16(base + (offs << 1));
165}
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000166
Magnus Damma6a912c2012-12-14 14:54:19 +0900167static unsigned long sh_cmt_read32(void __iomem *base, unsigned long offs)
168{
169 return ioread32(base + (offs << 2));
170}
171
172static void sh_cmt_write16(void __iomem *base, unsigned long offs,
173 unsigned long value)
Magnus Damm587acb32012-12-14 14:54:10 +0900174{
175 iowrite16(value, base + (offs << 1));
176}
177
Magnus Damma6a912c2012-12-14 14:54:19 +0900178static void sh_cmt_write32(void __iomem *base, unsigned long offs,
179 unsigned long value)
180{
181 iowrite32(value, base + (offs << 2));
182}
183
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100184static const struct sh_cmt_info sh_cmt_info[] = {
185 [SH_CMT_16BIT] = {
186 .model = SH_CMT_16BIT,
187 .width = 16,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100188 .overflow_bit = SH_CMT16_CMCSR_CMF,
189 .clear_bits = ~SH_CMT16_CMCSR_CMF,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100190 .read_control = sh_cmt_read16,
191 .write_control = sh_cmt_write16,
192 .read_count = sh_cmt_read16,
193 .write_count = sh_cmt_write16,
194 },
195 [SH_CMT_32BIT] = {
196 .model = SH_CMT_32BIT,
197 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100198 .overflow_bit = SH_CMT32_CMCSR_CMF,
199 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100200 .read_control = sh_cmt_read16,
201 .write_control = sh_cmt_write16,
202 .read_count = sh_cmt_read32,
203 .write_count = sh_cmt_write32,
204 },
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100205 [SH_CMT_48BIT] = {
206 .model = SH_CMT_48BIT,
Magnus Damm464eed82017-09-18 15:46:42 +0200207 .channels_mask = 0x3f,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100208 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100209 .overflow_bit = SH_CMT32_CMCSR_CMF,
210 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100211 .read_control = sh_cmt_read32,
212 .write_control = sh_cmt_write32,
213 .read_count = sh_cmt_read32,
214 .write_count = sh_cmt_write32,
215 },
Magnus Damm83c79a62017-09-18 15:46:43 +0200216 [SH_CMT0_RCAR_GEN2] = {
217 .model = SH_CMT0_RCAR_GEN2,
218 .channels_mask = 0x60,
219 .width = 32,
220 .overflow_bit = SH_CMT32_CMCSR_CMF,
221 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
222 .read_control = sh_cmt_read32,
223 .write_control = sh_cmt_write32,
224 .read_count = sh_cmt_read32,
225 .write_count = sh_cmt_write32,
226 },
227 [SH_CMT1_RCAR_GEN2] = {
228 .model = SH_CMT1_RCAR_GEN2,
229 .channels_mask = 0xff,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100230 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100231 .overflow_bit = SH_CMT32_CMCSR_CMF,
232 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100233 .read_control = sh_cmt_read32,
234 .write_control = sh_cmt_write32,
235 .read_count = sh_cmt_read32,
236 .write_count = sh_cmt_write32,
237 },
238};
239
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000240#define CMCSR 0 /* channel register */
241#define CMCNT 1 /* channel register */
242#define CMCOR 2 /* channel register */
243
Laurent Pinchart7269f932014-01-27 15:29:19 +0100244static inline unsigned long sh_cmt_read_cmstr(struct sh_cmt_channel *ch)
Magnus Damm1b56b962012-12-14 14:54:00 +0900245{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100246 if (ch->iostart)
247 return ch->cmt->info->read_control(ch->iostart, 0);
248 else
249 return ch->cmt->info->read_control(ch->cmt->mapbase, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000250}
251
Laurent Pinchart7269f932014-01-27 15:29:19 +0100252static inline void sh_cmt_write_cmstr(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900253 unsigned long value)
254{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100255 if (ch->iostart)
256 ch->cmt->info->write_control(ch->iostart, 0, value);
257 else
258 ch->cmt->info->write_control(ch->cmt->mapbase, 0, value);
259}
260
261static inline unsigned long sh_cmt_read_cmcsr(struct sh_cmt_channel *ch)
262{
263 return ch->cmt->info->read_control(ch->ioctrl, CMCSR);
Magnus Damm1b56b962012-12-14 14:54:00 +0900264}
265
Laurent Pinchart7269f932014-01-27 15:29:19 +0100266static inline void sh_cmt_write_cmcsr(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900267 unsigned long value)
268{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100269 ch->cmt->info->write_control(ch->ioctrl, CMCSR, value);
270}
271
272static inline unsigned long sh_cmt_read_cmcnt(struct sh_cmt_channel *ch)
273{
274 return ch->cmt->info->read_count(ch->ioctrl, CMCNT);
Magnus Damm1b56b962012-12-14 14:54:00 +0900275}
276
Laurent Pinchart7269f932014-01-27 15:29:19 +0100277static inline void sh_cmt_write_cmcnt(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900278 unsigned long value)
279{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100280 ch->cmt->info->write_count(ch->ioctrl, CMCNT, value);
Magnus Damm1b56b962012-12-14 14:54:00 +0900281}
282
Laurent Pinchart7269f932014-01-27 15:29:19 +0100283static inline void sh_cmt_write_cmcor(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900284 unsigned long value)
285{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100286 ch->cmt->info->write_count(ch->ioctrl, CMCOR, value);
Magnus Damm1b56b962012-12-14 14:54:00 +0900287}
288
Laurent Pinchart7269f932014-01-27 15:29:19 +0100289static unsigned long sh_cmt_get_counter(struct sh_cmt_channel *ch,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000290 int *has_wrapped)
291{
292 unsigned long v1, v2, v3;
Magnus Damm5b644c72009-04-28 08:17:54 +0000293 int o1, o2;
294
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100295 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000296
297 /* Make sure the timer value is stable. Stolen from acpi_pm.c */
298 do {
Magnus Damm5b644c72009-04-28 08:17:54 +0000299 o2 = o1;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100300 v1 = sh_cmt_read_cmcnt(ch);
301 v2 = sh_cmt_read_cmcnt(ch);
302 v3 = sh_cmt_read_cmcnt(ch);
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100303 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
Magnus Damm5b644c72009-04-28 08:17:54 +0000304 } while (unlikely((o1 != o2) || (v1 > v2 && v1 < v3)
305 || (v2 > v3 && v2 < v1) || (v3 > v1 && v3 < v2)));
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000306
Magnus Damm5b644c72009-04-28 08:17:54 +0000307 *has_wrapped = o1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000308 return v2;
309}
310
Laurent Pinchart7269f932014-01-27 15:29:19 +0100311static void sh_cmt_start_stop_ch(struct sh_cmt_channel *ch, int start)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000312{
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000313 unsigned long flags, value;
314
315 /* start stop register shared by multiple timer channels */
Laurent Pinchartde599c82014-02-17 16:49:05 +0100316 raw_spin_lock_irqsave(&ch->cmt->lock, flags);
Laurent Pinchart7269f932014-01-27 15:29:19 +0100317 value = sh_cmt_read_cmstr(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000318
319 if (start)
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100320 value |= 1 << ch->timer_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000321 else
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100322 value &= ~(1 << ch->timer_bit);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000323
Laurent Pinchart7269f932014-01-27 15:29:19 +0100324 sh_cmt_write_cmstr(ch, value);
Laurent Pinchartde599c82014-02-17 16:49:05 +0100325 raw_spin_unlock_irqrestore(&ch->cmt->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000326}
327
Nicolai Stange890f4232017-02-06 22:11:59 +0100328static int sh_cmt_enable(struct sh_cmt_channel *ch)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000329{
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000330 int k, ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000331
Laurent Pinchart7269f932014-01-27 15:29:19 +0100332 pm_runtime_get_sync(&ch->cmt->pdev->dev);
333 dev_pm_syscore_device(&ch->cmt->pdev->dev, true);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200334
Paul Mundt9436b4a2011-05-31 15:26:42 +0900335 /* enable clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100336 ret = clk_enable(ch->cmt->clk);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000337 if (ret) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100338 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot enable clock\n",
339 ch->index);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000340 goto err0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000341 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000342
343 /* make sure channel is disabled */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100344 sh_cmt_start_stop_ch(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000345
346 /* configure channel, periodic mode and maximum timeout */
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100347 if (ch->cmt->info->width == 16) {
Laurent Pinchartd14be992014-01-29 00:33:08 +0100348 sh_cmt_write_cmcsr(ch, SH_CMT16_CMCSR_CMIE |
349 SH_CMT16_CMCSR_CKS512);
Magnus Damm3014f472009-04-29 14:50:37 +0000350 } else {
Laurent Pinchartd14be992014-01-29 00:33:08 +0100351 sh_cmt_write_cmcsr(ch, SH_CMT32_CMCSR_CMM |
352 SH_CMT32_CMCSR_CMTOUT_IE |
353 SH_CMT32_CMCSR_CMR_IRQ |
354 SH_CMT32_CMCSR_CKS_RCLK8);
Magnus Damm3014f472009-04-29 14:50:37 +0000355 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000356
Laurent Pinchart7269f932014-01-27 15:29:19 +0100357 sh_cmt_write_cmcor(ch, 0xffffffff);
358 sh_cmt_write_cmcnt(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000359
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000360 /*
361 * According to the sh73a0 user's manual, as CMCNT can be operated
362 * only by the RCLK (Pseudo 32 KHz), there's one restriction on
363 * modifying CMCNT register; two RCLK cycles are necessary before
364 * this register is either read or any modification of the value
365 * it holds is reflected in the LSI's actual operation.
366 *
367 * While at it, we're supposed to clear out the CMCNT as of this
368 * moment, so make sure it's processed properly here. This will
369 * take RCLKx2 at maximum.
370 */
371 for (k = 0; k < 100; k++) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100372 if (!sh_cmt_read_cmcnt(ch))
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000373 break;
374 udelay(1);
375 }
376
Laurent Pinchart7269f932014-01-27 15:29:19 +0100377 if (sh_cmt_read_cmcnt(ch)) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100378 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot clear CMCNT\n",
379 ch->index);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000380 ret = -ETIMEDOUT;
381 goto err1;
382 }
383
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000384 /* enable channel */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100385 sh_cmt_start_stop_ch(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000386 return 0;
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000387 err1:
388 /* stop clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100389 clk_disable(ch->cmt->clk);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000390
391 err0:
392 return ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000393}
394
Laurent Pinchart7269f932014-01-27 15:29:19 +0100395static void sh_cmt_disable(struct sh_cmt_channel *ch)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000396{
397 /* disable channel */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100398 sh_cmt_start_stop_ch(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000399
Magnus Dammbe890a12009-06-17 05:04:04 +0000400 /* disable interrupts in CMT block */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100401 sh_cmt_write_cmcsr(ch, 0);
Magnus Dammbe890a12009-06-17 05:04:04 +0000402
Paul Mundt9436b4a2011-05-31 15:26:42 +0900403 /* stop clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100404 clk_disable(ch->cmt->clk);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200405
Laurent Pinchart7269f932014-01-27 15:29:19 +0100406 dev_pm_syscore_device(&ch->cmt->pdev->dev, false);
407 pm_runtime_put(&ch->cmt->pdev->dev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000408}
409
410/* private flags */
411#define FLAG_CLOCKEVENT (1 << 0)
412#define FLAG_CLOCKSOURCE (1 << 1)
413#define FLAG_REPROGRAM (1 << 2)
414#define FLAG_SKIPEVENT (1 << 3)
415#define FLAG_IRQCONTEXT (1 << 4)
416
Laurent Pinchart7269f932014-01-27 15:29:19 +0100417static void sh_cmt_clock_event_program_verify(struct sh_cmt_channel *ch,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000418 int absolute)
419{
420 unsigned long new_match;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100421 unsigned long value = ch->next_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000422 unsigned long delay = 0;
423 unsigned long now = 0;
424 int has_wrapped;
425
Laurent Pinchart7269f932014-01-27 15:29:19 +0100426 now = sh_cmt_get_counter(ch, &has_wrapped);
427 ch->flags |= FLAG_REPROGRAM; /* force reprogram */
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000428
429 if (has_wrapped) {
430 /* we're competing with the interrupt handler.
431 * -> let the interrupt handler reprogram the timer.
432 * -> interrupt number two handles the event.
433 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100434 ch->flags |= FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000435 return;
436 }
437
438 if (absolute)
439 now = 0;
440
441 do {
442 /* reprogram the timer hardware,
443 * but don't save the new match value yet.
444 */
445 new_match = now + value + delay;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100446 if (new_match > ch->max_match_value)
447 new_match = ch->max_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000448
Laurent Pinchart7269f932014-01-27 15:29:19 +0100449 sh_cmt_write_cmcor(ch, new_match);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000450
Laurent Pinchart7269f932014-01-27 15:29:19 +0100451 now = sh_cmt_get_counter(ch, &has_wrapped);
452 if (has_wrapped && (new_match > ch->match_value)) {
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000453 /* we are changing to a greater match value,
454 * so this wrap must be caused by the counter
455 * matching the old value.
456 * -> first interrupt reprograms the timer.
457 * -> interrupt number two handles the event.
458 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100459 ch->flags |= FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000460 break;
461 }
462
463 if (has_wrapped) {
464 /* we are changing to a smaller match value,
465 * so the wrap must be caused by the counter
466 * matching the new value.
467 * -> save programmed match value.
468 * -> let isr handle the event.
469 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100470 ch->match_value = new_match;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000471 break;
472 }
473
474 /* be safe: verify hardware settings */
475 if (now < new_match) {
476 /* timer value is below match value, all good.
477 * this makes sure we won't miss any match events.
478 * -> save programmed match value.
479 * -> let isr handle the event.
480 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100481 ch->match_value = new_match;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000482 break;
483 }
484
485 /* the counter has reached a value greater
486 * than our new match value. and since the
487 * has_wrapped flag isn't set we must have
488 * programmed a too close event.
489 * -> increase delay and retry.
490 */
491 if (delay)
492 delay <<= 1;
493 else
494 delay = 1;
495
496 if (!delay)
Laurent Pinchart740a9512014-01-27 22:04:17 +0100497 dev_warn(&ch->cmt->pdev->dev, "ch%u: too long delay\n",
498 ch->index);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000499
500 } while (delay);
501}
502
Laurent Pinchart7269f932014-01-27 15:29:19 +0100503static void __sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
Takashi YOSHII65ada542010-12-17 07:25:09 +0000504{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100505 if (delta > ch->max_match_value)
Laurent Pinchart740a9512014-01-27 22:04:17 +0100506 dev_warn(&ch->cmt->pdev->dev, "ch%u: delta out of range\n",
507 ch->index);
Takashi YOSHII65ada542010-12-17 07:25:09 +0000508
Laurent Pinchart7269f932014-01-27 15:29:19 +0100509 ch->next_match_value = delta;
510 sh_cmt_clock_event_program_verify(ch, 0);
Takashi YOSHII65ada542010-12-17 07:25:09 +0000511}
512
Laurent Pinchart7269f932014-01-27 15:29:19 +0100513static void sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000514{
515 unsigned long flags;
516
Laurent Pinchart7269f932014-01-27 15:29:19 +0100517 raw_spin_lock_irqsave(&ch->lock, flags);
518 __sh_cmt_set_next(ch, delta);
519 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000520}
521
522static irqreturn_t sh_cmt_interrupt(int irq, void *dev_id)
523{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100524 struct sh_cmt_channel *ch = dev_id;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000525
526 /* clear flags */
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100527 sh_cmt_write_cmcsr(ch, sh_cmt_read_cmcsr(ch) &
528 ch->cmt->info->clear_bits);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000529
530 /* update clock source counter to begin with if enabled
531 * the wrap flag should be cleared by the timer specific
532 * isr before we end up here.
533 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100534 if (ch->flags & FLAG_CLOCKSOURCE)
535 ch->total_cycles += ch->match_value + 1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000536
Laurent Pinchart7269f932014-01-27 15:29:19 +0100537 if (!(ch->flags & FLAG_REPROGRAM))
538 ch->next_match_value = ch->max_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000539
Laurent Pinchart7269f932014-01-27 15:29:19 +0100540 ch->flags |= FLAG_IRQCONTEXT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000541
Laurent Pinchart7269f932014-01-27 15:29:19 +0100542 if (ch->flags & FLAG_CLOCKEVENT) {
543 if (!(ch->flags & FLAG_SKIPEVENT)) {
Viresh Kumar051b7822015-06-18 16:24:34 +0530544 if (clockevent_state_oneshot(&ch->ced)) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100545 ch->next_match_value = ch->max_match_value;
546 ch->flags |= FLAG_REPROGRAM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000547 }
548
Laurent Pinchart7269f932014-01-27 15:29:19 +0100549 ch->ced.event_handler(&ch->ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000550 }
551 }
552
Laurent Pinchart7269f932014-01-27 15:29:19 +0100553 ch->flags &= ~FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000554
Laurent Pinchart7269f932014-01-27 15:29:19 +0100555 if (ch->flags & FLAG_REPROGRAM) {
556 ch->flags &= ~FLAG_REPROGRAM;
557 sh_cmt_clock_event_program_verify(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000558
Laurent Pinchart7269f932014-01-27 15:29:19 +0100559 if (ch->flags & FLAG_CLOCKEVENT)
Viresh Kumar051b7822015-06-18 16:24:34 +0530560 if ((clockevent_state_shutdown(&ch->ced))
Laurent Pinchart7269f932014-01-27 15:29:19 +0100561 || (ch->match_value == ch->next_match_value))
562 ch->flags &= ~FLAG_REPROGRAM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000563 }
564
Laurent Pinchart7269f932014-01-27 15:29:19 +0100565 ch->flags &= ~FLAG_IRQCONTEXT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000566
567 return IRQ_HANDLED;
568}
569
Laurent Pinchart7269f932014-01-27 15:29:19 +0100570static int sh_cmt_start(struct sh_cmt_channel *ch, unsigned long flag)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000571{
572 int ret = 0;
573 unsigned long flags;
574
Laurent Pinchart7269f932014-01-27 15:29:19 +0100575 raw_spin_lock_irqsave(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000576
Laurent Pinchart7269f932014-01-27 15:29:19 +0100577 if (!(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
Nicolai Stange890f4232017-02-06 22:11:59 +0100578 ret = sh_cmt_enable(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000579
580 if (ret)
581 goto out;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100582 ch->flags |= flag;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000583
584 /* setup timeout if no clockevent */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100585 if ((flag == FLAG_CLOCKSOURCE) && (!(ch->flags & FLAG_CLOCKEVENT)))
586 __sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000587 out:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100588 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000589
590 return ret;
591}
592
Laurent Pinchart7269f932014-01-27 15:29:19 +0100593static void sh_cmt_stop(struct sh_cmt_channel *ch, unsigned long flag)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000594{
595 unsigned long flags;
596 unsigned long f;
597
Laurent Pinchart7269f932014-01-27 15:29:19 +0100598 raw_spin_lock_irqsave(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000599
Laurent Pinchart7269f932014-01-27 15:29:19 +0100600 f = ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE);
601 ch->flags &= ~flag;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000602
Laurent Pinchart7269f932014-01-27 15:29:19 +0100603 if (f && !(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
604 sh_cmt_disable(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000605
606 /* adjust the timeout to maximum if only clocksource left */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100607 if ((flag == FLAG_CLOCKEVENT) && (ch->flags & FLAG_CLOCKSOURCE))
608 __sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000609
Laurent Pinchart7269f932014-01-27 15:29:19 +0100610 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000611}
612
Laurent Pinchart7269f932014-01-27 15:29:19 +0100613static struct sh_cmt_channel *cs_to_sh_cmt(struct clocksource *cs)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000614{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100615 return container_of(cs, struct sh_cmt_channel, cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000616}
617
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100618static u64 sh_cmt_clocksource_read(struct clocksource *cs)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000619{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100620 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000621 unsigned long flags, raw;
622 unsigned long value;
623 int has_wrapped;
624
Laurent Pinchart7269f932014-01-27 15:29:19 +0100625 raw_spin_lock_irqsave(&ch->lock, flags);
626 value = ch->total_cycles;
627 raw = sh_cmt_get_counter(ch, &has_wrapped);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000628
629 if (unlikely(has_wrapped))
Laurent Pinchart7269f932014-01-27 15:29:19 +0100630 raw += ch->match_value + 1;
631 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000632
633 return value + raw;
634}
635
636static int sh_cmt_clocksource_enable(struct clocksource *cs)
637{
Magnus Damm3593f5f2011-04-25 22:32:11 +0900638 int ret;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100639 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000640
Laurent Pinchart7269f932014-01-27 15:29:19 +0100641 WARN_ON(ch->cs_enabled);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200642
Laurent Pinchart7269f932014-01-27 15:29:19 +0100643 ch->total_cycles = 0;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000644
Laurent Pinchart7269f932014-01-27 15:29:19 +0100645 ret = sh_cmt_start(ch, FLAG_CLOCKSOURCE);
Nicolai Stange890f4232017-02-06 22:11:59 +0100646 if (!ret)
Laurent Pinchart7269f932014-01-27 15:29:19 +0100647 ch->cs_enabled = true;
Nicolai Stange890f4232017-02-06 22:11:59 +0100648
Magnus Damm3593f5f2011-04-25 22:32:11 +0900649 return ret;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000650}
651
652static void sh_cmt_clocksource_disable(struct clocksource *cs)
653{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100654 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200655
Laurent Pinchart7269f932014-01-27 15:29:19 +0100656 WARN_ON(!ch->cs_enabled);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200657
Laurent Pinchart7269f932014-01-27 15:29:19 +0100658 sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
659 ch->cs_enabled = false;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000660}
661
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200662static void sh_cmt_clocksource_suspend(struct clocksource *cs)
663{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100664 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200665
Geert Uytterhoeven54d46b72015-08-06 17:32:06 +0200666 if (!ch->cs_enabled)
667 return;
668
Laurent Pinchart7269f932014-01-27 15:29:19 +0100669 sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
670 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200671}
672
Magnus Dammc8162882010-02-02 14:41:40 -0800673static void sh_cmt_clocksource_resume(struct clocksource *cs)
674{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100675 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200676
Geert Uytterhoeven54d46b72015-08-06 17:32:06 +0200677 if (!ch->cs_enabled)
678 return;
679
Laurent Pinchart7269f932014-01-27 15:29:19 +0100680 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
681 sh_cmt_start(ch, FLAG_CLOCKSOURCE);
Magnus Dammc8162882010-02-02 14:41:40 -0800682}
683
Laurent Pinchart7269f932014-01-27 15:29:19 +0100684static int sh_cmt_register_clocksource(struct sh_cmt_channel *ch,
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100685 const char *name)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000686{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100687 struct clocksource *cs = &ch->cs;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000688
689 cs->name = name;
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100690 cs->rating = 125;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000691 cs->read = sh_cmt_clocksource_read;
692 cs->enable = sh_cmt_clocksource_enable;
693 cs->disable = sh_cmt_clocksource_disable;
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200694 cs->suspend = sh_cmt_clocksource_suspend;
Magnus Dammc8162882010-02-02 14:41:40 -0800695 cs->resume = sh_cmt_clocksource_resume;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000696 cs->mask = CLOCKSOURCE_MASK(sizeof(unsigned long) * 8);
697 cs->flags = CLOCK_SOURCE_IS_CONTINUOUS;
Paul Mundtf4d7c352010-06-02 17:10:44 +0900698
Laurent Pinchart740a9512014-01-27 22:04:17 +0100699 dev_info(&ch->cmt->pdev->dev, "ch%u: used as clock source\n",
700 ch->index);
Paul Mundtf4d7c352010-06-02 17:10:44 +0900701
Nicolai Stange890f4232017-02-06 22:11:59 +0100702 clocksource_register_hz(cs, ch->cmt->rate);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000703 return 0;
704}
705
Laurent Pinchart7269f932014-01-27 15:29:19 +0100706static struct sh_cmt_channel *ced_to_sh_cmt(struct clock_event_device *ced)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000707{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100708 return container_of(ced, struct sh_cmt_channel, ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000709}
710
Laurent Pinchart7269f932014-01-27 15:29:19 +0100711static void sh_cmt_clock_event_start(struct sh_cmt_channel *ch, int periodic)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000712{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100713 sh_cmt_start(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000714
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000715 if (periodic)
Nicolai Stange890f4232017-02-06 22:11:59 +0100716 sh_cmt_set_next(ch, ((ch->cmt->rate + HZ/2) / HZ) - 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000717 else
Laurent Pinchart7269f932014-01-27 15:29:19 +0100718 sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000719}
720
Viresh Kumar051b7822015-06-18 16:24:34 +0530721static int sh_cmt_clock_event_shutdown(struct clock_event_device *ced)
722{
723 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
724
725 sh_cmt_stop(ch, FLAG_CLOCKEVENT);
726 return 0;
727}
728
729static int sh_cmt_clock_event_set_state(struct clock_event_device *ced,
730 int periodic)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000731{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100732 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000733
734 /* deal with old setting first */
Viresh Kumar051b7822015-06-18 16:24:34 +0530735 if (clockevent_state_oneshot(ced) || clockevent_state_periodic(ced))
Laurent Pinchart7269f932014-01-27 15:29:19 +0100736 sh_cmt_stop(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000737
Viresh Kumar051b7822015-06-18 16:24:34 +0530738 dev_info(&ch->cmt->pdev->dev, "ch%u: used for %s clock events\n",
739 ch->index, periodic ? "periodic" : "oneshot");
740 sh_cmt_clock_event_start(ch, periodic);
741 return 0;
742}
743
744static int sh_cmt_clock_event_set_oneshot(struct clock_event_device *ced)
745{
746 return sh_cmt_clock_event_set_state(ced, 0);
747}
748
749static int sh_cmt_clock_event_set_periodic(struct clock_event_device *ced)
750{
751 return sh_cmt_clock_event_set_state(ced, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000752}
753
754static int sh_cmt_clock_event_next(unsigned long delta,
755 struct clock_event_device *ced)
756{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100757 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000758
Viresh Kumar051b7822015-06-18 16:24:34 +0530759 BUG_ON(!clockevent_state_oneshot(ced));
Laurent Pinchart7269f932014-01-27 15:29:19 +0100760 if (likely(ch->flags & FLAG_IRQCONTEXT))
761 ch->next_match_value = delta - 1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000762 else
Laurent Pinchart7269f932014-01-27 15:29:19 +0100763 sh_cmt_set_next(ch, delta - 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000764
765 return 0;
766}
767
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200768static void sh_cmt_clock_event_suspend(struct clock_event_device *ced)
769{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100770 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Laurent Pinchart57dee992013-12-14 15:07:32 +0900771
Laurent Pinchart7269f932014-01-27 15:29:19 +0100772 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
773 clk_unprepare(ch->cmt->clk);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200774}
775
776static void sh_cmt_clock_event_resume(struct clock_event_device *ced)
777{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100778 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Laurent Pinchart57dee992013-12-14 15:07:32 +0900779
Laurent Pinchart7269f932014-01-27 15:29:19 +0100780 clk_prepare(ch->cmt->clk);
781 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200782}
783
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100784static int sh_cmt_register_clockevent(struct sh_cmt_channel *ch,
785 const char *name)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000786{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100787 struct clock_event_device *ced = &ch->ced;
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100788 int irq;
789 int ret;
790
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100791 irq = platform_get_irq(ch->cmt->pdev, ch->index);
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100792 if (irq < 0) {
793 dev_err(&ch->cmt->pdev->dev, "ch%u: failed to get irq\n",
794 ch->index);
795 return irq;
796 }
797
798 ret = request_irq(irq, sh_cmt_interrupt,
799 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
800 dev_name(&ch->cmt->pdev->dev), ch);
801 if (ret) {
802 dev_err(&ch->cmt->pdev->dev, "ch%u: failed to request irq %d\n",
803 ch->index, irq);
804 return ret;
805 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000806
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000807 ced->name = name;
808 ced->features = CLOCK_EVT_FEAT_PERIODIC;
809 ced->features |= CLOCK_EVT_FEAT_ONESHOT;
Laurent Pinchartb7fcbb02014-02-19 17:00:31 +0100810 ced->rating = 125;
Laurent Pinchartf1ebe1e2014-02-19 16:19:44 +0100811 ced->cpumask = cpu_possible_mask;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000812 ced->set_next_event = sh_cmt_clock_event_next;
Viresh Kumar051b7822015-06-18 16:24:34 +0530813 ced->set_state_shutdown = sh_cmt_clock_event_shutdown;
814 ced->set_state_periodic = sh_cmt_clock_event_set_periodic;
815 ced->set_state_oneshot = sh_cmt_clock_event_set_oneshot;
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200816 ced->suspend = sh_cmt_clock_event_suspend;
817 ced->resume = sh_cmt_clock_event_resume;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000818
Nicolai Stange890f4232017-02-06 22:11:59 +0100819 /* TODO: calculate good shift from rate and counter bit width */
820 ced->shift = 32;
821 ced->mult = div_sc(ch->cmt->rate, NSEC_PER_SEC, ced->shift);
822 ced->max_delta_ns = clockevent_delta2ns(ch->max_match_value, ced);
Nicolai Stangebb2e94a2017-03-30 22:09:12 +0200823 ced->max_delta_ticks = ch->max_match_value;
Nicolai Stange890f4232017-02-06 22:11:59 +0100824 ced->min_delta_ns = clockevent_delta2ns(0x1f, ced);
Nicolai Stangebb2e94a2017-03-30 22:09:12 +0200825 ced->min_delta_ticks = 0x1f;
Nicolai Stange890f4232017-02-06 22:11:59 +0100826
Laurent Pinchart740a9512014-01-27 22:04:17 +0100827 dev_info(&ch->cmt->pdev->dev, "ch%u: used for clock events\n",
828 ch->index);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000829 clockevents_register_device(ced);
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100830
831 return 0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000832}
833
Laurent Pinchart1d053e12014-02-17 16:04:16 +0100834static int sh_cmt_register(struct sh_cmt_channel *ch, const char *name,
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100835 bool clockevent, bool clocksource)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000836{
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100837 int ret;
838
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100839 if (clockevent) {
840 ch->cmt->has_clockevent = true;
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100841 ret = sh_cmt_register_clockevent(ch, name);
842 if (ret < 0)
843 return ret;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100844 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000845
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100846 if (clocksource) {
847 ch->cmt->has_clocksource = true;
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100848 sh_cmt_register_clocksource(ch, name);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100849 }
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000850
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000851 return 0;
852}
853
Laurent Pinchart740a9512014-01-27 22:04:17 +0100854static int sh_cmt_setup_channel(struct sh_cmt_channel *ch, unsigned int index,
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100855 unsigned int hwidx, bool clockevent,
856 bool clocksource, struct sh_cmt_device *cmt)
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100857{
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100858 int ret;
859
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100860 /* Skip unused channels. */
861 if (!clockevent && !clocksource)
862 return 0;
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100863
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100864 ch->cmt = cmt;
865 ch->index = index;
866 ch->hwidx = hwidx;
Magnus Damm83c79a62017-09-18 15:46:43 +0200867 ch->timer_bit = hwidx;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100868
869 /*
870 * Compute the address of the channel control register block. For the
871 * timers with a per-channel start/stop register, compute its address
872 * as well.
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100873 */
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100874 switch (cmt->info->model) {
875 case SH_CMT_16BIT:
876 ch->ioctrl = cmt->mapbase + 2 + ch->hwidx * 6;
877 break;
878 case SH_CMT_32BIT:
879 case SH_CMT_48BIT:
880 ch->ioctrl = cmt->mapbase + 0x10 + ch->hwidx * 0x10;
881 break;
Magnus Damm83c79a62017-09-18 15:46:43 +0200882 case SH_CMT0_RCAR_GEN2:
883 case SH_CMT1_RCAR_GEN2:
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100884 ch->iostart = cmt->mapbase + ch->hwidx * 0x100;
885 ch->ioctrl = ch->iostart + 0x10;
Magnus Damm83c79a62017-09-18 15:46:43 +0200886 ch->timer_bit = 0;
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100887 break;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100888 }
889
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100890 if (cmt->info->width == (sizeof(ch->max_match_value) * 8))
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100891 ch->max_match_value = ~0;
892 else
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100893 ch->max_match_value = (1 << cmt->info->width) - 1;
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100894
895 ch->match_value = ch->max_match_value;
896 raw_spin_lock_init(&ch->lock);
897
Laurent Pinchart1d053e12014-02-17 16:04:16 +0100898 ret = sh_cmt_register(ch, dev_name(&cmt->pdev->dev),
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100899 clockevent, clocksource);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100900 if (ret) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100901 dev_err(&cmt->pdev->dev, "ch%u: registration failed\n",
902 ch->index);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100903 return ret;
904 }
905 ch->cs_enabled = false;
906
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100907 return 0;
908}
909
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100910static int sh_cmt_map_memory(struct sh_cmt_device *cmt)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000911{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100912 struct resource *mem;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000913
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100914 mem = platform_get_resource(cmt->pdev, IORESOURCE_MEM, 0);
915 if (!mem) {
916 dev_err(&cmt->pdev->dev, "failed to get I/O memory\n");
917 return -ENXIO;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000918 }
919
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100920 cmt->mapbase = ioremap_nocache(mem->start, resource_size(mem));
921 if (cmt->mapbase == NULL) {
922 dev_err(&cmt->pdev->dev, "failed to remap I/O memory\n");
923 return -ENXIO;
924 }
925
926 return 0;
927}
928
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100929static const struct platform_device_id sh_cmt_id_table[] = {
930 { "sh-cmt-16", (kernel_ulong_t)&sh_cmt_info[SH_CMT_16BIT] },
931 { "sh-cmt-32", (kernel_ulong_t)&sh_cmt_info[SH_CMT_32BIT] },
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100932 { }
933};
934MODULE_DEVICE_TABLE(platform, sh_cmt_id_table);
935
936static const struct of_device_id sh_cmt_of_table[] __maybe_unused = {
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100937 { .compatible = "renesas,cmt-48", .data = &sh_cmt_info[SH_CMT_48BIT] },
Geert Uytterhoeven8d50e942017-09-18 15:46:45 +0200938 {
939 /* deprecated, preserved for backward compatibility */
940 .compatible = "renesas,cmt-48-gen2",
941 .data = &sh_cmt_info[SH_CMT0_RCAR_GEN2]
942 },
Magnus Damm83c79a62017-09-18 15:46:43 +0200943 { .compatible = "renesas,rcar-gen2-cmt0", .data = &sh_cmt_info[SH_CMT0_RCAR_GEN2] },
944 { .compatible = "renesas,rcar-gen2-cmt1", .data = &sh_cmt_info[SH_CMT1_RCAR_GEN2] },
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100945 { }
946};
947MODULE_DEVICE_TABLE(of, sh_cmt_of_table);
948
949static int sh_cmt_parse_dt(struct sh_cmt_device *cmt)
950{
951 struct device_node *np = cmt->pdev->dev.of_node;
952
953 return of_property_read_u32(np, "renesas,channels-mask",
954 &cmt->hw_channels);
955}
956
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100957static int sh_cmt_setup(struct sh_cmt_device *cmt, struct platform_device *pdev)
958{
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100959 unsigned int mask;
960 unsigned int i;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100961 int ret;
962
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100963 cmt->pdev = pdev;
Laurent Pinchartde599c82014-02-17 16:49:05 +0100964 raw_spin_lock_init(&cmt->lock);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100965
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100966 if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
967 const struct of_device_id *id;
968
969 id = of_match_node(sh_cmt_of_table, pdev->dev.of_node);
970 cmt->info = id->data;
971
Magnus Damm464eed82017-09-18 15:46:42 +0200972 /* prefer in-driver channel configuration over DT */
973 if (cmt->info->channels_mask) {
974 cmt->hw_channels = cmt->info->channels_mask;
975 } else {
976 ret = sh_cmt_parse_dt(cmt);
977 if (ret < 0)
978 return ret;
979 }
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100980 } else if (pdev->dev.platform_data) {
981 struct sh_timer_config *cfg = pdev->dev.platform_data;
982 const struct platform_device_id *id = pdev->id_entry;
983
984 cmt->info = (const struct sh_cmt_info *)id->driver_data;
985 cmt->hw_channels = cfg->channels_mask;
986 } else {
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100987 dev_err(&cmt->pdev->dev, "missing platform data\n");
988 return -ENXIO;
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +0100989 }
990
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100991 /* Get hold of clock. */
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100992 cmt->clk = clk_get(&cmt->pdev->dev, "fck");
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100993 if (IS_ERR(cmt->clk)) {
994 dev_err(&cmt->pdev->dev, "cannot get clock\n");
995 return PTR_ERR(cmt->clk);
996 }
997
998 ret = clk_prepare(cmt->clk);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100999 if (ret < 0)
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001000 goto err_clk_put;
1001
Nicolai Stange890f4232017-02-06 22:11:59 +01001002 /* Determine clock rate. */
1003 ret = clk_enable(cmt->clk);
1004 if (ret < 0)
1005 goto err_clk_unprepare;
1006
1007 if (cmt->info->width == 16)
1008 cmt->rate = clk_get_rate(cmt->clk) / 512;
1009 else
1010 cmt->rate = clk_get_rate(cmt->clk) / 8;
1011
1012 clk_disable(cmt->clk);
1013
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001014 /* Map the memory resource(s). */
1015 ret = sh_cmt_map_memory(cmt);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001016 if (ret < 0)
1017 goto err_clk_unprepare;
1018
1019 /* Allocate and setup the channels. */
Laurent Pinchart1768aa22014-02-12 17:12:40 +01001020 cmt->num_channels = hweight8(cmt->hw_channels);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001021 cmt->channels = kzalloc(cmt->num_channels * sizeof(*cmt->channels),
1022 GFP_KERNEL);
1023 if (cmt->channels == NULL) {
1024 ret = -ENOMEM;
1025 goto err_unmap;
1026 }
1027
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001028 /*
1029 * Use the first channel as a clock event device and the second channel
1030 * as a clock source. If only one channel is available use it for both.
1031 */
Laurent Pinchart1768aa22014-02-12 17:12:40 +01001032 for (i = 0, mask = cmt->hw_channels; i < cmt->num_channels; ++i) {
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001033 unsigned int hwidx = ffs(mask) - 1;
1034 bool clocksource = i == 1 || cmt->num_channels == 1;
1035 bool clockevent = i == 0;
1036
1037 ret = sh_cmt_setup_channel(&cmt->channels[i], i, hwidx,
1038 clockevent, clocksource, cmt);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001039 if (ret < 0)
1040 goto err_unmap;
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001041
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001042 mask &= ~(1 << hwidx);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001043 }
Paul Mundtda64c2a2010-02-25 16:37:46 +09001044
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001045 platform_set_drvdata(pdev, cmt);
Magnus Dammadccc692012-12-14 14:53:51 +09001046
Paul Mundtda64c2a2010-02-25 16:37:46 +09001047 return 0;
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001048
1049err_unmap:
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +01001050 kfree(cmt->channels);
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001051 iounmap(cmt->mapbase);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001052err_clk_unprepare:
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001053 clk_unprepare(cmt->clk);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001054err_clk_put:
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001055 clk_put(cmt->clk);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001056 return ret;
1057}
1058
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001059static int sh_cmt_probe(struct platform_device *pdev)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001060{
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001061 struct sh_cmt_device *cmt = platform_get_drvdata(pdev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001062 int ret;
1063
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +02001064 if (!is_early_platform_device(pdev)) {
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001065 pm_runtime_set_active(&pdev->dev);
1066 pm_runtime_enable(&pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +02001067 }
Rafael J. Wysocki615a4452012-03-13 22:40:06 +01001068
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001069 if (cmt) {
Paul Mundt214a6072010-03-10 16:26:25 +09001070 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001071 goto out;
Magnus Damme475eed2009-04-15 10:50:04 +00001072 }
1073
Laurent Pinchartb262bc72014-01-27 22:04:17 +01001074 cmt = kzalloc(sizeof(*cmt), GFP_KERNEL);
Jingoo Han0178f412014-05-22 14:05:06 +02001075 if (cmt == NULL)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001076 return -ENOMEM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001077
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001078 ret = sh_cmt_setup(cmt, pdev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001079 if (ret) {
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001080 kfree(cmt);
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001081 pm_runtime_idle(&pdev->dev);
1082 return ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001083 }
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001084 if (is_early_platform_device(pdev))
1085 return 0;
1086
1087 out:
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001088 if (cmt->has_clockevent || cmt->has_clocksource)
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001089 pm_runtime_irq_safe(&pdev->dev);
1090 else
1091 pm_runtime_idle(&pdev->dev);
1092
1093 return 0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001094}
1095
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001096static int sh_cmt_remove(struct platform_device *pdev)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001097{
1098 return -EBUSY; /* cannot unregister clockevent and clocksource */
1099}
1100
1101static struct platform_driver sh_cmt_device_driver = {
1102 .probe = sh_cmt_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001103 .remove = sh_cmt_remove,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001104 .driver = {
1105 .name = "sh_cmt",
Laurent Pinchart1768aa22014-02-12 17:12:40 +01001106 .of_match_table = of_match_ptr(sh_cmt_of_table),
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001107 },
1108 .id_table = sh_cmt_id_table,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001109};
1110
1111static int __init sh_cmt_init(void)
1112{
1113 return platform_driver_register(&sh_cmt_device_driver);
1114}
1115
1116static void __exit sh_cmt_exit(void)
1117{
1118 platform_driver_unregister(&sh_cmt_device_driver);
1119}
1120
Magnus Damme475eed2009-04-15 10:50:04 +00001121early_platform_init("earlytimer", &sh_cmt_device_driver);
Simon Hormane903a032013-03-05 15:40:42 +09001122subsys_initcall(sh_cmt_init);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001123module_exit(sh_cmt_exit);
1124
1125MODULE_AUTHOR("Magnus Damm");
1126MODULE_DESCRIPTION("SuperH CMT Timer Driver");
1127MODULE_LICENSE("GPL v2");