blob: def5c6e047cfb6a9a5ef4e130e32a5e3e26dac9e [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
Lucy Liu60127862009-07-22 14:07:33 +000037#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <net/checksum.h>
41#include <net/ip6_checksum.h>
42#include <linux/ethtool.h>
43#include <linux/if_vlan.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000044#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070045
46#include "ixgbe.h"
47#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000048#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000049#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070050
51char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070052static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000053 "Intel(R) 10 Gigabit PCI Express Network Driver";
Auke Kok9a799d72007-09-15 14:07:45 -070054
Don Skidmore99faf682010-07-19 14:00:47 +000055#define DRV_VERSION "2.0.84-k2"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056const char ixgbe_driver_version[] = DRV_VERSION;
Shannon Nelson8c47eaa2010-01-13 01:49:34 +000057static char ixgbe_copyright[] = "Copyright (c) 1999-2010 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070058
59static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070060 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000061 [board_82599] = &ixgbe_82599_info,
Auke Kok9a799d72007-09-15 14:07:45 -070062};
63
64/* ixgbe_pci_tbl - PCI Device ID Table
65 *
66 * Wildcard entries (PCI_ANY_ID) should come last
67 * Last entry must be all 0s
68 *
69 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
70 * Class, Class Mask, private data (not used) }
71 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000072static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Don Skidmore1e336d02009-01-26 20:57:51 -080073 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
74 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070075 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070076 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070077 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070078 board_82598 },
Jesse Brandeburg0befdb32008-10-31 00:46:40 -070079 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
80 board_82598 },
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +000081 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
82 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070083 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
Auke Kok3957d632007-10-31 15:22:10 -070084 board_82598 },
Jesse Brandeburg8d792cd2008-08-08 16:24:19 -070085 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
86 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
88 board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
90 board_82598 },
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -070091 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
92 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080093 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
94 board_82598 },
Don Skidmore2f21bdd2009-02-01 01:18:23 -080095 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
96 board_82598 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +000097 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
98 board_82599 },
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +000099 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
100 board_82599 },
Don Skidmore74757d42009-12-08 07:22:23 +0000101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
102 board_82599 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
104 board_82599 },
Don Skidmore38ad1c82009-10-08 15:35:58 +0000105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
106 board_82599 },
Don Skidmoredbfec662009-10-02 08:58:25 +0000107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
108 board_82599 },
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
110 board_82599 },
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
112 board_82599 },
Don Skidmore312eb932009-10-02 08:58:04 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
114 board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700115
116 /* required last entry */
117 {0, }
118};
119MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
120
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400121#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800122static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000123 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800124static struct notifier_block dca_notifier = {
125 .notifier_call = ixgbe_notify_dca,
126 .next = NULL,
127 .priority = 0
128};
129#endif
130
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000131#ifdef CONFIG_PCI_IOV
132static unsigned int max_vfs;
133module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000134MODULE_PARM_DESC(max_vfs,
135 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000136#endif /* CONFIG_PCI_IOV */
137
Auke Kok9a799d72007-09-15 14:07:45 -0700138MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
139MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
140MODULE_LICENSE("GPL");
141MODULE_VERSION(DRV_VERSION);
142
143#define DEFAULT_DEBUG_LEVEL_SHIFT 3
144
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000145static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
146{
147 struct ixgbe_hw *hw = &adapter->hw;
148 u32 gcr;
149 u32 gpie;
150 u32 vmdctl;
151
152#ifdef CONFIG_PCI_IOV
153 /* disable iov and allow time for transactions to clear */
154 pci_disable_sriov(adapter->pdev);
155#endif
156
157 /* turn off device IOV mode */
158 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
159 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
160 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
161 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
162 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
163 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
164
165 /* set default pool back to 0 */
166 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
167 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
168 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
169
170 /* take a breather then clean up driver data */
171 msleep(100);
Joe Perchese8e9f692010-09-07 21:34:53 +0000172
173 kfree(adapter->vfinfo);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000174 adapter->vfinfo = NULL;
175
176 adapter->num_vfs = 0;
177 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
178}
179
Taku Izumidcd79ae2010-04-27 14:39:53 +0000180struct ixgbe_reg_info {
181 u32 ofs;
182 char *name;
183};
184
185static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
186
187 /* General Registers */
188 {IXGBE_CTRL, "CTRL"},
189 {IXGBE_STATUS, "STATUS"},
190 {IXGBE_CTRL_EXT, "CTRL_EXT"},
191
192 /* Interrupt Registers */
193 {IXGBE_EICR, "EICR"},
194
195 /* RX Registers */
196 {IXGBE_SRRCTL(0), "SRRCTL"},
197 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
198 {IXGBE_RDLEN(0), "RDLEN"},
199 {IXGBE_RDH(0), "RDH"},
200 {IXGBE_RDT(0), "RDT"},
201 {IXGBE_RXDCTL(0), "RXDCTL"},
202 {IXGBE_RDBAL(0), "RDBAL"},
203 {IXGBE_RDBAH(0), "RDBAH"},
204
205 /* TX Registers */
206 {IXGBE_TDBAL(0), "TDBAL"},
207 {IXGBE_TDBAH(0), "TDBAH"},
208 {IXGBE_TDLEN(0), "TDLEN"},
209 {IXGBE_TDH(0), "TDH"},
210 {IXGBE_TDT(0), "TDT"},
211 {IXGBE_TXDCTL(0), "TXDCTL"},
212
213 /* List Terminator */
214 {}
215};
216
217
218/*
219 * ixgbe_regdump - register printout routine
220 */
221static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
222{
223 int i = 0, j = 0;
224 char rname[16];
225 u32 regs[64];
226
227 switch (reginfo->ofs) {
228 case IXGBE_SRRCTL(0):
229 for (i = 0; i < 64; i++)
230 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
231 break;
232 case IXGBE_DCA_RXCTRL(0):
233 for (i = 0; i < 64; i++)
234 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
235 break;
236 case IXGBE_RDLEN(0):
237 for (i = 0; i < 64; i++)
238 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
239 break;
240 case IXGBE_RDH(0):
241 for (i = 0; i < 64; i++)
242 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
243 break;
244 case IXGBE_RDT(0):
245 for (i = 0; i < 64; i++)
246 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
247 break;
248 case IXGBE_RXDCTL(0):
249 for (i = 0; i < 64; i++)
250 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
251 break;
252 case IXGBE_RDBAL(0):
253 for (i = 0; i < 64; i++)
254 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
255 break;
256 case IXGBE_RDBAH(0):
257 for (i = 0; i < 64; i++)
258 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
259 break;
260 case IXGBE_TDBAL(0):
261 for (i = 0; i < 64; i++)
262 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
263 break;
264 case IXGBE_TDBAH(0):
265 for (i = 0; i < 64; i++)
266 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
267 break;
268 case IXGBE_TDLEN(0):
269 for (i = 0; i < 64; i++)
270 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
271 break;
272 case IXGBE_TDH(0):
273 for (i = 0; i < 64; i++)
274 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
275 break;
276 case IXGBE_TDT(0):
277 for (i = 0; i < 64; i++)
278 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
279 break;
280 case IXGBE_TXDCTL(0):
281 for (i = 0; i < 64; i++)
282 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
283 break;
284 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000285 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000286 IXGBE_READ_REG(hw, reginfo->ofs));
287 return;
288 }
289
290 for (i = 0; i < 8; i++) {
291 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000292 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000293 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000294 pr_cont(" %08x", regs[i*8+j]);
295 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000296 }
297
298}
299
300/*
301 * ixgbe_dump - Print registers, tx-rings and rx-rings
302 */
303static void ixgbe_dump(struct ixgbe_adapter *adapter)
304{
305 struct net_device *netdev = adapter->netdev;
306 struct ixgbe_hw *hw = &adapter->hw;
307 struct ixgbe_reg_info *reginfo;
308 int n = 0;
309 struct ixgbe_ring *tx_ring;
310 struct ixgbe_tx_buffer *tx_buffer_info;
311 union ixgbe_adv_tx_desc *tx_desc;
312 struct my_u0 { u64 a; u64 b; } *u0;
313 struct ixgbe_ring *rx_ring;
314 union ixgbe_adv_rx_desc *rx_desc;
315 struct ixgbe_rx_buffer *rx_buffer_info;
316 u32 staterr;
317 int i = 0;
318
319 if (!netif_msg_hw(adapter))
320 return;
321
322 /* Print netdevice Info */
323 if (netdev) {
324 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000325 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000326 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000327 pr_info("%-15s %016lX %016lX %016lX\n",
328 netdev->name,
329 netdev->state,
330 netdev->trans_start,
331 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000332 }
333
334 /* Print Registers */
335 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000336 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000337 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
338 reginfo->name; reginfo++) {
339 ixgbe_regdump(hw, reginfo);
340 }
341
342 /* Print TX Ring Summary */
343 if (!netdev || !netif_running(netdev))
344 goto exit;
345
346 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000347 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000348 for (n = 0; n < adapter->num_tx_queues; n++) {
349 tx_ring = adapter->tx_ring[n];
350 tx_buffer_info =
351 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Joe Perchesc7689572010-09-07 21:35:17 +0000352 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000353 n, tx_ring->next_to_use, tx_ring->next_to_clean,
354 (u64)tx_buffer_info->dma,
355 tx_buffer_info->length,
356 tx_buffer_info->next_to_watch,
357 (u64)tx_buffer_info->time_stamp);
358 }
359
360 /* Print TX Rings */
361 if (!netif_msg_tx_done(adapter))
362 goto rx_ring_summary;
363
364 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
365
366 /* Transmit Descriptor Formats
367 *
368 * Advanced Transmit Descriptor
369 * +--------------------------------------------------------------+
370 * 0 | Buffer Address [63:0] |
371 * +--------------------------------------------------------------+
372 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
373 * +--------------------------------------------------------------+
374 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
375 */
376
377 for (n = 0; n < adapter->num_tx_queues; n++) {
378 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000379 pr_info("------------------------------------\n");
380 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
381 pr_info("------------------------------------\n");
382 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000383 "[PlPOIdStDDt Ln] [bi->dma ] "
384 "leng ntw timestamp bi->skb\n");
385
386 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000387 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 tx_buffer_info = &tx_ring->tx_buffer_info[i];
389 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000390 pr_info("T [0x%03X] %016llX %016llX %016llX"
Taku Izumidcd79ae2010-04-27 14:39:53 +0000391 " %04X %3X %016llX %p", i,
392 le64_to_cpu(u0->a),
393 le64_to_cpu(u0->b),
394 (u64)tx_buffer_info->dma,
395 tx_buffer_info->length,
396 tx_buffer_info->next_to_watch,
397 (u64)tx_buffer_info->time_stamp,
398 tx_buffer_info->skb);
399 if (i == tx_ring->next_to_use &&
400 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000401 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000402 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000403 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000404 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000405 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000406 else
Joe Perchesc7689572010-09-07 21:35:17 +0000407 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408
409 if (netif_msg_pktdata(adapter) &&
410 tx_buffer_info->dma != 0)
411 print_hex_dump(KERN_INFO, "",
412 DUMP_PREFIX_ADDRESS, 16, 1,
413 phys_to_virt(tx_buffer_info->dma),
414 tx_buffer_info->length, true);
415 }
416 }
417
418 /* Print RX Rings Summary */
419rx_ring_summary:
420 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000421 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000422 for (n = 0; n < adapter->num_rx_queues; n++) {
423 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000424 pr_info("%5d %5X %5X\n",
425 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000426 }
427
428 /* Print RX Rings */
429 if (!netif_msg_rx_status(adapter))
430 goto exit;
431
432 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
433
434 /* Advanced Receive Descriptor (Read) Format
435 * 63 1 0
436 * +-----------------------------------------------------+
437 * 0 | Packet Buffer Address [63:1] |A0/NSE|
438 * +----------------------------------------------+------+
439 * 8 | Header Buffer Address [63:1] | DD |
440 * +-----------------------------------------------------+
441 *
442 *
443 * Advanced Receive Descriptor (Write-Back) Format
444 *
445 * 63 48 47 32 31 30 21 20 16 15 4 3 0
446 * +------------------------------------------------------+
447 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
448 * | Checksum Ident | | | | Type | Type |
449 * +------------------------------------------------------+
450 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
451 * +------------------------------------------------------+
452 * 63 48 47 32 31 20 19 0
453 */
454 for (n = 0; n < adapter->num_rx_queues; n++) {
455 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000456 pr_info("------------------------------------\n");
457 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
458 pr_info("------------------------------------\n");
459 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000460 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
461 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000462 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000463 "[vl er S cks ln] ---------------- [bi->skb] "
464 "<-- Adv Rx Write-Back format\n");
465
466 for (i = 0; i < rx_ring->count; i++) {
467 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000468 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000469 u0 = (struct my_u0 *)rx_desc;
470 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
471 if (staterr & IXGBE_RXD_STAT_DD) {
472 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000473 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000474 "%016llX ---------------- %p", i,
475 le64_to_cpu(u0->a),
476 le64_to_cpu(u0->b),
477 rx_buffer_info->skb);
478 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000479 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000480 "%016llX %016llX %p", i,
481 le64_to_cpu(u0->a),
482 le64_to_cpu(u0->b),
483 (u64)rx_buffer_info->dma,
484 rx_buffer_info->skb);
485
486 if (netif_msg_pktdata(adapter)) {
487 print_hex_dump(KERN_INFO, "",
488 DUMP_PREFIX_ADDRESS, 16, 1,
489 phys_to_virt(rx_buffer_info->dma),
490 rx_ring->rx_buf_len, true);
491
492 if (rx_ring->rx_buf_len
493 < IXGBE_RXBUFFER_2048)
494 print_hex_dump(KERN_INFO, "",
495 DUMP_PREFIX_ADDRESS, 16, 1,
496 phys_to_virt(
497 rx_buffer_info->page_dma +
498 rx_buffer_info->page_offset
499 ),
500 PAGE_SIZE/2, true);
501 }
502 }
503
504 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000505 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000506 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000507 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000508 else
Joe Perchesc7689572010-09-07 21:35:17 +0000509 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000510
511 }
512 }
513
514exit:
515 return;
516}
517
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800518static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
519{
520 u32 ctrl_ext;
521
522 /* Let firmware take over control of h/w */
523 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
524 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000525 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800526}
527
528static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
529{
530 u32 ctrl_ext;
531
532 /* Let firmware know the driver has taken over */
533 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
534 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000535 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800536}
Auke Kok9a799d72007-09-15 14:07:45 -0700537
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000538/*
539 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
540 * @adapter: pointer to adapter struct
541 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
542 * @queue: queue to map the corresponding interrupt to
543 * @msix_vector: the vector to map to the corresponding queue
544 *
545 */
546static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000547 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700548{
549 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000550 struct ixgbe_hw *hw = &adapter->hw;
551 switch (hw->mac.type) {
552 case ixgbe_mac_82598EB:
553 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
554 if (direction == -1)
555 direction = 0;
556 index = (((direction * 64) + queue) >> 2) & 0x1F;
557 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
558 ivar &= ~(0xFF << (8 * (queue & 0x3)));
559 ivar |= (msix_vector << (8 * (queue & 0x3)));
560 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
561 break;
562 case ixgbe_mac_82599EB:
563 if (direction == -1) {
564 /* other causes */
565 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
566 index = ((queue & 1) * 8);
567 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
568 ivar &= ~(0xFF << index);
569 ivar |= (msix_vector << index);
570 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
571 break;
572 } else {
573 /* tx or rx causes */
574 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
575 index = ((16 * (queue & 1)) + (8 * direction));
576 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
577 ivar &= ~(0xFF << index);
578 ivar |= (msix_vector << index);
579 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
580 break;
581 }
582 default:
583 break;
584 }
Auke Kok9a799d72007-09-15 14:07:45 -0700585}
586
Alexander Duyckfe49f042009-06-04 16:00:09 +0000587static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000588 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000589{
590 u32 mask;
591
Alexander Duyckbd508172010-11-16 19:27:03 -0800592 switch (adapter->hw.mac.type) {
593 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000594 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
595 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800596 break;
597 case ixgbe_mac_82599EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000598 mask = (qmask & 0xFFFFFFFF);
599 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
600 mask = (qmask >> 32);
601 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800602 break;
603 default:
604 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000605 }
606}
607
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800608void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
609 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700610{
Alexander Duycke5a43542009-12-02 16:46:56 +0000611 if (tx_buffer_info->dma) {
612 if (tx_buffer_info->mapped_as_page)
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800613 dma_unmap_page(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000614 tx_buffer_info->dma,
615 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000616 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000617 else
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800618 dma_unmap_single(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000619 tx_buffer_info->dma,
620 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000621 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000622 tx_buffer_info->dma = 0;
623 }
Auke Kok9a799d72007-09-15 14:07:45 -0700624 if (tx_buffer_info->skb) {
625 dev_kfree_skb_any(tx_buffer_info->skb);
626 tx_buffer_info->skb = NULL;
627 }
Alexander Duyck44df32c2009-03-31 21:34:23 +0000628 tx_buffer_info->time_stamp = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700629 /* tx_buffer_info must be completely set up in the transmit path */
630}
631
Yi Zou26f23d82009-11-06 12:56:00 +0000632/**
John Fastabend7483d9d2010-05-18 16:00:10 +0000633 * ixgbe_tx_xon_state - check the tx ring xon state
Yi Zou26f23d82009-11-06 12:56:00 +0000634 * @adapter: the ixgbe adapter
635 * @tx_ring: the corresponding tx_ring
636 *
637 * If not in DCB mode, checks TFCS.TXOFF, otherwise, find out the
638 * corresponding TC of this tx_ring when checking TFCS.
639 *
John Fastabend7483d9d2010-05-18 16:00:10 +0000640 * Returns : true if in xon state (currently not paused)
Yi Zou26f23d82009-11-06 12:56:00 +0000641 */
John Fastabend7483d9d2010-05-18 16:00:10 +0000642static inline bool ixgbe_tx_xon_state(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000643 struct ixgbe_ring *tx_ring)
Yi Zou26f23d82009-11-06 12:56:00 +0000644{
Yi Zou26f23d82009-11-06 12:56:00 +0000645 u32 txoff = IXGBE_TFCS_TXOFF;
646
647#ifdef CONFIG_IXGBE_DCB
John Fastabendca739482010-06-03 17:03:45 +0000648 if (adapter->dcb_cfg.pfc_mode_enable) {
Jaswinder Singh Rajput30b768322009-11-20 04:02:27 +0000649 int tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000650 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
Alexander Duyckbf29ee62010-11-16 19:27:07 -0800651 u8 reg_idx = tx_ring->reg_idx;
Yi Zou26f23d82009-11-06 12:56:00 +0000652
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000653 switch (adapter->hw.mac.type) {
654 case ixgbe_mac_82598EB:
Yi Zou26f23d82009-11-06 12:56:00 +0000655 tc = reg_idx >> 2;
656 txoff = IXGBE_TFCS_TXOFF0;
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000657 break;
658 case ixgbe_mac_82599EB:
Yi Zou26f23d82009-11-06 12:56:00 +0000659 tc = 0;
660 txoff = IXGBE_TFCS_TXOFF;
661 if (dcb_i == 8) {
662 /* TC0, TC1 */
663 tc = reg_idx >> 5;
664 if (tc == 2) /* TC2, TC3 */
665 tc += (reg_idx - 64) >> 4;
666 else if (tc == 3) /* TC4, TC5, TC6, TC7 */
667 tc += 1 + ((reg_idx - 96) >> 3);
668 } else if (dcb_i == 4) {
669 /* TC0, TC1 */
670 tc = reg_idx >> 6;
671 if (tc == 1) {
672 tc += (reg_idx - 64) >> 5;
673 if (tc == 2) /* TC2, TC3 */
674 tc += (reg_idx - 96) >> 4;
675 }
676 }
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000677 break;
678 default:
679 tc = 0;
Alexander Duyckbd508172010-11-16 19:27:03 -0800680 break;
Yi Zou26f23d82009-11-06 12:56:00 +0000681 }
682 txoff <<= tc;
683 }
684#endif
685 return IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & txoff;
686}
687
Auke Kok9a799d72007-09-15 14:07:45 -0700688static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000689 struct ixgbe_ring *tx_ring,
690 unsigned int eop)
Auke Kok9a799d72007-09-15 14:07:45 -0700691{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700692 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700693
Auke Kok9a799d72007-09-15 14:07:45 -0700694 /* Detect a transmit hang in hardware, this serializes the
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700695 * check with the clearing of time_stamp and movement of eop */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800696 clear_check_for_tx_hang(tx_ring);
Alexander Duyck44df32c2009-03-31 21:34:23 +0000697 if (tx_ring->tx_buffer_info[eop].time_stamp &&
Auke Kok9a799d72007-09-15 14:07:45 -0700698 time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
John Fastabend7483d9d2010-05-18 16:00:10 +0000699 ixgbe_tx_xon_state(adapter, tx_ring)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700700 /* detected Tx unit hang */
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700701 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000702 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Emil Tantilov396e7992010-07-01 20:05:12 +0000703 e_err(drv, "Detected Tx Unit Hang\n"
Emil Tantilov849c4542010-06-03 16:53:41 +0000704 " Tx Queue <%d>\n"
705 " TDH, TDT <%x>, <%x>\n"
706 " next_to_use <%x>\n"
707 " next_to_clean <%x>\n"
708 "tx_buffer_info[next_to_clean]\n"
709 " time_stamp <%lx>\n"
710 " jiffies <%lx>\n",
711 tx_ring->queue_index,
Alexander Duyck84ea2592010-11-16 19:26:49 -0800712 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
713 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Emil Tantilov849c4542010-06-03 16:53:41 +0000714 tx_ring->next_to_use, eop,
715 tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
Auke Kok9a799d72007-09-15 14:07:45 -0700716 return true;
717 }
718
719 return false;
720}
721
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700722#define IXGBE_MAX_TXD_PWR 14
723#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800724
725/* Tx Descriptors needed, worst case */
726#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
727 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
728#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700729 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800730
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700731static void ixgbe_tx_timeout(struct net_device *netdev);
732
Auke Kok9a799d72007-09-15 14:07:45 -0700733/**
734 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000735 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700736 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700737 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000738static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000739 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700740{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000741 struct ixgbe_adapter *adapter = q_vector->adapter;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800742 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
743 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700744 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyckb9537992010-11-16 19:26:58 -0800745 u16 i, eop, count = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700746
747 i = tx_ring->next_to_clean;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800748 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000749 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800750
751 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000752 (count < tx_ring->work_limit)) {
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800753 bool cleaned = false;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000754 rmb(); /* read buffer_info after eop_desc */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800755 for ( ; !cleaned; count++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000756 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -0700757 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700758
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800759 tx_desc->wb.status = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800760 cleaned = (i == eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800761
Auke Kok9a799d72007-09-15 14:07:45 -0700762 i++;
763 if (i == tx_ring->count)
764 i = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800765
766 if (cleaned && tx_buffer_info->skb) {
767 total_bytes += tx_buffer_info->bytecount;
768 total_packets += tx_buffer_info->gso_segs;
769 }
770
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800771 ixgbe_unmap_and_free_tx_resource(tx_ring,
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800772 tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -0700773 }
774
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800775 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000776 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800777 }
778
Auke Kok9a799d72007-09-15 14:07:45 -0700779 tx_ring->next_to_clean = i;
Alexander Duyckb9537992010-11-16 19:26:58 -0800780 tx_ring->total_bytes += total_bytes;
781 tx_ring->total_packets += total_packets;
782 u64_stats_update_begin(&tx_ring->syncp);
783 tx_ring->stats.packets += total_packets;
784 tx_ring->stats.bytes += total_bytes;
785 u64_stats_update_end(&tx_ring->syncp);
786
787 if (check_for_tx_hang(tx_ring) &&
788 ixgbe_check_tx_hang(adapter, tx_ring, i)) {
789 /* schedule immediate reset if we believe we hung */
790 e_info(probe, "tx hang %d detected, resetting "
791 "adapter\n", adapter->tx_timeout_count + 1);
792 ixgbe_tx_timeout(adapter->netdev);
793
794 /* the adapter is about to reset, no point in enabling stuff */
795 return true;
796 }
Auke Kok9a799d72007-09-15 14:07:45 -0700797
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800798#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800799 if (unlikely(count && netif_carrier_ok(tx_ring->netdev) &&
Joe Perchese8e9f692010-09-07 21:34:53 +0000800 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800801 /* Make sure that anybody stopping the queue after this
802 * sees the new next_to_clean.
803 */
804 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800805 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800806 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800807 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800808 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800809 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800810 }
Auke Kok9a799d72007-09-15 14:07:45 -0700811
Eric Dumazet807540b2010-09-23 05:40:09 +0000812 return count < tx_ring->work_limit;
Auke Kok9a799d72007-09-15 14:07:45 -0700813}
814
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400815#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800816static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800817 struct ixgbe_ring *rx_ring,
818 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800819{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800820 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800821 u32 rxctrl;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800822 u8 reg_idx = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800823
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800824 rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
825 switch (hw->mac.type) {
826 case ixgbe_mac_82598EB:
827 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
828 rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
829 break;
830 case ixgbe_mac_82599EB:
831 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
832 rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
833 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
834 break;
835 default:
836 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800837 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800838 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
839 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
840 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
841 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
842 IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
843 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800844}
845
846static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800847 struct ixgbe_ring *tx_ring,
848 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800849{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000850 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800851 u32 txctrl;
852 u8 reg_idx = tx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800853
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800854 switch (hw->mac.type) {
855 case ixgbe_mac_82598EB:
856 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
857 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
858 txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
859 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
860 txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
861 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
862 break;
863 case ixgbe_mac_82599EB:
864 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
865 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
866 txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
867 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
868 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
869 txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
870 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
871 break;
872 default:
873 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800874 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800875}
876
877static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
878{
879 struct ixgbe_adapter *adapter = q_vector->adapter;
880 int cpu = get_cpu();
881 long r_idx;
882 int i;
883
884 if (q_vector->cpu == cpu)
885 goto out_no_update;
886
887 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
888 for (i = 0; i < q_vector->txr_count; i++) {
889 ixgbe_update_tx_dca(adapter, adapter->tx_ring[r_idx], cpu);
890 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
891 r_idx + 1);
892 }
893
894 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
895 for (i = 0; i < q_vector->rxr_count; i++) {
896 ixgbe_update_rx_dca(adapter, adapter->rx_ring[r_idx], cpu);
897 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
898 r_idx + 1);
899 }
900
901 q_vector->cpu = cpu;
902out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800903 put_cpu();
904}
905
906static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
907{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800908 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800909 int i;
910
911 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
912 return;
913
Alexander Duycke35ec122009-05-21 13:07:12 +0000914 /* always use CB2 mode, difference is masked in the CB driver */
915 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
916
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800917 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
918 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
919 else
920 num_q_vectors = 1;
921
922 for (i = 0; i < num_q_vectors; i++) {
923 adapter->q_vector[i]->cpu = -1;
924 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800925 }
926}
927
928static int __ixgbe_notify_dca(struct device *dev, void *data)
929{
Alexander Duyckc60fbb02010-11-16 19:26:54 -0800930 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800931 unsigned long event = *(unsigned long *)data;
932
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800933 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
934 return 0;
935
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800936 switch (event) {
937 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700938 /* if we're already enabled, don't do it again */
939 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
940 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +0300941 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700942 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800943 ixgbe_setup_dca(adapter);
944 break;
945 }
946 /* Fall Through since DCA is disabled. */
947 case DCA_PROVIDER_REMOVE:
948 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
949 dca_remove_requester(dev);
950 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
951 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
952 }
953 break;
954 }
955
Denis V. Lunev652f0932008-03-27 14:39:17 +0300956 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800957}
958
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400959#endif /* CONFIG_IXGBE_DCA */
Auke Kok9a799d72007-09-15 14:07:45 -0700960/**
961 * ixgbe_receive_skb - Send a completed packet up the stack
962 * @adapter: board private structure
963 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700964 * @status: hardware indication of status of receive
965 * @rx_ring: rx descriptor ring (for a specific queue) to setup
966 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -0700967 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800968static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000969 struct sk_buff *skb, u8 status,
970 struct ixgbe_ring *ring,
971 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -0700972{
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800973 struct ixgbe_adapter *adapter = q_vector->adapter;
974 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700975 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
976 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -0700977
Jesse Grossf62bbb52010-10-20 13:56:10 +0000978 if (is_vlan && (tag & VLAN_VID_MASK))
979 __vlan_hwaccel_put_tag(skb, tag);
980
981 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
982 napi_gro_receive(napi, skb);
983 else
984 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -0700985}
986
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800987/**
988 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
989 * @adapter: address of board private structure
990 * @status_err: hardware indication of status of receive
991 * @skb: skb currently being received and modified
992 **/
Auke Kok9a799d72007-09-15 14:07:45 -0700993static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +0000994 union ixgbe_adv_rx_desc *rx_desc,
995 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -0700996{
Don Skidmore8bae1b22009-07-23 18:00:39 +0000997 u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);
998
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700999 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001000
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001001 /* Rx csum disabled */
1002 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07001003 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001004
1005 /* if IP and error */
1006 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
1007 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001008 adapter->hw_csum_rx_error++;
1009 return;
1010 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001011
1012 if (!(status_err & IXGBE_RXD_STAT_L4CS))
1013 return;
1014
1015 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001016 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1017
1018 /*
1019 * 82599 errata, UDP frames with a 0 checksum can be marked as
1020 * checksum errors.
1021 */
1022 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1023 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1024 return;
1025
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001026 adapter->hw_csum_rx_error++;
1027 return;
1028 }
1029
Auke Kok9a799d72007-09-15 14:07:45 -07001030 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001031 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001032}
1033
Alexander Duyck84ea2592010-11-16 19:26:49 -08001034static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001035{
1036 /*
1037 * Force memory writes to complete before letting h/w
1038 * know there are new descriptors to fetch. (Only
1039 * applicable for weak-ordered memory model archs,
1040 * such as IA-64).
1041 */
1042 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001043 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001044}
1045
Auke Kok9a799d72007-09-15 14:07:45 -07001046/**
1047 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001048 * @rx_ring: ring to place buffers on
1049 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001050 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001051void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001052{
Auke Kok9a799d72007-09-15 14:07:45 -07001053 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001054 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001055 struct sk_buff *skb;
1056 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001057
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001058 /* do nothing if no valid netdev defined */
1059 if (!rx_ring->netdev)
1060 return;
1061
Auke Kok9a799d72007-09-15 14:07:45 -07001062 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001063 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001064 bi = &rx_ring->rx_buffer_info[i];
1065 skb = bi->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001066
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001067 if (!skb) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001068 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001069 rx_ring->rx_buf_len);
Auke Kok9a799d72007-09-15 14:07:45 -07001070 if (!skb) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001071 rx_ring->rx_stats.alloc_rx_buff_failed++;
Auke Kok9a799d72007-09-15 14:07:45 -07001072 goto no_buffers;
1073 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001074 /* initialize queue mapping */
1075 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001076 bi->skb = skb;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001077 }
Auke Kok9a799d72007-09-15 14:07:45 -07001078
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001079 if (!bi->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001080 bi->dma = dma_map_single(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001081 skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001082 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001083 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001084 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001085 rx_ring->rx_stats.alloc_rx_buff_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001086 bi->dma = 0;
1087 goto no_buffers;
1088 }
Auke Kok9a799d72007-09-15 14:07:45 -07001089 }
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001090
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001091 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001092 if (!bi->page) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001093 bi->page = netdev_alloc_page(rx_ring->netdev);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001094 if (!bi->page) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001095 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001096 goto no_buffers;
1097 }
1098 }
1099
1100 if (!bi->page_dma) {
1101 /* use a half page if we're re-using */
1102 bi->page_offset ^= PAGE_SIZE / 2;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001103 bi->page_dma = dma_map_page(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001104 bi->page,
1105 bi->page_offset,
1106 PAGE_SIZE / 2,
1107 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001108 if (dma_mapping_error(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001109 bi->page_dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001110 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001111 bi->page_dma = 0;
1112 goto no_buffers;
1113 }
1114 }
1115
1116 /* Refresh the desc even if buffer_addrs didn't change
1117 * because each write-back erases this info. */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001118 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1119 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001120 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001121 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001122 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001123 }
1124
1125 i++;
1126 if (i == rx_ring->count)
1127 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001128 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001129
Auke Kok9a799d72007-09-15 14:07:45 -07001130no_buffers:
1131 if (rx_ring->next_to_use != i) {
1132 rx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08001133 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001134 }
1135}
1136
Alexander Duyckc267fc12010-11-16 19:27:00 -08001137static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001138{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001139 /* HW will not DMA in data larger than the given buffer, even if it
1140 * parses the (NFS, of course) header to be larger. In that case, it
1141 * fills the header buffer and spills the rest into the page.
1142 */
1143 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1144 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1145 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1146 if (hlen > IXGBE_RX_HDR_SIZE)
1147 hlen = IXGBE_RX_HDR_SIZE;
1148 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001149}
1150
Alexander Duyckf8212f92009-04-27 22:42:37 +00001151/**
1152 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1153 * @skb: pointer to the last skb in the rsc queue
1154 *
1155 * This function changes a queue full of hw rsc buffers into a completed
1156 * packet. It uses the ->prev pointers to find the first packet and then
1157 * turns it into the frag list owner.
1158 **/
Alexander Duyckaa801752010-11-16 19:27:02 -08001159static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001160{
1161 unsigned int frag_list_size = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001162 unsigned int skb_cnt = 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001163
1164 while (skb->prev) {
1165 struct sk_buff *prev = skb->prev;
1166 frag_list_size += skb->len;
1167 skb->prev = NULL;
1168 skb = prev;
Alexander Duyckaa801752010-11-16 19:27:02 -08001169 skb_cnt++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001170 }
1171
1172 skb_shinfo(skb)->frag_list = skb->next;
1173 skb->next = NULL;
1174 skb->len += frag_list_size;
1175 skb->data_len += frag_list_size;
1176 skb->truesize += frag_list_size;
Alexander Duyckaa801752010-11-16 19:27:02 -08001177 IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;
1178
Alexander Duyckf8212f92009-04-27 22:42:37 +00001179 return skb;
1180}
1181
Alexander Duyckaa801752010-11-16 19:27:02 -08001182static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
1183{
1184 return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1185 IXGBE_RXDADV_RSCCNT_MASK);
1186}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001187
Alexander Duyckc267fc12010-11-16 19:27:00 -08001188static void ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001189 struct ixgbe_ring *rx_ring,
1190 int *work_done, int work_to_do)
Auke Kok9a799d72007-09-15 14:07:45 -07001191{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001192 struct ixgbe_adapter *adapter = q_vector->adapter;
Auke Kok9a799d72007-09-15 14:07:45 -07001193 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1194 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1195 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001196 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001197 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001198#ifdef IXGBE_FCOE
1199 int ddp_bytes = 0;
1200#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001201 u32 staterr;
1202 u16 i;
1203 u16 cleaned_count = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001204 bool pkt_is_rsc = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001205
1206 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001207 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001208 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kok9a799d72007-09-15 14:07:45 -07001209
1210 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001211 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001212
Milton Miller3c945e52010-02-19 17:44:42 +00001213 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001214
Alexander Duyckc267fc12010-11-16 19:27:00 -08001215 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1216
Auke Kok9a799d72007-09-15 14:07:45 -07001217 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001218 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001219 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001220
Alexander Duyckc267fc12010-11-16 19:27:00 -08001221 if (ring_is_rsc_enabled(rx_ring))
Alexander Duyckaa801752010-11-16 19:27:02 -08001222 pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001223
1224 /* if this is a skb from previous receive DMA will be 0 */
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001225 if (rx_buffer_info->dma) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001226 u16 hlen;
Alexander Duyckaa801752010-11-16 19:27:02 -08001227 if (pkt_is_rsc &&
Alexander Duyckc267fc12010-11-16 19:27:00 -08001228 !(staterr & IXGBE_RXD_STAT_EOP) &&
1229 !skb->prev) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001230 /*
1231 * When HWRSC is enabled, delay unmapping
1232 * of the first packet. It carries the
1233 * header information, HW may still
1234 * access the header after the writeback.
1235 * Only unmap it when EOP is reached
1236 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001237 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001238 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001239 } else {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001240 dma_unmap_single(rx_ring->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001241 rx_buffer_info->dma,
1242 rx_ring->rx_buf_len,
1243 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001244 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001245 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001246
1247 if (ring_is_ps_enabled(rx_ring)) {
1248 hlen = ixgbe_get_hlen(rx_desc);
1249 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1250 } else {
1251 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1252 }
1253
1254 skb_put(skb, hlen);
1255 } else {
1256 /* assume packet split since header is unmapped */
1257 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001258 }
1259
1260 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001261 dma_unmap_page(rx_ring->dev,
1262 rx_buffer_info->page_dma,
1263 PAGE_SIZE / 2,
1264 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001265 rx_buffer_info->page_dma = 0;
1266 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001267 rx_buffer_info->page,
1268 rx_buffer_info->page_offset,
1269 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001270
Alexander Duyckc267fc12010-11-16 19:27:00 -08001271 if ((page_count(rx_buffer_info->page) == 1) &&
1272 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001273 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001274 else
1275 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001276
1277 skb->len += upper_len;
1278 skb->data_len += upper_len;
1279 skb->truesize += upper_len;
1280 }
1281
1282 i++;
1283 if (i == rx_ring->count)
1284 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001285
Alexander Duyck31f05a22010-08-19 13:40:31 +00001286 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001287 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001288 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001289
Alexander Duyckaa801752010-11-16 19:27:02 -08001290 if (pkt_is_rsc) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001291 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1292 IXGBE_RXDADV_NEXTP_SHIFT;
1293 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001294 } else {
1295 next_buffer = &rx_ring->rx_buffer_info[i];
1296 }
1297
Alexander Duyckc267fc12010-11-16 19:27:00 -08001298 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001299 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001300 rx_buffer_info->skb = next_buffer->skb;
1301 rx_buffer_info->dma = next_buffer->dma;
1302 next_buffer->skb = skb;
1303 next_buffer->dma = 0;
1304 } else {
1305 skb->next = next_buffer->skb;
1306 skb->next->prev = skb;
1307 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001308 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001309 goto next_desc;
1310 }
1311
Alexander Duyckaa801752010-11-16 19:27:02 -08001312 if (skb->prev) {
1313 skb = ixgbe_transform_rsc_queue(skb);
1314 /* if we got here without RSC the packet is invalid */
1315 if (!pkt_is_rsc) {
1316 __pskb_trim(skb, 0);
1317 rx_buffer_info->skb = skb;
1318 goto next_desc;
1319 }
1320 }
Alexander Duyckc267fc12010-11-16 19:27:00 -08001321
1322 if (ring_is_rsc_enabled(rx_ring)) {
1323 if (IXGBE_RSC_CB(skb)->delay_unmap) {
1324 dma_unmap_single(rx_ring->dev,
1325 IXGBE_RSC_CB(skb)->dma,
1326 rx_ring->rx_buf_len,
1327 DMA_FROM_DEVICE);
1328 IXGBE_RSC_CB(skb)->dma = 0;
1329 IXGBE_RSC_CB(skb)->delay_unmap = false;
1330 }
Alexander Duyckaa801752010-11-16 19:27:02 -08001331 }
1332 if (pkt_is_rsc) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001333 if (ring_is_ps_enabled(rx_ring))
1334 rx_ring->rx_stats.rsc_count +=
Alexander Duyckaa801752010-11-16 19:27:02 -08001335 skb_shinfo(skb)->nr_frags;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001336 else
Alexander Duyckaa801752010-11-16 19:27:02 -08001337 rx_ring->rx_stats.rsc_count +=
1338 IXGBE_RSC_CB(skb)->skb_cnt;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001339 rx_ring->rx_stats.rsc_flush++;
1340 }
1341
1342 /* ERR_MASK will only have valid bits if EOP set */
Auke Kok9a799d72007-09-15 14:07:45 -07001343 if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001344 /* trim packet back to size 0 and recycle it */
1345 __pskb_trim(skb, 0);
1346 rx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001347 goto next_desc;
1348 }
1349
Don Skidmore8bae1b22009-07-23 18:00:39 +00001350 ixgbe_rx_checksum(adapter, rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001351
1352 /* probably a little skewed due to removing CRC */
1353 total_rx_bytes += skb->len;
1354 total_rx_packets++;
1355
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001356 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001357#ifdef IXGBE_FCOE
1358 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Yi Zou3d8fd382009-06-08 14:38:44 +00001359 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
1360 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1361 if (!ddp_bytes)
Yi Zou332d4a72009-05-13 13:11:53 +00001362 goto next_desc;
Yi Zou3d8fd382009-06-08 14:38:44 +00001363 }
Yi Zou332d4a72009-05-13 13:11:53 +00001364#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001365 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001366
1367next_desc:
1368 rx_desc->wb.upper.status_error = 0;
1369
Alexander Duyckc267fc12010-11-16 19:27:00 -08001370 (*work_done)++;
1371 if (*work_done >= work_to_do)
1372 break;
1373
Auke Kok9a799d72007-09-15 14:07:45 -07001374 /* return some buffers to hardware, one at a time is too slow */
1375 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001376 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001377 cleaned_count = 0;
1378 }
1379
1380 /* use prefetched values */
1381 rx_desc = next_rxd;
Auke Kok9a799d72007-09-15 14:07:45 -07001382 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001383 }
1384
Auke Kok9a799d72007-09-15 14:07:45 -07001385 rx_ring->next_to_clean = i;
1386 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
1387
1388 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001389 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001390
Yi Zou3d8fd382009-06-08 14:38:44 +00001391#ifdef IXGBE_FCOE
1392 /* include DDPed FCoE data */
1393 if (ddp_bytes > 0) {
1394 unsigned int mss;
1395
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001396 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001397 sizeof(struct fc_frame_header) -
1398 sizeof(struct fcoe_crc_eof);
1399 if (mss > 512)
1400 mss &= ~511;
1401 total_rx_bytes += ddp_bytes;
1402 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1403 }
1404#endif /* IXGBE_FCOE */
1405
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001406 rx_ring->total_packets += total_rx_packets;
1407 rx_ring->total_bytes += total_rx_bytes;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001408 u64_stats_update_begin(&rx_ring->syncp);
1409 rx_ring->stats.packets += total_rx_packets;
1410 rx_ring->stats.bytes += total_rx_bytes;
1411 u64_stats_update_end(&rx_ring->syncp);
Auke Kok9a799d72007-09-15 14:07:45 -07001412}
1413
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001414static int ixgbe_clean_rxonly(struct napi_struct *, int);
Auke Kok9a799d72007-09-15 14:07:45 -07001415/**
1416 * ixgbe_configure_msix - Configure MSI-X hardware
1417 * @adapter: board private structure
1418 *
1419 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1420 * interrupts.
1421 **/
1422static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1423{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001424 struct ixgbe_q_vector *q_vector;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001425 int i, q_vectors, v_idx, r_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001426 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001427
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001428 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1429
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001430 /*
1431 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001432 * corresponding register.
1433 */
1434 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00001435 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -08001436 /* XXX for_each_set_bit(...) */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001437 r_idx = find_first_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001438 adapter->num_rx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001439
1440 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001441 u8 reg_idx = adapter->rx_ring[r_idx]->reg_idx;
1442 ixgbe_set_ivar(adapter, 0, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001443 r_idx = find_next_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001444 adapter->num_rx_queues,
1445 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001446 }
1447 r_idx = find_first_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001448 adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001449
1450 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001451 u8 reg_idx = adapter->tx_ring[r_idx]->reg_idx;
1452 ixgbe_set_ivar(adapter, 1, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001453 r_idx = find_next_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001454 adapter->num_tx_queues,
1455 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001456 }
1457
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001458 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001459 /* tx only */
1460 q_vector->eitr = adapter->tx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001461 else if (q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001462 /* rx or mixed */
1463 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001464
Alexander Duyckfe49f042009-06-04 16:00:09 +00001465 ixgbe_write_eitr(q_vector);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00001466 /* If Flow Director is enabled, set interrupt affinity */
1467 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
1468 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
1469 /*
1470 * Allocate the affinity_hint cpumask, assign the mask
1471 * for this vector, and set our affinity_hint for
1472 * this irq.
1473 */
1474 if (!alloc_cpumask_var(&q_vector->affinity_mask,
1475 GFP_KERNEL))
1476 return;
1477 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
1478 irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
1479 q_vector->affinity_mask);
1480 }
Auke Kok9a799d72007-09-15 14:07:45 -07001481 }
1482
Alexander Duyckbd508172010-11-16 19:27:03 -08001483 switch (adapter->hw.mac.type) {
1484 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001485 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001486 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001487 break;
1488 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001489 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001490 break;
1491
1492 default:
1493 break;
1494 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001495 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001496
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001497 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001498 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001499 if (adapter->num_vfs)
1500 mask &= ~(IXGBE_EIMS_OTHER |
1501 IXGBE_EIMS_MAILBOX |
1502 IXGBE_EIMS_LSC);
1503 else
1504 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001505 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001506}
1507
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001508enum latency_range {
1509 lowest_latency = 0,
1510 low_latency = 1,
1511 bulk_latency = 2,
1512 latency_invalid = 255
1513};
1514
1515/**
1516 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1517 * @adapter: pointer to adapter
1518 * @eitr: eitr setting (ints per sec) to give last timeslice
1519 * @itr_setting: current throttle rate in ints/second
1520 * @packets: the number of packets during this measurement interval
1521 * @bytes: the number of bytes during this measurement interval
1522 *
1523 * Stores a new ITR value based on packets and byte
1524 * counts during the last interrupt. The advantage of per interrupt
1525 * computation is faster updates and more accurate ITR for the current
1526 * traffic pattern. Constants in this function were computed
1527 * based on theoretical maximum wire speed and thresholds were set based
1528 * on testing data as well as attempting to minimize response time
1529 * while increasing bulk throughput.
1530 * this functionality is controlled by the InterruptThrottleRate module
1531 * parameter (see ixgbe_param.c)
1532 **/
1533static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001534 u32 eitr, u8 itr_setting,
1535 int packets, int bytes)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001536{
1537 unsigned int retval = itr_setting;
1538 u32 timepassed_us;
1539 u64 bytes_perint;
1540
1541 if (packets == 0)
1542 goto update_itr_done;
1543
1544
1545 /* simple throttlerate management
1546 * 0-20MB/s lowest (100000 ints/s)
1547 * 20-100MB/s low (20000 ints/s)
1548 * 100-1249MB/s bulk (8000 ints/s)
1549 */
1550 /* what was last interrupt timeslice? */
1551 timepassed_us = 1000000/eitr;
1552 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1553
1554 switch (itr_setting) {
1555 case lowest_latency:
1556 if (bytes_perint > adapter->eitr_low)
1557 retval = low_latency;
1558 break;
1559 case low_latency:
1560 if (bytes_perint > adapter->eitr_high)
1561 retval = bulk_latency;
1562 else if (bytes_perint <= adapter->eitr_low)
1563 retval = lowest_latency;
1564 break;
1565 case bulk_latency:
1566 if (bytes_perint <= adapter->eitr_high)
1567 retval = low_latency;
1568 break;
1569 }
1570
1571update_itr_done:
1572 return retval;
1573}
1574
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001575/**
1576 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001577 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001578 *
1579 * This function is made to be called by ethtool and by the driver
1580 * when it needs to update EITR registers at runtime. Hardware
1581 * specific quirks/differences are taken care of here.
1582 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001583void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001584{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001585 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001586 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001587 int v_idx = q_vector->v_idx;
1588 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1589
Alexander Duyckbd508172010-11-16 19:27:03 -08001590 switch (adapter->hw.mac.type) {
1591 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001592 /* must write high and low 16 bits to reset counter */
1593 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001594 break;
1595 case ixgbe_mac_82599EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001596 /*
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001597 * 82599 can support a value of zero, so allow it for
1598 * max interrupt rate, but there is an errata where it can
1599 * not be zero with RSC
1600 */
1601 if (itr_reg == 8 &&
1602 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1603 itr_reg = 0;
1604
1605 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001606 * set the WDIS bit to not clear the timer bits and cause an
1607 * immediate assertion of the interrupt
1608 */
1609 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001610 break;
1611 default:
1612 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001613 }
1614 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1615}
1616
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001617static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
1618{
1619 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck125601b2010-11-16 19:27:08 -08001620 int i, r_idx;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001621 u32 new_itr;
1622 u8 current_itr, ret_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001623
1624 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1625 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001626 struct ixgbe_ring *tx_ring = adapter->tx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001627 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001628 q_vector->tx_itr,
1629 tx_ring->total_packets,
1630 tx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001631 /* if the result for this queue would decrease interrupt
1632 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001633 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001634 q_vector->tx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001635 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001636 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001637 }
1638
1639 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1640 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001641 struct ixgbe_ring *rx_ring = adapter->rx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001642 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001643 q_vector->rx_itr,
1644 rx_ring->total_packets,
1645 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001646 /* if the result for this queue would decrease interrupt
1647 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001648 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001649 q_vector->rx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001650 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001651 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001652 }
1653
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001654 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001655
1656 switch (current_itr) {
1657 /* counts and packets in update_itr are dependent on these numbers */
1658 case lowest_latency:
1659 new_itr = 100000;
1660 break;
1661 case low_latency:
1662 new_itr = 20000; /* aka hwitr = ~200 */
1663 break;
1664 case bulk_latency:
1665 default:
1666 new_itr = 8000;
1667 break;
1668 }
1669
1670 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001671 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08001672 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001673
1674 /* save the algorithm value here, not the smoothed one */
1675 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001676
1677 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001678 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001679}
1680
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001681/**
1682 * ixgbe_check_overtemp_task - worker thread to check over tempurature
1683 * @work: pointer to work_struct containing our data
1684 **/
1685static void ixgbe_check_overtemp_task(struct work_struct *work)
1686{
1687 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00001688 struct ixgbe_adapter,
1689 check_overtemp_task);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001690 struct ixgbe_hw *hw = &adapter->hw;
1691 u32 eicr = adapter->interrupt_event;
1692
Joe Perches7ca647b2010-09-07 21:35:40 +00001693 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
1694 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001695
Joe Perches7ca647b2010-09-07 21:35:40 +00001696 switch (hw->device_id) {
1697 case IXGBE_DEV_ID_82599_T3_LOM: {
1698 u32 autoneg;
1699 bool link_up = false;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001700
Joe Perches7ca647b2010-09-07 21:35:40 +00001701 if (hw->mac.ops.check_link)
1702 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1703
1704 if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
1705 (eicr & IXGBE_EICR_LSC))
1706 /* Check if this is due to overtemp */
1707 if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
1708 break;
1709 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001710 }
Joe Perches7ca647b2010-09-07 21:35:40 +00001711 default:
1712 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1713 return;
1714 break;
1715 }
1716 e_crit(drv,
1717 "Network adapter has been stopped because it has over heated. "
1718 "Restart the computer. If the problem persists, "
1719 "power off the system and replace the adapter\n");
1720 /* write to clear the interrupt */
1721 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001722}
1723
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001724static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1725{
1726 struct ixgbe_hw *hw = &adapter->hw;
1727
1728 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1729 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001730 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001731 /* write to clear the interrupt */
1732 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1733 }
1734}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001735
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001736static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1737{
1738 struct ixgbe_hw *hw = &adapter->hw;
1739
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001740 if (eicr & IXGBE_EICR_GPI_SDP2) {
1741 /* Clear the interrupt */
1742 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1743 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1744 schedule_work(&adapter->sfp_config_module_task);
1745 }
1746
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001747 if (eicr & IXGBE_EICR_GPI_SDP1) {
1748 /* Clear the interrupt */
1749 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001750 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1751 schedule_work(&adapter->multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001752 }
1753}
1754
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001755static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1756{
1757 struct ixgbe_hw *hw = &adapter->hw;
1758
1759 adapter->lsc_int++;
1760 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1761 adapter->link_check_timeout = jiffies;
1762 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1763 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001764 IXGBE_WRITE_FLUSH(hw);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001765 schedule_work(&adapter->watchdog_task);
1766 }
1767}
1768
Auke Kok9a799d72007-09-15 14:07:45 -07001769static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
1770{
1771 struct net_device *netdev = data;
1772 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1773 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore54037502009-02-21 15:42:56 -08001774 u32 eicr;
1775
1776 /*
1777 * Workaround for Silicon errata. Use clear-by-write instead
1778 * of clear-by-read. Reading with EICS will return the
1779 * interrupt causes without clearing, which later be done
1780 * with the write to EICR.
1781 */
1782 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1783 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001784
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001785 if (eicr & IXGBE_EICR_LSC)
1786 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001787
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001788 if (eicr & IXGBE_EICR_MAILBOX)
1789 ixgbe_msg_task(adapter);
1790
Alexander Duyckbd508172010-11-16 19:27:03 -08001791 switch (hw->mac.type) {
1792 case ixgbe_mac_82599EB:
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001793 /* Handle Flow Director Full threshold interrupt */
1794 if (eicr & IXGBE_EICR_FLOW_DIR) {
1795 int i;
1796 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
1797 /* Disable transmits before FDIR Re-initialization */
1798 netif_tx_stop_all_queues(netdev);
1799 for (i = 0; i < adapter->num_tx_queues; i++) {
1800 struct ixgbe_ring *tx_ring =
Joe Perchese8e9f692010-09-07 21:34:53 +00001801 adapter->tx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001802 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
1803 &tx_ring->state))
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001804 schedule_work(&adapter->fdir_reinit_task);
1805 }
1806 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001807 ixgbe_check_sfp_event(adapter, eicr);
1808 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1809 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
1810 adapter->interrupt_event = eicr;
1811 schedule_work(&adapter->check_overtemp_task);
1812 }
1813 break;
1814 default:
1815 break;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001816 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001817
1818 ixgbe_check_fan_failure(adapter, eicr);
1819
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001820 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1821 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
Auke Kok9a799d72007-09-15 14:07:45 -07001822
1823 return IRQ_HANDLED;
1824}
1825
Alexander Duyckfe49f042009-06-04 16:00:09 +00001826static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1827 u64 qmask)
1828{
1829 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001830 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001831
Alexander Duyckbd508172010-11-16 19:27:03 -08001832 switch (hw->mac.type) {
1833 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001834 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001835 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
1836 break;
1837 case ixgbe_mac_82599EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001838 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001839 if (mask)
1840 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001841 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001842 if (mask)
1843 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
1844 break;
1845 default:
1846 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001847 }
1848 /* skip the flush */
1849}
1850
1851static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001852 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001853{
1854 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001855 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001856
Alexander Duyckbd508172010-11-16 19:27:03 -08001857 switch (hw->mac.type) {
1858 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001859 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001860 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
1861 break;
1862 case ixgbe_mac_82599EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001863 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001864 if (mask)
1865 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001866 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001867 if (mask)
1868 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
1869 break;
1870 default:
1871 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001872 }
1873 /* skip the flush */
1874}
1875
Auke Kok9a799d72007-09-15 14:07:45 -07001876static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
1877{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001878 struct ixgbe_q_vector *q_vector = data;
1879 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001880 struct ixgbe_ring *tx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001881 int i, r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001882
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001883 if (!q_vector->txr_count)
1884 return IRQ_HANDLED;
1885
1886 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1887 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001888 tx_ring = adapter->tx_ring[r_idx];
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001889 tx_ring->total_bytes = 0;
1890 tx_ring->total_packets = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001891 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001892 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001893 }
1894
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001895 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00001896 napi_schedule(&q_vector->napi);
1897
Auke Kok9a799d72007-09-15 14:07:45 -07001898 return IRQ_HANDLED;
1899}
1900
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001901/**
1902 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
1903 * @irq: unused
1904 * @data: pointer to our q_vector struct for this interrupt vector
1905 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001906static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
1907{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001908 struct ixgbe_q_vector *q_vector = data;
1909 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001910 struct ixgbe_ring *rx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001911 int r_idx;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001912 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07001913
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001914#ifdef CONFIG_IXGBE_DCA
1915 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1916 ixgbe_update_dca(q_vector);
1917#endif
1918
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001919 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001920 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001921 rx_ring = adapter->rx_ring[r_idx];
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001922 rx_ring->total_bytes = 0;
1923 rx_ring->total_packets = 0;
1924 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001925 r_idx + 1);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001926 }
1927
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001928 if (!q_vector->rxr_count)
1929 return IRQ_HANDLED;
1930
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001931 /* EIAM disabled interrupts (on this vector) for us */
Ben Hutchings288379f2009-01-19 16:43:59 -08001932 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001933
Auke Kok9a799d72007-09-15 14:07:45 -07001934 return IRQ_HANDLED;
1935}
1936
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001937static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
1938{
Alexander Duyck91281fd2009-06-04 16:00:27 +00001939 struct ixgbe_q_vector *q_vector = data;
1940 struct ixgbe_adapter *adapter = q_vector->adapter;
1941 struct ixgbe_ring *ring;
1942 int r_idx;
1943 int i;
1944
1945 if (!q_vector->txr_count && !q_vector->rxr_count)
1946 return IRQ_HANDLED;
1947
1948 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1949 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001950 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001951 ring->total_bytes = 0;
1952 ring->total_packets = 0;
1953 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001954 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001955 }
1956
1957 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1958 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001959 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001960 ring->total_bytes = 0;
1961 ring->total_packets = 0;
1962 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001963 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001964 }
1965
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001966 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00001967 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001968
1969 return IRQ_HANDLED;
1970}
1971
1972/**
1973 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
1974 * @napi: napi struct with our devices info in it
1975 * @budget: amount of work driver is allowed to do this pass, in packets
1976 *
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001977 * This function is optimized for cleaning one queue only on a single
1978 * q_vector!!!
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001979 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001980static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
1981{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001982 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00001983 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001984 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001985 struct ixgbe_ring *rx_ring = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001986 int work_done = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001987 long r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001988
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001989#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001990 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001991 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001992#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001993
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001994 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1995 rx_ring = adapter->rx_ring[r_idx];
1996
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001997 ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07001998
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001999 /* If all Rx work done, exit the polling mode */
2000 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002001 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002002 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002003 ixgbe_set_itr_msix(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002004 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002005 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002006 ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -07002007 }
2008
2009 return work_done;
2010}
2011
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002012/**
Alexander Duyck91281fd2009-06-04 16:00:27 +00002013 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002014 * @napi: napi struct with our devices info in it
2015 * @budget: amount of work driver is allowed to do this pass, in packets
2016 *
2017 * This function will clean more than one rx queue associated with a
2018 * q_vector.
2019 **/
Alexander Duyck91281fd2009-06-04 16:00:27 +00002020static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002021{
2022 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002023 container_of(napi, struct ixgbe_q_vector, napi);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002024 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002025 struct ixgbe_ring *ring = NULL;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002026 int work_done = 0, i;
2027 long r_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002028 bool tx_clean_complete = true;
2029
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002030#ifdef CONFIG_IXGBE_DCA
2031 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2032 ixgbe_update_dca(q_vector);
2033#endif
2034
Alexander Duyck91281fd2009-06-04 16:00:27 +00002035 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2036 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002037 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002038 tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
2039 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002040 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002041 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002042
2043 /* attempt to distribute budget to each queue fairly, but don't allow
2044 * the budget to go below 1 because we'll exit polling */
2045 budget /= (q_vector->rxr_count ?: 1);
2046 budget = max(budget, 1);
2047 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2048 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002049 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002050 ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002051 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002052 r_idx + 1);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002053 }
2054
2055 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002056 ring = adapter->rx_ring[r_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002057 /* If all Rx work done, exit the polling mode */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07002058 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002059 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002060 if (adapter->rx_itr_setting & 1)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002061 ixgbe_set_itr_msix(q_vector);
2062 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002063 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002064 ((u64)1 << q_vector->v_idx));
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002065 return 0;
2066 }
2067
2068 return work_done;
2069}
Alexander Duyck91281fd2009-06-04 16:00:27 +00002070
2071/**
2072 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
2073 * @napi: napi struct with our devices info in it
2074 * @budget: amount of work driver is allowed to do this pass, in packets
2075 *
2076 * This function is optimized for cleaning one queue only on a single
2077 * q_vector!!!
2078 **/
2079static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
2080{
2081 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002082 container_of(napi, struct ixgbe_q_vector, napi);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002083 struct ixgbe_adapter *adapter = q_vector->adapter;
2084 struct ixgbe_ring *tx_ring = NULL;
2085 int work_done = 0;
2086 long r_idx;
2087
Alexander Duyck91281fd2009-06-04 16:00:27 +00002088#ifdef CONFIG_IXGBE_DCA
2089 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002090 ixgbe_update_dca(q_vector);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002091#endif
2092
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002093 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2094 tx_ring = adapter->tx_ring[r_idx];
2095
Alexander Duyck91281fd2009-06-04 16:00:27 +00002096 if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
2097 work_done = budget;
2098
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002099 /* If all Tx work done, exit the polling mode */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002100 if (work_done < budget) {
2101 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002102 if (adapter->tx_itr_setting & 1)
Alexander Duyck91281fd2009-06-04 16:00:27 +00002103 ixgbe_set_itr_msix(q_vector);
2104 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perchese8e9f692010-09-07 21:34:53 +00002105 ixgbe_irq_enable_queues(adapter,
2106 ((u64)1 << q_vector->v_idx));
Alexander Duyck91281fd2009-06-04 16:00:27 +00002107 }
2108
2109 return work_done;
2110}
2111
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002112static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002113 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002114{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002115 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002116 struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002117
2118 set_bit(r_idx, q_vector->rxr_idx);
2119 q_vector->rxr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002120 rx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002121}
Auke Kok9a799d72007-09-15 14:07:45 -07002122
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002123static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002124 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002125{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002126 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002127 struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002128
2129 set_bit(t_idx, q_vector->txr_idx);
2130 q_vector->txr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002131 tx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002132}
Auke Kok9a799d72007-09-15 14:07:45 -07002133
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002134/**
2135 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2136 * @adapter: board private structure to initialize
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002137 *
2138 * This function maps descriptor rings to the queue-specific vectors
2139 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2140 * one vector per ring/queue, but on a constrained vector budget, we
2141 * group the rings as "efficiently" as possible. You would add new
2142 * mapping configurations in here.
2143 **/
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002144static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002145{
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002146 int q_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002147 int v_start = 0;
2148 int rxr_idx = 0, txr_idx = 0;
2149 int rxr_remaining = adapter->num_rx_queues;
2150 int txr_remaining = adapter->num_tx_queues;
2151 int i, j;
2152 int rqpv, tqpv;
2153 int err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002154
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002155 /* No mapping required if MSI-X is disabled. */
2156 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07002157 goto out;
2158
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002159 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2160
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002161 /*
2162 * The ideal configuration...
2163 * We have enough vectors to map one per queue.
2164 */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002165 if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002166 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
2167 map_vector_to_rxq(adapter, v_start, rxr_idx);
2168
2169 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
2170 map_vector_to_txq(adapter, v_start, txr_idx);
2171
2172 goto out;
2173 }
2174
2175 /*
2176 * If we don't have enough vectors for a 1-to-1
2177 * mapping, we'll have to group them so there are
2178 * multiple queues per vector.
2179 */
2180 /* Re-adjusting *qpv takes care of the remainder. */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002181 for (i = v_start; i < q_vectors; i++) {
2182 rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002183 for (j = 0; j < rqpv; j++) {
2184 map_vector_to_rxq(adapter, i, rxr_idx);
2185 rxr_idx++;
2186 rxr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002187 }
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002188 tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002189 for (j = 0; j < tqpv; j++) {
2190 map_vector_to_txq(adapter, i, txr_idx);
2191 txr_idx++;
2192 txr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002193 }
Auke Kok9a799d72007-09-15 14:07:45 -07002194 }
Auke Kok9a799d72007-09-15 14:07:45 -07002195out:
Auke Kok9a799d72007-09-15 14:07:45 -07002196 return err;
2197}
2198
2199/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002200 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2201 * @adapter: board private structure
2202 *
2203 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2204 * interrupts from the kernel.
2205 **/
2206static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2207{
2208 struct net_device *netdev = adapter->netdev;
2209 irqreturn_t (*handler)(int, void *);
2210 int i, vector, q_vectors, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002211 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002212
2213 /* Decrement for Other and TCP Timer vectors */
2214 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2215
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002216 err = ixgbe_map_rings_to_vectors(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002217 if (err)
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002218 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002219
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002220#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count) \
2221 ? &ixgbe_msix_clean_many : \
2222 (_v)->rxr_count ? &ixgbe_msix_clean_rx : \
2223 (_v)->txr_count ? &ixgbe_msix_clean_tx : \
2224 NULL)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002225 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002226 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2227 handler = SET_HANDLER(q_vector);
Robert Olssoncb13fc22008-11-25 16:43:52 -08002228
Joe Perchese8e9f692010-09-07 21:34:53 +00002229 if (handler == &ixgbe_msix_clean_rx) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002230 sprintf(q_vector->name, "%s-%s-%d",
Robert Olssoncb13fc22008-11-25 16:43:52 -08002231 netdev->name, "rx", ri++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002232 } else if (handler == &ixgbe_msix_clean_tx) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002233 sprintf(q_vector->name, "%s-%s-%d",
Robert Olssoncb13fc22008-11-25 16:43:52 -08002234 netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002235 } else if (handler == &ixgbe_msix_clean_many) {
2236 sprintf(q_vector->name, "%s-%s-%d",
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002237 netdev->name, "TxRx", ri++);
2238 ti++;
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002239 } else {
2240 /* skip this unused q_vector */
2241 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002242 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002243 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002244 handler, 0, q_vector->name,
2245 q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002246 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002247 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002248 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002249 goto free_queue_irqs;
2250 }
2251 }
2252
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002253 sprintf(adapter->lsc_int_name, "%s:lsc", netdev->name);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002254 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002255 ixgbe_msix_lsc, 0, adapter->lsc_int_name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002256 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002257 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002258 goto free_queue_irqs;
2259 }
2260
2261 return 0;
2262
2263free_queue_irqs:
2264 for (i = vector - 1; i >= 0; i--)
2265 free_irq(adapter->msix_entries[--vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002266 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002267 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2268 pci_disable_msix(adapter->pdev);
2269 kfree(adapter->msix_entries);
2270 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002271 return err;
2272}
2273
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002274static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
2275{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002276 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002277 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
2278 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
Alexander Duyck125601b2010-11-16 19:27:08 -08002279 u32 new_itr = q_vector->eitr;
2280 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002281
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002282 q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002283 q_vector->tx_itr,
2284 tx_ring->total_packets,
2285 tx_ring->total_bytes);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002286 q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002287 q_vector->rx_itr,
2288 rx_ring->total_packets,
2289 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002290
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002291 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002292
2293 switch (current_itr) {
2294 /* counts and packets in update_itr are dependent on these numbers */
2295 case lowest_latency:
2296 new_itr = 100000;
2297 break;
2298 case low_latency:
2299 new_itr = 20000; /* aka hwitr = ~200 */
2300 break;
2301 case bulk_latency:
2302 new_itr = 8000;
2303 break;
2304 default:
2305 break;
2306 }
2307
2308 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002309 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08002310 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002311
Alexander Duyck125601b2010-11-16 19:27:08 -08002312 /* save the algorithm value here */
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002313 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002314
2315 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002316 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002317}
2318
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002319/**
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002320 * ixgbe_irq_enable - Enable default interrupt generation settings
2321 * @adapter: board private structure
2322 **/
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002323static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2324 bool flush)
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002325{
2326 u32 mask;
Nelson, Shannon835462f2009-04-27 22:42:54 +00002327
2328 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002329 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2330 mask |= IXGBE_EIMS_GPI_SDP0;
David S. Miller6ab33d52008-11-20 16:44:00 -08002331 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2332 mask |= IXGBE_EIMS_GPI_SDP1;
Alexander Duyckbd508172010-11-16 19:27:03 -08002333 switch (adapter->hw.mac.type) {
2334 case ixgbe_mac_82599EB:
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002335 mask |= IXGBE_EIMS_ECC;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002336 mask |= IXGBE_EIMS_GPI_SDP1;
2337 mask |= IXGBE_EIMS_GPI_SDP2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002338 if (adapter->num_vfs)
2339 mask |= IXGBE_EIMS_MAILBOX;
Alexander Duyckbd508172010-11-16 19:27:03 -08002340 break;
2341 default:
2342 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002343 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00002344 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
2345 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
2346 mask |= IXGBE_EIMS_FLOW_DIR;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002347
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002348 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002349 if (queues)
2350 ixgbe_irq_enable_queues(adapter, ~0);
2351 if (flush)
2352 IXGBE_WRITE_FLUSH(&adapter->hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002353
2354 if (adapter->num_vfs > 32) {
2355 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2356 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2357 }
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002358}
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002359
2360/**
2361 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002362 * @irq: interrupt number
2363 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002364 **/
2365static irqreturn_t ixgbe_intr(int irq, void *data)
2366{
2367 struct net_device *netdev = data;
2368 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2369 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002370 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002371 u32 eicr;
2372
Don Skidmore54037502009-02-21 15:42:56 -08002373 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002374 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002375 * before the read of EICR.
2376 */
2377 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2378
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002379 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2380 * therefore no explict interrupt disable is necessary */
2381 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002382 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002383 /*
2384 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002385 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002386 * have disabled interrupts due to EIAM
2387 * finish the workaround of silicon errata on 82598. Unmask
2388 * the interrupt that we masked before the EICR read.
2389 */
2390 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2391 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002392 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002393 }
Auke Kok9a799d72007-09-15 14:07:45 -07002394
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002395 if (eicr & IXGBE_EICR_LSC)
2396 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002397
Alexander Duyckbd508172010-11-16 19:27:03 -08002398 switch (hw->mac.type) {
2399 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002400 ixgbe_check_sfp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002401 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2402 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
2403 adapter->interrupt_event = eicr;
2404 schedule_work(&adapter->check_overtemp_task);
2405 }
2406 break;
2407 default:
2408 break;
2409 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002410
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002411 ixgbe_check_fan_failure(adapter, eicr);
2412
Alexander Duyck7a921c92009-05-06 10:43:28 +00002413 if (napi_schedule_prep(&(q_vector->napi))) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002414 adapter->tx_ring[0]->total_packets = 0;
2415 adapter->tx_ring[0]->total_bytes = 0;
2416 adapter->rx_ring[0]->total_packets = 0;
2417 adapter->rx_ring[0]->total_bytes = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002418 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002419 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002420 }
2421
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002422 /*
2423 * re-enable link(maybe) and non-queue interrupts, no flush.
2424 * ixgbe_poll will re-enable the queue interrupts
2425 */
2426
2427 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2428 ixgbe_irq_enable(adapter, false, false);
2429
Auke Kok9a799d72007-09-15 14:07:45 -07002430 return IRQ_HANDLED;
2431}
2432
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002433static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2434{
2435 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2436
2437 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002438 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002439 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
2440 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
2441 q_vector->rxr_count = 0;
2442 q_vector->txr_count = 0;
2443 }
2444}
2445
Auke Kok9a799d72007-09-15 14:07:45 -07002446/**
2447 * ixgbe_request_irq - initialize interrupts
2448 * @adapter: board private structure
2449 *
2450 * Attempts to configure interrupts using the best available
2451 * capabilities of the hardware and kernel.
2452 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002453static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002454{
2455 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002456 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002457
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002458 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2459 err = ixgbe_request_msix_irqs(adapter);
2460 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002461 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Joe Perchese8e9f692010-09-07 21:34:53 +00002462 netdev->name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002463 } else {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002464 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Joe Perchese8e9f692010-09-07 21:34:53 +00002465 netdev->name, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002466 }
2467
Auke Kok9a799d72007-09-15 14:07:45 -07002468 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002469 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002470
Auke Kok9a799d72007-09-15 14:07:45 -07002471 return err;
2472}
2473
2474static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2475{
2476 struct net_device *netdev = adapter->netdev;
2477
2478 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002479 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002480
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002481 q_vectors = adapter->num_msix_vectors;
2482
2483 i = q_vectors - 1;
Auke Kok9a799d72007-09-15 14:07:45 -07002484 free_irq(adapter->msix_entries[i].vector, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002485
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002486 i--;
2487 for (; i >= 0; i--) {
2488 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002489 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002490 }
2491
2492 ixgbe_reset_q_vectors(adapter);
2493 } else {
2494 free_irq(adapter->pdev->irq, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002495 }
2496}
2497
2498/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002499 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2500 * @adapter: board private structure
2501 **/
2502static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2503{
Alexander Duyckbd508172010-11-16 19:27:03 -08002504 switch (adapter->hw.mac.type) {
2505 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002506 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002507 break;
2508 case ixgbe_mac_82599EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002509 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2510 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002511 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002512 if (adapter->num_vfs > 32)
2513 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002514 break;
2515 default:
2516 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002517 }
2518 IXGBE_WRITE_FLUSH(&adapter->hw);
2519 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2520 int i;
2521 for (i = 0; i < adapter->num_msix_vectors; i++)
2522 synchronize_irq(adapter->msix_entries[i].vector);
2523 } else {
2524 synchronize_irq(adapter->pdev->irq);
2525 }
2526}
2527
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002528/**
Auke Kok9a799d72007-09-15 14:07:45 -07002529 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2530 *
2531 **/
2532static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2533{
Auke Kok9a799d72007-09-15 14:07:45 -07002534 struct ixgbe_hw *hw = &adapter->hw;
2535
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002536 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002537 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002538
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002539 ixgbe_set_ivar(adapter, 0, 0, 0);
2540 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002541
2542 map_vector_to_rxq(adapter, 0, 0);
2543 map_vector_to_txq(adapter, 0, 0);
2544
Emil Tantilov396e7992010-07-01 20:05:12 +00002545 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002546}
2547
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002548/**
2549 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2550 * @adapter: board private structure
2551 * @ring: structure containing ring specific data
2552 *
2553 * Configure the Tx descriptor ring after a reset.
2554 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002555void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2556 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002557{
2558 struct ixgbe_hw *hw = &adapter->hw;
2559 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002560 int wait_loop = 10;
2561 u32 txdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002562 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002563
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002564 /* disable queue to avoid issues while updating state */
2565 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2566 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
2567 txdctl & ~IXGBE_TXDCTL_ENABLE);
2568 IXGBE_WRITE_FLUSH(hw);
2569
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002570 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002571 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002572 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2573 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2574 ring->count * sizeof(union ixgbe_adv_tx_desc));
2575 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2576 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002577 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002578
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002579 /* configure fetching thresholds */
2580 if (adapter->rx_itr_setting == 0) {
2581 /* cannot set wthresh when itr==0 */
2582 txdctl &= ~0x007F0000;
2583 } else {
2584 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
2585 txdctl |= (8 << 16);
2586 }
2587 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
2588 /* PThresh workaround for Tx hang with DFP enabled. */
2589 txdctl |= 32;
2590 }
2591
2592 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002593 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2594 adapter->atr_sample_rate) {
2595 ring->atr_sample_rate = adapter->atr_sample_rate;
2596 ring->atr_count = 0;
2597 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2598 } else {
2599 ring->atr_sample_rate = 0;
2600 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002601
2602 /* enable queue */
2603 txdctl |= IXGBE_TXDCTL_ENABLE;
2604 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2605
2606 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2607 if (hw->mac.type == ixgbe_mac_82598EB &&
2608 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2609 return;
2610
2611 /* poll to verify queue is enabled */
2612 do {
2613 msleep(1);
2614 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2615 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2616 if (!wait_loop)
2617 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002618}
2619
Alexander Duyck120ff942010-08-19 13:34:50 +00002620static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2621{
2622 struct ixgbe_hw *hw = &adapter->hw;
2623 u32 rttdcs;
2624 u32 mask;
2625
2626 if (hw->mac.type == ixgbe_mac_82598EB)
2627 return;
2628
2629 /* disable the arbiter while setting MTQC */
2630 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2631 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2632 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2633
2634 /* set transmit pool layout */
2635 mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
2636 switch (adapter->flags & mask) {
2637
2638 case (IXGBE_FLAG_SRIOV_ENABLED):
2639 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2640 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2641 break;
2642
2643 case (IXGBE_FLAG_DCB_ENABLED):
2644 /* We enable 8 traffic classes, DCB only */
2645 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2646 (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
2647 break;
2648
2649 default:
2650 IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
2651 break;
2652 }
2653
2654 /* re-enable the arbiter */
2655 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2656 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2657}
2658
Auke Kok9a799d72007-09-15 14:07:45 -07002659/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002660 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002661 * @adapter: board private structure
2662 *
2663 * Configure the Tx unit of the MAC after a reset.
2664 **/
2665static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2666{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002667 struct ixgbe_hw *hw = &adapter->hw;
2668 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002669 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002670
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002671 ixgbe_setup_mtqc(adapter);
2672
2673 if (hw->mac.type != ixgbe_mac_82598EB) {
2674 /* DMATXCTL.EN must be before Tx queues are enabled */
2675 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2676 dmatxctl |= IXGBE_DMATXCTL_TE;
2677 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2678 }
2679
Auke Kok9a799d72007-09-15 14:07:45 -07002680 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002681 for (i = 0; i < adapter->num_tx_queues; i++)
2682 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002683}
2684
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002685#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002686
Yi Zoua6616b42009-08-06 13:05:23 +00002687static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002688 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002689{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002690 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002691 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002692
Alexander Duyckbd508172010-11-16 19:27:03 -08002693 switch (adapter->hw.mac.type) {
2694 case ixgbe_mac_82598EB: {
2695 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2696 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002697 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002698 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002699 break;
2700 case ixgbe_mac_82599EB:
2701 default:
2702 break;
2703 }
2704
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002705 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002706
2707 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2708 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002709 if (adapter->num_vfs)
2710 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002711
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002712 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2713 IXGBE_SRRCTL_BSIZEHDR_MASK;
2714
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002715 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002716#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2717 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2718#else
2719 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2720#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002721 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002722 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002723 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2724 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002725 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002726 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002727
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002728 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002729}
2730
Alexander Duyck05abb122010-08-19 13:35:41 +00002731static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002732{
Alexander Duyck05abb122010-08-19 13:35:41 +00002733 struct ixgbe_hw *hw = &adapter->hw;
2734 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002735 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2736 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002737 u32 mrqc = 0, reta = 0;
2738 u32 rxcsum;
2739 int i, j;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002740 int mask;
2741
Alexander Duyck05abb122010-08-19 13:35:41 +00002742 /* Fill out hash function seeds */
2743 for (i = 0; i < 10; i++)
2744 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002745
Alexander Duyck05abb122010-08-19 13:35:41 +00002746 /* Fill out redirection table */
2747 for (i = 0, j = 0; i < 128; i++, j++) {
2748 if (j == adapter->ring_feature[RING_F_RSS].indices)
2749 j = 0;
2750 /* reta = 4-byte sliding window of
2751 * 0x00..(indices-1)(indices-1)00..etc. */
2752 reta = (reta << 8) | (j * 0x11);
2753 if ((i & 3) == 3)
2754 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2755 }
2756
2757 /* Disable indicating checksum in descriptor, enables RSS hash */
2758 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2759 rxcsum |= IXGBE_RXCSUM_PCSD;
2760 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2761
2762 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2763 mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
2764 else
2765 mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002766#ifdef CONFIG_IXGBE_DCB
Alexander Duyck05abb122010-08-19 13:35:41 +00002767 | IXGBE_FLAG_DCB_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002768#endif
Alexander Duyck05abb122010-08-19 13:35:41 +00002769 | IXGBE_FLAG_SRIOV_ENABLED
2770 );
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002771
2772 switch (mask) {
2773 case (IXGBE_FLAG_RSS_ENABLED):
2774 mrqc = IXGBE_MRQC_RSSEN;
2775 break;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002776 case (IXGBE_FLAG_SRIOV_ENABLED):
2777 mrqc = IXGBE_MRQC_VMDQEN;
2778 break;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002779#ifdef CONFIG_IXGBE_DCB
2780 case (IXGBE_FLAG_DCB_ENABLED):
2781 mrqc = IXGBE_MRQC_RT8TCEN;
2782 break;
2783#endif /* CONFIG_IXGBE_DCB */
2784 default:
2785 break;
2786 }
2787
Alexander Duyck05abb122010-08-19 13:35:41 +00002788 /* Perform hash on these packet types */
2789 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2790 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2791 | IXGBE_MRQC_RSS_FIELD_IPV6
2792 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2793
2794 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002795}
2796
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002797/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002798 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2799 * @adapter: address of board private structure
2800 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002801 **/
Alexander Duyck73670962010-08-19 13:38:34 +00002802static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2803 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002804{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002805 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002806 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea552009-11-23 10:45:11 -08002807 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002808 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002809
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002810 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002811 return;
2812
2813 rx_buf_len = ring->rx_buf_len;
2814 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002815 rscctrl |= IXGBE_RSCCTL_RSCEN;
2816 /*
2817 * we must limit the number of descriptors so that the
2818 * total size of max desc * buf_len is not greater
2819 * than 65535
2820 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002821 if (ring_is_ps_enabled(ring)) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002822#if (MAX_SKB_FRAGS > 16)
2823 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2824#elif (MAX_SKB_FRAGS > 8)
2825 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2826#elif (MAX_SKB_FRAGS > 4)
2827 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2828#else
2829 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2830#endif
2831 } else {
2832 if (rx_buf_len < IXGBE_RXBUFFER_4096)
2833 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2834 else if (rx_buf_len < IXGBE_RXBUFFER_8192)
2835 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2836 else
2837 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2838 }
Alexander Duyck73670962010-08-19 13:38:34 +00002839 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002840}
2841
Alexander Duyck9e10e042010-08-19 13:40:06 +00002842/**
2843 * ixgbe_set_uta - Set unicast filter table address
2844 * @adapter: board private structure
2845 *
2846 * The unicast table address is a register array of 32-bit registers.
2847 * The table is meant to be used in a way similar to how the MTA is used
2848 * however due to certain limitations in the hardware it is necessary to
2849 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2850 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2851 **/
2852static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2853{
2854 struct ixgbe_hw *hw = &adapter->hw;
2855 int i;
2856
2857 /* The UTA table only exists on 82599 hardware and newer */
2858 if (hw->mac.type < ixgbe_mac_82599EB)
2859 return;
2860
2861 /* we only need to do this if VMDq is enabled */
2862 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2863 return;
2864
2865 for (i = 0; i < 128; i++)
2866 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2867}
2868
2869#define IXGBE_MAX_RX_DESC_POLL 10
2870static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2871 struct ixgbe_ring *ring)
2872{
2873 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002874 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2875 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002876 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002877
2878 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2879 if (hw->mac.type == ixgbe_mac_82598EB &&
2880 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2881 return;
2882
2883 do {
2884 msleep(1);
2885 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2886 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2887
2888 if (!wait_loop) {
2889 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2890 "the polling period\n", reg_idx);
2891 }
2892}
2893
Alexander Duyck84418e32010-08-19 13:40:54 +00002894void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2895 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002896{
2897 struct ixgbe_hw *hw = &adapter->hw;
2898 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002899 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002900 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00002901
Alexander Duyck9e10e042010-08-19 13:40:06 +00002902 /* disable queue to avoid issues while updating state */
2903 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2904 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx),
2905 rxdctl & ~IXGBE_RXDCTL_ENABLE);
2906 IXGBE_WRITE_FLUSH(hw);
2907
Alexander Duyckacd37172010-08-19 13:36:05 +00002908 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
2909 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
2910 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
2911 ring->count * sizeof(union ixgbe_adv_rx_desc));
2912 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
2913 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002914 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002915
2916 ixgbe_configure_srrctl(adapter, ring);
2917 ixgbe_configure_rscctl(adapter, ring);
2918
2919 if (hw->mac.type == ixgbe_mac_82598EB) {
2920 /*
2921 * enable cache line friendly hardware writes:
2922 * PTHRESH=32 descriptors (half the internal cache),
2923 * this also removes ugly rx_no_buffer_count increment
2924 * HTHRESH=4 descriptors (to minimize latency on fetch)
2925 * WTHRESH=8 burst writeback up to two cache lines
2926 */
2927 rxdctl &= ~0x3FFFFF;
2928 rxdctl |= 0x080420;
2929 }
2930
2931 /* enable receive descriptor ring */
2932 rxdctl |= IXGBE_RXDCTL_ENABLE;
2933 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2934
2935 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08002936 ixgbe_alloc_rx_buffers(ring, IXGBE_DESC_UNUSED(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00002937}
2938
Alexander Duyck48654522010-08-19 13:36:27 +00002939static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
2940{
2941 struct ixgbe_hw *hw = &adapter->hw;
2942 int p;
2943
2944 /* PSRTYPE must be initialized in non 82598 adapters */
2945 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002946 IXGBE_PSRTYPE_UDPHDR |
2947 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00002948 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002949 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00002950
2951 if (hw->mac.type == ixgbe_mac_82598EB)
2952 return;
2953
2954 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
2955 psrtype |= (adapter->num_rx_queues_per_pool << 29);
2956
2957 for (p = 0; p < adapter->num_rx_pools; p++)
2958 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
2959 psrtype);
2960}
2961
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002962static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
2963{
2964 struct ixgbe_hw *hw = &adapter->hw;
2965 u32 gcr_ext;
2966 u32 vt_reg_bits;
2967 u32 reg_offset, vf_shift;
2968 u32 vmdctl;
2969
2970 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2971 return;
2972
2973 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2974 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
2975 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
2976 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
2977
2978 vf_shift = adapter->num_vfs % 32;
2979 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
2980
2981 /* Enable only the PF's pool for Tx/Rx */
2982 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
2983 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
2984 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
2985 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
2986 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2987
2988 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
2989 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
2990
2991 /*
2992 * Set up VF register offsets for selected VT Mode,
2993 * i.e. 32 or 64 VFs for SR-IOV
2994 */
2995 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
2996 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
2997 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
2998 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
2999
3000 /* enable Tx loopback for VF/PF communication */
3001 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3002}
3003
Alexander Duyck477de6e2010-08-19 13:38:11 +00003004static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003005{
Auke Kok9a799d72007-09-15 14:07:45 -07003006 struct ixgbe_hw *hw = &adapter->hw;
3007 struct net_device *netdev = adapter->netdev;
3008 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003009 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003010 struct ixgbe_ring *rx_ring;
3011 int i;
3012 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003013
Auke Kok9a799d72007-09-15 14:07:45 -07003014 /* Decide whether to use packet split mode or not */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003015 /* Do not use packet split if we're in SR-IOV Mode */
3016 if (!adapter->num_vfs)
3017 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07003018
3019 /* Set the RX buffer length according to the mode */
3020 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003021 rx_buf_len = IXGBE_RX_HDR_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003022 } else {
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00003023 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
Alexander Duyckf8212f92009-04-27 22:42:37 +00003024 (netdev->mtu <= ETH_DATA_LEN))
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003025 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003026 else
Alexander Duyck477de6e2010-08-19 13:38:11 +00003027 rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
3028 }
3029
3030#ifdef IXGBE_FCOE
3031 /* adjust max frame to be able to do baby jumbo for FCoE */
3032 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3033 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3034 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3035
3036#endif /* IXGBE_FCOE */
3037 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3038 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3039 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3040 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3041
3042 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003043 }
3044
Auke Kok9a799d72007-09-15 14:07:45 -07003045 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003046 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3047 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003048 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3049
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003050 /*
3051 * Setup the HW Rx Head and Tail Descriptor Pointers and
3052 * the Base and Length of the Rx Descriptor Ring
3053 */
Auke Kok9a799d72007-09-15 14:07:45 -07003054 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003055 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00003056 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003057
Yi Zou6e455b892009-08-06 13:05:44 +00003058 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003059 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00003060 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003061 clear_ring_ps_enabled(rx_ring);
3062
3063 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3064 set_ring_rsc_enabled(rx_ring);
3065 else
3066 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003067
Yi Zou63f39bd2009-05-17 12:34:35 +00003068#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00003069 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00003070 struct ixgbe_ring_feature *f;
3071 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00003072 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003073 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00003074 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3075 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00003076 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003077 } else if (!ring_is_rsc_enabled(rx_ring) &&
3078 !ring_is_ps_enabled(rx_ring)) {
3079 rx_ring->rx_buf_len =
3080 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00003081 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003082 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003083#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003084 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003085}
3086
Alexander Duyck73670962010-08-19 13:38:34 +00003087static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3088{
3089 struct ixgbe_hw *hw = &adapter->hw;
3090 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3091
3092 switch (hw->mac.type) {
3093 case ixgbe_mac_82598EB:
3094 /*
3095 * For VMDq support of different descriptor types or
3096 * buffer sizes through the use of multiple SRRCTL
3097 * registers, RDRXCTL.MVMEN must be set to 1
3098 *
3099 * also, the manual doesn't mention it clearly but DCA hints
3100 * will only use queue 0's tags unless this bit is set. Side
3101 * effects of setting this bit are only that SRRCTL must be
3102 * fully programmed [0..15]
3103 */
3104 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3105 break;
3106 case ixgbe_mac_82599EB:
3107 /* Disable RSC for ACK packets */
3108 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3109 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3110 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3111 /* hardware requires some bits to be set by default */
3112 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3113 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3114 break;
3115 default:
3116 /* We should do nothing since we don't know this hardware */
3117 return;
3118 }
3119
3120 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3121}
3122
Alexander Duyck477de6e2010-08-19 13:38:11 +00003123/**
3124 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3125 * @adapter: board private structure
3126 *
3127 * Configure the Rx unit of the MAC after a reset.
3128 **/
3129static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3130{
3131 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003132 int i;
3133 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003134
3135 /* disable receives while setting up the descriptors */
3136 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3137 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3138
3139 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003140 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003141
Alexander Duyck9e10e042010-08-19 13:40:06 +00003142 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003143 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003144
Alexander Duyck9e10e042010-08-19 13:40:06 +00003145 ixgbe_set_uta(adapter);
3146
Alexander Duyck477de6e2010-08-19 13:38:11 +00003147 /* set_rx_buffer_len must be called before ring initialization */
3148 ixgbe_set_rx_buffer_len(adapter);
3149
3150 /*
3151 * Setup the HW Rx Head and Tail Descriptor Pointers and
3152 * the Base and Length of the Rx Descriptor Ring
3153 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003154 for (i = 0; i < adapter->num_rx_queues; i++)
3155 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003156
Alexander Duyck9e10e042010-08-19 13:40:06 +00003157 /* disable drop enable for 82598 parts */
3158 if (hw->mac.type == ixgbe_mac_82598EB)
3159 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3160
3161 /* enable all receives */
3162 rxctrl |= IXGBE_RXCTRL_RXEN;
3163 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003164}
3165
Auke Kok9a799d72007-09-15 14:07:45 -07003166static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3167{
3168 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003169 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003170 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003171
3172 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003173 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003174 set_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003175}
3176
3177static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3178{
3179 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003180 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003181 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003182
Auke Kok9a799d72007-09-15 14:07:45 -07003183 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003184 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003185 clear_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003186}
3187
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003188/**
3189 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3190 * @adapter: driver data
3191 */
3192static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3193{
3194 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003195 u32 vlnctrl;
3196
3197 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3198 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3199 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3200}
3201
3202/**
3203 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3204 * @adapter: driver data
3205 */
3206static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3207{
3208 struct ixgbe_hw *hw = &adapter->hw;
3209 u32 vlnctrl;
3210
3211 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3212 vlnctrl |= IXGBE_VLNCTRL_VFE;
3213 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3214 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3215}
3216
3217/**
3218 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3219 * @adapter: driver data
3220 */
3221static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3222{
3223 struct ixgbe_hw *hw = &adapter->hw;
3224 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003225 int i, j;
3226
3227 switch (hw->mac.type) {
3228 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003229 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3230 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003231 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3232 break;
3233 case ixgbe_mac_82599EB:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003234 for (i = 0; i < adapter->num_rx_queues; i++) {
3235 j = adapter->rx_ring[i]->reg_idx;
3236 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3237 vlnctrl &= ~IXGBE_RXDCTL_VME;
3238 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3239 }
3240 break;
3241 default:
3242 break;
3243 }
3244}
3245
3246/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003247 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003248 * @adapter: driver data
3249 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003250static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003251{
3252 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003253 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003254 int i, j;
3255
3256 switch (hw->mac.type) {
3257 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003258 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3259 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003260 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3261 break;
3262 case ixgbe_mac_82599EB:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003263 for (i = 0; i < adapter->num_rx_queues; i++) {
3264 j = adapter->rx_ring[i]->reg_idx;
3265 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3266 vlnctrl |= IXGBE_RXDCTL_VME;
3267 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3268 }
3269 break;
3270 default:
3271 break;
3272 }
3273}
3274
Auke Kok9a799d72007-09-15 14:07:45 -07003275static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3276{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003277 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003278
Jesse Grossf62bbb52010-10-20 13:56:10 +00003279 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3280
3281 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3282 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003283}
3284
3285/**
Alexander Duyck28500622010-06-15 09:25:48 +00003286 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3287 * @netdev: network interface device structure
3288 *
3289 * Writes unicast address list to the RAR table.
3290 * Returns: -ENOMEM on failure/insufficient address space
3291 * 0 on no addresses written
3292 * X on writing X addresses to the RAR table
3293 **/
3294static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3295{
3296 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3297 struct ixgbe_hw *hw = &adapter->hw;
3298 unsigned int vfn = adapter->num_vfs;
3299 unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
3300 int count = 0;
3301
3302 /* return ENOMEM indicating insufficient memory for addresses */
3303 if (netdev_uc_count(netdev) > rar_entries)
3304 return -ENOMEM;
3305
3306 if (!netdev_uc_empty(netdev) && rar_entries) {
3307 struct netdev_hw_addr *ha;
3308 /* return error if we do not support writing to RAR table */
3309 if (!hw->mac.ops.set_rar)
3310 return -ENOMEM;
3311
3312 netdev_for_each_uc_addr(ha, netdev) {
3313 if (!rar_entries)
3314 break;
3315 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3316 vfn, IXGBE_RAH_AV);
3317 count++;
3318 }
3319 }
3320 /* write the addresses in reverse order to avoid write combining */
3321 for (; rar_entries > 0 ; rar_entries--)
3322 hw->mac.ops.clear_rar(hw, rar_entries);
3323
3324 return count;
3325}
3326
3327/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003328 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003329 * @netdev: network interface device structure
3330 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003331 * The set_rx_method entry point is called whenever the unicast/multicast
3332 * address list or the network interface flags are updated. This routine is
3333 * responsible for configuring the hardware for proper unicast, multicast and
3334 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003335 **/
Greg Rose7f870472010-01-09 02:25:29 +00003336void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003337{
3338 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3339 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003340 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3341 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003342
3343 /* Check for Promiscuous and All Multicast modes */
3344
3345 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3346
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003347 /* set all bits that we expect to always be set */
3348 fctrl |= IXGBE_FCTRL_BAM;
3349 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3350 fctrl |= IXGBE_FCTRL_PMCF;
3351
Alexander Duyck28500622010-06-15 09:25:48 +00003352 /* clear the bits we are changing the status of */
3353 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3354
Auke Kok9a799d72007-09-15 14:07:45 -07003355 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003356 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003357 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003358 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003359 /* don't hardware filter vlans in promisc mode */
3360 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003361 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003362 if (netdev->flags & IFF_ALLMULTI) {
3363 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003364 vmolr |= IXGBE_VMOLR_MPE;
3365 } else {
3366 /*
3367 * Write addresses to the MTA, if the attempt fails
3368 * then we should just turn on promiscous mode so
3369 * that we can at least receive multicast traffic
3370 */
3371 hw->mac.ops.update_mc_addr_list(hw, netdev);
3372 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003373 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003374 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003375 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003376 /*
3377 * Write addresses to available RAR registers, if there is not
3378 * sufficient space to store all the addresses then enable
3379 * unicast promiscous mode
3380 */
3381 count = ixgbe_write_uc_addr_list(netdev);
3382 if (count < 0) {
3383 fctrl |= IXGBE_FCTRL_UPE;
3384 vmolr |= IXGBE_VMOLR_ROPE;
3385 }
3386 }
3387
3388 if (adapter->num_vfs) {
3389 ixgbe_restore_vf_multicasts(adapter);
3390 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3391 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3392 IXGBE_VMOLR_ROPE);
3393 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003394 }
3395
3396 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003397
3398 if (netdev->features & NETIF_F_HW_VLAN_RX)
3399 ixgbe_vlan_strip_enable(adapter);
3400 else
3401 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003402}
3403
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003404static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3405{
3406 int q_idx;
3407 struct ixgbe_q_vector *q_vector;
3408 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3409
3410 /* legacy and MSI only use one vector */
3411 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3412 q_vectors = 1;
3413
3414 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003415 struct napi_struct *napi;
Alexander Duyck7a921c92009-05-06 10:43:28 +00003416 q_vector = adapter->q_vector[q_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003417 napi = &q_vector->napi;
Alexander Duyck91281fd2009-06-04 16:00:27 +00003418 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3419 if (!q_vector->rxr_count || !q_vector->txr_count) {
3420 if (q_vector->txr_count == 1)
3421 napi->poll = &ixgbe_clean_txonly;
3422 else if (q_vector->rxr_count == 1)
3423 napi->poll = &ixgbe_clean_rxonly;
3424 }
3425 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003426
3427 napi_enable(napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003428 }
3429}
3430
3431static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3432{
3433 int q_idx;
3434 struct ixgbe_q_vector *q_vector;
3435 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3436
3437 /* legacy and MSI only use one vector */
3438 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3439 q_vectors = 1;
3440
3441 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003442 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003443 napi_disable(&q_vector->napi);
3444 }
3445}
3446
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003447#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003448/*
3449 * ixgbe_configure_dcb - Configure DCB hardware
3450 * @adapter: ixgbe adapter struct
3451 *
3452 * This is called by the driver on open to configure the DCB hardware.
3453 * This is also called by the gennetlink interface when reconfiguring
3454 * the DCB state.
3455 */
3456static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3457{
3458 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003459 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003460
Alexander Duyck67ebd792010-08-19 13:34:04 +00003461 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3462 if (hw->mac.type == ixgbe_mac_82598EB)
3463 netif_set_gso_max_size(adapter->netdev, 65536);
3464 return;
3465 }
3466
3467 if (hw->mac.type == ixgbe_mac_82598EB)
3468 netif_set_gso_max_size(adapter->netdev, 32768);
3469
John Fastabend98063072010-10-28 00:59:57 +00003470#ifdef CONFIG_FCOE
3471 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3472 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3473#endif
3474
John Fastabend80ab1932010-11-16 19:26:45 -08003475 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
John Fastabend98063072010-10-28 00:59:57 +00003476 DCB_TX_CONFIG);
John Fastabend80ab1932010-11-16 19:26:45 -08003477 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
John Fastabend98063072010-10-28 00:59:57 +00003478 DCB_RX_CONFIG);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003479
Alexander Duyck2f90b862008-11-20 20:52:10 -08003480 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003481 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003482
Alexander Duyck2f90b862008-11-20 20:52:10 -08003483 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003484
3485 /* reconfigure the hardware */
3486 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003487}
3488
3489#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003490static void ixgbe_configure(struct ixgbe_adapter *adapter)
3491{
3492 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003493 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003494 int i;
3495
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003496#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003497 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003498#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003499
Jesse Grossf62bbb52010-10-20 13:56:10 +00003500 ixgbe_set_rx_mode(netdev);
3501 ixgbe_restore_vlan(adapter);
3502
Yi Zoueacd73f2009-05-13 13:11:06 +00003503#ifdef IXGBE_FCOE
3504 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3505 ixgbe_configure_fcoe(adapter);
3506
3507#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003508 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3509 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003510 adapter->tx_ring[i]->atr_sample_rate =
Joe Perchese8e9f692010-09-07 21:34:53 +00003511 adapter->atr_sample_rate;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003512 ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
3513 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3514 ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
3515 }
Alexander Duyck933d41f2010-09-07 21:34:29 +00003516 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003517
Auke Kok9a799d72007-09-15 14:07:45 -07003518 ixgbe_configure_tx(adapter);
3519 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003520}
3521
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003522static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3523{
3524 switch (hw->phy.type) {
3525 case ixgbe_phy_sfp_avago:
3526 case ixgbe_phy_sfp_ftl:
3527 case ixgbe_phy_sfp_intel:
3528 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003529 case ixgbe_phy_sfp_passive_tyco:
3530 case ixgbe_phy_sfp_passive_unknown:
3531 case ixgbe_phy_sfp_active_unknown:
3532 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003533 return true;
3534 default:
3535 return false;
3536 }
3537}
3538
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003539/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003540 * ixgbe_sfp_link_config - set up SFP+ link
3541 * @adapter: pointer to private adapter struct
3542 **/
3543static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3544{
3545 struct ixgbe_hw *hw = &adapter->hw;
3546
3547 if (hw->phy.multispeed_fiber) {
3548 /*
3549 * In multispeed fiber setups, the device may not have
3550 * had a physical connection when the driver loaded.
3551 * If that's the case, the initial link configuration
3552 * couldn't get the MAC into 10G or 1G mode, so we'll
3553 * never have a link status change interrupt fire.
3554 * We need to try and force an autonegotiation
3555 * session, then bring up link.
3556 */
3557 hw->mac.ops.setup_sfp(hw);
3558 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
3559 schedule_work(&adapter->multispeed_fiber_task);
3560 } else {
3561 /*
3562 * Direct Attach Cu and non-multispeed fiber modules
3563 * still need to be configured properly prior to
3564 * attempting link.
3565 */
3566 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
3567 schedule_work(&adapter->sfp_config_module_task);
3568 }
3569}
3570
3571/**
3572 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003573 * @hw: pointer to private hardware struct
3574 *
3575 * Returns 0 on success, negative on failure
3576 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003577static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003578{
3579 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003580 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003581 u32 ret = IXGBE_ERR_LINK_SETUP;
3582
3583 if (hw->mac.ops.check_link)
3584 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3585
3586 if (ret)
3587 goto link_cfg_out;
3588
3589 if (hw->mac.ops.get_link_capabilities)
Joe Perchese8e9f692010-09-07 21:34:53 +00003590 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3591 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003592 if (ret)
3593 goto link_cfg_out;
3594
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003595 if (hw->mac.ops.setup_link)
3596 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003597link_cfg_out:
3598 return ret;
3599}
3600
Alexander Duycka34bcff2010-08-19 13:39:20 +00003601static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003602{
Auke Kok9a799d72007-09-15 14:07:45 -07003603 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003604 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003605
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003606 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003607 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3608 IXGBE_GPIE_OCD;
3609 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003610 /*
3611 * use EIAM to auto-mask when MSI-X interrupt is asserted
3612 * this saves a register write for every interrupt
3613 */
3614 switch (hw->mac.type) {
3615 case ixgbe_mac_82598EB:
3616 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3617 break;
3618 default:
3619 case ixgbe_mac_82599EB:
3620 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3621 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3622 break;
3623 }
3624 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003625 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3626 * specifically only auto mask tx and rx interrupts */
3627 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003628 }
3629
Alexander Duycka34bcff2010-08-19 13:39:20 +00003630 /* XXX: to interrupt immediately for EICS writes, enable this */
3631 /* gpie |= IXGBE_GPIE_EIMEN; */
3632
3633 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3634 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3635 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003636 }
3637
Alexander Duycka34bcff2010-08-19 13:39:20 +00003638 /* Enable fan failure interrupt */
3639 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003640 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003641
Alexander Duycka34bcff2010-08-19 13:39:20 +00003642 if (hw->mac.type == ixgbe_mac_82599EB)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003643 gpie |= IXGBE_SDP1_GPIEN;
3644 gpie |= IXGBE_SDP2_GPIEN;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003645
3646 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3647}
3648
3649static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
3650{
3651 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003652 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003653 u32 ctrl_ext;
3654
3655 ixgbe_get_hw_control(adapter);
3656 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003657
Auke Kok9a799d72007-09-15 14:07:45 -07003658 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3659 ixgbe_configure_msix(adapter);
3660 else
3661 ixgbe_configure_msi_and_legacy(adapter);
3662
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003663 /* enable the optics */
Alexander Duycke3de4b72010-11-16 19:27:11 -08003664 if (hw->phy.multispeed_fiber && hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003665 hw->mac.ops.enable_tx_laser(hw);
3666
Auke Kok9a799d72007-09-15 14:07:45 -07003667 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003668 ixgbe_napi_enable_all(adapter);
3669
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003670 if (ixgbe_is_sfp(hw)) {
3671 ixgbe_sfp_link_config(adapter);
3672 } else {
3673 err = ixgbe_non_sfp_link_config(hw);
3674 if (err)
3675 e_err(probe, "link_config FAILED %d\n", err);
3676 }
3677
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003678 /* clear any pending interrupts, may auto mask */
3679 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003680 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003681
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003682 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003683 * If this adapter has a fan, check to see if we had a failure
3684 * before we enabled the interrupt.
3685 */
3686 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3687 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3688 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003689 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003690 }
3691
3692 /*
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003693 * For hot-pluggable SFP+ devices, a new SFP+ module may have
Don Skidmore19343de2009-07-02 12:50:31 +00003694 * arrived before interrupts were enabled but after probe. Such
3695 * devices wouldn't have their type identified yet. We need to
3696 * kick off the SFP+ module setup first, then try to bring up link.
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003697 * If we're not hot-pluggable SFP+, we just need to configure link
3698 * and bring it up.
3699 */
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003700 if (hw->phy.type == ixgbe_phy_unknown)
3701 schedule_work(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003702
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003703 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003704 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003705
Auke Kok9a799d72007-09-15 14:07:45 -07003706 /* bring the link up in the watchdog, this could race with our first
3707 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003708 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3709 adapter->link_check_timeout = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07003710 mod_timer(&adapter->watchdog_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003711
3712 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3713 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3714 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3715 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3716
Auke Kok9a799d72007-09-15 14:07:45 -07003717 return 0;
3718}
3719
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003720void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3721{
3722 WARN_ON(in_interrupt());
3723 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
3724 msleep(1);
3725 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003726 /*
3727 * If SR-IOV enabled then wait a bit before bringing the adapter
3728 * back up to give the VFs time to respond to the reset. The
3729 * two second wait is based upon the watchdog timer cycle in
3730 * the VF driver.
3731 */
3732 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3733 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003734 ixgbe_up(adapter);
3735 clear_bit(__IXGBE_RESETTING, &adapter->state);
3736}
3737
Auke Kok9a799d72007-09-15 14:07:45 -07003738int ixgbe_up(struct ixgbe_adapter *adapter)
3739{
3740 /* hardware has been reset, we need to reload some things */
3741 ixgbe_configure(adapter);
3742
3743 return ixgbe_up_complete(adapter);
3744}
3745
3746void ixgbe_reset(struct ixgbe_adapter *adapter)
3747{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003748 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003749 int err;
3750
3751 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003752 switch (err) {
3753 case 0:
3754 case IXGBE_ERR_SFP_NOT_PRESENT:
3755 break;
3756 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003757 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003758 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003759 case IXGBE_ERR_EEPROM_VERSION:
3760 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003761 e_dev_warn("This device is a pre-production adapter/LOM. "
3762 "Please be aware there may be issuesassociated with "
3763 "your hardware. If you are experiencing problems "
3764 "please contact your Intel or hardware "
3765 "representative who provided you with this "
3766 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003767 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003768 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003769 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003770 }
Auke Kok9a799d72007-09-15 14:07:45 -07003771
3772 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003773 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3774 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003775}
3776
Auke Kok9a799d72007-09-15 14:07:45 -07003777/**
3778 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07003779 * @rx_ring: ring to free buffers from
3780 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003781static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003782{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003783 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07003784 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003785 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003786
Alexander Duyck84418e32010-08-19 13:40:54 +00003787 /* ring already cleared, nothing to do */
3788 if (!rx_ring->rx_buffer_info)
3789 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003790
Alexander Duyck84418e32010-08-19 13:40:54 +00003791 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003792 for (i = 0; i < rx_ring->count; i++) {
3793 struct ixgbe_rx_buffer *rx_buffer_info;
3794
3795 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3796 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003797 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003798 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003799 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003800 rx_buffer_info->dma = 0;
3801 }
3802 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003803 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003804 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00003805 do {
3806 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003807 if (IXGBE_RSC_CB(this)->delay_unmap) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003808 dma_unmap_single(dev,
Nick Nunley1b507732010-04-27 13:10:27 +00003809 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003810 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003811 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003812 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003813 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003814 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00003815 skb = skb->prev;
3816 dev_kfree_skb(this);
3817 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07003818 }
3819 if (!rx_buffer_info->page)
3820 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003821 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003822 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00003823 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003824 rx_buffer_info->page_dma = 0;
3825 }
Auke Kok9a799d72007-09-15 14:07:45 -07003826 put_page(rx_buffer_info->page);
3827 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07003828 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003829 }
3830
3831 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
3832 memset(rx_ring->rx_buffer_info, 0, size);
3833
3834 /* Zero out the descriptor ring */
3835 memset(rx_ring->desc, 0, rx_ring->size);
3836
3837 rx_ring->next_to_clean = 0;
3838 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003839}
3840
3841/**
3842 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07003843 * @tx_ring: ring to be cleaned
3844 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003845static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003846{
3847 struct ixgbe_tx_buffer *tx_buffer_info;
3848 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003849 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003850
Alexander Duyck84418e32010-08-19 13:40:54 +00003851 /* ring already cleared, nothing to do */
3852 if (!tx_ring->tx_buffer_info)
3853 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003854
Alexander Duyck84418e32010-08-19 13:40:54 +00003855 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003856 for (i = 0; i < tx_ring->count; i++) {
3857 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003858 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07003859 }
3860
3861 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
3862 memset(tx_ring->tx_buffer_info, 0, size);
3863
3864 /* Zero out the descriptor ring */
3865 memset(tx_ring->desc, 0, tx_ring->size);
3866
3867 tx_ring->next_to_use = 0;
3868 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003869}
3870
3871/**
Auke Kok9a799d72007-09-15 14:07:45 -07003872 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3873 * @adapter: board private structure
3874 **/
3875static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3876{
3877 int i;
3878
3879 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003880 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003881}
3882
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003883/**
3884 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3885 * @adapter: board private structure
3886 **/
3887static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3888{
3889 int i;
3890
3891 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003892 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003893}
3894
Auke Kok9a799d72007-09-15 14:07:45 -07003895void ixgbe_down(struct ixgbe_adapter *adapter)
3896{
3897 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003898 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003899 u32 rxctrl;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003900 u32 txdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003901 int i;
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003902 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Auke Kok9a799d72007-09-15 14:07:45 -07003903
3904 /* signal that we are down to the interrupt handler */
3905 set_bit(__IXGBE_DOWN, &adapter->state);
3906
Greg Rose767081a2010-01-22 22:46:40 +00003907 /* disable receive for all VFs and wait one second */
3908 if (adapter->num_vfs) {
Greg Rose767081a2010-01-22 22:46:40 +00003909 /* ping all the active vfs to let them know we are going down */
3910 ixgbe_ping_all_vfs(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00003911
Greg Rose767081a2010-01-22 22:46:40 +00003912 /* Disable all VFTE/VFRE TX/RX */
3913 ixgbe_disable_tx_rx(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00003914
3915 /* Mark all the VFs as inactive */
3916 for (i = 0 ; i < adapter->num_vfs; i++)
3917 adapter->vfinfo[i].clear_to_send = 0;
Greg Rose767081a2010-01-22 22:46:40 +00003918 }
3919
Auke Kok9a799d72007-09-15 14:07:45 -07003920 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003921 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3922 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003923
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003924 IXGBE_WRITE_FLUSH(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07003925 msleep(10);
3926
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003927 netif_tx_stop_all_queues(netdev);
3928
Don Skidmore0a1f87c2009-09-18 09:45:43 +00003929 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
3930 del_timer_sync(&adapter->sfp_timer);
Auke Kok9a799d72007-09-15 14:07:45 -07003931 del_timer_sync(&adapter->watchdog_timer);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003932 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07003933
John Fastabendc0dfb902010-04-27 02:13:39 +00003934 netif_carrier_off(netdev);
3935 netif_tx_disable(netdev);
3936
3937 ixgbe_irq_disable(adapter);
3938
3939 ixgbe_napi_disable_all(adapter);
3940
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003941 /* Cleanup the affinity_hint CPU mask memory and callback */
3942 for (i = 0; i < num_q_vectors; i++) {
3943 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
3944 /* clear the affinity_mask in the IRQ descriptor */
3945 irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
3946 /* release the CPU mask memory */
3947 free_cpumask_var(q_vector->affinity_mask);
3948 }
3949
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003950 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3951 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3952 cancel_work_sync(&adapter->fdir_reinit_task);
3953
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003954 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
3955 cancel_work_sync(&adapter->check_overtemp_task);
3956
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003957 /* disable transmits in the hardware now that interrupts are off */
3958 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003959 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
3960 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
3961 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00003962 (txdctl & ~IXGBE_TXDCTL_ENABLE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003963 }
PJ Waskiewicz88512532009-03-13 22:15:10 +00003964 /* Disable the Tx DMA engine on 82599 */
Alexander Duyckbd508172010-11-16 19:27:03 -08003965 switch (hw->mac.type) {
3966 case ixgbe_mac_82599EB:
PJ Waskiewicz88512532009-03-13 22:15:10 +00003967 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00003968 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
3969 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08003970 break;
3971 default:
3972 break;
3973 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003974
John Fastabend9f756f02010-06-29 18:28:36 +00003975 /* power down the optics */
Alexander Duycke3de4b72010-11-16 19:27:11 -08003976 if (hw->phy.multispeed_fiber && hw->mac.ops.disable_tx_laser)
John Fastabend9f756f02010-06-29 18:28:36 +00003977 hw->mac.ops.disable_tx_laser(hw);
3978
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00003979 /* clear n-tuple filters that are cached */
3980 ethtool_ntuple_flush(netdev);
3981
Paul Larson6f4a0e42008-06-24 17:00:56 -07003982 if (!pci_channel_offline(adapter->pdev))
3983 ixgbe_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003984 ixgbe_clean_all_tx_rings(adapter);
3985 ixgbe_clean_all_rx_rings(adapter);
3986
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003987#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003988 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00003989 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003990#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003991}
3992
Auke Kok9a799d72007-09-15 14:07:45 -07003993/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003994 * ixgbe_poll - NAPI Rx polling callback
3995 * @napi: structure for representing this polling device
3996 * @budget: how many packets driver is allowed to clean
3997 *
3998 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07003999 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004000static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07004001{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004002 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00004003 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004004 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004005 int tx_clean_complete, work_done = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004006
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004007#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08004008 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
4009 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08004010#endif
4011
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004012 tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
4013 ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07004014
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004015 if (!tx_clean_complete)
David S. Millerd2c7ddd2008-01-15 22:43:24 -08004016 work_done = budget;
4017
David S. Miller53e52c72008-01-07 21:06:12 -08004018 /* If budget not fully consumed, exit the polling mode */
4019 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004020 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004021 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08004022 ixgbe_set_itr(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004023 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Nelson, Shannon835462f2009-04-27 22:42:54 +00004024 ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004025 }
Auke Kok9a799d72007-09-15 14:07:45 -07004026 return work_done;
4027}
4028
4029/**
4030 * ixgbe_tx_timeout - Respond to a Tx Hang
4031 * @netdev: network interface device structure
4032 **/
4033static void ixgbe_tx_timeout(struct net_device *netdev)
4034{
4035 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4036
4037 /* Do the reset outside of interrupt context */
4038 schedule_work(&adapter->reset_task);
4039}
4040
4041static void ixgbe_reset_task(struct work_struct *work)
4042{
4043 struct ixgbe_adapter *adapter;
4044 adapter = container_of(work, struct ixgbe_adapter, reset_task);
4045
Alexander Duyck2f90b862008-11-20 20:52:10 -08004046 /* If we're already down or resetting, just bail */
4047 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
4048 test_bit(__IXGBE_RESETTING, &adapter->state))
4049 return;
4050
Auke Kok9a799d72007-09-15 14:07:45 -07004051 adapter->tx_timeout_count++;
4052
Taku Izumidcd79ae2010-04-27 14:39:53 +00004053 ixgbe_dump(adapter);
4054 netdev_err(adapter->netdev, "Reset adapter\n");
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004055 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004056}
4057
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004058#ifdef CONFIG_IXGBE_DCB
4059static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004060{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004061 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004062 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004063
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004064 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
4065 return ret;
4066
4067 f->mask = 0x7 << 3;
4068 adapter->num_rx_queues = f->indices;
4069 adapter->num_tx_queues = f->indices;
4070 ret = true;
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004071
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004072 return ret;
4073}
4074#endif
4075
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004076/**
4077 * ixgbe_set_rss_queues: Allocate queues for RSS
4078 * @adapter: board private structure to initialize
4079 *
4080 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4081 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4082 *
4083 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004084static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4085{
4086 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004087 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004088
4089 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004090 f->mask = 0xF;
4091 adapter->num_rx_queues = f->indices;
4092 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004093 ret = true;
4094 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004095 ret = false;
4096 }
4097
4098 return ret;
4099}
4100
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004101/**
4102 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4103 * @adapter: board private structure to initialize
4104 *
4105 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4106 * to the original CPU that initiated the Tx session. This runs in addition
4107 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4108 * Rx load across CPUs using RSS.
4109 *
4110 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004111static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004112{
4113 bool ret = false;
4114 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4115
4116 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4117 f_fdir->mask = 0;
4118
4119 /* Flow Director must have RSS enabled */
4120 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4121 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4122 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
4123 adapter->num_tx_queues = f_fdir->indices;
4124 adapter->num_rx_queues = f_fdir->indices;
4125 ret = true;
4126 } else {
4127 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4128 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4129 }
4130 return ret;
4131}
4132
Yi Zou0331a832009-05-17 12:33:52 +00004133#ifdef IXGBE_FCOE
4134/**
4135 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4136 * @adapter: board private structure to initialize
4137 *
4138 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4139 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4140 * rx queues out of the max number of rx queues, instead, it is used as the
4141 * index of the first rx queue used by FCoE.
4142 *
4143 **/
4144static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4145{
4146 bool ret = false;
4147 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4148
4149 f->indices = min((int)num_online_cpus(), f->indices);
4150 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
Yi Zou8de8b2e2009-09-03 14:55:50 +00004151 adapter->num_rx_queues = 1;
4152 adapter->num_tx_queues = 1;
Yi Zou0331a832009-05-17 12:33:52 +00004153#ifdef CONFIG_IXGBE_DCB
4154 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004155 e_info(probe, "FCoE enabled with DCB\n");
Yi Zou0331a832009-05-17 12:33:52 +00004156 ixgbe_set_dcb_queues(adapter);
4157 }
4158#endif
4159 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004160 e_info(probe, "FCoE enabled with RSS\n");
Yi Zou8faa2a72009-07-09 02:29:50 +00004161 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4162 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4163 ixgbe_set_fdir_queues(adapter);
4164 else
4165 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004166 }
4167 /* adding FCoE rx rings to the end */
4168 f->mask = adapter->num_rx_queues;
4169 adapter->num_rx_queues += f->indices;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004170 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004171
4172 ret = true;
4173 }
4174
4175 return ret;
4176}
4177
4178#endif /* IXGBE_FCOE */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004179/**
4180 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4181 * @adapter: board private structure to initialize
4182 *
4183 * IOV doesn't actually use anything, so just NAK the
4184 * request for now and let the other queue routines
4185 * figure out what to do.
4186 */
4187static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4188{
4189 return false;
4190}
4191
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004192/*
4193 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
4194 * @adapter: board private structure to initialize
4195 *
4196 * This is the top level queue allocation routine. The order here is very
4197 * important, starting with the "most" number of features turned on at once,
4198 * and ending with the smallest set of features. This way large combinations
4199 * can be allocated if they're turned on, and smaller combinations are the
4200 * fallthrough conditions.
4201 *
4202 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004203static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004204{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004205 /* Start with base case */
4206 adapter->num_rx_queues = 1;
4207 adapter->num_tx_queues = 1;
4208 adapter->num_rx_pools = adapter->num_rx_queues;
4209 adapter->num_rx_queues_per_pool = 1;
4210
4211 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004212 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004213
Yi Zou0331a832009-05-17 12:33:52 +00004214#ifdef IXGBE_FCOE
4215 if (ixgbe_set_fcoe_queues(adapter))
4216 goto done;
4217
4218#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004219#ifdef CONFIG_IXGBE_DCB
4220 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004221 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004222
4223#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004224 if (ixgbe_set_fdir_queues(adapter))
4225 goto done;
4226
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004227 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004228 goto done;
4229
4230 /* fallback to base case */
4231 adapter->num_rx_queues = 1;
4232 adapter->num_tx_queues = 1;
4233
4234done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004235 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004236 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004237 return netif_set_real_num_rx_queues(adapter->netdev,
4238 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004239}
4240
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004241static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004242 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004243{
4244 int err, vector_threshold;
4245
4246 /* We'll want at least 3 (vector_threshold):
4247 * 1) TxQ[0] Cleanup
4248 * 2) RxQ[0] Cleanup
4249 * 3) Other (Link Status Change, etc.)
4250 * 4) TCP Timer (optional)
4251 */
4252 vector_threshold = MIN_MSIX_COUNT;
4253
4254 /* The more we get, the more we will assign to Tx/Rx Cleanup
4255 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4256 * Right now, we simply care about how many we'll get; we'll
4257 * set them up later while requesting irq's.
4258 */
4259 while (vectors >= vector_threshold) {
4260 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004261 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004262 if (!err) /* Success in acquiring all requested vectors. */
4263 break;
4264 else if (err < 0)
4265 vectors = 0; /* Nasty failure, quit now */
4266 else /* err == number of vectors we should try again with */
4267 vectors = err;
4268 }
4269
4270 if (vectors < vector_threshold) {
4271 /* Can't allocate enough MSI-X interrupts? Oh well.
4272 * This just means we'll go with either a single MSI
4273 * vector or fall back to legacy interrupts.
4274 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004275 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4276 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004277 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4278 kfree(adapter->msix_entries);
4279 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004280 } else {
4281 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004282 /*
4283 * Adjust for only the vectors we'll use, which is minimum
4284 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4285 * vectors we were allocated.
4286 */
4287 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004288 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004289 }
4290}
4291
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004292/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004293 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004294 * @adapter: board private structure to initialize
4295 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004296 * Cache the descriptor ring offsets for RSS to the assigned rings.
4297 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004298 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004299static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004300{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004301 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004302
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004303 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4304 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004305
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004306 for (i = 0; i < adapter->num_rx_queues; i++)
4307 adapter->rx_ring[i]->reg_idx = i;
4308 for (i = 0; i < adapter->num_tx_queues; i++)
4309 adapter->tx_ring[i]->reg_idx = i;
4310
4311 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004312}
4313
4314#ifdef CONFIG_IXGBE_DCB
4315/**
4316 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4317 * @adapter: board private structure to initialize
4318 *
4319 * Cache the descriptor ring offsets for DCB to the assigned rings.
4320 *
4321 **/
4322static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4323{
4324 int i;
4325 bool ret = false;
4326 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
4327
Alexander Duyckbd508172010-11-16 19:27:03 -08004328 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
4329 return false;
4330
4331 /* the number of queues is assumed to be symmetric */
4332 switch (adapter->hw.mac.type) {
4333 case ixgbe_mac_82598EB:
4334 for (i = 0; i < dcb_i; i++) {
4335 adapter->rx_ring[i]->reg_idx = i << 3;
4336 adapter->tx_ring[i]->reg_idx = i << 2;
4337 }
4338 ret = true;
4339 break;
4340 case ixgbe_mac_82599EB:
4341 if (dcb_i == 8) {
4342 /*
4343 * Tx TC0 starts at: descriptor queue 0
4344 * Tx TC1 starts at: descriptor queue 32
4345 * Tx TC2 starts at: descriptor queue 64
4346 * Tx TC3 starts at: descriptor queue 80
4347 * Tx TC4 starts at: descriptor queue 96
4348 * Tx TC5 starts at: descriptor queue 104
4349 * Tx TC6 starts at: descriptor queue 112
4350 * Tx TC7 starts at: descriptor queue 120
4351 *
4352 * Rx TC0-TC7 are offset by 16 queues each
4353 */
4354 for (i = 0; i < 3; i++) {
4355 adapter->tx_ring[i]->reg_idx = i << 5;
4356 adapter->rx_ring[i]->reg_idx = i << 4;
4357 }
4358 for ( ; i < 5; i++) {
4359 adapter->tx_ring[i]->reg_idx = ((i + 2) << 4);
4360 adapter->rx_ring[i]->reg_idx = i << 4;
4361 }
4362 for ( ; i < dcb_i; i++) {
4363 adapter->tx_ring[i]->reg_idx = ((i + 8) << 3);
4364 adapter->rx_ring[i]->reg_idx = i << 4;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004365 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004366 ret = true;
Alexander Duyckbd508172010-11-16 19:27:03 -08004367 } else if (dcb_i == 4) {
4368 /*
4369 * Tx TC0 starts at: descriptor queue 0
4370 * Tx TC1 starts at: descriptor queue 64
4371 * Tx TC2 starts at: descriptor queue 96
4372 * Tx TC3 starts at: descriptor queue 112
4373 *
4374 * Rx TC0-TC3 are offset by 32 queues each
4375 */
4376 adapter->tx_ring[0]->reg_idx = 0;
4377 adapter->tx_ring[1]->reg_idx = 64;
4378 adapter->tx_ring[2]->reg_idx = 96;
4379 adapter->tx_ring[3]->reg_idx = 112;
4380 for (i = 0 ; i < dcb_i; i++)
4381 adapter->rx_ring[i]->reg_idx = i << 5;
4382 ret = true;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004383 }
Alexander Duyckbd508172010-11-16 19:27:03 -08004384 break;
4385 default:
4386 break;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004387 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004388 return ret;
4389}
4390#endif
4391
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004392/**
4393 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4394 * @adapter: board private structure to initialize
4395 *
4396 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4397 *
4398 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004399static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004400{
4401 int i;
4402 bool ret = false;
4403
4404 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4405 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4406 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
4407 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004408 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004409 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004410 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004411 ret = true;
4412 }
4413
4414 return ret;
4415}
4416
Yi Zou0331a832009-05-17 12:33:52 +00004417#ifdef IXGBE_FCOE
4418/**
4419 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4420 * @adapter: board private structure to initialize
4421 *
4422 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4423 *
4424 */
4425static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4426{
Yi Zou0331a832009-05-17 12:33:52 +00004427 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004428 int i;
4429 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004430
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004431 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4432 return false;
4433
Yi Zou0331a832009-05-17 12:33:52 +00004434#ifdef CONFIG_IXGBE_DCB
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004435 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4436 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004437
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004438 ixgbe_cache_ring_dcb(adapter);
4439 /* find out queues in TC for FCoE */
4440 fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
4441 fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
4442 /*
4443 * In 82599, the number of Tx queues for each traffic
4444 * class for both 8-TC and 4-TC modes are:
4445 * TCs : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
4446 * 8 TCs: 32 32 16 16 8 8 8 8
4447 * 4 TCs: 64 64 32 32
4448 * We have max 8 queues for FCoE, where 8 the is
4449 * FCoE redirection table size. If TC for FCoE is
4450 * less than or equal to TC3, we have enough queues
4451 * to add max of 8 queues for FCoE, so we start FCoE
4452 * Tx queue from the next one, i.e., reg_idx + 1.
4453 * If TC for FCoE is above TC3, implying 8 TC mode,
4454 * and we need 8 for FCoE, we have to take all queues
4455 * in that traffic class for FCoE.
4456 */
4457 if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
4458 fcoe_tx_i--;
Yi Zou0331a832009-05-17 12:33:52 +00004459 }
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004460#endif /* CONFIG_IXGBE_DCB */
4461 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4462 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4463 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4464 ixgbe_cache_ring_fdir(adapter);
4465 else
4466 ixgbe_cache_ring_rss(adapter);
4467
4468 fcoe_rx_i = f->mask;
4469 fcoe_tx_i = f->mask;
4470 }
4471 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4472 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4473 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4474 }
4475 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004476}
4477
4478#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004479/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004480 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4481 * @adapter: board private structure to initialize
4482 *
4483 * SR-IOV doesn't use any descriptor rings but changes the default if
4484 * no other mapping is used.
4485 *
4486 */
4487static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4488{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004489 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4490 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004491 if (adapter->num_vfs)
4492 return true;
4493 else
4494 return false;
4495}
4496
4497/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004498 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4499 * @adapter: board private structure to initialize
4500 *
4501 * Once we know the feature-set enabled for the device, we'll cache
4502 * the register offset the descriptor ring is assigned to.
4503 *
4504 * Note, the order the various feature calls is important. It must start with
4505 * the "most" features enabled at the same time, then trickle down to the
4506 * least amount of features turned on at once.
4507 **/
4508static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4509{
4510 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004511 adapter->rx_ring[0]->reg_idx = 0;
4512 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004513
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004514 if (ixgbe_cache_ring_sriov(adapter))
4515 return;
4516
Yi Zou0331a832009-05-17 12:33:52 +00004517#ifdef IXGBE_FCOE
4518 if (ixgbe_cache_ring_fcoe(adapter))
4519 return;
4520
4521#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004522#ifdef CONFIG_IXGBE_DCB
4523 if (ixgbe_cache_ring_dcb(adapter))
4524 return;
4525
4526#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004527 if (ixgbe_cache_ring_fdir(adapter))
4528 return;
4529
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004530 if (ixgbe_cache_ring_rss(adapter))
4531 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004532}
4533
Auke Kok9a799d72007-09-15 14:07:45 -07004534/**
4535 * ixgbe_alloc_queues - Allocate memory for all rings
4536 * @adapter: board private structure to initialize
4537 *
4538 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004539 * number of queues at compile-time. The polling_netdev array is
4540 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004541 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004542static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004543{
4544 int i;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004545 int rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004546 int orig_node = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004547
4548 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004549 struct ixgbe_ring *ring = adapter->tx_ring[i];
4550 if (orig_node == -1) {
4551 int cur_node = next_online_node(adapter->node);
4552 if (cur_node == MAX_NUMNODES)
4553 cur_node = first_online_node;
4554 adapter->node = cur_node;
4555 }
4556 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004557 adapter->node);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004558 if (!ring)
4559 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4560 if (!ring)
4561 goto err_tx_ring_allocation;
4562 ring->count = adapter->tx_ring_count;
4563 ring->queue_index = i;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004564 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004565 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004566 ring->numa_node = adapter->node;
4567
4568 adapter->tx_ring[i] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004569 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004570
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004571 /* Restore the adapter's original node */
4572 adapter->node = orig_node;
4573
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004574 rx_count = adapter->rx_ring_count;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004575 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004576 struct ixgbe_ring *ring = adapter->rx_ring[i];
4577 if (orig_node == -1) {
4578 int cur_node = next_online_node(adapter->node);
4579 if (cur_node == MAX_NUMNODES)
4580 cur_node = first_online_node;
4581 adapter->node = cur_node;
4582 }
4583 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004584 adapter->node);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004585 if (!ring)
4586 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4587 if (!ring)
4588 goto err_rx_ring_allocation;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004589 ring->count = rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004590 ring->queue_index = i;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004591 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004592 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004593 ring->numa_node = adapter->node;
4594
4595 adapter->rx_ring[i] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004596 }
4597
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004598 /* Restore the adapter's original node */
4599 adapter->node = orig_node;
4600
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004601 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004602
4603 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004604
4605err_rx_ring_allocation:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004606 for (i = 0; i < adapter->num_tx_queues; i++)
4607 kfree(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004608err_tx_ring_allocation:
4609 return -ENOMEM;
4610}
4611
4612/**
4613 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4614 * @adapter: board private structure to initialize
4615 *
4616 * Attempt to configure the interrupts using the best available
4617 * capabilities of the hardware and the kernel.
4618 **/
Al Virofeea6a52008-11-27 15:34:07 -08004619static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004620{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004621 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004622 int err = 0;
4623 int vector, v_budget;
4624
4625 /*
4626 * It's easy to be greedy for MSI-X vectors, but it really
4627 * doesn't do us much good if we have a lot more vectors
4628 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004629 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004630 */
4631 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004632 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004633
4634 /*
4635 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004636 * hw.mac->max_msix_vectors vectors. With features
4637 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4638 * descriptor queues supported by our device. Thus, we cap it off in
4639 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004640 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004641 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004642
4643 /* A failure in MSI-X entry allocation isn't fatal, but it does
4644 * mean we disable MSI-X capabilities of the adapter. */
4645 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004646 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004647 if (adapter->msix_entries) {
4648 for (vector = 0; vector < v_budget; vector++)
4649 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004650
Alexander Duyck7a921c92009-05-06 10:43:28 +00004651 ixgbe_acquire_msix_vectors(adapter, v_budget);
4652
4653 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4654 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004655 }
David S. Miller26d27842010-05-03 15:18:22 -07004656
Alexander Duyck7a921c92009-05-06 10:43:28 +00004657 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4658 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004659 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4660 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4661 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004662 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4663 ixgbe_disable_sriov(adapter);
4664
Ben Hutchings847f53f2010-09-27 08:28:56 +00004665 err = ixgbe_set_num_queues(adapter);
4666 if (err)
4667 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004668
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004669 err = pci_enable_msi(adapter->pdev);
4670 if (!err) {
4671 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4672 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004673 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4674 "Unable to allocate MSI interrupt, "
4675 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004676 /* reset err */
4677 err = 0;
4678 }
4679
4680out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004681 return err;
4682}
4683
Alexander Duyck7a921c92009-05-06 10:43:28 +00004684/**
4685 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4686 * @adapter: board private structure to initialize
4687 *
4688 * We allocate one q_vector per queue interrupt. If allocation fails we
4689 * return -ENOMEM.
4690 **/
4691static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4692{
4693 int q_idx, num_q_vectors;
4694 struct ixgbe_q_vector *q_vector;
4695 int napi_vectors;
4696 int (*poll)(struct napi_struct *, int);
4697
4698 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4699 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4700 napi_vectors = adapter->num_rx_queues;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004701 poll = &ixgbe_clean_rxtx_many;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004702 } else {
4703 num_q_vectors = 1;
4704 napi_vectors = 1;
4705 poll = &ixgbe_poll;
4706 }
4707
4708 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004709 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004710 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004711 if (!q_vector)
4712 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004713 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004714 if (!q_vector)
4715 goto err_out;
4716 q_vector->adapter = adapter;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004717 if (q_vector->txr_count && !q_vector->rxr_count)
4718 q_vector->eitr = adapter->tx_eitr_param;
4719 else
4720 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00004721 q_vector->v_idx = q_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004722 netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004723 adapter->q_vector[q_idx] = q_vector;
4724 }
4725
4726 return 0;
4727
4728err_out:
4729 while (q_idx) {
4730 q_idx--;
4731 q_vector = adapter->q_vector[q_idx];
4732 netif_napi_del(&q_vector->napi);
4733 kfree(q_vector);
4734 adapter->q_vector[q_idx] = NULL;
4735 }
4736 return -ENOMEM;
4737}
4738
4739/**
4740 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4741 * @adapter: board private structure to initialize
4742 *
4743 * This function frees the memory allocated to the q_vectors. In addition if
4744 * NAPI is enabled it will delete any references to the NAPI struct prior
4745 * to freeing the q_vector.
4746 **/
4747static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4748{
4749 int q_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004750
Alexander Duyck91281fd2009-06-04 16:00:27 +00004751 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004752 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004753 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004754 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004755
4756 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4757 struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004758 adapter->q_vector[q_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004759 netif_napi_del(&q_vector->napi);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004760 kfree(q_vector);
4761 }
4762}
4763
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004764static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004765{
4766 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4767 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4768 pci_disable_msix(adapter->pdev);
4769 kfree(adapter->msix_entries);
4770 adapter->msix_entries = NULL;
4771 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4772 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4773 pci_disable_msi(adapter->pdev);
4774 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004775}
4776
4777/**
4778 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4779 * @adapter: board private structure to initialize
4780 *
4781 * We determine which interrupt scheme to use based on...
4782 * - Kernel support (MSI, MSI-X)
4783 * - which can be user-defined (via MODULE_PARAM)
4784 * - Hardware queue count (num_*_queues)
4785 * - defined by miscellaneous hardware support/features (RSS, etc.)
4786 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004787int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004788{
4789 int err;
4790
4791 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00004792 err = ixgbe_set_num_queues(adapter);
4793 if (err)
4794 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004795
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004796 err = ixgbe_set_interrupt_capability(adapter);
4797 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004798 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004799 goto err_set_interrupt;
4800 }
4801
Alexander Duyck7a921c92009-05-06 10:43:28 +00004802 err = ixgbe_alloc_q_vectors(adapter);
4803 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004804 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004805 goto err_alloc_q_vectors;
4806 }
4807
4808 err = ixgbe_alloc_queues(adapter);
4809 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004810 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004811 goto err_alloc_queues;
4812 }
4813
Emil Tantilov849c4542010-06-03 16:53:41 +00004814 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00004815 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
4816 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004817
4818 set_bit(__IXGBE_DOWN, &adapter->state);
4819
4820 return 0;
4821
Alexander Duyck7a921c92009-05-06 10:43:28 +00004822err_alloc_queues:
4823 ixgbe_free_q_vectors(adapter);
4824err_alloc_q_vectors:
4825 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004826err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00004827 return err;
4828}
4829
Eric Dumazet1a515022010-11-16 19:26:42 -08004830static void ring_free_rcu(struct rcu_head *head)
4831{
4832 kfree(container_of(head, struct ixgbe_ring, rcu));
4833}
4834
Alexander Duyck7a921c92009-05-06 10:43:28 +00004835/**
4836 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
4837 * @adapter: board private structure to clear interrupt scheme on
4838 *
4839 * We go through and clear interrupt specific resources and reset the structure
4840 * to pre-load conditions
4841 **/
4842void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
4843{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004844 int i;
4845
4846 for (i = 0; i < adapter->num_tx_queues; i++) {
4847 kfree(adapter->tx_ring[i]);
4848 adapter->tx_ring[i] = NULL;
4849 }
4850 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08004851 struct ixgbe_ring *ring = adapter->rx_ring[i];
4852
4853 /* ixgbe_get_stats64() might access this ring, we must wait
4854 * a grace period before freeing it.
4855 */
4856 call_rcu(&ring->rcu, ring_free_rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004857 adapter->rx_ring[i] = NULL;
4858 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00004859
4860 ixgbe_free_q_vectors(adapter);
4861 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004862}
4863
4864/**
Donald Skidmorec4900be2008-11-20 21:11:42 -08004865 * ixgbe_sfp_timer - worker thread to find a missing module
4866 * @data: pointer to our adapter struct
4867 **/
4868static void ixgbe_sfp_timer(unsigned long data)
4869{
4870 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
4871
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004872 /*
4873 * Do the sfp_timer outside of interrupt context due to the
Donald Skidmorec4900be2008-11-20 21:11:42 -08004874 * delays that sfp+ detection requires
4875 */
4876 schedule_work(&adapter->sfp_task);
4877}
4878
4879/**
4880 * ixgbe_sfp_task - worker thread to find a missing module
4881 * @work: pointer to work_struct containing our data
4882 **/
4883static void ixgbe_sfp_task(struct work_struct *work)
4884{
4885 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00004886 struct ixgbe_adapter,
4887 sfp_task);
Donald Skidmorec4900be2008-11-20 21:11:42 -08004888 struct ixgbe_hw *hw = &adapter->hw;
4889
4890 if ((hw->phy.type == ixgbe_phy_nl) &&
4891 (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
4892 s32 ret = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00004893 if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
Donald Skidmorec4900be2008-11-20 21:11:42 -08004894 goto reschedule;
4895 ret = hw->phy.ops.reset(hw);
4896 if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004897 e_dev_err("failed to initialize because an unsupported "
4898 "SFP+ module type was detected.\n");
4899 e_dev_err("Reload the driver after installing a "
4900 "supported module.\n");
Donald Skidmorec4900be2008-11-20 21:11:42 -08004901 unregister_netdev(adapter->netdev);
4902 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00004903 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
Donald Skidmorec4900be2008-11-20 21:11:42 -08004904 }
4905 /* don't need this routine any more */
4906 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
4907 }
4908 return;
4909reschedule:
4910 if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
4911 mod_timer(&adapter->sfp_timer,
Joe Perchese8e9f692010-09-07 21:34:53 +00004912 round_jiffies(jiffies + (2 * HZ)));
Donald Skidmorec4900be2008-11-20 21:11:42 -08004913}
4914
4915/**
Auke Kok9a799d72007-09-15 14:07:45 -07004916 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4917 * @adapter: board private structure to initialize
4918 *
4919 * ixgbe_sw_init initializes the Adapter private data structure.
4920 * Fields are initialized based on PCI device information and
4921 * OS network device settings (MTU size).
4922 **/
4923static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4924{
4925 struct ixgbe_hw *hw = &adapter->hw;
4926 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004927 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004928 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004929#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004930 int j;
4931 struct tc_configuration *tc;
4932#endif
John Fastabend16b61be2010-11-16 19:26:44 -08004933 int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004934
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004935 /* PCI config space info */
4936
4937 hw->vendor_id = pdev->vendor;
4938 hw->device_id = pdev->device;
4939 hw->revision_id = pdev->revision;
4940 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4941 hw->subsystem_device_id = pdev->subsystem_device;
4942
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004943 /* Set capability flags */
4944 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
4945 adapter->ring_feature[RING_F_RSS].indices = rss;
4946 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004947 adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
Alexander Duyckbd508172010-11-16 19:27:03 -08004948 switch (hw->mac.type) {
4949 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00004950 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4951 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004952 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08004953 break;
4954 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004955 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004956 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4957 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004958 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4959 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004960 if (dev->features & NETIF_F_NTUPLE) {
4961 /* Flow Director perfect filter enabled */
4962 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4963 adapter->atr_sample_rate = 0;
4964 spin_lock_init(&adapter->fdir_perfect_lock);
4965 } else {
4966 /* Flow Director hash filters enabled */
4967 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
4968 adapter->atr_sample_rate = 20;
4969 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004970 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00004971 IXGBE_MAX_FDIR_INDICES;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004972 adapter->fdir_pballoc = 0;
Yi Zoueacd73f2009-05-13 13:11:06 +00004973#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004974 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4975 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4976 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00004977#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004978 /* Default traffic class to use for FCoE */
4979 adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
John Fastabend56075a92010-07-26 20:41:31 +00004980 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004981#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004982#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08004983 break;
4984 default:
4985 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004986 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004987
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004988#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004989 /* Configure DCB traffic classes */
4990 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4991 tc = &adapter->dcb_cfg.tc_config[j];
4992 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4993 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4994 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4995 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4996 tc->dcb_pfc = pfc_disabled;
4997 }
4998 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4999 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
5000 adapter->dcb_cfg.rx_pba_cfg = pba_equal;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005001 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005002 adapter->dcb_cfg.round_robin_enable = false;
5003 adapter->dcb_set_bitmap = 0x00;
5004 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
Joe Perchese8e9f692010-09-07 21:34:53 +00005005 adapter->ring_feature[RING_F_DCB].indices);
Alexander Duyck2f90b862008-11-20 20:52:10 -08005006
5007#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005008
5009 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005010 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005011 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005012#ifdef CONFIG_DCB
5013 adapter->last_lfc_mode = hw->fc.current_mode;
5014#endif
John Fastabend16b61be2010-11-16 19:26:44 -08005015 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5016 hw->fc.low_water = FC_LOW_WATER(max_frame);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005017 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5018 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00005019 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07005020
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005021 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005022 adapter->rx_itr_setting = 1;
5023 adapter->rx_eitr_param = 20000;
5024 adapter->tx_itr_setting = 1;
5025 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005026
5027 /* set defaults for eitr in MegaBytes */
5028 adapter->eitr_low = 10;
5029 adapter->eitr_high = 20;
5030
5031 /* set default ring sizes */
5032 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5033 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5034
Auke Kok9a799d72007-09-15 14:07:45 -07005035 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005036 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005037 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005038 return -EIO;
5039 }
5040
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005041 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07005042 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
5043
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005044 /* get assigned NUMA node */
5045 adapter->node = dev_to_node(&pdev->dev);
5046
Auke Kok9a799d72007-09-15 14:07:45 -07005047 set_bit(__IXGBE_DOWN, &adapter->state);
5048
5049 return 0;
5050}
5051
5052/**
5053 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005054 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005055 *
5056 * Return 0 on success, negative on failure
5057 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005058int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005059{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005060 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07005061 int size;
5062
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005063 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005064 tx_ring->tx_buffer_info = vmalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005065 if (!tx_ring->tx_buffer_info)
5066 tx_ring->tx_buffer_info = vmalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005067 if (!tx_ring->tx_buffer_info)
5068 goto err;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005069 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07005070
5071 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005072 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005073 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005074
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005075 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005076 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005077 if (!tx_ring->desc)
5078 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005079
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005080 tx_ring->next_to_use = 0;
5081 tx_ring->next_to_clean = 0;
5082 tx_ring->work_limit = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07005083 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005084
5085err:
5086 vfree(tx_ring->tx_buffer_info);
5087 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005088 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005089 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005090}
5091
5092/**
Alexander Duyck69888672008-09-11 20:05:39 -07005093 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5094 * @adapter: board private structure
5095 *
5096 * If this function returns with an error, then it's possible one or
5097 * more of the rings is populated (while the rest are not). It is the
5098 * callers duty to clean those orphaned rings.
5099 *
5100 * Return 0 on success, negative on failure
5101 **/
5102static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5103{
5104 int i, err = 0;
5105
5106 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005107 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005108 if (!err)
5109 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005110 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005111 break;
5112 }
5113
5114 return err;
5115}
5116
5117/**
Auke Kok9a799d72007-09-15 14:07:45 -07005118 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005119 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005120 *
5121 * Returns 0 on success, negative on failure
5122 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005123int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005124{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005125 struct device *dev = rx_ring->dev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005126 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005127
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005128 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005129 rx_ring->rx_buffer_info = vmalloc_node(size, rx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005130 if (!rx_ring->rx_buffer_info)
5131 rx_ring->rx_buffer_info = vmalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005132 if (!rx_ring->rx_buffer_info)
5133 goto err;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005134 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07005135
Auke Kok9a799d72007-09-15 14:07:45 -07005136 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005137 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5138 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005139
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005140 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005141 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005142
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005143 if (!rx_ring->desc)
5144 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005145
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005146 rx_ring->next_to_clean = 0;
5147 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005148
5149 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005150err:
5151 vfree(rx_ring->rx_buffer_info);
5152 rx_ring->rx_buffer_info = NULL;
5153 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005154 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005155}
5156
5157/**
Alexander Duyck69888672008-09-11 20:05:39 -07005158 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5159 * @adapter: board private structure
5160 *
5161 * If this function returns with an error, then it's possible one or
5162 * more of the rings is populated (while the rest are not). It is the
5163 * callers duty to clean those orphaned rings.
5164 *
5165 * Return 0 on success, negative on failure
5166 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005167static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5168{
5169 int i, err = 0;
5170
5171 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005172 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005173 if (!err)
5174 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005175 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005176 break;
5177 }
5178
5179 return err;
5180}
5181
5182/**
Auke Kok9a799d72007-09-15 14:07:45 -07005183 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005184 * @tx_ring: Tx descriptor ring for a specific queue
5185 *
5186 * Free all transmit software resources
5187 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005188void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005189{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005190 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005191
5192 vfree(tx_ring->tx_buffer_info);
5193 tx_ring->tx_buffer_info = NULL;
5194
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005195 /* if not set, then don't free */
5196 if (!tx_ring->desc)
5197 return;
5198
5199 dma_free_coherent(tx_ring->dev, tx_ring->size,
5200 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005201
5202 tx_ring->desc = NULL;
5203}
5204
5205/**
5206 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5207 * @adapter: board private structure
5208 *
5209 * Free all transmit software resources
5210 **/
5211static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5212{
5213 int i;
5214
5215 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005216 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005217 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005218}
5219
5220/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005221 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005222 * @rx_ring: ring to clean the resources from
5223 *
5224 * Free all receive software resources
5225 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005226void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005227{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005228 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005229
5230 vfree(rx_ring->rx_buffer_info);
5231 rx_ring->rx_buffer_info = NULL;
5232
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005233 /* if not set, then don't free */
5234 if (!rx_ring->desc)
5235 return;
5236
5237 dma_free_coherent(rx_ring->dev, rx_ring->size,
5238 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005239
5240 rx_ring->desc = NULL;
5241}
5242
5243/**
5244 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5245 * @adapter: board private structure
5246 *
5247 * Free all receive software resources
5248 **/
5249static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5250{
5251 int i;
5252
5253 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005254 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005255 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005256}
5257
5258/**
Auke Kok9a799d72007-09-15 14:07:45 -07005259 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5260 * @netdev: network interface device structure
5261 * @new_mtu: new value for maximum frame size
5262 *
5263 * Returns 0 on success, negative on failure
5264 **/
5265static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5266{
5267 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005268 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005269 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5270
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005271 /* MTU < 68 is an error and causes problems on some kernels */
5272 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
Auke Kok9a799d72007-09-15 14:07:45 -07005273 return -EINVAL;
5274
Emil Tantilov396e7992010-07-01 20:05:12 +00005275 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005276 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005277 netdev->mtu = new_mtu;
5278
John Fastabend16b61be2010-11-16 19:26:44 -08005279 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5280 hw->fc.low_water = FC_LOW_WATER(max_frame);
5281
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005282 if (netif_running(netdev))
5283 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005284
5285 return 0;
5286}
5287
5288/**
5289 * ixgbe_open - Called when a network interface is made active
5290 * @netdev: network interface device structure
5291 *
5292 * Returns 0 on success, negative value on failure
5293 *
5294 * The open entry point is called when a network interface is made
5295 * active by the system (IFF_UP). At this point all resources needed
5296 * for transmit and receive operations are allocated, the interrupt
5297 * handler is registered with the OS, the watchdog timer is started,
5298 * and the stack is notified that the interface is ready.
5299 **/
5300static int ixgbe_open(struct net_device *netdev)
5301{
5302 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5303 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005304
Auke Kok4bebfaa2008-02-11 09:26:01 -08005305 /* disallow open during test */
5306 if (test_bit(__IXGBE_TESTING, &adapter->state))
5307 return -EBUSY;
5308
Jesse Brandeburg54386462009-04-17 20:44:27 +00005309 netif_carrier_off(netdev);
5310
Auke Kok9a799d72007-09-15 14:07:45 -07005311 /* allocate transmit descriptors */
5312 err = ixgbe_setup_all_tx_resources(adapter);
5313 if (err)
5314 goto err_setup_tx;
5315
Auke Kok9a799d72007-09-15 14:07:45 -07005316 /* allocate receive descriptors */
5317 err = ixgbe_setup_all_rx_resources(adapter);
5318 if (err)
5319 goto err_setup_rx;
5320
5321 ixgbe_configure(adapter);
5322
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005323 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005324 if (err)
5325 goto err_req_irq;
5326
Auke Kok9a799d72007-09-15 14:07:45 -07005327 err = ixgbe_up_complete(adapter);
5328 if (err)
5329 goto err_up;
5330
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005331 netif_tx_start_all_queues(netdev);
5332
Auke Kok9a799d72007-09-15 14:07:45 -07005333 return 0;
5334
5335err_up:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005336 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005337 ixgbe_free_irq(adapter);
5338err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005339err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005340 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005341err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005342 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005343 ixgbe_reset(adapter);
5344
5345 return err;
5346}
5347
5348/**
5349 * ixgbe_close - Disables a network interface
5350 * @netdev: network interface device structure
5351 *
5352 * Returns 0, this is not allowed to fail
5353 *
5354 * The close entry point is called when an interface is de-activated
5355 * by the OS. The hardware is still under the drivers control, but
5356 * needs to be disabled. A global MAC reset is issued to stop the
5357 * hardware, and all transmit and receive resources are freed.
5358 **/
5359static int ixgbe_close(struct net_device *netdev)
5360{
5361 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005362
5363 ixgbe_down(adapter);
5364 ixgbe_free_irq(adapter);
5365
5366 ixgbe_free_all_tx_resources(adapter);
5367 ixgbe_free_all_rx_resources(adapter);
5368
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005369 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005370
5371 return 0;
5372}
5373
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005374#ifdef CONFIG_PM
5375static int ixgbe_resume(struct pci_dev *pdev)
5376{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005377 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5378 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005379 u32 err;
5380
5381 pci_set_power_state(pdev, PCI_D0);
5382 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005383 /*
5384 * pci_restore_state clears dev->state_saved so call
5385 * pci_save_state to restore it.
5386 */
5387 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005388
5389 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005390 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005391 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005392 return err;
5393 }
5394 pci_set_master(pdev);
5395
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005396 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005397
5398 err = ixgbe_init_interrupt_scheme(adapter);
5399 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005400 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005401 return err;
5402 }
5403
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005404 ixgbe_reset(adapter);
5405
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005406 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5407
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005408 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005409 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005410 if (err)
5411 return err;
5412 }
5413
5414 netif_device_attach(netdev);
5415
5416 return 0;
5417}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005418#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005419
5420static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005421{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005422 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5423 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005424 struct ixgbe_hw *hw = &adapter->hw;
5425 u32 ctrl, fctrl;
5426 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005427#ifdef CONFIG_PM
5428 int retval = 0;
5429#endif
5430
5431 netif_device_detach(netdev);
5432
5433 if (netif_running(netdev)) {
5434 ixgbe_down(adapter);
5435 ixgbe_free_irq(adapter);
5436 ixgbe_free_all_tx_resources(adapter);
5437 ixgbe_free_all_rx_resources(adapter);
5438 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005439
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005440 ixgbe_clear_interrupt_scheme(adapter);
5441
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005442#ifdef CONFIG_PM
5443 retval = pci_save_state(pdev);
5444 if (retval)
5445 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005446
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005447#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005448 if (wufc) {
5449 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005450
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005451 /* turn on all-multi mode if wake on multicast is enabled */
5452 if (wufc & IXGBE_WUFC_MC) {
5453 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5454 fctrl |= IXGBE_FCTRL_MPE;
5455 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5456 }
5457
5458 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5459 ctrl |= IXGBE_CTRL_GIO_DIS;
5460 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5461
5462 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5463 } else {
5464 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5465 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5466 }
5467
Alexander Duyckbd508172010-11-16 19:27:03 -08005468 switch (hw->mac.type) {
5469 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005470 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005471 break;
5472 case ixgbe_mac_82599EB:
5473 pci_wake_from_d3(pdev, !!wufc);
5474 break;
5475 default:
5476 break;
5477 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005478
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005479 *enable_wake = !!wufc;
5480
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005481 ixgbe_release_hw_control(adapter);
5482
5483 pci_disable_device(pdev);
5484
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005485 return 0;
5486}
5487
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005488#ifdef CONFIG_PM
5489static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5490{
5491 int retval;
5492 bool wake;
5493
5494 retval = __ixgbe_shutdown(pdev, &wake);
5495 if (retval)
5496 return retval;
5497
5498 if (wake) {
5499 pci_prepare_to_sleep(pdev);
5500 } else {
5501 pci_wake_from_d3(pdev, false);
5502 pci_set_power_state(pdev, PCI_D3hot);
5503 }
5504
5505 return 0;
5506}
5507#endif /* CONFIG_PM */
5508
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005509static void ixgbe_shutdown(struct pci_dev *pdev)
5510{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005511 bool wake;
5512
5513 __ixgbe_shutdown(pdev, &wake);
5514
5515 if (system_state == SYSTEM_POWER_OFF) {
5516 pci_wake_from_d3(pdev, wake);
5517 pci_set_power_state(pdev, PCI_D3hot);
5518 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005519}
5520
5521/**
Auke Kok9a799d72007-09-15 14:07:45 -07005522 * ixgbe_update_stats - Update the board statistics counters.
5523 * @adapter: board private structure
5524 **/
5525void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5526{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005527 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005528 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005529 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005530 u64 total_mpc = 0;
5531 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005532 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5533 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5534 u64 bytes = 0, packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005535
Don Skidmored08935c2010-06-11 13:20:29 +00005536 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5537 test_bit(__IXGBE_RESETTING, &adapter->state))
5538 return;
5539
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005540 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005541 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005542 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005543 for (i = 0; i < 16; i++)
5544 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005545 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005546 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005547 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5548 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005549 }
5550 adapter->rsc_total_count = rsc_count;
5551 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005552 }
5553
Alexander Duyck5b7da512010-11-16 19:26:50 -08005554 for (i = 0; i < adapter->num_rx_queues; i++) {
5555 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5556 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5557 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5558 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5559 bytes += rx_ring->stats.bytes;
5560 packets += rx_ring->stats.packets;
5561 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005562 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005563 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5564 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5565 netdev->stats.rx_bytes = bytes;
5566 netdev->stats.rx_packets = packets;
5567
5568 bytes = 0;
5569 packets = 0;
5570 /* gather some stats to the adapter struct that are per queue */
5571 for (i = 0; i < adapter->num_tx_queues; i++) {
5572 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5573 restart_queue += tx_ring->tx_stats.restart_queue;
5574 tx_busy += tx_ring->tx_stats.tx_busy;
5575 bytes += tx_ring->stats.bytes;
5576 packets += tx_ring->stats.packets;
5577 }
5578 adapter->restart_queue = restart_queue;
5579 adapter->tx_busy = tx_busy;
5580 netdev->stats.tx_bytes = bytes;
5581 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005582
Joe Perches7ca647b2010-09-07 21:35:40 +00005583 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005584 for (i = 0; i < 8; i++) {
5585 /* for packet buffers not used, the register should read 0 */
5586 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5587 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005588 hwstats->mpc[i] += mpc;
5589 total_mpc += hwstats->mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005590 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005591 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5592 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5593 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5594 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5595 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005596 switch (hw->mac.type) {
5597 case ixgbe_mac_82598EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005598 hwstats->pxonrxc[i] +=
5599 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5600 hwstats->pxoffrxc[i] +=
5601 IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005602 break;
5603 case ixgbe_mac_82599EB:
5604 hwstats->pxonrxc[i] +=
5605 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
5606 hwstats->pxoffrxc[i] +=
5607 IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
5608 break;
5609 default:
5610 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005611 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005612 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5613 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005614 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005615 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005616 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005617 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005618
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005619 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005620 switch (hw->mac.type) {
5621 case ixgbe_mac_82598EB:
5622 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
5623 hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
5624 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5625 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5626 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5627 break;
5628 case ixgbe_mac_82599EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005629 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005630 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005631 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005632 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005633 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005634 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005635 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
5636 hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
5637 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5638 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005639#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005640 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5641 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5642 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5643 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5644 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5645 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005646#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005647 break;
5648 default:
5649 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005650 }
Auke Kok9a799d72007-09-15 14:07:45 -07005651 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005652 hwstats->bprc += bprc;
5653 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005654 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005655 hwstats->mprc -= bprc;
5656 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5657 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5658 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5659 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5660 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5661 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5662 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5663 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005664 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005665 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005666 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005667 hwstats->lxofftxc += lxoff;
5668 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5669 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5670 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005671 /*
5672 * 82598 errata - tx of flow control packets is included in tx counters
5673 */
5674 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005675 hwstats->gptc -= xon_off_tot;
5676 hwstats->mptc -= xon_off_tot;
5677 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5678 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5679 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5680 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5681 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5682 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5683 hwstats->ptc64 -= xon_off_tot;
5684 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5685 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5686 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5687 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5688 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5689 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005690
5691 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005692 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005693
5694 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005695 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005696 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005697 netdev->stats.rx_length_errors = hwstats->rlec;
5698 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005699 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005700}
5701
5702/**
5703 * ixgbe_watchdog - Timer Call-back
5704 * @data: pointer to adapter cast into an unsigned long
5705 **/
5706static void ixgbe_watchdog(unsigned long data)
5707{
5708 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005709 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005710 u64 eics = 0;
5711 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07005712
Alexander Duyckfe49f042009-06-04 16:00:09 +00005713 /*
5714 * Do the watchdog outside of interrupt context due to the lovely
5715 * delays that some of the newer hardware requires
5716 */
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005717
Alexander Duyckfe49f042009-06-04 16:00:09 +00005718 if (test_bit(__IXGBE_DOWN, &adapter->state))
5719 goto watchdog_short_circuit;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005720
Alexander Duyckfe49f042009-06-04 16:00:09 +00005721 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
5722 /*
5723 * for legacy and MSI interrupts don't set any bits
5724 * that are enabled for EIAM, because this operation
5725 * would set *both* EIMS and EICS for any bit in EIAM
5726 */
5727 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5728 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5729 goto watchdog_reschedule;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005730 }
5731
Alexander Duyckfe49f042009-06-04 16:00:09 +00005732 /* get one bit for every active tx/rx interrupt vector */
5733 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5734 struct ixgbe_q_vector *qv = adapter->q_vector[i];
5735 if (qv->rxr_count || qv->txr_count)
5736 eics |= ((u64)1 << i);
5737 }
5738
5739 /* Cause software interrupt to ensure rx rings are cleaned */
5740 ixgbe_irq_rearm_queues(adapter, eics);
5741
5742watchdog_reschedule:
5743 /* Reset the timer */
5744 mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));
5745
5746watchdog_short_circuit:
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005747 schedule_work(&adapter->watchdog_task);
5748}
5749
5750/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005751 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
5752 * @work: pointer to work_struct containing our data
5753 **/
5754static void ixgbe_multispeed_fiber_task(struct work_struct *work)
5755{
5756 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005757 struct ixgbe_adapter,
5758 multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005759 struct ixgbe_hw *hw = &adapter->hw;
5760 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005761 bool negotiation;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005762
5763 adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
Mallikarjuna R Chilakalaa1f25322009-06-30 11:44:36 +00005764 autoneg = hw->phy.autoneg_advertised;
5765 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005766 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +00005767 hw->mac.autotry_restart = false;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005768 if (hw->mac.ops.setup_link)
5769 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005770 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5771 adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
5772}
5773
5774/**
5775 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
5776 * @work: pointer to work_struct containing our data
5777 **/
5778static void ixgbe_sfp_config_module_task(struct work_struct *work)
5779{
5780 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005781 struct ixgbe_adapter,
5782 sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005783 struct ixgbe_hw *hw = &adapter->hw;
5784 u32 err;
5785
5786 adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005787
5788 /* Time for electrical oscillations to settle down */
5789 msleep(100);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005790 err = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005791
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005792 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005793 e_dev_err("failed to initialize because an unsupported SFP+ "
5794 "module type was detected.\n");
5795 e_dev_err("Reload the driver after installing a supported "
5796 "module.\n");
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005797 unregister_netdev(adapter->netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005798 return;
5799 }
5800 hw->mac.ops.setup_sfp(hw);
5801
Tony Breeds8d1c3c02009-04-09 22:29:10 +00005802 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005803 /* This will also work for DA Twinax connections */
5804 schedule_work(&adapter->multispeed_fiber_task);
5805 adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
5806}
5807
5808/**
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005809 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
5810 * @work: pointer to work_struct containing our data
5811 **/
5812static void ixgbe_fdir_reinit_task(struct work_struct *work)
5813{
5814 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005815 struct ixgbe_adapter,
5816 fdir_reinit_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005817 struct ixgbe_hw *hw = &adapter->hw;
5818 int i;
5819
5820 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5821 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005822 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
5823 &(adapter->tx_ring[i]->state));
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005824 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005825 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005826 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005827 }
5828 /* Done FDIR Re-initialization, enable transmits */
5829 netif_tx_start_all_queues(adapter->netdev);
5830}
5831
John Fastabend10eec952010-02-03 14:23:32 +00005832static DEFINE_MUTEX(ixgbe_watchdog_lock);
5833
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005834/**
Alexander Duyck69888672008-09-11 20:05:39 -07005835 * ixgbe_watchdog_task - worker thread to bring link up
5836 * @work: pointer to work_struct containing our data
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005837 **/
5838static void ixgbe_watchdog_task(struct work_struct *work)
5839{
5840 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005841 struct ixgbe_adapter,
5842 watchdog_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005843 struct net_device *netdev = adapter->netdev;
5844 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend10eec952010-02-03 14:23:32 +00005845 u32 link_speed;
5846 bool link_up;
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005847 int i;
5848 struct ixgbe_ring *tx_ring;
5849 int some_tx_pending = 0;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005850
John Fastabend10eec952010-02-03 14:23:32 +00005851 mutex_lock(&ixgbe_watchdog_lock);
5852
5853 link_up = adapter->link_up;
5854 link_speed = adapter->link_speed;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005855
5856 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
5857 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005858 if (link_up) {
5859#ifdef CONFIG_DCB
5860 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5861 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005862 hw->mac.ops.fc_enable(hw, i);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005863 } else {
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005864 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005865 }
5866#else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005867 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005868#endif
5869 }
5870
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005871 if (link_up ||
5872 time_after(jiffies, (adapter->link_check_timeout +
Joe Perchese8e9f692010-09-07 21:34:53 +00005873 IXGBE_TRY_LINK_TIMEOUT))) {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005874 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005875 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005876 }
5877 adapter->link_up = link_up;
5878 adapter->link_speed = link_speed;
5879 }
Auke Kok9a799d72007-09-15 14:07:45 -07005880
5881 if (link_up) {
5882 if (!netif_carrier_ok(netdev)) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005883 bool flow_rx, flow_tx;
5884
Alexander Duyckbd508172010-11-16 19:27:03 -08005885 switch (hw->mac.type) {
5886 case ixgbe_mac_82598EB: {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005887 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5888 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00005889 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5890 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005891 }
Alexander Duyckbd508172010-11-16 19:27:03 -08005892 break;
5893 case ixgbe_mac_82599EB: {
5894 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5895 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5896 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5897 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5898 }
5899 break;
5900 default:
5901 flow_tx = false;
5902 flow_rx = false;
5903 break;
5904 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005905
Emil Tantilov396e7992010-07-01 20:05:12 +00005906 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
Jeff Kirshera46e5342008-11-27 00:22:21 -08005907 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
Emil Tantilov849c4542010-06-03 16:53:41 +00005908 "10 Gbps" :
5909 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5910 "1 Gbps" : "unknown speed")),
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005911 ((flow_rx && flow_tx) ? "RX/TX" :
Emil Tantilov849c4542010-06-03 16:53:41 +00005912 (flow_rx ? "RX" :
5913 (flow_tx ? "TX" : "None"))));
Auke Kok9a799d72007-09-15 14:07:45 -07005914
5915 netif_carrier_on(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005916 } else {
5917 /* Force detection of hung controller */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005918 for (i = 0; i < adapter->num_tx_queues; i++) {
5919 tx_ring = adapter->tx_ring[i];
5920 set_check_for_tx_hang(tx_ring);
5921 }
Auke Kok9a799d72007-09-15 14:07:45 -07005922 }
5923 } else {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005924 adapter->link_up = false;
5925 adapter->link_speed = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005926 if (netif_carrier_ok(netdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00005927 e_info(drv, "NIC Link is Down\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005928 netif_carrier_off(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005929 }
5930 }
5931
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005932 if (!netif_carrier_ok(netdev)) {
5933 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005934 tx_ring = adapter->tx_ring[i];
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005935 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5936 some_tx_pending = 1;
5937 break;
5938 }
5939 }
5940
5941 if (some_tx_pending) {
5942 /* We've lost link, so the controller stops DMA,
5943 * but we've got queued Tx work that's never going
5944 * to get done, so reset controller to flush Tx.
5945 * (Do the reset outside of interrupt context).
5946 */
5947 schedule_work(&adapter->reset_task);
5948 }
5949 }
5950
Auke Kok9a799d72007-09-15 14:07:45 -07005951 ixgbe_update_stats(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005952 mutex_unlock(&ixgbe_watchdog_lock);
Auke Kok9a799d72007-09-15 14:07:45 -07005953}
5954
Auke Kok9a799d72007-09-15 14:07:45 -07005955static int ixgbe_tso(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005956 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
Hao Zheng5e09a102010-11-11 13:47:59 +00005957 u32 tx_flags, u8 *hdr_len, __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07005958{
5959 struct ixgbe_adv_tx_context_desc *context_desc;
5960 unsigned int i;
5961 int err;
5962 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005963 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
5964 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07005965
5966 if (skb_is_gso(skb)) {
5967 if (skb_header_cloned(skb)) {
5968 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
5969 if (err)
5970 return err;
5971 }
5972 l4len = tcp_hdrlen(skb);
5973 *hdr_len += l4len;
5974
Hao Zheng5e09a102010-11-11 13:47:59 +00005975 if (protocol == htons(ETH_P_IP)) {
Auke Kok9a799d72007-09-15 14:07:45 -07005976 struct iphdr *iph = ip_hdr(skb);
5977 iph->tot_len = 0;
5978 iph->check = 0;
5979 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00005980 iph->daddr, 0,
5981 IPPROTO_TCP,
5982 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08005983 } else if (skb_is_gso_v6(skb)) {
Auke Kok9a799d72007-09-15 14:07:45 -07005984 ipv6_hdr(skb)->payload_len = 0;
5985 tcp_hdr(skb)->check =
5986 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00005987 &ipv6_hdr(skb)->daddr,
5988 0, IPPROTO_TCP, 0);
Auke Kok9a799d72007-09-15 14:07:45 -07005989 }
5990
5991 i = tx_ring->next_to_use;
5992
5993 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00005994 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07005995
5996 /* VLAN MACLEN IPLEN */
5997 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
5998 vlan_macip_lens |=
5999 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6000 vlan_macip_lens |= ((skb_network_offset(skb)) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006001 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006002 *hdr_len += skb_network_offset(skb);
6003 vlan_macip_lens |=
6004 (skb_transport_header(skb) - skb_network_header(skb));
6005 *hdr_len +=
6006 (skb_transport_header(skb) - skb_network_header(skb));
6007 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6008 context_desc->seqnum_seed = 0;
6009
6010 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006011 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006012 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006013
Hao Zheng5e09a102010-11-11 13:47:59 +00006014 if (protocol == htons(ETH_P_IP))
Auke Kok9a799d72007-09-15 14:07:45 -07006015 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
6016 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6017 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
6018
6019 /* MSS L4LEN IDX */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006020 mss_l4len_idx =
Auke Kok9a799d72007-09-15 14:07:45 -07006021 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
6022 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006023 /* use index 1 for TSO */
6024 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006025 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6026
6027 tx_buffer_info->time_stamp = jiffies;
6028 tx_buffer_info->next_to_watch = i;
6029
6030 i++;
6031 if (i == tx_ring->count)
6032 i = 0;
6033 tx_ring->next_to_use = i;
6034
6035 return true;
6036 }
6037 return false;
6038}
6039
Hao Zheng5e09a102010-11-11 13:47:59 +00006040static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
6041 __be16 protocol)
Joe Perches7ca647b2010-09-07 21:35:40 +00006042{
6043 u32 rtn = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00006044
6045 switch (protocol) {
6046 case cpu_to_be16(ETH_P_IP):
6047 rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
6048 switch (ip_hdr(skb)->protocol) {
6049 case IPPROTO_TCP:
6050 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6051 break;
6052 case IPPROTO_SCTP:
6053 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6054 break;
6055 }
6056 break;
6057 case cpu_to_be16(ETH_P_IPV6):
6058 /* XXX what about other V6 headers?? */
6059 switch (ipv6_hdr(skb)->nexthdr) {
6060 case IPPROTO_TCP:
6061 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6062 break;
6063 case IPPROTO_SCTP:
6064 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6065 break;
6066 }
6067 break;
6068 default:
6069 if (unlikely(net_ratelimit()))
6070 e_warn(probe, "partial checksum but proto=%x!\n",
Hao Zheng5e09a102010-11-11 13:47:59 +00006071 protocol);
Joe Perches7ca647b2010-09-07 21:35:40 +00006072 break;
6073 }
6074
6075 return rtn;
6076}
6077
Auke Kok9a799d72007-09-15 14:07:45 -07006078static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006079 struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006080 struct sk_buff *skb, u32 tx_flags,
6081 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006082{
6083 struct ixgbe_adv_tx_context_desc *context_desc;
6084 unsigned int i;
6085 struct ixgbe_tx_buffer *tx_buffer_info;
6086 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
6087
6088 if (skb->ip_summed == CHECKSUM_PARTIAL ||
6089 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
6090 i = tx_ring->next_to_use;
6091 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006092 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006093
6094 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6095 vlan_macip_lens |=
6096 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6097 vlan_macip_lens |= (skb_network_offset(skb) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006098 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006099 if (skb->ip_summed == CHECKSUM_PARTIAL)
6100 vlan_macip_lens |= (skb_transport_header(skb) -
Joe Perchese8e9f692010-09-07 21:34:53 +00006101 skb_network_header(skb));
Auke Kok9a799d72007-09-15 14:07:45 -07006102
6103 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6104 context_desc->seqnum_seed = 0;
6105
6106 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006107 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006108
Joe Perches7ca647b2010-09-07 21:35:40 +00006109 if (skb->ip_summed == CHECKSUM_PARTIAL)
Hao Zheng5e09a102010-11-11 13:47:59 +00006110 type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
Auke Kok9a799d72007-09-15 14:07:45 -07006111
6112 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006113 /* use index zero for tx checksum offload */
Auke Kok9a799d72007-09-15 14:07:45 -07006114 context_desc->mss_l4len_idx = 0;
6115
6116 tx_buffer_info->time_stamp = jiffies;
6117 tx_buffer_info->next_to_watch = i;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006118
Auke Kok9a799d72007-09-15 14:07:45 -07006119 i++;
6120 if (i == tx_ring->count)
6121 i = 0;
6122 tx_ring->next_to_use = i;
6123
6124 return true;
6125 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006126
Auke Kok9a799d72007-09-15 14:07:45 -07006127 return false;
6128}
6129
6130static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006131 struct ixgbe_ring *tx_ring,
6132 struct sk_buff *skb, u32 tx_flags,
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006133 unsigned int first, const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006134{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006135 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006136 struct ixgbe_tx_buffer *tx_buffer_info;
Yi Zoueacd73f2009-05-13 13:11:06 +00006137 unsigned int len;
6138 unsigned int total = skb->len;
Auke Kok9a799d72007-09-15 14:07:45 -07006139 unsigned int offset = 0, size, count = 0, i;
6140 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
6141 unsigned int f;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006142 unsigned int bytecount = skb->len;
6143 u16 gso_segs = 1;
Auke Kok9a799d72007-09-15 14:07:45 -07006144
6145 i = tx_ring->next_to_use;
6146
Yi Zoueacd73f2009-05-13 13:11:06 +00006147 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6148 /* excluding fcoe_crc_eof for FCoE */
6149 total -= sizeof(struct fcoe_crc_eof);
6150
6151 len = min(skb_headlen(skb), total);
Auke Kok9a799d72007-09-15 14:07:45 -07006152 while (len) {
6153 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6154 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6155
6156 tx_buffer_info->length = size;
Alexander Duycke5a43542009-12-02 16:46:56 +00006157 tx_buffer_info->mapped_as_page = false;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006158 tx_buffer_info->dma = dma_map_single(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006159 skb->data + offset,
Nick Nunley1b507732010-04-27 13:10:27 +00006160 size, DMA_TO_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006161 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006162 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006163 tx_buffer_info->time_stamp = jiffies;
6164 tx_buffer_info->next_to_watch = i;
6165
6166 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006167 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006168 offset += size;
6169 count++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006170
6171 if (len) {
6172 i++;
6173 if (i == tx_ring->count)
6174 i = 0;
6175 }
Auke Kok9a799d72007-09-15 14:07:45 -07006176 }
6177
6178 for (f = 0; f < nr_frags; f++) {
6179 struct skb_frag_struct *frag;
6180
6181 frag = &skb_shinfo(skb)->frags[f];
Yi Zoueacd73f2009-05-13 13:11:06 +00006182 len = min((unsigned int)frag->size, total);
Alexander Duycke5a43542009-12-02 16:46:56 +00006183 offset = frag->page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -07006184
6185 while (len) {
Alexander Duyck44df32c2009-03-31 21:34:23 +00006186 i++;
6187 if (i == tx_ring->count)
6188 i = 0;
6189
Auke Kok9a799d72007-09-15 14:07:45 -07006190 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6191 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6192
6193 tx_buffer_info->length = size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006194 tx_buffer_info->dma = dma_map_page(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006195 frag->page,
6196 offset, size,
Nick Nunley1b507732010-04-27 13:10:27 +00006197 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +00006198 tx_buffer_info->mapped_as_page = true;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006199 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006200 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006201 tx_buffer_info->time_stamp = jiffies;
6202 tx_buffer_info->next_to_watch = i;
6203
6204 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006205 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006206 offset += size;
6207 count++;
Auke Kok9a799d72007-09-15 14:07:45 -07006208 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006209 if (total == 0)
6210 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006211 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006212
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006213 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6214 gso_segs = skb_shinfo(skb)->gso_segs;
6215#ifdef IXGBE_FCOE
6216 /* adjust for FCoE Sequence Offload */
6217 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6218 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6219 skb_shinfo(skb)->gso_size);
6220#endif /* IXGBE_FCOE */
6221 bytecount += (gso_segs - 1) * hdr_len;
6222
6223 /* multiply data chunks by size of headers */
6224 tx_ring->tx_buffer_info[i].bytecount = bytecount;
6225 tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006226 tx_ring->tx_buffer_info[i].skb = skb;
6227 tx_ring->tx_buffer_info[first].next_to_watch = i;
6228
6229 return count;
Alexander Duycke5a43542009-12-02 16:46:56 +00006230
6231dma_error:
Emil Tantilov849c4542010-06-03 16:53:41 +00006232 e_dev_err("TX DMA map failed\n");
Alexander Duycke5a43542009-12-02 16:46:56 +00006233
6234 /* clear timestamp and dma mappings for failed tx_buffer_info map */
6235 tx_buffer_info->dma = 0;
6236 tx_buffer_info->time_stamp = 0;
6237 tx_buffer_info->next_to_watch = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006238 if (count)
6239 count--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006240
6241 /* clear timestamp and dma mappings for remaining portion of packet */
Roel Kluinc1fa3472010-01-19 14:21:45 +00006242 while (count--) {
Joe Perchese8e9f692010-09-07 21:34:53 +00006243 if (i == 0)
Alexander Duycke5a43542009-12-02 16:46:56 +00006244 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006245 i--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006246 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006247 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duycke5a43542009-12-02 16:46:56 +00006248 }
6249
Anton Blancharde44d38e2010-02-03 13:12:51 +00006250 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006251}
6252
Alexander Duyck84ea2592010-11-16 19:26:49 -08006253static void ixgbe_tx_queue(struct ixgbe_ring *tx_ring,
Joe Perchese8e9f692010-09-07 21:34:53 +00006254 int tx_flags, int count, u32 paylen, u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006255{
6256 union ixgbe_adv_tx_desc *tx_desc = NULL;
6257 struct ixgbe_tx_buffer *tx_buffer_info;
6258 u32 olinfo_status = 0, cmd_type_len = 0;
6259 unsigned int i;
6260 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
6261
6262 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
6263
6264 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
6265
6266 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6267 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
6268
6269 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6270 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6271
6272 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006273 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006274
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006275 /* use index 1 context for tso */
6276 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006277 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6278 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006279 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006280
6281 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6282 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006283 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006284
Yi Zoueacd73f2009-05-13 13:11:06 +00006285 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6286 olinfo_status |= IXGBE_ADVTXD_CC;
6287 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6288 if (tx_flags & IXGBE_TX_FLAGS_FSO)
6289 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6290 }
6291
Auke Kok9a799d72007-09-15 14:07:45 -07006292 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
6293
6294 i = tx_ring->next_to_use;
6295 while (count--) {
6296 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006297 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006298 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
6299 tx_desc->read.cmd_type_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00006300 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
Auke Kok9a799d72007-09-15 14:07:45 -07006301 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Auke Kok9a799d72007-09-15 14:07:45 -07006302 i++;
6303 if (i == tx_ring->count)
6304 i = 0;
6305 }
6306
6307 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
6308
6309 /*
6310 * Force memory writes to complete before letting h/w
6311 * know there are new descriptors to fetch. (Only
6312 * applicable for weak-ordered memory model archs,
6313 * such as IA-64).
6314 */
6315 wmb();
6316
6317 tx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08006318 writel(i, tx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07006319}
6320
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006321static void ixgbe_atr(struct ixgbe_adapter *adapter, struct sk_buff *skb,
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006322 u8 queue, u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006323{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006324 struct ixgbe_atr_input atr_input;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006325 struct iphdr *iph = ip_hdr(skb);
6326 struct ethhdr *eth = (struct ethhdr *)skb->data;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006327 struct tcphdr *th;
6328 u16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006329
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006330 /* Right now, we support IPv4 w/ TCP only */
6331 if (protocol != htons(ETH_P_IP) ||
6332 iph->protocol != IPPROTO_TCP)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006333 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006334
6335 memset(&atr_input, 0, sizeof(struct ixgbe_atr_input));
6336
6337 vlan_id = (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK) >>
Joe Perchese8e9f692010-09-07 21:34:53 +00006338 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006339
6340 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006341
6342 ixgbe_atr_set_vlan_id_82599(&atr_input, vlan_id);
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006343 ixgbe_atr_set_src_port_82599(&atr_input, th->dest);
6344 ixgbe_atr_set_dst_port_82599(&atr_input, th->source);
6345 ixgbe_atr_set_flex_byte_82599(&atr_input, eth->h_proto);
6346 ixgbe_atr_set_l4type_82599(&atr_input, IXGBE_ATR_L4TYPE_TCP);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006347 /* src and dst are inverted, think how the receiver sees them */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006348 ixgbe_atr_set_src_ipv4_82599(&atr_input, iph->daddr);
6349 ixgbe_atr_set_dst_ipv4_82599(&atr_input, iph->saddr);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006350
6351 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
6352 ixgbe_fdir_add_signature_filter_82599(&adapter->hw, &atr_input, queue);
6353}
6354
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006355static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006356{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006357 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006358 /* Herbert's original patch had:
6359 * smp_mb__after_netif_stop_queue();
6360 * but since that doesn't exist yet, just open code it. */
6361 smp_mb();
6362
6363 /* We need to check again in a case another CPU has just
6364 * made room available. */
6365 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
6366 return -EBUSY;
6367
6368 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006369 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006370 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006371 return 0;
6372}
6373
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006374static int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006375{
6376 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
6377 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006378 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006379}
6380
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006381static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6382{
6383 struct ixgbe_adapter *adapter = netdev_priv(dev);
Yi Zou5f715822009-12-03 11:32:44 +00006384 int txq = smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006385#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00006386 __be16 protocol;
6387
6388 protocol = vlan_get_protocol(skb);
6389
6390 if ((protocol == htons(ETH_P_FCOE)) ||
6391 (protocol == htons(ETH_P_FIP))) {
John Fastabend56075a92010-07-26 20:41:31 +00006392 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
6393 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6394 txq += adapter->ring_feature[RING_F_FCOE].mask;
6395 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006396#ifdef CONFIG_IXGBE_DCB
John Fastabend56075a92010-07-26 20:41:31 +00006397 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6398 txq = adapter->fcoe.up;
6399 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006400#endif
John Fastabend56075a92010-07-26 20:41:31 +00006401 }
6402 }
6403#endif
6404
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006405 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6406 while (unlikely(txq >= dev->real_num_tx_queues))
6407 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006408 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006409 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006410
John Fastabend2ea186a2010-02-27 03:28:24 -08006411 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6412 if (skb->priority == TC_PRIO_CONTROL)
6413 txq = adapter->ring_feature[RING_F_DCB].indices-1;
6414 else
6415 txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
6416 >> 13;
6417 return txq;
6418 }
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006419
6420 return skb_tx_hash(dev, skb);
6421}
6422
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006423netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006424 struct ixgbe_adapter *adapter,
6425 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006426{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006427 struct net_device *netdev = tx_ring->netdev;
Eric Dumazet60d51132009-12-08 07:22:03 +00006428 struct netdev_queue *txq;
Auke Kok9a799d72007-09-15 14:07:45 -07006429 unsigned int first;
6430 unsigned int tx_flags = 0;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006431 u8 hdr_len = 0;
Yi Zou5f715822009-12-03 11:32:44 +00006432 int tso;
Auke Kok9a799d72007-09-15 14:07:45 -07006433 int count = 0;
6434 unsigned int f;
Hao Zheng5e09a102010-11-11 13:47:59 +00006435 __be16 protocol;
6436
6437 protocol = vlan_get_protocol(skb);
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006438
Jesse Grosseab6d182010-10-20 13:56:03 +00006439 if (vlan_tx_tag_present(skb)) {
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006440 tx_flags |= vlan_tx_tag_get(skb);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006441 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6442 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
Yi Zou5f715822009-12-03 11:32:44 +00006443 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006444 }
6445 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6446 tx_flags |= IXGBE_TX_FLAGS_VLAN;
John Fastabend33c66bd2010-05-18 16:00:11 +00006447 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
6448 skb->priority != TC_PRIO_CONTROL) {
John Fastabend2ea186a2010-02-27 03:28:24 -08006449 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6450 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6451 tx_flags |= IXGBE_TX_FLAGS_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006452 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006453
Yi Zou09ad1cc2009-09-03 14:56:10 +00006454#ifdef IXGBE_FCOE
John Fastabend56075a92010-07-26 20:41:31 +00006455 /* for FCoE with DCB, we force the priority to what
6456 * was specified by the switch */
6457 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
Hao Zheng5e09a102010-11-11 13:47:59 +00006458 (protocol == htons(ETH_P_FCOE) ||
6459 protocol == htons(ETH_P_FIP))) {
John Fastabend4bc091d2010-08-08 15:46:15 +00006460#ifdef CONFIG_IXGBE_DCB
6461 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6462 tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
6463 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6464 tx_flags |= ((adapter->fcoe.up << 13)
6465 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6466 }
6467#endif
Robert Loveca77cd52010-03-24 12:45:00 +00006468 /* flag for FCoE offloads */
Hao Zheng5e09a102010-11-11 13:47:59 +00006469 if (protocol == htons(ETH_P_FCOE))
Robert Loveca77cd52010-03-24 12:45:00 +00006470 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Yi Zou09ad1cc2009-09-03 14:56:10 +00006471 }
Robert Loveca77cd52010-03-24 12:45:00 +00006472#endif
6473
Yi Zoueacd73f2009-05-13 13:11:06 +00006474 /* four things can cause us to need a context descriptor */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006475 if (skb_is_gso(skb) ||
6476 (skb->ip_summed == CHECKSUM_PARTIAL) ||
Yi Zoueacd73f2009-05-13 13:11:06 +00006477 (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
6478 (tx_flags & IXGBE_TX_FLAGS_FCOE))
Auke Kok9a799d72007-09-15 14:07:45 -07006479 count++;
6480
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006481 count += TXD_USE_COUNT(skb_headlen(skb));
6482 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
Auke Kok9a799d72007-09-15 14:07:45 -07006483 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6484
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006485 if (ixgbe_maybe_stop_tx(tx_ring, count)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08006486 tx_ring->tx_stats.tx_busy++;
Auke Kok9a799d72007-09-15 14:07:45 -07006487 return NETDEV_TX_BUSY;
6488 }
Auke Kok9a799d72007-09-15 14:07:45 -07006489
Auke Kok9a799d72007-09-15 14:07:45 -07006490 first = tx_ring->next_to_use;
Yi Zoueacd73f2009-05-13 13:11:06 +00006491 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6492#ifdef IXGBE_FCOE
6493 /* setup tx offload for FCoE */
6494 tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6495 if (tso < 0) {
6496 dev_kfree_skb_any(skb);
6497 return NETDEV_TX_OK;
6498 }
6499 if (tso)
6500 tx_flags |= IXGBE_TX_FLAGS_FSO;
6501#endif /* IXGBE_FCOE */
6502 } else {
Hao Zheng5e09a102010-11-11 13:47:59 +00006503 if (protocol == htons(ETH_P_IP))
Yi Zoueacd73f2009-05-13 13:11:06 +00006504 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Hao Zheng5e09a102010-11-11 13:47:59 +00006505 tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
6506 protocol);
Yi Zoueacd73f2009-05-13 13:11:06 +00006507 if (tso < 0) {
6508 dev_kfree_skb_any(skb);
6509 return NETDEV_TX_OK;
6510 }
6511
6512 if (tso)
6513 tx_flags |= IXGBE_TX_FLAGS_TSO;
Hao Zheng5e09a102010-11-11 13:47:59 +00006514 else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
6515 protocol) &&
Yi Zoueacd73f2009-05-13 13:11:06 +00006516 (skb->ip_summed == CHECKSUM_PARTIAL))
6517 tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006518 }
6519
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006520 count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006521 if (count) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006522 /* add the ATR filter if ATR is on */
6523 if (tx_ring->atr_sample_rate) {
6524 ++tx_ring->atr_count;
6525 if ((tx_ring->atr_count >= tx_ring->atr_sample_rate) &&
Alexander Duyck7d637bc2010-11-16 19:26:56 -08006526 test_bit(__IXGBE_TX_FDIR_INIT_DONE,
6527 &tx_ring->state)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006528 ixgbe_atr(adapter, skb, tx_ring->queue_index,
Hao Zheng5e09a102010-11-11 13:47:59 +00006529 tx_flags, protocol);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006530 tx_ring->atr_count = 0;
6531 }
6532 }
Eric Dumazet60d51132009-12-08 07:22:03 +00006533 txq = netdev_get_tx_queue(netdev, tx_ring->queue_index);
6534 txq->tx_bytes += skb->len;
6535 txq->tx_packets++;
Alexander Duyck84ea2592010-11-16 19:26:49 -08006536 ixgbe_tx_queue(tx_ring, tx_flags, count, skb->len, hdr_len);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006537 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006538
Alexander Duyck44df32c2009-03-31 21:34:23 +00006539 } else {
6540 dev_kfree_skb_any(skb);
6541 tx_ring->tx_buffer_info[first].time_stamp = 0;
6542 tx_ring->next_to_use = first;
6543 }
Auke Kok9a799d72007-09-15 14:07:45 -07006544
6545 return NETDEV_TX_OK;
6546}
6547
Alexander Duyck84418e32010-08-19 13:40:54 +00006548static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6549{
6550 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6551 struct ixgbe_ring *tx_ring;
6552
6553 tx_ring = adapter->tx_ring[skb->queue_mapping];
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006554 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00006555}
6556
Auke Kok9a799d72007-09-15 14:07:45 -07006557/**
Auke Kok9a799d72007-09-15 14:07:45 -07006558 * ixgbe_set_mac - Change the Ethernet Address of the NIC
6559 * @netdev: network interface device structure
6560 * @p: pointer to an address structure
6561 *
6562 * Returns 0 on success, negative on failure
6563 **/
6564static int ixgbe_set_mac(struct net_device *netdev, void *p)
6565{
6566 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006567 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07006568 struct sockaddr *addr = p;
6569
6570 if (!is_valid_ether_addr(addr->sa_data))
6571 return -EADDRNOTAVAIL;
6572
6573 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006574 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07006575
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006576 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6577 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006578
6579 return 0;
6580}
6581
Ben Hutchings6b73e102009-04-29 08:08:58 +00006582static int
6583ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6584{
6585 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6586 struct ixgbe_hw *hw = &adapter->hw;
6587 u16 value;
6588 int rc;
6589
6590 if (prtad != hw->phy.mdio.prtad)
6591 return -EINVAL;
6592 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6593 if (!rc)
6594 rc = value;
6595 return rc;
6596}
6597
6598static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6599 u16 addr, u16 value)
6600{
6601 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6602 struct ixgbe_hw *hw = &adapter->hw;
6603
6604 if (prtad != hw->phy.mdio.prtad)
6605 return -EINVAL;
6606 return hw->phy.ops.write_reg(hw, addr, devad, value);
6607}
6608
6609static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6610{
6611 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6612
6613 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6614}
6615
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006616/**
6617 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006618 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006619 * @netdev: network interface device structure
6620 *
6621 * Returns non-zero on failure
6622 **/
6623static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6624{
6625 int err = 0;
6626 struct ixgbe_adapter *adapter = netdev_priv(dev);
6627 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6628
6629 if (is_valid_ether_addr(mac->san_addr)) {
6630 rtnl_lock();
6631 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6632 rtnl_unlock();
6633 }
6634 return err;
6635}
6636
6637/**
6638 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006639 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006640 * @netdev: network interface device structure
6641 *
6642 * Returns non-zero on failure
6643 **/
6644static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6645{
6646 int err = 0;
6647 struct ixgbe_adapter *adapter = netdev_priv(dev);
6648 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6649
6650 if (is_valid_ether_addr(mac->san_addr)) {
6651 rtnl_lock();
6652 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6653 rtnl_unlock();
6654 }
6655 return err;
6656}
6657
Auke Kok9a799d72007-09-15 14:07:45 -07006658#ifdef CONFIG_NET_POLL_CONTROLLER
6659/*
6660 * Polling 'interrupt' - used by things like netconsole to send skbs
6661 * without having to re-enable interrupts. It's not called while
6662 * the interrupt routine is executing.
6663 */
6664static void ixgbe_netpoll(struct net_device *netdev)
6665{
6666 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006667 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006668
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006669 /* if interface is down do nothing */
6670 if (test_bit(__IXGBE_DOWN, &adapter->state))
6671 return;
6672
Auke Kok9a799d72007-09-15 14:07:45 -07006673 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006674 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6675 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
6676 for (i = 0; i < num_q_vectors; i++) {
6677 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
6678 ixgbe_msix_clean_many(0, q_vector);
6679 }
6680 } else {
6681 ixgbe_intr(adapter->pdev->irq, netdev);
6682 }
Auke Kok9a799d72007-09-15 14:07:45 -07006683 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006684}
6685#endif
6686
Eric Dumazetde1036b2010-10-20 23:00:04 +00006687static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6688 struct rtnl_link_stats64 *stats)
6689{
6690 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6691 int i;
6692
6693 /* accurate rx/tx bytes/packets stats */
6694 dev_txq_stats_fold(netdev, stats);
Eric Dumazet1a515022010-11-16 19:26:42 -08006695 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006696 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006697 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006698 u64 bytes, packets;
6699 unsigned int start;
6700
Eric Dumazet1a515022010-11-16 19:26:42 -08006701 if (ring) {
6702 do {
6703 start = u64_stats_fetch_begin_bh(&ring->syncp);
6704 packets = ring->stats.packets;
6705 bytes = ring->stats.bytes;
6706 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6707 stats->rx_packets += packets;
6708 stats->rx_bytes += bytes;
6709 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006710 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006711 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006712 /* following stats updated by ixgbe_watchdog_task() */
6713 stats->multicast = netdev->stats.multicast;
6714 stats->rx_errors = netdev->stats.rx_errors;
6715 stats->rx_length_errors = netdev->stats.rx_length_errors;
6716 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6717 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6718 return stats;
6719}
6720
6721
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006722static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00006723 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006724 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08006725 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006726 .ndo_select_queue = ixgbe_select_queue,
Chris Leeche90d4002009-03-10 16:00:24 +00006727 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006728 .ndo_set_multicast_list = ixgbe_set_rx_mode,
6729 .ndo_validate_addr = eth_validate_addr,
6730 .ndo_set_mac_address = ixgbe_set_mac,
6731 .ndo_change_mtu = ixgbe_change_mtu,
6732 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006733 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
6734 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00006735 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00006736 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
6737 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
6738 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
6739 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00006740 .ndo_get_stats64 = ixgbe_get_stats64,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006741#ifdef CONFIG_NET_POLL_CONTROLLER
6742 .ndo_poll_controller = ixgbe_netpoll,
6743#endif
Yi Zou332d4a72009-05-13 13:11:53 +00006744#ifdef IXGBE_FCOE
6745 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
6746 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00006747 .ndo_fcoe_enable = ixgbe_fcoe_enable,
6748 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00006749 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00006750#endif /* IXGBE_FCOE */
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006751};
6752
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006753static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
6754 const struct ixgbe_info *ii)
6755{
6756#ifdef CONFIG_PCI_IOV
6757 struct ixgbe_hw *hw = &adapter->hw;
6758 int err;
6759
6760 if (hw->mac.type != ixgbe_mac_82599EB || !max_vfs)
6761 return;
6762
6763 /* The 82599 supports up to 64 VFs per physical function
6764 * but this implementation limits allocation to 63 so that
6765 * basic networking resources are still available to the
6766 * physical function
6767 */
6768 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
6769 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
6770 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
6771 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00006772 e_err(probe, "Failed to enable PCI sriov: %d\n", err);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006773 goto err_novfs;
6774 }
6775 /* If call to enable VFs succeeded then allocate memory
6776 * for per VF control structures.
6777 */
6778 adapter->vfinfo =
6779 kcalloc(adapter->num_vfs,
6780 sizeof(struct vf_data_storage), GFP_KERNEL);
6781 if (adapter->vfinfo) {
6782 /* Now that we're sure SR-IOV is enabled
6783 * and memory allocated set up the mailbox parameters
6784 */
6785 ixgbe_init_mbx_params_pf(hw);
6786 memcpy(&hw->mbx.ops, ii->mbx_ops,
6787 sizeof(hw->mbx.ops));
6788
6789 /* Disable RSC when in SR-IOV mode */
6790 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
6791 IXGBE_FLAG2_RSC_ENABLED);
6792 return;
6793 }
6794
6795 /* Oh oh */
Emil Tantilov396e7992010-07-01 20:05:12 +00006796 e_err(probe, "Unable to allocate memory for VF Data Storage - "
6797 "SRIOV disabled\n");
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006798 pci_disable_sriov(adapter->pdev);
6799
6800err_novfs:
6801 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
6802 adapter->num_vfs = 0;
6803#endif /* CONFIG_PCI_IOV */
6804}
6805
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006806/**
Auke Kok9a799d72007-09-15 14:07:45 -07006807 * ixgbe_probe - Device Initialization Routine
6808 * @pdev: PCI device information struct
6809 * @ent: entry in ixgbe_pci_tbl
6810 *
6811 * Returns 0 on success, negative on failure
6812 *
6813 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
6814 * The OS initialization, configuring of the adapter private structure,
6815 * and a hardware reset occur.
6816 **/
6817static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006818 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07006819{
6820 struct net_device *netdev;
6821 struct ixgbe_adapter *adapter = NULL;
6822 struct ixgbe_hw *hw;
6823 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07006824 static int cards_found;
6825 int i, err, pci_using_dac;
John Fastabendc85a2612010-02-25 23:15:21 +00006826 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00006827#ifdef IXGBE_FCOE
6828 u16 device_caps;
6829#endif
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006830 u32 part_num, eec;
Auke Kok9a799d72007-09-15 14:07:45 -07006831
Andy Gospodarekbded64a2010-07-21 06:40:31 +00006832 /* Catch broken hardware that put the wrong VF device ID in
6833 * the PCIe SR-IOV capability.
6834 */
6835 if (pdev->is_virtfn) {
6836 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
6837 pci_name(pdev), pdev->vendor, pdev->device);
6838 return -EINVAL;
6839 }
6840
gouji-new9ce77662009-05-06 10:44:45 +00006841 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006842 if (err)
6843 return err;
6844
Nick Nunley1b507732010-04-27 13:10:27 +00006845 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
6846 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07006847 pci_using_dac = 1;
6848 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00006849 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006850 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00006851 err = dma_set_coherent_mask(&pdev->dev,
6852 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006853 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006854 dev_err(&pdev->dev,
6855 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006856 goto err_dma;
6857 }
6858 }
6859 pci_using_dac = 0;
6860 }
6861
gouji-new9ce77662009-05-06 10:44:45 +00006862 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006863 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07006864 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006865 dev_err(&pdev->dev,
6866 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07006867 goto err_pci_reg;
6868 }
6869
Frans Pop19d5afd2009-10-02 10:04:12 -07006870 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006871
Auke Kok9a799d72007-09-15 14:07:45 -07006872 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07006873 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006874
John Fastabendc85a2612010-02-25 23:15:21 +00006875 if (ii->mac == ixgbe_mac_82598EB)
6876 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
6877 else
6878 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
6879
6880 indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
6881#ifdef IXGBE_FCOE
6882 indices += min_t(unsigned int, num_possible_cpus(),
6883 IXGBE_MAX_FCOE_INDICES);
6884#endif
John Fastabendc85a2612010-02-25 23:15:21 +00006885 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07006886 if (!netdev) {
6887 err = -ENOMEM;
6888 goto err_alloc_etherdev;
6889 }
6890
Auke Kok9a799d72007-09-15 14:07:45 -07006891 SET_NETDEV_DEV(netdev, &pdev->dev);
6892
Auke Kok9a799d72007-09-15 14:07:45 -07006893 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08006894 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006895
6896 adapter->netdev = netdev;
6897 adapter->pdev = pdev;
6898 hw = &adapter->hw;
6899 hw->back = adapter;
6900 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
6901
Jeff Kirsher05857982008-09-11 19:57:00 -07006902 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00006903 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07006904 if (!hw->hw_addr) {
6905 err = -EIO;
6906 goto err_ioremap;
6907 }
6908
6909 for (i = 1; i <= 5; i++) {
6910 if (pci_resource_len(pdev, i) == 0)
6911 continue;
6912 }
6913
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006914 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07006915 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006916 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9a799d72007-09-15 14:07:45 -07006917 strcpy(netdev->name, pci_name(pdev));
6918
Auke Kok9a799d72007-09-15 14:07:45 -07006919 adapter->bd_number = cards_found;
6920
Auke Kok9a799d72007-09-15 14:07:45 -07006921 /* Setup hw api */
6922 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006923 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07006924
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006925 /* EEPROM */
6926 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
6927 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
6928 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
6929 if (!(eec & (1 << 8)))
6930 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
6931
6932 /* PHY */
6933 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08006934 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00006935 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
6936 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
6937 hw->phy.mdio.mmds = 0;
6938 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
6939 hw->phy.mdio.dev = netdev;
6940 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
6941 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08006942
6943 /* set up this timer and work struct before calling get_invariants
6944 * which might start the timer
6945 */
6946 init_timer(&adapter->sfp_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00006947 adapter->sfp_timer.function = ixgbe_sfp_timer;
Donald Skidmorec4900be2008-11-20 21:11:42 -08006948 adapter->sfp_timer.data = (unsigned long) adapter;
6949
6950 INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006951
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006952 /* multispeed fiber has its own tasklet, called from GPI SDP1 context */
6953 INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);
6954
6955 /* a new SFP+ module arrival, called from GPI SDP2 context */
6956 INIT_WORK(&adapter->sfp_config_module_task,
Joe Perchese8e9f692010-09-07 21:34:53 +00006957 ixgbe_sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006958
Don Skidmore8ca783a2009-05-26 20:40:47 -07006959 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07006960
6961 /* setup the private structure */
6962 err = ixgbe_sw_init(adapter);
6963 if (err)
6964 goto err_sw_init;
6965
Don Skidmoree86bff02010-02-11 04:14:08 +00006966 /* Make it possible the adapter to be woken up via WOL */
6967 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
6968 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
6969
Don Skidmorebf069c92009-05-07 10:39:54 +00006970 /*
6971 * If there is a fan on this device and it has failed log the
6972 * failure.
6973 */
6974 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
6975 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
6976 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00006977 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00006978 }
6979
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006980 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006981 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006982 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006983 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07006984 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
6985 hw->mac.type == ixgbe_mac_82598EB) {
6986 /*
6987 * Start a kernel thread to watch for a module to arrive.
6988 * Only do this for 82598, since 82599 will generate
6989 * interrupts on module arrival.
6990 */
6991 set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
6992 mod_timer(&adapter->sfp_timer,
6993 round_jiffies(jiffies + (2 * HZ)));
6994 err = 0;
6995 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006996 e_dev_err("failed to initialize because an unsupported SFP+ "
6997 "module type was detected.\n");
6998 e_dev_err("Reload the driver after installing a supported "
6999 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007000 goto err_sw_init;
7001 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007002 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007003 goto err_sw_init;
7004 }
7005
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007006 ixgbe_probe_vf(adapter, ii);
7007
Emil Tantilov396e7992010-07-01 20:05:12 +00007008 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007009 NETIF_F_IP_CSUM |
7010 NETIF_F_HW_VLAN_TX |
7011 NETIF_F_HW_VLAN_RX |
7012 NETIF_F_HW_VLAN_FILTER;
Auke Kok9a799d72007-09-15 14:07:45 -07007013
Jesse Brandeburge9990a92008-08-26 04:27:24 -07007014 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007015 netdev->features |= NETIF_F_TSO;
Auke Kok9a799d72007-09-15 14:07:45 -07007016 netdev->features |= NETIF_F_TSO6;
Herbert Xu78b6f4c2009-01-18 21:49:45 -08007017 netdev->features |= NETIF_F_GRO;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007018
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007019 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
7020 netdev->features |= NETIF_F_SCTP_CSUM;
7021
Jeff Kirsherad31c402008-06-05 04:05:30 -07007022 netdev->vlan_features |= NETIF_F_TSO;
7023 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007024 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007025 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007026 netdev->vlan_features |= NETIF_F_SG;
7027
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007028 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7029 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7030 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007031 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
7032 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
7033
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007034#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007035 netdev->dcbnl_ops = &dcbnl_ops;
7036#endif
7037
Yi Zoueacd73f2009-05-13 13:11:06 +00007038#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007039 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007040 if (hw->mac.ops.get_device_caps) {
7041 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007042 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7043 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007044 }
7045 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007046 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7047 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7048 netdev->vlan_features |= NETIF_F_FSO;
7049 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7050 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007051#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007052 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007053 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007054 netdev->vlan_features |= NETIF_F_HIGHDMA;
7055 }
Auke Kok9a799d72007-09-15 14:07:45 -07007056
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007057 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007058 netdev->features |= NETIF_F_LRO;
7059
Auke Kok9a799d72007-09-15 14:07:45 -07007060 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007061 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007062 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007063 err = -EIO;
7064 goto err_eeprom;
7065 }
7066
7067 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7068 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7069
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007070 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007071 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007072 err = -EIO;
7073 goto err_eeprom;
7074 }
7075
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007076 /* power down the optics */
Alexander Duycke3de4b72010-11-16 19:27:11 -08007077 if (hw->phy.multispeed_fiber && hw->mac.ops.disable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007078 hw->mac.ops.disable_tx_laser(hw);
7079
Auke Kok9a799d72007-09-15 14:07:45 -07007080 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007081 adapter->watchdog_timer.function = ixgbe_watchdog;
Auke Kok9a799d72007-09-15 14:07:45 -07007082 adapter->watchdog_timer.data = (unsigned long)adapter;
7083
7084 INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07007085 INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007086
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007087 err = ixgbe_init_interrupt_scheme(adapter);
7088 if (err)
7089 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007090
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007091 switch (pdev->device) {
Alexander Duyck50d6c682010-11-16 19:27:05 -08007092 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7093 /* All except this subdevice support WOL */
7094 if (pdev->subsystem_device ==
7095 IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ) {
7096 adapter->wol = 0;
7097 break;
7098 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007099 case IXGBE_DEV_ID_82599_KX4:
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00007100 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
Joe Perchese8e9f692010-09-07 21:34:53 +00007101 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007102 break;
7103 default:
7104 adapter->wol = 0;
7105 break;
7106 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007107 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7108
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007109 /* pick up the PCI bus settings for reporting later */
7110 hw->mac.ops.get_bus_info(hw);
7111
Auke Kok9a799d72007-09-15 14:07:45 -07007112 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007113 e_dev_info("(PCI Express:%s:%s) %pM\n",
Joe Perchese8e9f692010-09-07 21:34:53 +00007114 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
7115 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
7116 "Unknown"),
7117 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7118 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7119 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7120 "Unknown"),
7121 netdev->dev_addr);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007122 ixgbe_read_pba_num_generic(hw, &part_num);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007123 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Emil Tantilov849c4542010-06-03 16:53:41 +00007124 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, "
7125 "PBA No: %06x-%03x\n",
7126 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7127 (part_num >> 8), (part_num & 0xff));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007128 else
Emil Tantilov849c4542010-06-03 16:53:41 +00007129 e_dev_info("MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
7130 hw->mac.type, hw->phy.type,
7131 (part_num >> 8), (part_num & 0xff));
Auke Kok9a799d72007-09-15 14:07:45 -07007132
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007133 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007134 e_dev_warn("PCI-Express bandwidth available for this card is "
7135 "not sufficient for optimal performance.\n");
7136 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7137 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007138 }
7139
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08007140 /* save off EEPROM version number */
7141 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
7142
Auke Kok9a799d72007-09-15 14:07:45 -07007143 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007144 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007145
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007146 if (err == IXGBE_ERR_EEPROM_VERSION) {
7147 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007148 e_dev_warn("This device is a pre-production adapter/LOM. "
7149 "Please be aware there may be issues associated "
7150 "with your hardware. If you are experiencing "
7151 "problems please contact your Intel or hardware "
7152 "representative who provided you with this "
7153 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007154 }
Auke Kok9a799d72007-09-15 14:07:45 -07007155 strcpy(netdev->name, "eth%d");
7156 err = register_netdev(netdev);
7157 if (err)
7158 goto err_register;
7159
Jesse Brandeburg54386462009-04-17 20:44:27 +00007160 /* carrier off reporting is important to ethtool even BEFORE open */
7161 netif_carrier_off(netdev);
7162
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007163 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7164 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7165 INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);
7166
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007167 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Joe Perchese8e9f692010-09-07 21:34:53 +00007168 INIT_WORK(&adapter->check_overtemp_task,
7169 ixgbe_check_overtemp_task);
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007170#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007171 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007172 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007173 ixgbe_setup_dca(adapter);
7174 }
7175#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007176 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007177 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007178 for (i = 0; i < adapter->num_vfs; i++)
7179 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7180 }
7181
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007182 /* add san mac addr to netdev */
7183 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007184
Emil Tantilov849c4542010-06-03 16:53:41 +00007185 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007186 cards_found++;
7187 return 0;
7188
7189err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007190 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007191 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007192err_sw_init:
7193err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007194 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7195 ixgbe_disable_sriov(adapter);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007196 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7197 del_timer_sync(&adapter->sfp_timer);
7198 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007199 cancel_work_sync(&adapter->multispeed_fiber_task);
7200 cancel_work_sync(&adapter->sfp_config_module_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007201 iounmap(hw->hw_addr);
7202err_ioremap:
7203 free_netdev(netdev);
7204err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007205 pci_release_selected_regions(pdev,
7206 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007207err_pci_reg:
7208err_dma:
7209 pci_disable_device(pdev);
7210 return err;
7211}
7212
7213/**
7214 * ixgbe_remove - Device Removal Routine
7215 * @pdev: PCI device information struct
7216 *
7217 * ixgbe_remove is called by the PCI subsystem to alert the driver
7218 * that it should release a PCI device. The could be caused by a
7219 * Hot-Plug event, or because the driver is going to be removed from
7220 * memory.
7221 **/
7222static void __devexit ixgbe_remove(struct pci_dev *pdev)
7223{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007224 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7225 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007226
7227 set_bit(__IXGBE_DOWN, &adapter->state);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007228 /* clear the module not found bit to make sure the worker won't
7229 * reschedule
7230 */
7231 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007232 del_timer_sync(&adapter->watchdog_timer);
7233
Donald Skidmorec4900be2008-11-20 21:11:42 -08007234 del_timer_sync(&adapter->sfp_timer);
7235 cancel_work_sync(&adapter->watchdog_task);
7236 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007237 cancel_work_sync(&adapter->multispeed_fiber_task);
7238 cancel_work_sync(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007239 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7240 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7241 cancel_work_sync(&adapter->fdir_reinit_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007242 flush_scheduled_work();
7243
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007244#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007245 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7246 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7247 dca_remove_requester(&pdev->dev);
7248 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7249 }
7250
7251#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007252#ifdef IXGBE_FCOE
7253 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7254 ixgbe_cleanup_fcoe(adapter);
7255
7256#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007257
7258 /* remove the added san mac */
7259 ixgbe_del_sanmac_netdev(netdev);
7260
Donald Skidmorec4900be2008-11-20 21:11:42 -08007261 if (netdev->reg_state == NETREG_REGISTERED)
7262 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007263
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007264 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7265 ixgbe_disable_sriov(adapter);
7266
Alexander Duyck7a921c92009-05-06 10:43:28 +00007267 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007268
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007269 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007270
7271 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007272 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007273 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007274
Emil Tantilov849c4542010-06-03 16:53:41 +00007275 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007276
Auke Kok9a799d72007-09-15 14:07:45 -07007277 free_netdev(netdev);
7278
Frans Pop19d5afd2009-10-02 10:04:12 -07007279 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007280
Auke Kok9a799d72007-09-15 14:07:45 -07007281 pci_disable_device(pdev);
7282}
7283
7284/**
7285 * ixgbe_io_error_detected - called when PCI error is detected
7286 * @pdev: Pointer to PCI device
7287 * @state: The current pci connection state
7288 *
7289 * This function is called after a PCI bus error affecting
7290 * this device has been detected.
7291 */
7292static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007293 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007294{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007295 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7296 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007297
7298 netif_device_detach(netdev);
7299
Breno Leitao3044b8d2009-05-06 10:44:26 +00007300 if (state == pci_channel_io_perm_failure)
7301 return PCI_ERS_RESULT_DISCONNECT;
7302
Auke Kok9a799d72007-09-15 14:07:45 -07007303 if (netif_running(netdev))
7304 ixgbe_down(adapter);
7305 pci_disable_device(pdev);
7306
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007307 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007308 return PCI_ERS_RESULT_NEED_RESET;
7309}
7310
7311/**
7312 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7313 * @pdev: Pointer to PCI device
7314 *
7315 * Restart the card from scratch, as if from a cold-boot.
7316 */
7317static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7318{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007319 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007320 pci_ers_result_t result;
7321 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007322
gouji-new9ce77662009-05-06 10:44:45 +00007323 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007324 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007325 result = PCI_ERS_RESULT_DISCONNECT;
7326 } else {
7327 pci_set_master(pdev);
7328 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007329 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007330
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007331 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007332
7333 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007334 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007335 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007336 }
Auke Kok9a799d72007-09-15 14:07:45 -07007337
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007338 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7339 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007340 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7341 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007342 /* non-fatal, continue */
7343 }
Auke Kok9a799d72007-09-15 14:07:45 -07007344
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007345 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007346}
7347
7348/**
7349 * ixgbe_io_resume - called when traffic can start flowing again.
7350 * @pdev: Pointer to PCI device
7351 *
7352 * This callback is called when the error recovery driver tells us that
7353 * its OK to resume normal operation.
7354 */
7355static void ixgbe_io_resume(struct pci_dev *pdev)
7356{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007357 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7358 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007359
7360 if (netif_running(netdev)) {
7361 if (ixgbe_up(adapter)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007362 e_info(probe, "ixgbe_up failed after reset\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007363 return;
7364 }
7365 }
7366
7367 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007368}
7369
7370static struct pci_error_handlers ixgbe_err_handler = {
7371 .error_detected = ixgbe_io_error_detected,
7372 .slot_reset = ixgbe_io_slot_reset,
7373 .resume = ixgbe_io_resume,
7374};
7375
7376static struct pci_driver ixgbe_driver = {
7377 .name = ixgbe_driver_name,
7378 .id_table = ixgbe_pci_tbl,
7379 .probe = ixgbe_probe,
7380 .remove = __devexit_p(ixgbe_remove),
7381#ifdef CONFIG_PM
7382 .suspend = ixgbe_suspend,
7383 .resume = ixgbe_resume,
7384#endif
7385 .shutdown = ixgbe_shutdown,
7386 .err_handler = &ixgbe_err_handler
7387};
7388
7389/**
7390 * ixgbe_init_module - Driver Registration Routine
7391 *
7392 * ixgbe_init_module is the first routine called when the driver is
7393 * loaded. All it does is register with the PCI subsystem.
7394 **/
7395static int __init ixgbe_init_module(void)
7396{
7397 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007398 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007399 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007400
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007401#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007402 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007403#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007404
Auke Kok9a799d72007-09-15 14:07:45 -07007405 ret = pci_register_driver(&ixgbe_driver);
7406 return ret;
7407}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007408
Auke Kok9a799d72007-09-15 14:07:45 -07007409module_init(ixgbe_init_module);
7410
7411/**
7412 * ixgbe_exit_module - Driver Exit Cleanup Routine
7413 *
7414 * ixgbe_exit_module is called just before the driver is removed
7415 * from memory.
7416 **/
7417static void __exit ixgbe_exit_module(void)
7418{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007419#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007420 dca_unregister_notify(&dca_notifier);
7421#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007422 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007423 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007424}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007425
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007426#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007427static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007428 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007429{
7430 int ret_val;
7431
7432 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007433 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007434
7435 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7436}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007437
Alexander Duyckb4533682009-03-31 21:32:42 +00007438#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007439
Alexander Duyckb4533682009-03-31 21:32:42 +00007440/**
Emil Tantilov849c4542010-06-03 16:53:41 +00007441 * ixgbe_get_hw_dev return device
Alexander Duyckb4533682009-03-31 21:32:42 +00007442 * used by hardware layer to print debugging information
7443 **/
Emil Tantilov849c4542010-06-03 16:53:41 +00007444struct net_device *ixgbe_get_hw_dev(struct ixgbe_hw *hw)
Alexander Duyckb4533682009-03-31 21:32:42 +00007445{
7446 struct ixgbe_adapter *adapter = hw->back;
Emil Tantilov849c4542010-06-03 16:53:41 +00007447 return adapter->netdev;
Alexander Duyckb4533682009-03-31 21:32:42 +00007448}
7449
Auke Kok9a799d72007-09-15 14:07:45 -07007450module_exit(ixgbe_exit_module);
7451
7452/* ixgbe_main.c */